qla_dbg.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * -----------------------------------------------------
  11. * | Level | Last Value Used |
  12. * -----------------------------------------------------
  13. * | Module Init and Probe | 0x0116 |
  14. * | Mailbox commands | 0x111e |
  15. * | Device Discovery | 0x2083 |
  16. * | Queue Command and IO tracing | 0x302e |
  17. * | DPC Thread | 0x401c |
  18. * | Async Events | 0x5059 |
  19. * | Timer Routines | 0x600d |
  20. * | User Space Interactions | 0x709c |
  21. * | Task Management | 0x8043 |
  22. * | AER/EEH | 0x900f |
  23. * | Virtual Port | 0xa007 |
  24. * | ISP82XX Specific | 0xb027 |
  25. * | MultiQ | 0xc00b |
  26. * | Misc | 0xd00b |
  27. * -----------------------------------------------------
  28. */
  29. #include "qla_def.h"
  30. #include <linux/delay.h>
  31. static uint32_t ql_dbg_offset = 0x800;
  32. static inline void
  33. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  34. {
  35. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  36. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  37. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  38. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  39. fw_dump->vendor = htonl(ha->pdev->vendor);
  40. fw_dump->device = htonl(ha->pdev->device);
  41. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  42. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  43. }
  44. static inline void *
  45. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  46. {
  47. struct req_que *req = ha->req_q_map[0];
  48. struct rsp_que *rsp = ha->rsp_q_map[0];
  49. /* Request queue. */
  50. memcpy(ptr, req->ring, req->length *
  51. sizeof(request_t));
  52. /* Response queue. */
  53. ptr += req->length * sizeof(request_t);
  54. memcpy(ptr, rsp->ring, rsp->length *
  55. sizeof(response_t));
  56. return ptr + (rsp->length * sizeof(response_t));
  57. }
  58. static int
  59. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  60. uint32_t ram_dwords, void **nxt)
  61. {
  62. int rval;
  63. uint32_t cnt, stat, timer, dwords, idx;
  64. uint16_t mb0;
  65. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  66. dma_addr_t dump_dma = ha->gid_list_dma;
  67. uint32_t *dump = (uint32_t *)ha->gid_list;
  68. rval = QLA_SUCCESS;
  69. mb0 = 0;
  70. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  71. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  72. dwords = GID_LIST_SIZE / 4;
  73. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  74. cnt += dwords, addr += dwords) {
  75. if (cnt + dwords > ram_dwords)
  76. dwords = ram_dwords - cnt;
  77. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  78. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  79. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  80. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  81. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  82. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  83. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  84. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  85. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  86. for (timer = 6000000; timer; timer--) {
  87. /* Check for pending interrupts. */
  88. stat = RD_REG_DWORD(&reg->host_status);
  89. if (stat & HSRX_RISC_INT) {
  90. stat &= 0xff;
  91. if (stat == 0x1 || stat == 0x2 ||
  92. stat == 0x10 || stat == 0x11) {
  93. set_bit(MBX_INTERRUPT,
  94. &ha->mbx_cmd_flags);
  95. mb0 = RD_REG_WORD(&reg->mailbox0);
  96. WRT_REG_DWORD(&reg->hccr,
  97. HCCRX_CLR_RISC_INT);
  98. RD_REG_DWORD(&reg->hccr);
  99. break;
  100. }
  101. /* Clear this intr; it wasn't a mailbox intr */
  102. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  103. RD_REG_DWORD(&reg->hccr);
  104. }
  105. udelay(5);
  106. }
  107. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  108. rval = mb0 & MBS_MASK;
  109. for (idx = 0; idx < dwords; idx++)
  110. ram[cnt + idx] = swab32(dump[idx]);
  111. } else {
  112. rval = QLA_FUNCTION_FAILED;
  113. }
  114. }
  115. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  116. return rval;
  117. }
  118. static int
  119. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  120. uint32_t cram_size, void **nxt)
  121. {
  122. int rval;
  123. /* Code RAM. */
  124. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  125. if (rval != QLA_SUCCESS)
  126. return rval;
  127. /* External Memory. */
  128. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  129. ha->fw_memory_size - 0x100000 + 1, nxt);
  130. }
  131. static uint32_t *
  132. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  133. uint32_t count, uint32_t *buf)
  134. {
  135. uint32_t __iomem *dmp_reg;
  136. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  137. dmp_reg = &reg->iobase_window;
  138. while (count--)
  139. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  140. return buf;
  141. }
  142. static inline int
  143. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  144. {
  145. int rval = QLA_SUCCESS;
  146. uint32_t cnt;
  147. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  148. for (cnt = 30000;
  149. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  150. rval == QLA_SUCCESS; cnt--) {
  151. if (cnt)
  152. udelay(100);
  153. else
  154. rval = QLA_FUNCTION_TIMEOUT;
  155. }
  156. return rval;
  157. }
  158. static int
  159. qla24xx_soft_reset(struct qla_hw_data *ha)
  160. {
  161. int rval = QLA_SUCCESS;
  162. uint32_t cnt;
  163. uint16_t mb0, wd;
  164. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  165. /* Reset RISC. */
  166. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  167. for (cnt = 0; cnt < 30000; cnt++) {
  168. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  169. break;
  170. udelay(10);
  171. }
  172. WRT_REG_DWORD(&reg->ctrl_status,
  173. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  174. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  175. udelay(100);
  176. /* Wait for firmware to complete NVRAM accesses. */
  177. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  178. for (cnt = 10000 ; cnt && mb0; cnt--) {
  179. udelay(5);
  180. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  181. barrier();
  182. }
  183. /* Wait for soft-reset to complete. */
  184. for (cnt = 0; cnt < 30000; cnt++) {
  185. if ((RD_REG_DWORD(&reg->ctrl_status) &
  186. CSRX_ISP_SOFT_RESET) == 0)
  187. break;
  188. udelay(10);
  189. }
  190. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  191. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  192. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  193. rval == QLA_SUCCESS; cnt--) {
  194. if (cnt)
  195. udelay(100);
  196. else
  197. rval = QLA_FUNCTION_TIMEOUT;
  198. }
  199. return rval;
  200. }
  201. static int
  202. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  203. uint32_t ram_words, void **nxt)
  204. {
  205. int rval;
  206. uint32_t cnt, stat, timer, words, idx;
  207. uint16_t mb0;
  208. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  209. dma_addr_t dump_dma = ha->gid_list_dma;
  210. uint16_t *dump = (uint16_t *)ha->gid_list;
  211. rval = QLA_SUCCESS;
  212. mb0 = 0;
  213. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  214. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  215. words = GID_LIST_SIZE / 2;
  216. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  217. cnt += words, addr += words) {
  218. if (cnt + words > ram_words)
  219. words = ram_words - cnt;
  220. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  221. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  222. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  223. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  224. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  225. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  226. WRT_MAILBOX_REG(ha, reg, 4, words);
  227. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  228. for (timer = 6000000; timer; timer--) {
  229. /* Check for pending interrupts. */
  230. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  231. if (stat & HSR_RISC_INT) {
  232. stat &= 0xff;
  233. if (stat == 0x1 || stat == 0x2) {
  234. set_bit(MBX_INTERRUPT,
  235. &ha->mbx_cmd_flags);
  236. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  237. /* Release mailbox registers. */
  238. WRT_REG_WORD(&reg->semaphore, 0);
  239. WRT_REG_WORD(&reg->hccr,
  240. HCCR_CLR_RISC_INT);
  241. RD_REG_WORD(&reg->hccr);
  242. break;
  243. } else if (stat == 0x10 || stat == 0x11) {
  244. set_bit(MBX_INTERRUPT,
  245. &ha->mbx_cmd_flags);
  246. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  247. WRT_REG_WORD(&reg->hccr,
  248. HCCR_CLR_RISC_INT);
  249. RD_REG_WORD(&reg->hccr);
  250. break;
  251. }
  252. /* clear this intr; it wasn't a mailbox intr */
  253. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  254. RD_REG_WORD(&reg->hccr);
  255. }
  256. udelay(5);
  257. }
  258. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  259. rval = mb0 & MBS_MASK;
  260. for (idx = 0; idx < words; idx++)
  261. ram[cnt + idx] = swab16(dump[idx]);
  262. } else {
  263. rval = QLA_FUNCTION_FAILED;
  264. }
  265. }
  266. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  267. return rval;
  268. }
  269. static inline void
  270. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  271. uint16_t *buf)
  272. {
  273. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  274. while (count--)
  275. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  276. }
  277. static inline void *
  278. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  279. {
  280. if (!ha->eft)
  281. return ptr;
  282. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  283. return ptr + ntohl(ha->fw_dump->eft_size);
  284. }
  285. static inline void *
  286. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  287. {
  288. uint32_t cnt;
  289. uint32_t *iter_reg;
  290. struct qla2xxx_fce_chain *fcec = ptr;
  291. if (!ha->fce)
  292. return ptr;
  293. *last_chain = &fcec->type;
  294. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  295. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  296. fce_calc_size(ha->fce_bufs));
  297. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  298. fcec->addr_l = htonl(LSD(ha->fce_dma));
  299. fcec->addr_h = htonl(MSD(ha->fce_dma));
  300. iter_reg = fcec->eregs;
  301. for (cnt = 0; cnt < 8; cnt++)
  302. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  303. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  304. return iter_reg;
  305. }
  306. static inline void *
  307. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  308. {
  309. uint32_t cnt, que_idx;
  310. uint8_t que_cnt;
  311. struct qla2xxx_mq_chain *mq = ptr;
  312. struct device_reg_25xxmq __iomem *reg;
  313. if (!ha->mqenable)
  314. return ptr;
  315. mq = ptr;
  316. *last_chain = &mq->type;
  317. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  318. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  319. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  320. ha->max_req_queues : ha->max_rsp_queues;
  321. mq->count = htonl(que_cnt);
  322. for (cnt = 0; cnt < que_cnt; cnt++) {
  323. reg = (struct device_reg_25xxmq *) ((void *)
  324. ha->mqiobase + cnt * QLA_QUE_PAGE);
  325. que_idx = cnt * 4;
  326. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  327. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  328. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  329. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  330. }
  331. return ptr + sizeof(struct qla2xxx_mq_chain);
  332. }
  333. static void
  334. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  335. {
  336. struct qla_hw_data *ha = vha->hw;
  337. if (rval != QLA_SUCCESS) {
  338. ql_log(ql_log_warn, vha, 0xd000,
  339. "Failed to dump firmware (%x).\n", rval);
  340. ha->fw_dumped = 0;
  341. } else {
  342. ql_log(ql_log_info, vha, 0xd001,
  343. "Firmware dump saved to temp buffer (%ld/%p).\n",
  344. vha->host_no, ha->fw_dump);
  345. ha->fw_dumped = 1;
  346. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  347. }
  348. }
  349. /**
  350. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  351. * @ha: HA context
  352. * @hardware_locked: Called with the hardware_lock
  353. */
  354. void
  355. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  356. {
  357. int rval;
  358. uint32_t cnt;
  359. struct qla_hw_data *ha = vha->hw;
  360. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  361. uint16_t __iomem *dmp_reg;
  362. unsigned long flags;
  363. struct qla2300_fw_dump *fw;
  364. void *nxt;
  365. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  366. flags = 0;
  367. if (!hardware_locked)
  368. spin_lock_irqsave(&ha->hardware_lock, flags);
  369. if (!ha->fw_dump) {
  370. ql_log(ql_log_warn, vha, 0xd002,
  371. "No buffer available for dump.\n");
  372. goto qla2300_fw_dump_failed;
  373. }
  374. if (ha->fw_dumped) {
  375. ql_log(ql_log_warn, vha, 0xd003,
  376. "Firmware has been previously dumped (%p) "
  377. "-- ignoring request.\n",
  378. ha->fw_dump);
  379. goto qla2300_fw_dump_failed;
  380. }
  381. fw = &ha->fw_dump->isp.isp23;
  382. qla2xxx_prep_dump(ha, ha->fw_dump);
  383. rval = QLA_SUCCESS;
  384. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  385. /* Pause RISC. */
  386. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  387. if (IS_QLA2300(ha)) {
  388. for (cnt = 30000;
  389. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  390. rval == QLA_SUCCESS; cnt--) {
  391. if (cnt)
  392. udelay(100);
  393. else
  394. rval = QLA_FUNCTION_TIMEOUT;
  395. }
  396. } else {
  397. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  398. udelay(10);
  399. }
  400. if (rval == QLA_SUCCESS) {
  401. dmp_reg = &reg->flash_address;
  402. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  403. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  404. dmp_reg = &reg->u.isp2300.req_q_in;
  405. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  406. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  407. dmp_reg = &reg->u.isp2300.mailbox0;
  408. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  409. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  410. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  411. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  412. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  413. qla2xxx_read_window(reg, 48, fw->dma_reg);
  414. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  415. dmp_reg = &reg->risc_hw;
  416. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  417. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  418. WRT_REG_WORD(&reg->pcr, 0x2000);
  419. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  420. WRT_REG_WORD(&reg->pcr, 0x2200);
  421. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  422. WRT_REG_WORD(&reg->pcr, 0x2400);
  423. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  424. WRT_REG_WORD(&reg->pcr, 0x2600);
  425. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  426. WRT_REG_WORD(&reg->pcr, 0x2800);
  427. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  428. WRT_REG_WORD(&reg->pcr, 0x2A00);
  429. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  430. WRT_REG_WORD(&reg->pcr, 0x2C00);
  431. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  432. WRT_REG_WORD(&reg->pcr, 0x2E00);
  433. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  434. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  435. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  436. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  437. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  438. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  439. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  440. /* Reset RISC. */
  441. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  442. for (cnt = 0; cnt < 30000; cnt++) {
  443. if ((RD_REG_WORD(&reg->ctrl_status) &
  444. CSR_ISP_SOFT_RESET) == 0)
  445. break;
  446. udelay(10);
  447. }
  448. }
  449. if (!IS_QLA2300(ha)) {
  450. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  451. rval == QLA_SUCCESS; cnt--) {
  452. if (cnt)
  453. udelay(100);
  454. else
  455. rval = QLA_FUNCTION_TIMEOUT;
  456. }
  457. }
  458. /* Get RISC SRAM. */
  459. if (rval == QLA_SUCCESS)
  460. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  461. sizeof(fw->risc_ram) / 2, &nxt);
  462. /* Get stack SRAM. */
  463. if (rval == QLA_SUCCESS)
  464. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  465. sizeof(fw->stack_ram) / 2, &nxt);
  466. /* Get data SRAM. */
  467. if (rval == QLA_SUCCESS)
  468. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  469. ha->fw_memory_size - 0x11000 + 1, &nxt);
  470. if (rval == QLA_SUCCESS)
  471. qla2xxx_copy_queues(ha, nxt);
  472. qla2xxx_dump_post_process(base_vha, rval);
  473. qla2300_fw_dump_failed:
  474. if (!hardware_locked)
  475. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  476. }
  477. /**
  478. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  479. * @ha: HA context
  480. * @hardware_locked: Called with the hardware_lock
  481. */
  482. void
  483. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  484. {
  485. int rval;
  486. uint32_t cnt, timer;
  487. uint16_t risc_address;
  488. uint16_t mb0, mb2;
  489. struct qla_hw_data *ha = vha->hw;
  490. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  491. uint16_t __iomem *dmp_reg;
  492. unsigned long flags;
  493. struct qla2100_fw_dump *fw;
  494. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  495. risc_address = 0;
  496. mb0 = mb2 = 0;
  497. flags = 0;
  498. if (!hardware_locked)
  499. spin_lock_irqsave(&ha->hardware_lock, flags);
  500. if (!ha->fw_dump) {
  501. ql_log(ql_log_warn, vha, 0xd004,
  502. "No buffer available for dump.\n");
  503. goto qla2100_fw_dump_failed;
  504. }
  505. if (ha->fw_dumped) {
  506. ql_log(ql_log_warn, vha, 0xd005,
  507. "Firmware has been previously dumped (%p) "
  508. "-- ignoring request.\n",
  509. ha->fw_dump);
  510. goto qla2100_fw_dump_failed;
  511. }
  512. fw = &ha->fw_dump->isp.isp21;
  513. qla2xxx_prep_dump(ha, ha->fw_dump);
  514. rval = QLA_SUCCESS;
  515. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  516. /* Pause RISC. */
  517. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  518. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  519. rval == QLA_SUCCESS; cnt--) {
  520. if (cnt)
  521. udelay(100);
  522. else
  523. rval = QLA_FUNCTION_TIMEOUT;
  524. }
  525. if (rval == QLA_SUCCESS) {
  526. dmp_reg = &reg->flash_address;
  527. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  528. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  529. dmp_reg = &reg->u.isp2100.mailbox0;
  530. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  531. if (cnt == 8)
  532. dmp_reg = &reg->u_end.isp2200.mailbox8;
  533. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  534. }
  535. dmp_reg = &reg->u.isp2100.unused_2[0];
  536. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  537. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  538. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  539. dmp_reg = &reg->risc_hw;
  540. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  541. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  542. WRT_REG_WORD(&reg->pcr, 0x2000);
  543. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  544. WRT_REG_WORD(&reg->pcr, 0x2100);
  545. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  546. WRT_REG_WORD(&reg->pcr, 0x2200);
  547. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  548. WRT_REG_WORD(&reg->pcr, 0x2300);
  549. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  550. WRT_REG_WORD(&reg->pcr, 0x2400);
  551. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  552. WRT_REG_WORD(&reg->pcr, 0x2500);
  553. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  554. WRT_REG_WORD(&reg->pcr, 0x2600);
  555. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  556. WRT_REG_WORD(&reg->pcr, 0x2700);
  557. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  558. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  559. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  560. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  561. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  562. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  563. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  564. /* Reset the ISP. */
  565. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  566. }
  567. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  568. rval == QLA_SUCCESS; cnt--) {
  569. if (cnt)
  570. udelay(100);
  571. else
  572. rval = QLA_FUNCTION_TIMEOUT;
  573. }
  574. /* Pause RISC. */
  575. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  576. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  577. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  578. for (cnt = 30000;
  579. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  580. rval == QLA_SUCCESS; cnt--) {
  581. if (cnt)
  582. udelay(100);
  583. else
  584. rval = QLA_FUNCTION_TIMEOUT;
  585. }
  586. if (rval == QLA_SUCCESS) {
  587. /* Set memory configuration and timing. */
  588. if (IS_QLA2100(ha))
  589. WRT_REG_WORD(&reg->mctr, 0xf1);
  590. else
  591. WRT_REG_WORD(&reg->mctr, 0xf2);
  592. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  593. /* Release RISC. */
  594. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  595. }
  596. }
  597. if (rval == QLA_SUCCESS) {
  598. /* Get RISC SRAM. */
  599. risc_address = 0x1000;
  600. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  601. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  602. }
  603. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  604. cnt++, risc_address++) {
  605. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  606. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  607. for (timer = 6000000; timer != 0; timer--) {
  608. /* Check for pending interrupts. */
  609. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  610. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  611. set_bit(MBX_INTERRUPT,
  612. &ha->mbx_cmd_flags);
  613. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  614. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  615. WRT_REG_WORD(&reg->semaphore, 0);
  616. WRT_REG_WORD(&reg->hccr,
  617. HCCR_CLR_RISC_INT);
  618. RD_REG_WORD(&reg->hccr);
  619. break;
  620. }
  621. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  622. RD_REG_WORD(&reg->hccr);
  623. }
  624. udelay(5);
  625. }
  626. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  627. rval = mb0 & MBS_MASK;
  628. fw->risc_ram[cnt] = htons(mb2);
  629. } else {
  630. rval = QLA_FUNCTION_FAILED;
  631. }
  632. }
  633. if (rval == QLA_SUCCESS)
  634. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  635. qla2xxx_dump_post_process(base_vha, rval);
  636. qla2100_fw_dump_failed:
  637. if (!hardware_locked)
  638. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  639. }
  640. void
  641. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  642. {
  643. int rval;
  644. uint32_t cnt;
  645. uint32_t risc_address;
  646. struct qla_hw_data *ha = vha->hw;
  647. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  648. uint32_t __iomem *dmp_reg;
  649. uint32_t *iter_reg;
  650. uint16_t __iomem *mbx_reg;
  651. unsigned long flags;
  652. struct qla24xx_fw_dump *fw;
  653. uint32_t ext_mem_cnt;
  654. void *nxt;
  655. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  656. if (IS_QLA82XX(ha))
  657. return;
  658. risc_address = ext_mem_cnt = 0;
  659. flags = 0;
  660. if (!hardware_locked)
  661. spin_lock_irqsave(&ha->hardware_lock, flags);
  662. if (!ha->fw_dump) {
  663. ql_log(ql_log_warn, vha, 0xd006,
  664. "No buffer available for dump.\n");
  665. goto qla24xx_fw_dump_failed;
  666. }
  667. if (ha->fw_dumped) {
  668. ql_log(ql_log_warn, vha, 0xd007,
  669. "Firmware has been previously dumped (%p) "
  670. "-- ignoring request.\n",
  671. ha->fw_dump);
  672. goto qla24xx_fw_dump_failed;
  673. }
  674. fw = &ha->fw_dump->isp.isp24;
  675. qla2xxx_prep_dump(ha, ha->fw_dump);
  676. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  677. /* Pause RISC. */
  678. rval = qla24xx_pause_risc(reg);
  679. if (rval != QLA_SUCCESS)
  680. goto qla24xx_fw_dump_failed_0;
  681. /* Host interface registers. */
  682. dmp_reg = &reg->flash_addr;
  683. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  684. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  685. /* Disable interrupts. */
  686. WRT_REG_DWORD(&reg->ictrl, 0);
  687. RD_REG_DWORD(&reg->ictrl);
  688. /* Shadow registers. */
  689. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  690. RD_REG_DWORD(&reg->iobase_addr);
  691. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  692. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  693. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  694. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  695. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  696. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  697. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  698. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  699. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  700. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  701. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  702. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  703. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  704. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  705. /* Mailbox registers. */
  706. mbx_reg = &reg->mailbox0;
  707. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  708. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  709. /* Transfer sequence registers. */
  710. iter_reg = fw->xseq_gp_reg;
  711. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  712. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  713. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  714. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  715. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  716. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  717. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  718. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  719. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  720. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  721. /* Receive sequence registers. */
  722. iter_reg = fw->rseq_gp_reg;
  723. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  724. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  725. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  726. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  727. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  728. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  729. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  730. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  731. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  732. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  733. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  734. /* Command DMA registers. */
  735. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  736. /* Queues. */
  737. iter_reg = fw->req0_dma_reg;
  738. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  739. dmp_reg = &reg->iobase_q;
  740. for (cnt = 0; cnt < 7; cnt++)
  741. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  742. iter_reg = fw->resp0_dma_reg;
  743. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  744. dmp_reg = &reg->iobase_q;
  745. for (cnt = 0; cnt < 7; cnt++)
  746. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  747. iter_reg = fw->req1_dma_reg;
  748. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  749. dmp_reg = &reg->iobase_q;
  750. for (cnt = 0; cnt < 7; cnt++)
  751. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  752. /* Transmit DMA registers. */
  753. iter_reg = fw->xmt0_dma_reg;
  754. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  755. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  756. iter_reg = fw->xmt1_dma_reg;
  757. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  758. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  759. iter_reg = fw->xmt2_dma_reg;
  760. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  761. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  762. iter_reg = fw->xmt3_dma_reg;
  763. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  764. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  765. iter_reg = fw->xmt4_dma_reg;
  766. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  767. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  768. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  769. /* Receive DMA registers. */
  770. iter_reg = fw->rcvt0_data_dma_reg;
  771. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  772. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  773. iter_reg = fw->rcvt1_data_dma_reg;
  774. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  775. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  776. /* RISC registers. */
  777. iter_reg = fw->risc_gp_reg;
  778. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  779. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  780. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  781. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  782. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  783. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  784. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  785. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  786. /* Local memory controller registers. */
  787. iter_reg = fw->lmc_reg;
  788. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  789. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  790. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  791. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  792. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  793. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  794. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  795. /* Fibre Protocol Module registers. */
  796. iter_reg = fw->fpm_hdw_reg;
  797. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  798. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  799. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  800. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  801. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  802. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  803. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  804. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  805. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  806. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  807. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  808. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  809. /* Frame Buffer registers. */
  810. iter_reg = fw->fb_hdw_reg;
  811. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  812. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  813. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  814. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  815. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  816. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  817. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  818. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  819. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  820. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  821. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  822. rval = qla24xx_soft_reset(ha);
  823. if (rval != QLA_SUCCESS)
  824. goto qla24xx_fw_dump_failed_0;
  825. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  826. &nxt);
  827. if (rval != QLA_SUCCESS)
  828. goto qla24xx_fw_dump_failed_0;
  829. nxt = qla2xxx_copy_queues(ha, nxt);
  830. qla24xx_copy_eft(ha, nxt);
  831. qla24xx_fw_dump_failed_0:
  832. qla2xxx_dump_post_process(base_vha, rval);
  833. qla24xx_fw_dump_failed:
  834. if (!hardware_locked)
  835. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  836. }
  837. void
  838. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  839. {
  840. int rval;
  841. uint32_t cnt;
  842. uint32_t risc_address;
  843. struct qla_hw_data *ha = vha->hw;
  844. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  845. uint32_t __iomem *dmp_reg;
  846. uint32_t *iter_reg;
  847. uint16_t __iomem *mbx_reg;
  848. unsigned long flags;
  849. struct qla25xx_fw_dump *fw;
  850. uint32_t ext_mem_cnt;
  851. void *nxt, *nxt_chain;
  852. uint32_t *last_chain = NULL;
  853. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  854. risc_address = ext_mem_cnt = 0;
  855. flags = 0;
  856. if (!hardware_locked)
  857. spin_lock_irqsave(&ha->hardware_lock, flags);
  858. if (!ha->fw_dump) {
  859. ql_log(ql_log_warn, vha, 0xd008,
  860. "No buffer available for dump.\n");
  861. goto qla25xx_fw_dump_failed;
  862. }
  863. if (ha->fw_dumped) {
  864. ql_log(ql_log_warn, vha, 0xd009,
  865. "Firmware has been previously dumped (%p) "
  866. "-- ignoring request.\n",
  867. ha->fw_dump);
  868. goto qla25xx_fw_dump_failed;
  869. }
  870. fw = &ha->fw_dump->isp.isp25;
  871. qla2xxx_prep_dump(ha, ha->fw_dump);
  872. ha->fw_dump->version = __constant_htonl(2);
  873. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  874. /* Pause RISC. */
  875. rval = qla24xx_pause_risc(reg);
  876. if (rval != QLA_SUCCESS)
  877. goto qla25xx_fw_dump_failed_0;
  878. /* Host/Risc registers. */
  879. iter_reg = fw->host_risc_reg;
  880. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  881. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  882. /* PCIe registers. */
  883. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  884. RD_REG_DWORD(&reg->iobase_addr);
  885. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  886. dmp_reg = &reg->iobase_c4;
  887. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  888. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  889. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  890. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  891. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  892. RD_REG_DWORD(&reg->iobase_window);
  893. /* Host interface registers. */
  894. dmp_reg = &reg->flash_addr;
  895. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  896. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  897. /* Disable interrupts. */
  898. WRT_REG_DWORD(&reg->ictrl, 0);
  899. RD_REG_DWORD(&reg->ictrl);
  900. /* Shadow registers. */
  901. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  902. RD_REG_DWORD(&reg->iobase_addr);
  903. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  904. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  905. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  906. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  907. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  908. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  909. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  910. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  911. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  912. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  913. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  914. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  915. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  916. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  917. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  918. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  919. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  920. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  921. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  922. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  923. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  924. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  925. /* RISC I/O register. */
  926. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  927. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  928. /* Mailbox registers. */
  929. mbx_reg = &reg->mailbox0;
  930. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  931. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  932. /* Transfer sequence registers. */
  933. iter_reg = fw->xseq_gp_reg;
  934. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  935. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  936. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  937. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  938. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  939. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  940. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  941. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  942. iter_reg = fw->xseq_0_reg;
  943. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  944. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  945. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  946. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  947. /* Receive sequence registers. */
  948. iter_reg = fw->rseq_gp_reg;
  949. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  950. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  951. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  952. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  953. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  954. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  955. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  956. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  957. iter_reg = fw->rseq_0_reg;
  958. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  959. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  960. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  961. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  962. /* Auxiliary sequence registers. */
  963. iter_reg = fw->aseq_gp_reg;
  964. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  965. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  966. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  967. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  968. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  969. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  970. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  971. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  972. iter_reg = fw->aseq_0_reg;
  973. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  974. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  975. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  976. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  977. /* Command DMA registers. */
  978. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  979. /* Queues. */
  980. iter_reg = fw->req0_dma_reg;
  981. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  982. dmp_reg = &reg->iobase_q;
  983. for (cnt = 0; cnt < 7; cnt++)
  984. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  985. iter_reg = fw->resp0_dma_reg;
  986. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  987. dmp_reg = &reg->iobase_q;
  988. for (cnt = 0; cnt < 7; cnt++)
  989. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  990. iter_reg = fw->req1_dma_reg;
  991. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  992. dmp_reg = &reg->iobase_q;
  993. for (cnt = 0; cnt < 7; cnt++)
  994. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  995. /* Transmit DMA registers. */
  996. iter_reg = fw->xmt0_dma_reg;
  997. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  998. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  999. iter_reg = fw->xmt1_dma_reg;
  1000. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1001. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1002. iter_reg = fw->xmt2_dma_reg;
  1003. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1004. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1005. iter_reg = fw->xmt3_dma_reg;
  1006. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1007. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1008. iter_reg = fw->xmt4_dma_reg;
  1009. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1010. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1011. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1012. /* Receive DMA registers. */
  1013. iter_reg = fw->rcvt0_data_dma_reg;
  1014. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1015. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1016. iter_reg = fw->rcvt1_data_dma_reg;
  1017. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1018. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1019. /* RISC registers. */
  1020. iter_reg = fw->risc_gp_reg;
  1021. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1022. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1023. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1024. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1025. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1026. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1027. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1028. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1029. /* Local memory controller registers. */
  1030. iter_reg = fw->lmc_reg;
  1031. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1032. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1033. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1034. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1035. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1036. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1037. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1038. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1039. /* Fibre Protocol Module registers. */
  1040. iter_reg = fw->fpm_hdw_reg;
  1041. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1042. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1043. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1044. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1045. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1046. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1047. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1048. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1049. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1050. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1051. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1052. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1053. /* Frame Buffer registers. */
  1054. iter_reg = fw->fb_hdw_reg;
  1055. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1056. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1057. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1058. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1059. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1060. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1061. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1062. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1063. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1064. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1065. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1066. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1067. /* Multi queue registers */
  1068. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1069. &last_chain);
  1070. rval = qla24xx_soft_reset(ha);
  1071. if (rval != QLA_SUCCESS)
  1072. goto qla25xx_fw_dump_failed_0;
  1073. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1074. &nxt);
  1075. if (rval != QLA_SUCCESS)
  1076. goto qla25xx_fw_dump_failed_0;
  1077. nxt = qla2xxx_copy_queues(ha, nxt);
  1078. nxt = qla24xx_copy_eft(ha, nxt);
  1079. /* Chain entries -- started with MQ. */
  1080. qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1081. if (last_chain) {
  1082. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1083. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1084. }
  1085. qla25xx_fw_dump_failed_0:
  1086. qla2xxx_dump_post_process(base_vha, rval);
  1087. qla25xx_fw_dump_failed:
  1088. if (!hardware_locked)
  1089. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1090. }
  1091. void
  1092. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1093. {
  1094. int rval;
  1095. uint32_t cnt;
  1096. uint32_t risc_address;
  1097. struct qla_hw_data *ha = vha->hw;
  1098. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1099. uint32_t __iomem *dmp_reg;
  1100. uint32_t *iter_reg;
  1101. uint16_t __iomem *mbx_reg;
  1102. unsigned long flags;
  1103. struct qla81xx_fw_dump *fw;
  1104. uint32_t ext_mem_cnt;
  1105. void *nxt, *nxt_chain;
  1106. uint32_t *last_chain = NULL;
  1107. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1108. risc_address = ext_mem_cnt = 0;
  1109. flags = 0;
  1110. if (!hardware_locked)
  1111. spin_lock_irqsave(&ha->hardware_lock, flags);
  1112. if (!ha->fw_dump) {
  1113. ql_log(ql_log_warn, vha, 0xd00a,
  1114. "No buffer available for dump.\n");
  1115. goto qla81xx_fw_dump_failed;
  1116. }
  1117. if (ha->fw_dumped) {
  1118. ql_log(ql_log_warn, vha, 0xd00b,
  1119. "Firmware has been previously dumped (%p) "
  1120. "-- ignoring request.\n",
  1121. ha->fw_dump);
  1122. goto qla81xx_fw_dump_failed;
  1123. }
  1124. fw = &ha->fw_dump->isp.isp81;
  1125. qla2xxx_prep_dump(ha, ha->fw_dump);
  1126. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1127. /* Pause RISC. */
  1128. rval = qla24xx_pause_risc(reg);
  1129. if (rval != QLA_SUCCESS)
  1130. goto qla81xx_fw_dump_failed_0;
  1131. /* Host/Risc registers. */
  1132. iter_reg = fw->host_risc_reg;
  1133. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1134. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1135. /* PCIe registers. */
  1136. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1137. RD_REG_DWORD(&reg->iobase_addr);
  1138. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1139. dmp_reg = &reg->iobase_c4;
  1140. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1141. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1142. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1143. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1144. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1145. RD_REG_DWORD(&reg->iobase_window);
  1146. /* Host interface registers. */
  1147. dmp_reg = &reg->flash_addr;
  1148. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1149. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1150. /* Disable interrupts. */
  1151. WRT_REG_DWORD(&reg->ictrl, 0);
  1152. RD_REG_DWORD(&reg->ictrl);
  1153. /* Shadow registers. */
  1154. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1155. RD_REG_DWORD(&reg->iobase_addr);
  1156. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1157. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1158. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1159. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1160. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1161. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1162. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1163. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1164. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1165. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1166. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1167. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1168. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1169. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1170. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1171. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1172. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1173. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1174. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1175. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1176. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1177. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1178. /* RISC I/O register. */
  1179. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1180. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1181. /* Mailbox registers. */
  1182. mbx_reg = &reg->mailbox0;
  1183. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1184. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1185. /* Transfer sequence registers. */
  1186. iter_reg = fw->xseq_gp_reg;
  1187. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1188. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1189. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1190. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1191. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1192. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1193. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1194. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1195. iter_reg = fw->xseq_0_reg;
  1196. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1197. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1198. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1199. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1200. /* Receive sequence registers. */
  1201. iter_reg = fw->rseq_gp_reg;
  1202. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1203. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1204. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1205. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1206. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1207. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1208. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1209. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1210. iter_reg = fw->rseq_0_reg;
  1211. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1212. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1213. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1214. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1215. /* Auxiliary sequence registers. */
  1216. iter_reg = fw->aseq_gp_reg;
  1217. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1218. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1219. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1220. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1221. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1222. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1223. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1224. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1225. iter_reg = fw->aseq_0_reg;
  1226. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1227. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1228. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1229. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1230. /* Command DMA registers. */
  1231. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1232. /* Queues. */
  1233. iter_reg = fw->req0_dma_reg;
  1234. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1235. dmp_reg = &reg->iobase_q;
  1236. for (cnt = 0; cnt < 7; cnt++)
  1237. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1238. iter_reg = fw->resp0_dma_reg;
  1239. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1240. dmp_reg = &reg->iobase_q;
  1241. for (cnt = 0; cnt < 7; cnt++)
  1242. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1243. iter_reg = fw->req1_dma_reg;
  1244. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1245. dmp_reg = &reg->iobase_q;
  1246. for (cnt = 0; cnt < 7; cnt++)
  1247. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1248. /* Transmit DMA registers. */
  1249. iter_reg = fw->xmt0_dma_reg;
  1250. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1251. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1252. iter_reg = fw->xmt1_dma_reg;
  1253. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1254. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1255. iter_reg = fw->xmt2_dma_reg;
  1256. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1257. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1258. iter_reg = fw->xmt3_dma_reg;
  1259. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1260. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1261. iter_reg = fw->xmt4_dma_reg;
  1262. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1263. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1264. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1265. /* Receive DMA registers. */
  1266. iter_reg = fw->rcvt0_data_dma_reg;
  1267. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1268. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1269. iter_reg = fw->rcvt1_data_dma_reg;
  1270. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1271. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1272. /* RISC registers. */
  1273. iter_reg = fw->risc_gp_reg;
  1274. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1275. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1276. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1277. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1278. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1279. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1280. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1281. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1282. /* Local memory controller registers. */
  1283. iter_reg = fw->lmc_reg;
  1284. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1285. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1286. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1287. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1288. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1289. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1290. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1291. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1292. /* Fibre Protocol Module registers. */
  1293. iter_reg = fw->fpm_hdw_reg;
  1294. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1295. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1296. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1297. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1298. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1299. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1300. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1301. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1302. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1303. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1304. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1305. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1306. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1307. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1308. /* Frame Buffer registers. */
  1309. iter_reg = fw->fb_hdw_reg;
  1310. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1311. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1312. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1313. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1314. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1315. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1316. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1317. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1318. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1319. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1320. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1321. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1322. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1323. /* Multi queue registers */
  1324. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1325. &last_chain);
  1326. rval = qla24xx_soft_reset(ha);
  1327. if (rval != QLA_SUCCESS)
  1328. goto qla81xx_fw_dump_failed_0;
  1329. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1330. &nxt);
  1331. if (rval != QLA_SUCCESS)
  1332. goto qla81xx_fw_dump_failed_0;
  1333. nxt = qla2xxx_copy_queues(ha, nxt);
  1334. nxt = qla24xx_copy_eft(ha, nxt);
  1335. /* Chain entries -- started with MQ. */
  1336. qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1337. if (last_chain) {
  1338. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1339. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1340. }
  1341. qla81xx_fw_dump_failed_0:
  1342. qla2xxx_dump_post_process(base_vha, rval);
  1343. qla81xx_fw_dump_failed:
  1344. if (!hardware_locked)
  1345. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1346. }
  1347. /****************************************************************************/
  1348. /* Driver Debug Functions. */
  1349. /****************************************************************************/
  1350. /*
  1351. * This function is for formatting and logging debug information.
  1352. * It is to be used when vha is available. It formats the message
  1353. * and logs it to the messages file.
  1354. * parameters:
  1355. * level: The level of the debug messages to be printed.
  1356. * If ql2xextended_error_logging value is correctly set,
  1357. * this message will appear in the messages file.
  1358. * vha: Pointer to the scsi_qla_host_t.
  1359. * id: This is a unique identifier for the level. It identifies the
  1360. * part of the code from where the message originated.
  1361. * msg: The message to be displayed.
  1362. */
  1363. void
  1364. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, char *msg, ...) {
  1365. char pbuf[QL_DBG_BUF_LEN];
  1366. va_list ap;
  1367. uint32_t len;
  1368. struct pci_dev *pdev = NULL;
  1369. memset(pbuf, 0, QL_DBG_BUF_LEN);
  1370. va_start(ap, msg);
  1371. if ((level & ql2xextended_error_logging) == level) {
  1372. if (vha != NULL) {
  1373. pdev = vha->hw->pdev;
  1374. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1375. sprintf(pbuf, "%s [%s]-%04x:%ld: ", QL_MSGHDR,
  1376. dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1377. vha->host_no);
  1378. } else
  1379. sprintf(pbuf, "%s [%s]-%04x: : ", QL_MSGHDR,
  1380. "0000:00:00.0", id + ql_dbg_offset);
  1381. len = strlen(pbuf);
  1382. vsprintf(pbuf+len, msg, ap);
  1383. pr_warning("%s", pbuf);
  1384. }
  1385. va_end(ap);
  1386. }
  1387. /*
  1388. * This function is for formatting and logging debug information.
  1389. * It is to be used when vha is not available and pci is availble,
  1390. * i.e., before host allocation. It formats the message and logs it
  1391. * to the messages file.
  1392. * parameters:
  1393. * level: The level of the debug messages to be printed.
  1394. * If ql2xextended_error_logging value is correctly set,
  1395. * this message will appear in the messages file.
  1396. * pdev: Pointer to the struct pci_dev.
  1397. * id: This is a unique id for the level. It identifies the part
  1398. * of the code from where the message originated.
  1399. * msg: The message to be displayed.
  1400. */
  1401. void
  1402. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id, char *msg, ...) {
  1403. char pbuf[QL_DBG_BUF_LEN];
  1404. va_list ap;
  1405. uint32_t len;
  1406. if (pdev == NULL)
  1407. return;
  1408. memset(pbuf, 0, QL_DBG_BUF_LEN);
  1409. va_start(ap, msg);
  1410. if ((level & ql2xextended_error_logging) == level) {
  1411. /* <module-name> <dev-name>:<msg-id> Message */
  1412. sprintf(pbuf, "%s [%s]-%04x: : ", QL_MSGHDR,
  1413. dev_name(&(pdev->dev)), id + ql_dbg_offset);
  1414. len = strlen(pbuf);
  1415. vsprintf(pbuf+len, msg, ap);
  1416. pr_warning("%s", pbuf);
  1417. }
  1418. va_end(ap);
  1419. }
  1420. /*
  1421. * This function is for formatting and logging log messages.
  1422. * It is to be used when vha is available. It formats the message
  1423. * and logs it to the messages file. All the messages will be logged
  1424. * irrespective of value of ql2xextended_error_logging.
  1425. * parameters:
  1426. * level: The level of the log messages to be printed in the
  1427. * messages file.
  1428. * vha: Pointer to the scsi_qla_host_t
  1429. * id: This is a unique id for the level. It identifies the
  1430. * part of the code from where the message originated.
  1431. * msg: The message to be displayed.
  1432. */
  1433. void
  1434. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, char *msg, ...) {
  1435. char pbuf[QL_DBG_BUF_LEN];
  1436. va_list ap;
  1437. uint32_t len;
  1438. struct pci_dev *pdev = NULL;
  1439. memset(pbuf, 0, QL_DBG_BUF_LEN);
  1440. va_start(ap, msg);
  1441. if (level <= ql_errlev) {
  1442. if (vha != NULL) {
  1443. pdev = vha->hw->pdev;
  1444. /* <module-name> <msg-id>:<host> Message */
  1445. sprintf(pbuf, "%s [%s]-%04x:%ld: ", QL_MSGHDR,
  1446. dev_name(&(pdev->dev)), id, vha->host_no);
  1447. } else
  1448. sprintf(pbuf, "%s [%s]-%04x: : ", QL_MSGHDR,
  1449. "0000:00:00.0", id);
  1450. len = strlen(pbuf);
  1451. vsprintf(pbuf+len, msg, ap);
  1452. switch (level) {
  1453. case 0: /* FATAL LOG */
  1454. pr_crit("%s", pbuf);
  1455. break;
  1456. case 1:
  1457. pr_err("%s", pbuf);
  1458. break;
  1459. case 2:
  1460. pr_warn("%s", pbuf);
  1461. break;
  1462. default:
  1463. pr_info("%s", pbuf);
  1464. break;
  1465. }
  1466. }
  1467. va_end(ap);
  1468. }
  1469. /*
  1470. * This function is for formatting and logging log messages.
  1471. * It is to be used when vha is not available and pci is availble,
  1472. * i.e., before host allocation. It formats the message and logs
  1473. * it to the messages file. All the messages are logged irrespective
  1474. * of the value of ql2xextended_error_logging.
  1475. * parameters:
  1476. * level: The level of the log messages to be printed in the
  1477. * messages file.
  1478. * pdev: Pointer to the struct pci_dev.
  1479. * id: This is a unique id for the level. It identifies the
  1480. * part of the code from where the message originated.
  1481. * msg: The message to be displayed.
  1482. */
  1483. void
  1484. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id, char *msg, ...) {
  1485. char pbuf[QL_DBG_BUF_LEN];
  1486. va_list ap;
  1487. uint32_t len;
  1488. if (pdev == NULL)
  1489. return;
  1490. memset(pbuf, 0, QL_DBG_BUF_LEN);
  1491. va_start(ap, msg);
  1492. if (level <= ql_errlev) {
  1493. /* <module-name> <dev-name>:<msg-id> Message */
  1494. sprintf(pbuf, "%s [%s]-%04x: : ", QL_MSGHDR,
  1495. dev_name(&(pdev->dev)), id);
  1496. len = strlen(pbuf);
  1497. vsprintf(pbuf+len, msg, ap);
  1498. switch (level) {
  1499. case 0: /* FATAL LOG */
  1500. pr_crit("%s", pbuf);
  1501. break;
  1502. case 1:
  1503. pr_err("%s", pbuf);
  1504. break;
  1505. case 2:
  1506. pr_warn("%s", pbuf);
  1507. break;
  1508. default:
  1509. pr_info("%s", pbuf);
  1510. break;
  1511. }
  1512. }
  1513. va_end(ap);
  1514. }
  1515. void
  1516. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  1517. {
  1518. int i;
  1519. struct qla_hw_data *ha = vha->hw;
  1520. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  1521. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  1522. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  1523. uint16_t __iomem *mbx_reg;
  1524. if ((level & ql2xextended_error_logging) == level) {
  1525. if (IS_QLA82XX(ha))
  1526. mbx_reg = &reg82->mailbox_in[0];
  1527. else if (IS_FWI2_CAPABLE(ha))
  1528. mbx_reg = &reg24->mailbox0;
  1529. else
  1530. mbx_reg = MAILBOX_REG(ha, reg, 0);
  1531. ql_dbg(level, vha, id, "Mailbox registers:\n");
  1532. for (i = 0; i < 6; i++)
  1533. ql_dbg(level, vha, id,
  1534. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  1535. }
  1536. }
  1537. void
  1538. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  1539. uint8_t *b, uint32_t size)
  1540. {
  1541. uint32_t cnt;
  1542. uint8_t c;
  1543. if ((level & ql2xextended_error_logging) == level) {
  1544. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  1545. "9 Ah Bh Ch Dh Eh Fh\n");
  1546. ql_dbg(level, vha, id, "----------------------------------"
  1547. "----------------------------\n");
  1548. ql_dbg(level, vha, id, "");
  1549. for (cnt = 0; cnt < size;) {
  1550. c = *b++;
  1551. printk("%02x", (uint32_t) c);
  1552. cnt++;
  1553. if (!(cnt % 16))
  1554. printk("\n");
  1555. else
  1556. printk(" ");
  1557. }
  1558. if (cnt % 16)
  1559. ql_dbg(level, vha, id, "\n");
  1560. }
  1561. }