emulate.c 110 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstDX (8<<1) /* Destination is in DX register */
  47. #define DstMask (0xf<<1)
  48. /* Source operand type. */
  49. #define SrcNone (0<<5) /* No source operand. */
  50. #define SrcReg (1<<5) /* Register operand. */
  51. #define SrcMem (2<<5) /* Memory operand. */
  52. #define SrcMem16 (3<<5) /* Memory operand (16-bit). */
  53. #define SrcMem32 (4<<5) /* Memory operand (32-bit). */
  54. #define SrcImm (5<<5) /* Immediate operand. */
  55. #define SrcImmByte (6<<5) /* 8-bit sign-extended immediate operand. */
  56. #define SrcOne (7<<5) /* Implied '1' */
  57. #define SrcImmUByte (8<<5) /* 8-bit unsigned immediate operand. */
  58. #define SrcImmU (9<<5) /* Immediate operand, unsigned */
  59. #define SrcSI (0xa<<5) /* Source is in the DS:RSI */
  60. #define SrcImmFAddr (0xb<<5) /* Source is immediate far address */
  61. #define SrcMemFAddr (0xc<<5) /* Source is far address in memory */
  62. #define SrcAcc (0xd<<5) /* Source Accumulator */
  63. #define SrcImmU16 (0xe<<5) /* Immediate operand, unsigned, 16 bits */
  64. #define SrcDX (0xf<<5) /* Source is in DX register */
  65. #define SrcMask (0xf<<5)
  66. /* Generic ModRM decode. */
  67. #define ModRM (1<<9)
  68. /* Destination is only written; never read. */
  69. #define Mov (1<<10)
  70. #define BitOp (1<<11)
  71. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  72. #define String (1<<13) /* String instruction (rep capable) */
  73. #define Stack (1<<14) /* Stack instruction (push/pop) */
  74. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  75. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  76. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  77. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  78. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  79. #define Sse (1<<18) /* SSE Vector instruction */
  80. /* Misc flags */
  81. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  82. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  83. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  84. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  85. #define Undefined (1<<25) /* No Such Instruction */
  86. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  87. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  88. #define No64 (1<<28)
  89. /* Source 2 operand type */
  90. #define Src2None (0<<29)
  91. #define Src2CL (1<<29)
  92. #define Src2ImmByte (2<<29)
  93. #define Src2One (3<<29)
  94. #define Src2Imm (4<<29)
  95. #define Src2Mask (7<<29)
  96. #define X2(x...) x, x
  97. #define X3(x...) X2(x), x
  98. #define X4(x...) X2(x), X2(x)
  99. #define X5(x...) X4(x), x
  100. #define X6(x...) X4(x), X2(x)
  101. #define X7(x...) X4(x), X3(x)
  102. #define X8(x...) X4(x), X4(x)
  103. #define X16(x...) X8(x), X8(x)
  104. struct opcode {
  105. u32 flags;
  106. u8 intercept;
  107. union {
  108. int (*execute)(struct x86_emulate_ctxt *ctxt);
  109. struct opcode *group;
  110. struct group_dual *gdual;
  111. struct gprefix *gprefix;
  112. } u;
  113. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  114. };
  115. struct group_dual {
  116. struct opcode mod012[8];
  117. struct opcode mod3[8];
  118. };
  119. struct gprefix {
  120. struct opcode pfx_no;
  121. struct opcode pfx_66;
  122. struct opcode pfx_f2;
  123. struct opcode pfx_f3;
  124. };
  125. /* EFLAGS bit definitions. */
  126. #define EFLG_ID (1<<21)
  127. #define EFLG_VIP (1<<20)
  128. #define EFLG_VIF (1<<19)
  129. #define EFLG_AC (1<<18)
  130. #define EFLG_VM (1<<17)
  131. #define EFLG_RF (1<<16)
  132. #define EFLG_IOPL (3<<12)
  133. #define EFLG_NT (1<<14)
  134. #define EFLG_OF (1<<11)
  135. #define EFLG_DF (1<<10)
  136. #define EFLG_IF (1<<9)
  137. #define EFLG_TF (1<<8)
  138. #define EFLG_SF (1<<7)
  139. #define EFLG_ZF (1<<6)
  140. #define EFLG_AF (1<<4)
  141. #define EFLG_PF (1<<2)
  142. #define EFLG_CF (1<<0)
  143. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  144. #define EFLG_RESERVED_ONE_MASK 2
  145. /*
  146. * Instruction emulation:
  147. * Most instructions are emulated directly via a fragment of inline assembly
  148. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  149. * any modified flags.
  150. */
  151. #if defined(CONFIG_X86_64)
  152. #define _LO32 "k" /* force 32-bit operand */
  153. #define _STK "%%rsp" /* stack pointer */
  154. #elif defined(__i386__)
  155. #define _LO32 "" /* force 32-bit operand */
  156. #define _STK "%%esp" /* stack pointer */
  157. #endif
  158. /*
  159. * These EFLAGS bits are restored from saved value during emulation, and
  160. * any changes are written back to the saved value after emulation.
  161. */
  162. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  163. /* Before executing instruction: restore necessary bits in EFLAGS. */
  164. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  165. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  166. "movl %"_sav",%"_LO32 _tmp"; " \
  167. "push %"_tmp"; " \
  168. "push %"_tmp"; " \
  169. "movl %"_msk",%"_LO32 _tmp"; " \
  170. "andl %"_LO32 _tmp",("_STK"); " \
  171. "pushf; " \
  172. "notl %"_LO32 _tmp"; " \
  173. "andl %"_LO32 _tmp",("_STK"); " \
  174. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  175. "pop %"_tmp"; " \
  176. "orl %"_LO32 _tmp",("_STK"); " \
  177. "popf; " \
  178. "pop %"_sav"; "
  179. /* After executing instruction: write-back necessary bits in EFLAGS. */
  180. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  181. /* _sav |= EFLAGS & _msk; */ \
  182. "pushf; " \
  183. "pop %"_tmp"; " \
  184. "andl %"_msk",%"_LO32 _tmp"; " \
  185. "orl %"_LO32 _tmp",%"_sav"; "
  186. #ifdef CONFIG_X86_64
  187. #define ON64(x) x
  188. #else
  189. #define ON64(x)
  190. #endif
  191. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  192. do { \
  193. __asm__ __volatile__ ( \
  194. _PRE_EFLAGS("0", "4", "2") \
  195. _op _suffix " %"_x"3,%1; " \
  196. _POST_EFLAGS("0", "4", "2") \
  197. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  198. "=&r" (_tmp) \
  199. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  200. } while (0)
  201. /* Raw emulation: instruction has two explicit operands. */
  202. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  203. do { \
  204. unsigned long _tmp; \
  205. \
  206. switch ((_dst).bytes) { \
  207. case 2: \
  208. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  209. break; \
  210. case 4: \
  211. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  212. break; \
  213. case 8: \
  214. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  215. break; \
  216. } \
  217. } while (0)
  218. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  219. do { \
  220. unsigned long _tmp; \
  221. switch ((_dst).bytes) { \
  222. case 1: \
  223. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  224. break; \
  225. default: \
  226. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  227. _wx, _wy, _lx, _ly, _qx, _qy); \
  228. break; \
  229. } \
  230. } while (0)
  231. /* Source operand is byte-sized and may be restricted to just %cl. */
  232. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  233. __emulate_2op(_op, _src, _dst, _eflags, \
  234. "b", "c", "b", "c", "b", "c", "b", "c")
  235. /* Source operand is byte, word, long or quad sized. */
  236. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  237. __emulate_2op(_op, _src, _dst, _eflags, \
  238. "b", "q", "w", "r", _LO32, "r", "", "r")
  239. /* Source operand is word, long or quad sized. */
  240. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  241. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  242. "w", "r", _LO32, "r", "", "r")
  243. /* Instruction has three operands and one operand is stored in ECX register */
  244. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  245. do { \
  246. unsigned long _tmp; \
  247. _type _clv = (_cl).val; \
  248. _type _srcv = (_src).val; \
  249. _type _dstv = (_dst).val; \
  250. \
  251. __asm__ __volatile__ ( \
  252. _PRE_EFLAGS("0", "5", "2") \
  253. _op _suffix " %4,%1 \n" \
  254. _POST_EFLAGS("0", "5", "2") \
  255. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  256. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  257. ); \
  258. \
  259. (_cl).val = (unsigned long) _clv; \
  260. (_src).val = (unsigned long) _srcv; \
  261. (_dst).val = (unsigned long) _dstv; \
  262. } while (0)
  263. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  264. do { \
  265. switch ((_dst).bytes) { \
  266. case 2: \
  267. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  268. "w", unsigned short); \
  269. break; \
  270. case 4: \
  271. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  272. "l", unsigned int); \
  273. break; \
  274. case 8: \
  275. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  276. "q", unsigned long)); \
  277. break; \
  278. } \
  279. } while (0)
  280. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  281. do { \
  282. unsigned long _tmp; \
  283. \
  284. __asm__ __volatile__ ( \
  285. _PRE_EFLAGS("0", "3", "2") \
  286. _op _suffix " %1; " \
  287. _POST_EFLAGS("0", "3", "2") \
  288. : "=m" (_eflags), "+m" ((_dst).val), \
  289. "=&r" (_tmp) \
  290. : "i" (EFLAGS_MASK)); \
  291. } while (0)
  292. /* Instruction has only one explicit operand (no source operand). */
  293. #define emulate_1op(_op, _dst, _eflags) \
  294. do { \
  295. switch ((_dst).bytes) { \
  296. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  297. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  298. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  299. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  300. } \
  301. } while (0)
  302. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  303. do { \
  304. unsigned long _tmp; \
  305. \
  306. __asm__ __volatile__ ( \
  307. _PRE_EFLAGS("0", "4", "1") \
  308. _op _suffix " %5; " \
  309. _POST_EFLAGS("0", "4", "1") \
  310. : "=m" (_eflags), "=&r" (_tmp), \
  311. "+a" (_rax), "+d" (_rdx) \
  312. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  313. "a" (_rax), "d" (_rdx)); \
  314. } while (0)
  315. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  316. do { \
  317. unsigned long _tmp; \
  318. \
  319. __asm__ __volatile__ ( \
  320. _PRE_EFLAGS("0", "5", "1") \
  321. "1: \n\t" \
  322. _op _suffix " %6; " \
  323. "2: \n\t" \
  324. _POST_EFLAGS("0", "5", "1") \
  325. ".pushsection .fixup,\"ax\" \n\t" \
  326. "3: movb $1, %4 \n\t" \
  327. "jmp 2b \n\t" \
  328. ".popsection \n\t" \
  329. _ASM_EXTABLE(1b, 3b) \
  330. : "=m" (_eflags), "=&r" (_tmp), \
  331. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  332. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  333. "a" (_rax), "d" (_rdx)); \
  334. } while (0)
  335. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  336. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  337. do { \
  338. switch((_src).bytes) { \
  339. case 1: \
  340. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  341. _eflags, "b"); \
  342. break; \
  343. case 2: \
  344. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  345. _eflags, "w"); \
  346. break; \
  347. case 4: \
  348. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  349. _eflags, "l"); \
  350. break; \
  351. case 8: \
  352. ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  353. _eflags, "q")); \
  354. break; \
  355. } \
  356. } while (0)
  357. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  358. do { \
  359. switch((_src).bytes) { \
  360. case 1: \
  361. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  362. _eflags, "b", _ex); \
  363. break; \
  364. case 2: \
  365. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  366. _eflags, "w", _ex); \
  367. break; \
  368. case 4: \
  369. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  370. _eflags, "l", _ex); \
  371. break; \
  372. case 8: ON64( \
  373. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  374. _eflags, "q", _ex)); \
  375. break; \
  376. } \
  377. } while (0)
  378. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  379. enum x86_intercept intercept,
  380. enum x86_intercept_stage stage)
  381. {
  382. struct x86_instruction_info info = {
  383. .intercept = intercept,
  384. .rep_prefix = ctxt->rep_prefix,
  385. .modrm_mod = ctxt->modrm_mod,
  386. .modrm_reg = ctxt->modrm_reg,
  387. .modrm_rm = ctxt->modrm_rm,
  388. .src_val = ctxt->src.val64,
  389. .src_bytes = ctxt->src.bytes,
  390. .dst_bytes = ctxt->dst.bytes,
  391. .ad_bytes = ctxt->ad_bytes,
  392. .next_rip = ctxt->eip,
  393. };
  394. return ctxt->ops->intercept(ctxt, &info, stage);
  395. }
  396. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  397. {
  398. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  399. }
  400. /* Access/update address held in a register, based on addressing mode. */
  401. static inline unsigned long
  402. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  403. {
  404. if (ctxt->ad_bytes == sizeof(unsigned long))
  405. return reg;
  406. else
  407. return reg & ad_mask(ctxt);
  408. }
  409. static inline unsigned long
  410. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  411. {
  412. return address_mask(ctxt, reg);
  413. }
  414. static inline void
  415. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  416. {
  417. if (ctxt->ad_bytes == sizeof(unsigned long))
  418. *reg += inc;
  419. else
  420. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  421. }
  422. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  423. {
  424. register_address_increment(ctxt, &ctxt->_eip, rel);
  425. }
  426. static u32 desc_limit_scaled(struct desc_struct *desc)
  427. {
  428. u32 limit = get_desc_limit(desc);
  429. return desc->g ? (limit << 12) | 0xfff : limit;
  430. }
  431. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  432. {
  433. ctxt->has_seg_override = true;
  434. ctxt->seg_override = seg;
  435. }
  436. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  437. {
  438. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  439. return 0;
  440. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  441. }
  442. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  443. {
  444. if (!ctxt->has_seg_override)
  445. return 0;
  446. return ctxt->seg_override;
  447. }
  448. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  449. u32 error, bool valid)
  450. {
  451. ctxt->exception.vector = vec;
  452. ctxt->exception.error_code = error;
  453. ctxt->exception.error_code_valid = valid;
  454. return X86EMUL_PROPAGATE_FAULT;
  455. }
  456. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  457. {
  458. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  459. }
  460. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  461. {
  462. return emulate_exception(ctxt, GP_VECTOR, err, true);
  463. }
  464. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  465. {
  466. return emulate_exception(ctxt, SS_VECTOR, err, true);
  467. }
  468. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  469. {
  470. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  471. }
  472. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  473. {
  474. return emulate_exception(ctxt, TS_VECTOR, err, true);
  475. }
  476. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  477. {
  478. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  479. }
  480. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  481. {
  482. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  483. }
  484. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  485. {
  486. u16 selector;
  487. struct desc_struct desc;
  488. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  489. return selector;
  490. }
  491. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  492. unsigned seg)
  493. {
  494. u16 dummy;
  495. u32 base3;
  496. struct desc_struct desc;
  497. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  498. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  499. }
  500. static int __linearize(struct x86_emulate_ctxt *ctxt,
  501. struct segmented_address addr,
  502. unsigned size, bool write, bool fetch,
  503. ulong *linear)
  504. {
  505. struct desc_struct desc;
  506. bool usable;
  507. ulong la;
  508. u32 lim;
  509. u16 sel;
  510. unsigned cpl, rpl;
  511. la = seg_base(ctxt, addr.seg) + addr.ea;
  512. switch (ctxt->mode) {
  513. case X86EMUL_MODE_REAL:
  514. break;
  515. case X86EMUL_MODE_PROT64:
  516. if (((signed long)la << 16) >> 16 != la)
  517. return emulate_gp(ctxt, 0);
  518. break;
  519. default:
  520. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  521. addr.seg);
  522. if (!usable)
  523. goto bad;
  524. /* code segment or read-only data segment */
  525. if (((desc.type & 8) || !(desc.type & 2)) && write)
  526. goto bad;
  527. /* unreadable code segment */
  528. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  529. goto bad;
  530. lim = desc_limit_scaled(&desc);
  531. if ((desc.type & 8) || !(desc.type & 4)) {
  532. /* expand-up segment */
  533. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  534. goto bad;
  535. } else {
  536. /* exapand-down segment */
  537. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  538. goto bad;
  539. lim = desc.d ? 0xffffffff : 0xffff;
  540. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  541. goto bad;
  542. }
  543. cpl = ctxt->ops->cpl(ctxt);
  544. rpl = sel & 3;
  545. cpl = max(cpl, rpl);
  546. if (!(desc.type & 8)) {
  547. /* data segment */
  548. if (cpl > desc.dpl)
  549. goto bad;
  550. } else if ((desc.type & 8) && !(desc.type & 4)) {
  551. /* nonconforming code segment */
  552. if (cpl != desc.dpl)
  553. goto bad;
  554. } else if ((desc.type & 8) && (desc.type & 4)) {
  555. /* conforming code segment */
  556. if (cpl < desc.dpl)
  557. goto bad;
  558. }
  559. break;
  560. }
  561. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  562. la &= (u32)-1;
  563. *linear = la;
  564. return X86EMUL_CONTINUE;
  565. bad:
  566. if (addr.seg == VCPU_SREG_SS)
  567. return emulate_ss(ctxt, addr.seg);
  568. else
  569. return emulate_gp(ctxt, addr.seg);
  570. }
  571. static int linearize(struct x86_emulate_ctxt *ctxt,
  572. struct segmented_address addr,
  573. unsigned size, bool write,
  574. ulong *linear)
  575. {
  576. return __linearize(ctxt, addr, size, write, false, linear);
  577. }
  578. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  579. struct segmented_address addr,
  580. void *data,
  581. unsigned size)
  582. {
  583. int rc;
  584. ulong linear;
  585. rc = linearize(ctxt, addr, size, false, &linear);
  586. if (rc != X86EMUL_CONTINUE)
  587. return rc;
  588. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  589. }
  590. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt,
  591. unsigned long eip, u8 *dest)
  592. {
  593. struct fetch_cache *fc = &ctxt->fetch;
  594. int rc;
  595. int size, cur_size;
  596. if (eip == fc->end) {
  597. unsigned long linear;
  598. struct segmented_address addr = { .seg=VCPU_SREG_CS, .ea=eip};
  599. cur_size = fc->end - fc->start;
  600. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  601. rc = __linearize(ctxt, addr, size, false, true, &linear);
  602. if (rc != X86EMUL_CONTINUE)
  603. return rc;
  604. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  605. size, &ctxt->exception);
  606. if (rc != X86EMUL_CONTINUE)
  607. return rc;
  608. fc->end += size;
  609. }
  610. *dest = fc->data[eip - fc->start];
  611. return X86EMUL_CONTINUE;
  612. }
  613. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  614. unsigned long eip, void *dest, unsigned size)
  615. {
  616. int rc;
  617. /* x86 instructions are limited to 15 bytes. */
  618. if (eip + size - ctxt->eip > 15)
  619. return X86EMUL_UNHANDLEABLE;
  620. while (size--) {
  621. rc = do_insn_fetch_byte(ctxt, eip++, dest++);
  622. if (rc != X86EMUL_CONTINUE)
  623. return rc;
  624. }
  625. return X86EMUL_CONTINUE;
  626. }
  627. /* Fetch next part of the instruction being emulated. */
  628. #define insn_fetch(_type, _size, _eip) \
  629. ({ unsigned long _x; \
  630. rc = do_insn_fetch(ctxt, (_eip), &_x, (_size)); \
  631. if (rc != X86EMUL_CONTINUE) \
  632. goto done; \
  633. (_eip) += (_size); \
  634. (_type)_x; \
  635. })
  636. #define insn_fetch_arr(_arr, _size, _eip) \
  637. ({ rc = do_insn_fetch(ctxt, (_eip), _arr, (_size)); \
  638. if (rc != X86EMUL_CONTINUE) \
  639. goto done; \
  640. (_eip) += (_size); \
  641. })
  642. /*
  643. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  644. * pointer into the block that addresses the relevant register.
  645. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  646. */
  647. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  648. int highbyte_regs)
  649. {
  650. void *p;
  651. p = &regs[modrm_reg];
  652. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  653. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  654. return p;
  655. }
  656. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  657. struct segmented_address addr,
  658. u16 *size, unsigned long *address, int op_bytes)
  659. {
  660. int rc;
  661. if (op_bytes == 2)
  662. op_bytes = 3;
  663. *address = 0;
  664. rc = segmented_read_std(ctxt, addr, size, 2);
  665. if (rc != X86EMUL_CONTINUE)
  666. return rc;
  667. addr.ea += 2;
  668. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  669. return rc;
  670. }
  671. static int test_cc(unsigned int condition, unsigned int flags)
  672. {
  673. int rc = 0;
  674. switch ((condition & 15) >> 1) {
  675. case 0: /* o */
  676. rc |= (flags & EFLG_OF);
  677. break;
  678. case 1: /* b/c/nae */
  679. rc |= (flags & EFLG_CF);
  680. break;
  681. case 2: /* z/e */
  682. rc |= (flags & EFLG_ZF);
  683. break;
  684. case 3: /* be/na */
  685. rc |= (flags & (EFLG_CF|EFLG_ZF));
  686. break;
  687. case 4: /* s */
  688. rc |= (flags & EFLG_SF);
  689. break;
  690. case 5: /* p/pe */
  691. rc |= (flags & EFLG_PF);
  692. break;
  693. case 7: /* le/ng */
  694. rc |= (flags & EFLG_ZF);
  695. /* fall through */
  696. case 6: /* l/nge */
  697. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  698. break;
  699. }
  700. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  701. return (!!rc ^ (condition & 1));
  702. }
  703. static void fetch_register_operand(struct operand *op)
  704. {
  705. switch (op->bytes) {
  706. case 1:
  707. op->val = *(u8 *)op->addr.reg;
  708. break;
  709. case 2:
  710. op->val = *(u16 *)op->addr.reg;
  711. break;
  712. case 4:
  713. op->val = *(u32 *)op->addr.reg;
  714. break;
  715. case 8:
  716. op->val = *(u64 *)op->addr.reg;
  717. break;
  718. }
  719. }
  720. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  721. {
  722. ctxt->ops->get_fpu(ctxt);
  723. switch (reg) {
  724. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  725. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  726. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  727. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  728. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  729. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  730. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  731. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  732. #ifdef CONFIG_X86_64
  733. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  734. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  735. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  736. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  737. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  738. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  739. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  740. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  741. #endif
  742. default: BUG();
  743. }
  744. ctxt->ops->put_fpu(ctxt);
  745. }
  746. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  747. int reg)
  748. {
  749. ctxt->ops->get_fpu(ctxt);
  750. switch (reg) {
  751. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  752. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  753. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  754. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  755. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  756. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  757. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  758. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  759. #ifdef CONFIG_X86_64
  760. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  761. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  762. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  763. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  764. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  765. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  766. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  767. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  768. #endif
  769. default: BUG();
  770. }
  771. ctxt->ops->put_fpu(ctxt);
  772. }
  773. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  774. struct operand *op,
  775. int inhibit_bytereg)
  776. {
  777. unsigned reg = ctxt->modrm_reg;
  778. int highbyte_regs = ctxt->rex_prefix == 0;
  779. if (!(ctxt->d & ModRM))
  780. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  781. if (ctxt->d & Sse) {
  782. op->type = OP_XMM;
  783. op->bytes = 16;
  784. op->addr.xmm = reg;
  785. read_sse_reg(ctxt, &op->vec_val, reg);
  786. return;
  787. }
  788. op->type = OP_REG;
  789. if ((ctxt->d & ByteOp) && !inhibit_bytereg) {
  790. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  791. op->bytes = 1;
  792. } else {
  793. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  794. op->bytes = ctxt->op_bytes;
  795. }
  796. fetch_register_operand(op);
  797. op->orig_val = op->val;
  798. }
  799. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  800. struct operand *op)
  801. {
  802. u8 sib;
  803. int index_reg = 0, base_reg = 0, scale;
  804. int rc = X86EMUL_CONTINUE;
  805. ulong modrm_ea = 0;
  806. if (ctxt->rex_prefix) {
  807. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  808. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  809. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  810. }
  811. ctxt->modrm = insn_fetch(u8, 1, ctxt->_eip);
  812. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  813. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  814. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  815. ctxt->modrm_seg = VCPU_SREG_DS;
  816. if (ctxt->modrm_mod == 3) {
  817. op->type = OP_REG;
  818. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  819. op->addr.reg = decode_register(ctxt->modrm_rm,
  820. ctxt->regs, ctxt->d & ByteOp);
  821. if (ctxt->d & Sse) {
  822. op->type = OP_XMM;
  823. op->bytes = 16;
  824. op->addr.xmm = ctxt->modrm_rm;
  825. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  826. return rc;
  827. }
  828. fetch_register_operand(op);
  829. return rc;
  830. }
  831. op->type = OP_MEM;
  832. if (ctxt->ad_bytes == 2) {
  833. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  834. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  835. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  836. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  837. /* 16-bit ModR/M decode. */
  838. switch (ctxt->modrm_mod) {
  839. case 0:
  840. if (ctxt->modrm_rm == 6)
  841. modrm_ea += insn_fetch(u16, 2, ctxt->_eip);
  842. break;
  843. case 1:
  844. modrm_ea += insn_fetch(s8, 1, ctxt->_eip);
  845. break;
  846. case 2:
  847. modrm_ea += insn_fetch(u16, 2, ctxt->_eip);
  848. break;
  849. }
  850. switch (ctxt->modrm_rm) {
  851. case 0:
  852. modrm_ea += bx + si;
  853. break;
  854. case 1:
  855. modrm_ea += bx + di;
  856. break;
  857. case 2:
  858. modrm_ea += bp + si;
  859. break;
  860. case 3:
  861. modrm_ea += bp + di;
  862. break;
  863. case 4:
  864. modrm_ea += si;
  865. break;
  866. case 5:
  867. modrm_ea += di;
  868. break;
  869. case 6:
  870. if (ctxt->modrm_mod != 0)
  871. modrm_ea += bp;
  872. break;
  873. case 7:
  874. modrm_ea += bx;
  875. break;
  876. }
  877. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  878. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  879. ctxt->modrm_seg = VCPU_SREG_SS;
  880. modrm_ea = (u16)modrm_ea;
  881. } else {
  882. /* 32/64-bit ModR/M decode. */
  883. if ((ctxt->modrm_rm & 7) == 4) {
  884. sib = insn_fetch(u8, 1, ctxt->_eip);
  885. index_reg |= (sib >> 3) & 7;
  886. base_reg |= sib & 7;
  887. scale = sib >> 6;
  888. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  889. modrm_ea += insn_fetch(s32, 4, ctxt->_eip);
  890. else
  891. modrm_ea += ctxt->regs[base_reg];
  892. if (index_reg != 4)
  893. modrm_ea += ctxt->regs[index_reg] << scale;
  894. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  895. if (ctxt->mode == X86EMUL_MODE_PROT64)
  896. ctxt->rip_relative = 1;
  897. } else
  898. modrm_ea += ctxt->regs[ctxt->modrm_rm];
  899. switch (ctxt->modrm_mod) {
  900. case 0:
  901. if (ctxt->modrm_rm == 5)
  902. modrm_ea += insn_fetch(s32, 4, ctxt->_eip);
  903. break;
  904. case 1:
  905. modrm_ea += insn_fetch(s8, 1, ctxt->_eip);
  906. break;
  907. case 2:
  908. modrm_ea += insn_fetch(s32, 4, ctxt->_eip);
  909. break;
  910. }
  911. }
  912. op->addr.mem.ea = modrm_ea;
  913. done:
  914. return rc;
  915. }
  916. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  917. struct operand *op)
  918. {
  919. int rc = X86EMUL_CONTINUE;
  920. op->type = OP_MEM;
  921. switch (ctxt->ad_bytes) {
  922. case 2:
  923. op->addr.mem.ea = insn_fetch(u16, 2, ctxt->_eip);
  924. break;
  925. case 4:
  926. op->addr.mem.ea = insn_fetch(u32, 4, ctxt->_eip);
  927. break;
  928. case 8:
  929. op->addr.mem.ea = insn_fetch(u64, 8, ctxt->_eip);
  930. break;
  931. }
  932. done:
  933. return rc;
  934. }
  935. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  936. {
  937. long sv = 0, mask;
  938. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  939. mask = ~(ctxt->dst.bytes * 8 - 1);
  940. if (ctxt->src.bytes == 2)
  941. sv = (s16)ctxt->src.val & (s16)mask;
  942. else if (ctxt->src.bytes == 4)
  943. sv = (s32)ctxt->src.val & (s32)mask;
  944. ctxt->dst.addr.mem.ea += (sv >> 3);
  945. }
  946. /* only subword offset */
  947. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  948. }
  949. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  950. unsigned long addr, void *dest, unsigned size)
  951. {
  952. int rc;
  953. struct read_cache *mc = &ctxt->mem_read;
  954. while (size) {
  955. int n = min(size, 8u);
  956. size -= n;
  957. if (mc->pos < mc->end)
  958. goto read_cached;
  959. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  960. &ctxt->exception);
  961. if (rc != X86EMUL_CONTINUE)
  962. return rc;
  963. mc->end += n;
  964. read_cached:
  965. memcpy(dest, mc->data + mc->pos, n);
  966. mc->pos += n;
  967. dest += n;
  968. addr += n;
  969. }
  970. return X86EMUL_CONTINUE;
  971. }
  972. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  973. struct segmented_address addr,
  974. void *data,
  975. unsigned size)
  976. {
  977. int rc;
  978. ulong linear;
  979. rc = linearize(ctxt, addr, size, false, &linear);
  980. if (rc != X86EMUL_CONTINUE)
  981. return rc;
  982. return read_emulated(ctxt, linear, data, size);
  983. }
  984. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  985. struct segmented_address addr,
  986. const void *data,
  987. unsigned size)
  988. {
  989. int rc;
  990. ulong linear;
  991. rc = linearize(ctxt, addr, size, true, &linear);
  992. if (rc != X86EMUL_CONTINUE)
  993. return rc;
  994. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  995. &ctxt->exception);
  996. }
  997. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  998. struct segmented_address addr,
  999. const void *orig_data, const void *data,
  1000. unsigned size)
  1001. {
  1002. int rc;
  1003. ulong linear;
  1004. rc = linearize(ctxt, addr, size, true, &linear);
  1005. if (rc != X86EMUL_CONTINUE)
  1006. return rc;
  1007. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1008. size, &ctxt->exception);
  1009. }
  1010. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1011. unsigned int size, unsigned short port,
  1012. void *dest)
  1013. {
  1014. struct read_cache *rc = &ctxt->io_read;
  1015. if (rc->pos == rc->end) { /* refill pio read ahead */
  1016. unsigned int in_page, n;
  1017. unsigned int count = ctxt->rep_prefix ?
  1018. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1019. in_page = (ctxt->eflags & EFLG_DF) ?
  1020. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1021. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1022. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1023. count);
  1024. if (n == 0)
  1025. n = 1;
  1026. rc->pos = rc->end = 0;
  1027. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1028. return 0;
  1029. rc->end = n * size;
  1030. }
  1031. memcpy(dest, rc->data + rc->pos, size);
  1032. rc->pos += size;
  1033. return 1;
  1034. }
  1035. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1036. u16 selector, struct desc_ptr *dt)
  1037. {
  1038. struct x86_emulate_ops *ops = ctxt->ops;
  1039. if (selector & 1 << 2) {
  1040. struct desc_struct desc;
  1041. u16 sel;
  1042. memset (dt, 0, sizeof *dt);
  1043. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1044. return;
  1045. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1046. dt->address = get_desc_base(&desc);
  1047. } else
  1048. ops->get_gdt(ctxt, dt);
  1049. }
  1050. /* allowed just for 8 bytes segments */
  1051. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1052. u16 selector, struct desc_struct *desc)
  1053. {
  1054. struct desc_ptr dt;
  1055. u16 index = selector >> 3;
  1056. ulong addr;
  1057. get_descriptor_table_ptr(ctxt, selector, &dt);
  1058. if (dt.size < index * 8 + 7)
  1059. return emulate_gp(ctxt, selector & 0xfffc);
  1060. addr = dt.address + index * 8;
  1061. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1062. &ctxt->exception);
  1063. }
  1064. /* allowed just for 8 bytes segments */
  1065. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1066. u16 selector, struct desc_struct *desc)
  1067. {
  1068. struct desc_ptr dt;
  1069. u16 index = selector >> 3;
  1070. ulong addr;
  1071. get_descriptor_table_ptr(ctxt, selector, &dt);
  1072. if (dt.size < index * 8 + 7)
  1073. return emulate_gp(ctxt, selector & 0xfffc);
  1074. addr = dt.address + index * 8;
  1075. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1076. &ctxt->exception);
  1077. }
  1078. /* Does not support long mode */
  1079. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1080. u16 selector, int seg)
  1081. {
  1082. struct desc_struct seg_desc;
  1083. u8 dpl, rpl, cpl;
  1084. unsigned err_vec = GP_VECTOR;
  1085. u32 err_code = 0;
  1086. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1087. int ret;
  1088. memset(&seg_desc, 0, sizeof seg_desc);
  1089. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1090. || ctxt->mode == X86EMUL_MODE_REAL) {
  1091. /* set real mode segment descriptor */
  1092. set_desc_base(&seg_desc, selector << 4);
  1093. set_desc_limit(&seg_desc, 0xffff);
  1094. seg_desc.type = 3;
  1095. seg_desc.p = 1;
  1096. seg_desc.s = 1;
  1097. goto load;
  1098. }
  1099. /* NULL selector is not valid for TR, CS and SS */
  1100. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1101. && null_selector)
  1102. goto exception;
  1103. /* TR should be in GDT only */
  1104. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1105. goto exception;
  1106. if (null_selector) /* for NULL selector skip all following checks */
  1107. goto load;
  1108. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1109. if (ret != X86EMUL_CONTINUE)
  1110. return ret;
  1111. err_code = selector & 0xfffc;
  1112. err_vec = GP_VECTOR;
  1113. /* can't load system descriptor into segment selecor */
  1114. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1115. goto exception;
  1116. if (!seg_desc.p) {
  1117. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1118. goto exception;
  1119. }
  1120. rpl = selector & 3;
  1121. dpl = seg_desc.dpl;
  1122. cpl = ctxt->ops->cpl(ctxt);
  1123. switch (seg) {
  1124. case VCPU_SREG_SS:
  1125. /*
  1126. * segment is not a writable data segment or segment
  1127. * selector's RPL != CPL or segment selector's RPL != CPL
  1128. */
  1129. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1130. goto exception;
  1131. break;
  1132. case VCPU_SREG_CS:
  1133. if (!(seg_desc.type & 8))
  1134. goto exception;
  1135. if (seg_desc.type & 4) {
  1136. /* conforming */
  1137. if (dpl > cpl)
  1138. goto exception;
  1139. } else {
  1140. /* nonconforming */
  1141. if (rpl > cpl || dpl != cpl)
  1142. goto exception;
  1143. }
  1144. /* CS(RPL) <- CPL */
  1145. selector = (selector & 0xfffc) | cpl;
  1146. break;
  1147. case VCPU_SREG_TR:
  1148. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1149. goto exception;
  1150. break;
  1151. case VCPU_SREG_LDTR:
  1152. if (seg_desc.s || seg_desc.type != 2)
  1153. goto exception;
  1154. break;
  1155. default: /* DS, ES, FS, or GS */
  1156. /*
  1157. * segment is not a data or readable code segment or
  1158. * ((segment is a data or nonconforming code segment)
  1159. * and (both RPL and CPL > DPL))
  1160. */
  1161. if ((seg_desc.type & 0xa) == 0x8 ||
  1162. (((seg_desc.type & 0xc) != 0xc) &&
  1163. (rpl > dpl && cpl > dpl)))
  1164. goto exception;
  1165. break;
  1166. }
  1167. if (seg_desc.s) {
  1168. /* mark segment as accessed */
  1169. seg_desc.type |= 1;
  1170. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1171. if (ret != X86EMUL_CONTINUE)
  1172. return ret;
  1173. }
  1174. load:
  1175. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1176. return X86EMUL_CONTINUE;
  1177. exception:
  1178. emulate_exception(ctxt, err_vec, err_code, true);
  1179. return X86EMUL_PROPAGATE_FAULT;
  1180. }
  1181. static void write_register_operand(struct operand *op)
  1182. {
  1183. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1184. switch (op->bytes) {
  1185. case 1:
  1186. *(u8 *)op->addr.reg = (u8)op->val;
  1187. break;
  1188. case 2:
  1189. *(u16 *)op->addr.reg = (u16)op->val;
  1190. break;
  1191. case 4:
  1192. *op->addr.reg = (u32)op->val;
  1193. break; /* 64b: zero-extend */
  1194. case 8:
  1195. *op->addr.reg = op->val;
  1196. break;
  1197. }
  1198. }
  1199. static int writeback(struct x86_emulate_ctxt *ctxt)
  1200. {
  1201. int rc;
  1202. switch (ctxt->dst.type) {
  1203. case OP_REG:
  1204. write_register_operand(&ctxt->dst);
  1205. break;
  1206. case OP_MEM:
  1207. if (ctxt->lock_prefix)
  1208. rc = segmented_cmpxchg(ctxt,
  1209. ctxt->dst.addr.mem,
  1210. &ctxt->dst.orig_val,
  1211. &ctxt->dst.val,
  1212. ctxt->dst.bytes);
  1213. else
  1214. rc = segmented_write(ctxt,
  1215. ctxt->dst.addr.mem,
  1216. &ctxt->dst.val,
  1217. ctxt->dst.bytes);
  1218. if (rc != X86EMUL_CONTINUE)
  1219. return rc;
  1220. break;
  1221. case OP_XMM:
  1222. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1223. break;
  1224. case OP_NONE:
  1225. /* no writeback */
  1226. break;
  1227. default:
  1228. break;
  1229. }
  1230. return X86EMUL_CONTINUE;
  1231. }
  1232. static int em_push(struct x86_emulate_ctxt *ctxt)
  1233. {
  1234. struct segmented_address addr;
  1235. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
  1236. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1237. addr.seg = VCPU_SREG_SS;
  1238. /* Disable writeback. */
  1239. ctxt->dst.type = OP_NONE;
  1240. return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
  1241. }
  1242. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1243. void *dest, int len)
  1244. {
  1245. int rc;
  1246. struct segmented_address addr;
  1247. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1248. addr.seg = VCPU_SREG_SS;
  1249. rc = segmented_read(ctxt, addr, dest, len);
  1250. if (rc != X86EMUL_CONTINUE)
  1251. return rc;
  1252. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1253. return rc;
  1254. }
  1255. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1256. {
  1257. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1258. }
  1259. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1260. void *dest, int len)
  1261. {
  1262. int rc;
  1263. unsigned long val, change_mask;
  1264. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1265. int cpl = ctxt->ops->cpl(ctxt);
  1266. rc = emulate_pop(ctxt, &val, len);
  1267. if (rc != X86EMUL_CONTINUE)
  1268. return rc;
  1269. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1270. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1271. switch(ctxt->mode) {
  1272. case X86EMUL_MODE_PROT64:
  1273. case X86EMUL_MODE_PROT32:
  1274. case X86EMUL_MODE_PROT16:
  1275. if (cpl == 0)
  1276. change_mask |= EFLG_IOPL;
  1277. if (cpl <= iopl)
  1278. change_mask |= EFLG_IF;
  1279. break;
  1280. case X86EMUL_MODE_VM86:
  1281. if (iopl < 3)
  1282. return emulate_gp(ctxt, 0);
  1283. change_mask |= EFLG_IF;
  1284. break;
  1285. default: /* real mode */
  1286. change_mask |= (EFLG_IOPL | EFLG_IF);
  1287. break;
  1288. }
  1289. *(unsigned long *)dest =
  1290. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1291. return rc;
  1292. }
  1293. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1294. {
  1295. ctxt->dst.type = OP_REG;
  1296. ctxt->dst.addr.reg = &ctxt->eflags;
  1297. ctxt->dst.bytes = ctxt->op_bytes;
  1298. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1299. }
  1300. static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1301. {
  1302. ctxt->src.val = get_segment_selector(ctxt, seg);
  1303. return em_push(ctxt);
  1304. }
  1305. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1306. {
  1307. unsigned long selector;
  1308. int rc;
  1309. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1310. if (rc != X86EMUL_CONTINUE)
  1311. return rc;
  1312. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1313. return rc;
  1314. }
  1315. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1316. {
  1317. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1318. int rc = X86EMUL_CONTINUE;
  1319. int reg = VCPU_REGS_RAX;
  1320. while (reg <= VCPU_REGS_RDI) {
  1321. (reg == VCPU_REGS_RSP) ?
  1322. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1323. rc = em_push(ctxt);
  1324. if (rc != X86EMUL_CONTINUE)
  1325. return rc;
  1326. ++reg;
  1327. }
  1328. return rc;
  1329. }
  1330. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1331. {
  1332. ctxt->src.val = (unsigned long)ctxt->eflags;
  1333. return em_push(ctxt);
  1334. }
  1335. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1336. {
  1337. int rc = X86EMUL_CONTINUE;
  1338. int reg = VCPU_REGS_RDI;
  1339. while (reg >= VCPU_REGS_RAX) {
  1340. if (reg == VCPU_REGS_RSP) {
  1341. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1342. ctxt->op_bytes);
  1343. --reg;
  1344. }
  1345. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1346. if (rc != X86EMUL_CONTINUE)
  1347. break;
  1348. --reg;
  1349. }
  1350. return rc;
  1351. }
  1352. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1353. {
  1354. struct x86_emulate_ops *ops = ctxt->ops;
  1355. int rc;
  1356. struct desc_ptr dt;
  1357. gva_t cs_addr;
  1358. gva_t eip_addr;
  1359. u16 cs, eip;
  1360. /* TODO: Add limit checks */
  1361. ctxt->src.val = ctxt->eflags;
  1362. rc = em_push(ctxt);
  1363. if (rc != X86EMUL_CONTINUE)
  1364. return rc;
  1365. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1366. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1367. rc = em_push(ctxt);
  1368. if (rc != X86EMUL_CONTINUE)
  1369. return rc;
  1370. ctxt->src.val = ctxt->_eip;
  1371. rc = em_push(ctxt);
  1372. if (rc != X86EMUL_CONTINUE)
  1373. return rc;
  1374. ops->get_idt(ctxt, &dt);
  1375. eip_addr = dt.address + (irq << 2);
  1376. cs_addr = dt.address + (irq << 2) + 2;
  1377. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1378. if (rc != X86EMUL_CONTINUE)
  1379. return rc;
  1380. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1381. if (rc != X86EMUL_CONTINUE)
  1382. return rc;
  1383. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1384. if (rc != X86EMUL_CONTINUE)
  1385. return rc;
  1386. ctxt->_eip = eip;
  1387. return rc;
  1388. }
  1389. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1390. {
  1391. switch(ctxt->mode) {
  1392. case X86EMUL_MODE_REAL:
  1393. return emulate_int_real(ctxt, irq);
  1394. case X86EMUL_MODE_VM86:
  1395. case X86EMUL_MODE_PROT16:
  1396. case X86EMUL_MODE_PROT32:
  1397. case X86EMUL_MODE_PROT64:
  1398. default:
  1399. /* Protected mode interrupts unimplemented yet */
  1400. return X86EMUL_UNHANDLEABLE;
  1401. }
  1402. }
  1403. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1404. {
  1405. int rc = X86EMUL_CONTINUE;
  1406. unsigned long temp_eip = 0;
  1407. unsigned long temp_eflags = 0;
  1408. unsigned long cs = 0;
  1409. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1410. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1411. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1412. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1413. /* TODO: Add stack limit check */
  1414. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1415. if (rc != X86EMUL_CONTINUE)
  1416. return rc;
  1417. if (temp_eip & ~0xffff)
  1418. return emulate_gp(ctxt, 0);
  1419. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1420. if (rc != X86EMUL_CONTINUE)
  1421. return rc;
  1422. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1423. if (rc != X86EMUL_CONTINUE)
  1424. return rc;
  1425. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1426. if (rc != X86EMUL_CONTINUE)
  1427. return rc;
  1428. ctxt->_eip = temp_eip;
  1429. if (ctxt->op_bytes == 4)
  1430. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1431. else if (ctxt->op_bytes == 2) {
  1432. ctxt->eflags &= ~0xffff;
  1433. ctxt->eflags |= temp_eflags;
  1434. }
  1435. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1436. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1437. return rc;
  1438. }
  1439. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1440. {
  1441. switch(ctxt->mode) {
  1442. case X86EMUL_MODE_REAL:
  1443. return emulate_iret_real(ctxt);
  1444. case X86EMUL_MODE_VM86:
  1445. case X86EMUL_MODE_PROT16:
  1446. case X86EMUL_MODE_PROT32:
  1447. case X86EMUL_MODE_PROT64:
  1448. default:
  1449. /* iret from protected mode unimplemented yet */
  1450. return X86EMUL_UNHANDLEABLE;
  1451. }
  1452. }
  1453. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1454. {
  1455. int rc;
  1456. unsigned short sel;
  1457. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1458. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1459. if (rc != X86EMUL_CONTINUE)
  1460. return rc;
  1461. ctxt->_eip = 0;
  1462. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1463. return X86EMUL_CONTINUE;
  1464. }
  1465. static int em_grp1a(struct x86_emulate_ctxt *ctxt)
  1466. {
  1467. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->dst.bytes);
  1468. }
  1469. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1470. {
  1471. switch (ctxt->modrm_reg) {
  1472. case 0: /* rol */
  1473. emulate_2op_SrcB("rol", ctxt->src, ctxt->dst, ctxt->eflags);
  1474. break;
  1475. case 1: /* ror */
  1476. emulate_2op_SrcB("ror", ctxt->src, ctxt->dst, ctxt->eflags);
  1477. break;
  1478. case 2: /* rcl */
  1479. emulate_2op_SrcB("rcl", ctxt->src, ctxt->dst, ctxt->eflags);
  1480. break;
  1481. case 3: /* rcr */
  1482. emulate_2op_SrcB("rcr", ctxt->src, ctxt->dst, ctxt->eflags);
  1483. break;
  1484. case 4: /* sal/shl */
  1485. case 6: /* sal/shl */
  1486. emulate_2op_SrcB("sal", ctxt->src, ctxt->dst, ctxt->eflags);
  1487. break;
  1488. case 5: /* shr */
  1489. emulate_2op_SrcB("shr", ctxt->src, ctxt->dst, ctxt->eflags);
  1490. break;
  1491. case 7: /* sar */
  1492. emulate_2op_SrcB("sar", ctxt->src, ctxt->dst, ctxt->eflags);
  1493. break;
  1494. }
  1495. return X86EMUL_CONTINUE;
  1496. }
  1497. static int em_grp3(struct x86_emulate_ctxt *ctxt)
  1498. {
  1499. unsigned long *rax = &ctxt->regs[VCPU_REGS_RAX];
  1500. unsigned long *rdx = &ctxt->regs[VCPU_REGS_RDX];
  1501. u8 de = 0;
  1502. switch (ctxt->modrm_reg) {
  1503. case 0 ... 1: /* test */
  1504. emulate_2op_SrcV("test", ctxt->src, ctxt->dst, ctxt->eflags);
  1505. break;
  1506. case 2: /* not */
  1507. ctxt->dst.val = ~ctxt->dst.val;
  1508. break;
  1509. case 3: /* neg */
  1510. emulate_1op("neg", ctxt->dst, ctxt->eflags);
  1511. break;
  1512. case 4: /* mul */
  1513. emulate_1op_rax_rdx("mul", ctxt->src, *rax, *rdx, ctxt->eflags);
  1514. break;
  1515. case 5: /* imul */
  1516. emulate_1op_rax_rdx("imul", ctxt->src, *rax, *rdx, ctxt->eflags);
  1517. break;
  1518. case 6: /* div */
  1519. emulate_1op_rax_rdx_ex("div", ctxt->src, *rax, *rdx,
  1520. ctxt->eflags, de);
  1521. break;
  1522. case 7: /* idiv */
  1523. emulate_1op_rax_rdx_ex("idiv", ctxt->src, *rax, *rdx,
  1524. ctxt->eflags, de);
  1525. break;
  1526. default:
  1527. return X86EMUL_UNHANDLEABLE;
  1528. }
  1529. if (de)
  1530. return emulate_de(ctxt);
  1531. return X86EMUL_CONTINUE;
  1532. }
  1533. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1534. {
  1535. int rc = X86EMUL_CONTINUE;
  1536. switch (ctxt->modrm_reg) {
  1537. case 0: /* inc */
  1538. emulate_1op("inc", ctxt->dst, ctxt->eflags);
  1539. break;
  1540. case 1: /* dec */
  1541. emulate_1op("dec", ctxt->dst, ctxt->eflags);
  1542. break;
  1543. case 2: /* call near abs */ {
  1544. long int old_eip;
  1545. old_eip = ctxt->_eip;
  1546. ctxt->_eip = ctxt->src.val;
  1547. ctxt->src.val = old_eip;
  1548. rc = em_push(ctxt);
  1549. break;
  1550. }
  1551. case 4: /* jmp abs */
  1552. ctxt->_eip = ctxt->src.val;
  1553. break;
  1554. case 5: /* jmp far */
  1555. rc = em_jmp_far(ctxt);
  1556. break;
  1557. case 6: /* push */
  1558. rc = em_push(ctxt);
  1559. break;
  1560. }
  1561. return rc;
  1562. }
  1563. static int em_grp9(struct x86_emulate_ctxt *ctxt)
  1564. {
  1565. u64 old = ctxt->dst.orig_val64;
  1566. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1567. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1568. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1569. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1570. ctxt->eflags &= ~EFLG_ZF;
  1571. } else {
  1572. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1573. (u32) ctxt->regs[VCPU_REGS_RBX];
  1574. ctxt->eflags |= EFLG_ZF;
  1575. }
  1576. return X86EMUL_CONTINUE;
  1577. }
  1578. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1579. {
  1580. ctxt->dst.type = OP_REG;
  1581. ctxt->dst.addr.reg = &ctxt->_eip;
  1582. ctxt->dst.bytes = ctxt->op_bytes;
  1583. return em_pop(ctxt);
  1584. }
  1585. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1586. {
  1587. int rc;
  1588. unsigned long cs;
  1589. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1590. if (rc != X86EMUL_CONTINUE)
  1591. return rc;
  1592. if (ctxt->op_bytes == 4)
  1593. ctxt->_eip = (u32)ctxt->_eip;
  1594. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1595. if (rc != X86EMUL_CONTINUE)
  1596. return rc;
  1597. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1598. return rc;
  1599. }
  1600. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt, int seg)
  1601. {
  1602. unsigned short sel;
  1603. int rc;
  1604. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1605. rc = load_segment_descriptor(ctxt, sel, seg);
  1606. if (rc != X86EMUL_CONTINUE)
  1607. return rc;
  1608. ctxt->dst.val = ctxt->src.val;
  1609. return rc;
  1610. }
  1611. static void
  1612. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1613. struct desc_struct *cs, struct desc_struct *ss)
  1614. {
  1615. u16 selector;
  1616. memset(cs, 0, sizeof(struct desc_struct));
  1617. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1618. memset(ss, 0, sizeof(struct desc_struct));
  1619. cs->l = 0; /* will be adjusted later */
  1620. set_desc_base(cs, 0); /* flat segment */
  1621. cs->g = 1; /* 4kb granularity */
  1622. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1623. cs->type = 0x0b; /* Read, Execute, Accessed */
  1624. cs->s = 1;
  1625. cs->dpl = 0; /* will be adjusted later */
  1626. cs->p = 1;
  1627. cs->d = 1;
  1628. set_desc_base(ss, 0); /* flat segment */
  1629. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1630. ss->g = 1; /* 4kb granularity */
  1631. ss->s = 1;
  1632. ss->type = 0x03; /* Read/Write, Accessed */
  1633. ss->d = 1; /* 32bit stack segment */
  1634. ss->dpl = 0;
  1635. ss->p = 1;
  1636. }
  1637. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1638. {
  1639. struct x86_emulate_ops *ops = ctxt->ops;
  1640. struct desc_struct cs, ss;
  1641. u64 msr_data;
  1642. u16 cs_sel, ss_sel;
  1643. u64 efer = 0;
  1644. /* syscall is not available in real mode */
  1645. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1646. ctxt->mode == X86EMUL_MODE_VM86)
  1647. return emulate_ud(ctxt);
  1648. ops->get_msr(ctxt, MSR_EFER, &efer);
  1649. setup_syscalls_segments(ctxt, &cs, &ss);
  1650. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1651. msr_data >>= 32;
  1652. cs_sel = (u16)(msr_data & 0xfffc);
  1653. ss_sel = (u16)(msr_data + 8);
  1654. if (efer & EFER_LMA) {
  1655. cs.d = 0;
  1656. cs.l = 1;
  1657. }
  1658. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1659. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1660. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1661. if (efer & EFER_LMA) {
  1662. #ifdef CONFIG_X86_64
  1663. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1664. ops->get_msr(ctxt,
  1665. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1666. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1667. ctxt->_eip = msr_data;
  1668. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1669. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1670. #endif
  1671. } else {
  1672. /* legacy mode */
  1673. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1674. ctxt->_eip = (u32)msr_data;
  1675. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1676. }
  1677. return X86EMUL_CONTINUE;
  1678. }
  1679. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1680. {
  1681. struct x86_emulate_ops *ops = ctxt->ops;
  1682. struct desc_struct cs, ss;
  1683. u64 msr_data;
  1684. u16 cs_sel, ss_sel;
  1685. u64 efer = 0;
  1686. ops->get_msr(ctxt, MSR_EFER, &efer);
  1687. /* inject #GP if in real mode */
  1688. if (ctxt->mode == X86EMUL_MODE_REAL)
  1689. return emulate_gp(ctxt, 0);
  1690. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1691. * Therefore, we inject an #UD.
  1692. */
  1693. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1694. return emulate_ud(ctxt);
  1695. setup_syscalls_segments(ctxt, &cs, &ss);
  1696. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1697. switch (ctxt->mode) {
  1698. case X86EMUL_MODE_PROT32:
  1699. if ((msr_data & 0xfffc) == 0x0)
  1700. return emulate_gp(ctxt, 0);
  1701. break;
  1702. case X86EMUL_MODE_PROT64:
  1703. if (msr_data == 0x0)
  1704. return emulate_gp(ctxt, 0);
  1705. break;
  1706. }
  1707. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1708. cs_sel = (u16)msr_data;
  1709. cs_sel &= ~SELECTOR_RPL_MASK;
  1710. ss_sel = cs_sel + 8;
  1711. ss_sel &= ~SELECTOR_RPL_MASK;
  1712. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1713. cs.d = 0;
  1714. cs.l = 1;
  1715. }
  1716. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1717. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1718. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1719. ctxt->_eip = msr_data;
  1720. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1721. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1722. return X86EMUL_CONTINUE;
  1723. }
  1724. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1725. {
  1726. struct x86_emulate_ops *ops = ctxt->ops;
  1727. struct desc_struct cs, ss;
  1728. u64 msr_data;
  1729. int usermode;
  1730. u16 cs_sel = 0, ss_sel = 0;
  1731. /* inject #GP if in real mode or Virtual 8086 mode */
  1732. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1733. ctxt->mode == X86EMUL_MODE_VM86)
  1734. return emulate_gp(ctxt, 0);
  1735. setup_syscalls_segments(ctxt, &cs, &ss);
  1736. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1737. usermode = X86EMUL_MODE_PROT64;
  1738. else
  1739. usermode = X86EMUL_MODE_PROT32;
  1740. cs.dpl = 3;
  1741. ss.dpl = 3;
  1742. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1743. switch (usermode) {
  1744. case X86EMUL_MODE_PROT32:
  1745. cs_sel = (u16)(msr_data + 16);
  1746. if ((msr_data & 0xfffc) == 0x0)
  1747. return emulate_gp(ctxt, 0);
  1748. ss_sel = (u16)(msr_data + 24);
  1749. break;
  1750. case X86EMUL_MODE_PROT64:
  1751. cs_sel = (u16)(msr_data + 32);
  1752. if (msr_data == 0x0)
  1753. return emulate_gp(ctxt, 0);
  1754. ss_sel = cs_sel + 8;
  1755. cs.d = 0;
  1756. cs.l = 1;
  1757. break;
  1758. }
  1759. cs_sel |= SELECTOR_RPL_MASK;
  1760. ss_sel |= SELECTOR_RPL_MASK;
  1761. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1762. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1763. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1764. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1765. return X86EMUL_CONTINUE;
  1766. }
  1767. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1768. {
  1769. int iopl;
  1770. if (ctxt->mode == X86EMUL_MODE_REAL)
  1771. return false;
  1772. if (ctxt->mode == X86EMUL_MODE_VM86)
  1773. return true;
  1774. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1775. return ctxt->ops->cpl(ctxt) > iopl;
  1776. }
  1777. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1778. u16 port, u16 len)
  1779. {
  1780. struct x86_emulate_ops *ops = ctxt->ops;
  1781. struct desc_struct tr_seg;
  1782. u32 base3;
  1783. int r;
  1784. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1785. unsigned mask = (1 << len) - 1;
  1786. unsigned long base;
  1787. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1788. if (!tr_seg.p)
  1789. return false;
  1790. if (desc_limit_scaled(&tr_seg) < 103)
  1791. return false;
  1792. base = get_desc_base(&tr_seg);
  1793. #ifdef CONFIG_X86_64
  1794. base |= ((u64)base3) << 32;
  1795. #endif
  1796. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1797. if (r != X86EMUL_CONTINUE)
  1798. return false;
  1799. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1800. return false;
  1801. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1802. if (r != X86EMUL_CONTINUE)
  1803. return false;
  1804. if ((perm >> bit_idx) & mask)
  1805. return false;
  1806. return true;
  1807. }
  1808. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1809. u16 port, u16 len)
  1810. {
  1811. if (ctxt->perm_ok)
  1812. return true;
  1813. if (emulator_bad_iopl(ctxt))
  1814. if (!emulator_io_port_access_allowed(ctxt, port, len))
  1815. return false;
  1816. ctxt->perm_ok = true;
  1817. return true;
  1818. }
  1819. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1820. struct tss_segment_16 *tss)
  1821. {
  1822. tss->ip = ctxt->_eip;
  1823. tss->flag = ctxt->eflags;
  1824. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  1825. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  1826. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  1827. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  1828. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  1829. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  1830. tss->si = ctxt->regs[VCPU_REGS_RSI];
  1831. tss->di = ctxt->regs[VCPU_REGS_RDI];
  1832. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1833. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1834. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1835. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1836. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1837. }
  1838. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1839. struct tss_segment_16 *tss)
  1840. {
  1841. int ret;
  1842. ctxt->_eip = tss->ip;
  1843. ctxt->eflags = tss->flag | 2;
  1844. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  1845. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  1846. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  1847. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  1848. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  1849. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  1850. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  1851. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  1852. /*
  1853. * SDM says that segment selectors are loaded before segment
  1854. * descriptors
  1855. */
  1856. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1857. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1858. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1859. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1860. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1861. /*
  1862. * Now load segment descriptors. If fault happenes at this stage
  1863. * it is handled in a context of new task
  1864. */
  1865. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1866. if (ret != X86EMUL_CONTINUE)
  1867. return ret;
  1868. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1869. if (ret != X86EMUL_CONTINUE)
  1870. return ret;
  1871. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1872. if (ret != X86EMUL_CONTINUE)
  1873. return ret;
  1874. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1875. if (ret != X86EMUL_CONTINUE)
  1876. return ret;
  1877. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1878. if (ret != X86EMUL_CONTINUE)
  1879. return ret;
  1880. return X86EMUL_CONTINUE;
  1881. }
  1882. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1883. u16 tss_selector, u16 old_tss_sel,
  1884. ulong old_tss_base, struct desc_struct *new_desc)
  1885. {
  1886. struct x86_emulate_ops *ops = ctxt->ops;
  1887. struct tss_segment_16 tss_seg;
  1888. int ret;
  1889. u32 new_tss_base = get_desc_base(new_desc);
  1890. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1891. &ctxt->exception);
  1892. if (ret != X86EMUL_CONTINUE)
  1893. /* FIXME: need to provide precise fault address */
  1894. return ret;
  1895. save_state_to_tss16(ctxt, &tss_seg);
  1896. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1897. &ctxt->exception);
  1898. if (ret != X86EMUL_CONTINUE)
  1899. /* FIXME: need to provide precise fault address */
  1900. return ret;
  1901. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1902. &ctxt->exception);
  1903. if (ret != X86EMUL_CONTINUE)
  1904. /* FIXME: need to provide precise fault address */
  1905. return ret;
  1906. if (old_tss_sel != 0xffff) {
  1907. tss_seg.prev_task_link = old_tss_sel;
  1908. ret = ops->write_std(ctxt, new_tss_base,
  1909. &tss_seg.prev_task_link,
  1910. sizeof tss_seg.prev_task_link,
  1911. &ctxt->exception);
  1912. if (ret != X86EMUL_CONTINUE)
  1913. /* FIXME: need to provide precise fault address */
  1914. return ret;
  1915. }
  1916. return load_state_from_tss16(ctxt, &tss_seg);
  1917. }
  1918. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1919. struct tss_segment_32 *tss)
  1920. {
  1921. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  1922. tss->eip = ctxt->_eip;
  1923. tss->eflags = ctxt->eflags;
  1924. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  1925. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  1926. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  1927. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  1928. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  1929. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  1930. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  1931. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  1932. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1933. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1934. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1935. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1936. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  1937. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  1938. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1939. }
  1940. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1941. struct tss_segment_32 *tss)
  1942. {
  1943. int ret;
  1944. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  1945. return emulate_gp(ctxt, 0);
  1946. ctxt->_eip = tss->eip;
  1947. ctxt->eflags = tss->eflags | 2;
  1948. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  1949. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  1950. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  1951. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  1952. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  1953. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  1954. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  1955. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  1956. /*
  1957. * SDM says that segment selectors are loaded before segment
  1958. * descriptors
  1959. */
  1960. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1961. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1962. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1963. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1964. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1965. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  1966. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  1967. /*
  1968. * Now load segment descriptors. If fault happenes at this stage
  1969. * it is handled in a context of new task
  1970. */
  1971. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1972. if (ret != X86EMUL_CONTINUE)
  1973. return ret;
  1974. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1975. if (ret != X86EMUL_CONTINUE)
  1976. return ret;
  1977. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1978. if (ret != X86EMUL_CONTINUE)
  1979. return ret;
  1980. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1981. if (ret != X86EMUL_CONTINUE)
  1982. return ret;
  1983. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1984. if (ret != X86EMUL_CONTINUE)
  1985. return ret;
  1986. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  1987. if (ret != X86EMUL_CONTINUE)
  1988. return ret;
  1989. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  1990. if (ret != X86EMUL_CONTINUE)
  1991. return ret;
  1992. return X86EMUL_CONTINUE;
  1993. }
  1994. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1995. u16 tss_selector, u16 old_tss_sel,
  1996. ulong old_tss_base, struct desc_struct *new_desc)
  1997. {
  1998. struct x86_emulate_ops *ops = ctxt->ops;
  1999. struct tss_segment_32 tss_seg;
  2000. int ret;
  2001. u32 new_tss_base = get_desc_base(new_desc);
  2002. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2003. &ctxt->exception);
  2004. if (ret != X86EMUL_CONTINUE)
  2005. /* FIXME: need to provide precise fault address */
  2006. return ret;
  2007. save_state_to_tss32(ctxt, &tss_seg);
  2008. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2009. &ctxt->exception);
  2010. if (ret != X86EMUL_CONTINUE)
  2011. /* FIXME: need to provide precise fault address */
  2012. return ret;
  2013. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2014. &ctxt->exception);
  2015. if (ret != X86EMUL_CONTINUE)
  2016. /* FIXME: need to provide precise fault address */
  2017. return ret;
  2018. if (old_tss_sel != 0xffff) {
  2019. tss_seg.prev_task_link = old_tss_sel;
  2020. ret = ops->write_std(ctxt, new_tss_base,
  2021. &tss_seg.prev_task_link,
  2022. sizeof tss_seg.prev_task_link,
  2023. &ctxt->exception);
  2024. if (ret != X86EMUL_CONTINUE)
  2025. /* FIXME: need to provide precise fault address */
  2026. return ret;
  2027. }
  2028. return load_state_from_tss32(ctxt, &tss_seg);
  2029. }
  2030. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2031. u16 tss_selector, int reason,
  2032. bool has_error_code, u32 error_code)
  2033. {
  2034. struct x86_emulate_ops *ops = ctxt->ops;
  2035. struct desc_struct curr_tss_desc, next_tss_desc;
  2036. int ret;
  2037. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2038. ulong old_tss_base =
  2039. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2040. u32 desc_limit;
  2041. /* FIXME: old_tss_base == ~0 ? */
  2042. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2043. if (ret != X86EMUL_CONTINUE)
  2044. return ret;
  2045. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2046. if (ret != X86EMUL_CONTINUE)
  2047. return ret;
  2048. /* FIXME: check that next_tss_desc is tss */
  2049. if (reason != TASK_SWITCH_IRET) {
  2050. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2051. ops->cpl(ctxt) > next_tss_desc.dpl)
  2052. return emulate_gp(ctxt, 0);
  2053. }
  2054. desc_limit = desc_limit_scaled(&next_tss_desc);
  2055. if (!next_tss_desc.p ||
  2056. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2057. desc_limit < 0x2b)) {
  2058. emulate_ts(ctxt, tss_selector & 0xfffc);
  2059. return X86EMUL_PROPAGATE_FAULT;
  2060. }
  2061. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2062. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2063. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2064. }
  2065. if (reason == TASK_SWITCH_IRET)
  2066. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2067. /* set back link to prev task only if NT bit is set in eflags
  2068. note that old_tss_sel is not used afetr this point */
  2069. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2070. old_tss_sel = 0xffff;
  2071. if (next_tss_desc.type & 8)
  2072. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2073. old_tss_base, &next_tss_desc);
  2074. else
  2075. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2076. old_tss_base, &next_tss_desc);
  2077. if (ret != X86EMUL_CONTINUE)
  2078. return ret;
  2079. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2080. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2081. if (reason != TASK_SWITCH_IRET) {
  2082. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2083. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2084. }
  2085. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2086. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2087. if (has_error_code) {
  2088. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2089. ctxt->lock_prefix = 0;
  2090. ctxt->src.val = (unsigned long) error_code;
  2091. ret = em_push(ctxt);
  2092. }
  2093. return ret;
  2094. }
  2095. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2096. u16 tss_selector, int reason,
  2097. bool has_error_code, u32 error_code)
  2098. {
  2099. int rc;
  2100. ctxt->_eip = ctxt->eip;
  2101. ctxt->dst.type = OP_NONE;
  2102. rc = emulator_do_task_switch(ctxt, tss_selector, reason,
  2103. has_error_code, error_code);
  2104. if (rc == X86EMUL_CONTINUE)
  2105. ctxt->eip = ctxt->_eip;
  2106. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2107. }
  2108. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2109. int reg, struct operand *op)
  2110. {
  2111. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2112. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2113. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2114. op->addr.mem.seg = seg;
  2115. }
  2116. static int em_das(struct x86_emulate_ctxt *ctxt)
  2117. {
  2118. u8 al, old_al;
  2119. bool af, cf, old_cf;
  2120. cf = ctxt->eflags & X86_EFLAGS_CF;
  2121. al = ctxt->dst.val;
  2122. old_al = al;
  2123. old_cf = cf;
  2124. cf = false;
  2125. af = ctxt->eflags & X86_EFLAGS_AF;
  2126. if ((al & 0x0f) > 9 || af) {
  2127. al -= 6;
  2128. cf = old_cf | (al >= 250);
  2129. af = true;
  2130. } else {
  2131. af = false;
  2132. }
  2133. if (old_al > 0x99 || old_cf) {
  2134. al -= 0x60;
  2135. cf = true;
  2136. }
  2137. ctxt->dst.val = al;
  2138. /* Set PF, ZF, SF */
  2139. ctxt->src.type = OP_IMM;
  2140. ctxt->src.val = 0;
  2141. ctxt->src.bytes = 1;
  2142. emulate_2op_SrcV("or", ctxt->src, ctxt->dst, ctxt->eflags);
  2143. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2144. if (cf)
  2145. ctxt->eflags |= X86_EFLAGS_CF;
  2146. if (af)
  2147. ctxt->eflags |= X86_EFLAGS_AF;
  2148. return X86EMUL_CONTINUE;
  2149. }
  2150. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2151. {
  2152. u16 sel, old_cs;
  2153. ulong old_eip;
  2154. int rc;
  2155. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2156. old_eip = ctxt->_eip;
  2157. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2158. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2159. return X86EMUL_CONTINUE;
  2160. ctxt->_eip = 0;
  2161. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2162. ctxt->src.val = old_cs;
  2163. rc = em_push(ctxt);
  2164. if (rc != X86EMUL_CONTINUE)
  2165. return rc;
  2166. ctxt->src.val = old_eip;
  2167. return em_push(ctxt);
  2168. }
  2169. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2170. {
  2171. int rc;
  2172. ctxt->dst.type = OP_REG;
  2173. ctxt->dst.addr.reg = &ctxt->_eip;
  2174. ctxt->dst.bytes = ctxt->op_bytes;
  2175. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2176. if (rc != X86EMUL_CONTINUE)
  2177. return rc;
  2178. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2179. return X86EMUL_CONTINUE;
  2180. }
  2181. static int em_add(struct x86_emulate_ctxt *ctxt)
  2182. {
  2183. emulate_2op_SrcV("add", ctxt->src, ctxt->dst, ctxt->eflags);
  2184. return X86EMUL_CONTINUE;
  2185. }
  2186. static int em_or(struct x86_emulate_ctxt *ctxt)
  2187. {
  2188. emulate_2op_SrcV("or", ctxt->src, ctxt->dst, ctxt->eflags);
  2189. return X86EMUL_CONTINUE;
  2190. }
  2191. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2192. {
  2193. emulate_2op_SrcV("adc", ctxt->src, ctxt->dst, ctxt->eflags);
  2194. return X86EMUL_CONTINUE;
  2195. }
  2196. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2197. {
  2198. emulate_2op_SrcV("sbb", ctxt->src, ctxt->dst, ctxt->eflags);
  2199. return X86EMUL_CONTINUE;
  2200. }
  2201. static int em_and(struct x86_emulate_ctxt *ctxt)
  2202. {
  2203. emulate_2op_SrcV("and", ctxt->src, ctxt->dst, ctxt->eflags);
  2204. return X86EMUL_CONTINUE;
  2205. }
  2206. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2207. {
  2208. emulate_2op_SrcV("sub", ctxt->src, ctxt->dst, ctxt->eflags);
  2209. return X86EMUL_CONTINUE;
  2210. }
  2211. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2212. {
  2213. emulate_2op_SrcV("xor", ctxt->src, ctxt->dst, ctxt->eflags);
  2214. return X86EMUL_CONTINUE;
  2215. }
  2216. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2217. {
  2218. emulate_2op_SrcV("cmp", ctxt->src, ctxt->dst, ctxt->eflags);
  2219. /* Disable writeback. */
  2220. ctxt->dst.type = OP_NONE;
  2221. return X86EMUL_CONTINUE;
  2222. }
  2223. static int em_test(struct x86_emulate_ctxt *ctxt)
  2224. {
  2225. emulate_2op_SrcV("test", ctxt->src, ctxt->dst, ctxt->eflags);
  2226. return X86EMUL_CONTINUE;
  2227. }
  2228. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2229. {
  2230. /* Write back the register source. */
  2231. ctxt->src.val = ctxt->dst.val;
  2232. write_register_operand(&ctxt->src);
  2233. /* Write back the memory destination with implicit LOCK prefix. */
  2234. ctxt->dst.val = ctxt->src.orig_val;
  2235. ctxt->lock_prefix = 1;
  2236. return X86EMUL_CONTINUE;
  2237. }
  2238. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2239. {
  2240. emulate_2op_SrcV_nobyte("imul", ctxt->src, ctxt->dst, ctxt->eflags);
  2241. return X86EMUL_CONTINUE;
  2242. }
  2243. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2244. {
  2245. ctxt->dst.val = ctxt->src2.val;
  2246. return em_imul(ctxt);
  2247. }
  2248. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2249. {
  2250. ctxt->dst.type = OP_REG;
  2251. ctxt->dst.bytes = ctxt->src.bytes;
  2252. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2253. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2254. return X86EMUL_CONTINUE;
  2255. }
  2256. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2257. {
  2258. u64 tsc = 0;
  2259. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2260. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2261. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2262. return X86EMUL_CONTINUE;
  2263. }
  2264. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2265. {
  2266. ctxt->dst.val = ctxt->src.val;
  2267. return X86EMUL_CONTINUE;
  2268. }
  2269. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2270. {
  2271. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2272. return emulate_ud(ctxt);
  2273. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2274. return X86EMUL_CONTINUE;
  2275. }
  2276. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2277. {
  2278. u16 sel = ctxt->src.val;
  2279. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2280. return emulate_ud(ctxt);
  2281. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2282. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2283. /* Disable writeback. */
  2284. ctxt->dst.type = OP_NONE;
  2285. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2286. }
  2287. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2288. {
  2289. memcpy(&ctxt->dst.vec_val, &ctxt->src.vec_val, ctxt->op_bytes);
  2290. return X86EMUL_CONTINUE;
  2291. }
  2292. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2293. {
  2294. int rc;
  2295. ulong linear;
  2296. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2297. if (rc == X86EMUL_CONTINUE)
  2298. ctxt->ops->invlpg(ctxt, linear);
  2299. /* Disable writeback. */
  2300. ctxt->dst.type = OP_NONE;
  2301. return X86EMUL_CONTINUE;
  2302. }
  2303. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2304. {
  2305. ulong cr0;
  2306. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2307. cr0 &= ~X86_CR0_TS;
  2308. ctxt->ops->set_cr(ctxt, 0, cr0);
  2309. return X86EMUL_CONTINUE;
  2310. }
  2311. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2312. {
  2313. int rc;
  2314. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2315. return X86EMUL_UNHANDLEABLE;
  2316. rc = ctxt->ops->fix_hypercall(ctxt);
  2317. if (rc != X86EMUL_CONTINUE)
  2318. return rc;
  2319. /* Let the processor re-execute the fixed hypercall */
  2320. ctxt->_eip = ctxt->eip;
  2321. /* Disable writeback. */
  2322. ctxt->dst.type = OP_NONE;
  2323. return X86EMUL_CONTINUE;
  2324. }
  2325. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2326. {
  2327. struct desc_ptr desc_ptr;
  2328. int rc;
  2329. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2330. &desc_ptr.size, &desc_ptr.address,
  2331. ctxt->op_bytes);
  2332. if (rc != X86EMUL_CONTINUE)
  2333. return rc;
  2334. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2335. /* Disable writeback. */
  2336. ctxt->dst.type = OP_NONE;
  2337. return X86EMUL_CONTINUE;
  2338. }
  2339. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2340. {
  2341. int rc;
  2342. rc = ctxt->ops->fix_hypercall(ctxt);
  2343. /* Disable writeback. */
  2344. ctxt->dst.type = OP_NONE;
  2345. return rc;
  2346. }
  2347. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2348. {
  2349. struct desc_ptr desc_ptr;
  2350. int rc;
  2351. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2352. &desc_ptr.size, &desc_ptr.address,
  2353. ctxt->op_bytes);
  2354. if (rc != X86EMUL_CONTINUE)
  2355. return rc;
  2356. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2357. /* Disable writeback. */
  2358. ctxt->dst.type = OP_NONE;
  2359. return X86EMUL_CONTINUE;
  2360. }
  2361. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2362. {
  2363. ctxt->dst.bytes = 2;
  2364. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2365. return X86EMUL_CONTINUE;
  2366. }
  2367. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2368. {
  2369. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2370. | (ctxt->src.val & 0x0f));
  2371. ctxt->dst.type = OP_NONE;
  2372. return X86EMUL_CONTINUE;
  2373. }
  2374. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2375. {
  2376. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2377. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2378. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2379. jmp_rel(ctxt, ctxt->src.val);
  2380. return X86EMUL_CONTINUE;
  2381. }
  2382. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2383. {
  2384. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2385. jmp_rel(ctxt, ctxt->src.val);
  2386. return X86EMUL_CONTINUE;
  2387. }
  2388. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2389. {
  2390. if (emulator_bad_iopl(ctxt))
  2391. return emulate_gp(ctxt, 0);
  2392. ctxt->eflags &= ~X86_EFLAGS_IF;
  2393. return X86EMUL_CONTINUE;
  2394. }
  2395. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2396. {
  2397. if (emulator_bad_iopl(ctxt))
  2398. return emulate_gp(ctxt, 0);
  2399. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2400. ctxt->eflags |= X86_EFLAGS_IF;
  2401. return X86EMUL_CONTINUE;
  2402. }
  2403. static bool valid_cr(int nr)
  2404. {
  2405. switch (nr) {
  2406. case 0:
  2407. case 2 ... 4:
  2408. case 8:
  2409. return true;
  2410. default:
  2411. return false;
  2412. }
  2413. }
  2414. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2415. {
  2416. if (!valid_cr(ctxt->modrm_reg))
  2417. return emulate_ud(ctxt);
  2418. return X86EMUL_CONTINUE;
  2419. }
  2420. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2421. {
  2422. u64 new_val = ctxt->src.val64;
  2423. int cr = ctxt->modrm_reg;
  2424. u64 efer = 0;
  2425. static u64 cr_reserved_bits[] = {
  2426. 0xffffffff00000000ULL,
  2427. 0, 0, 0, /* CR3 checked later */
  2428. CR4_RESERVED_BITS,
  2429. 0, 0, 0,
  2430. CR8_RESERVED_BITS,
  2431. };
  2432. if (!valid_cr(cr))
  2433. return emulate_ud(ctxt);
  2434. if (new_val & cr_reserved_bits[cr])
  2435. return emulate_gp(ctxt, 0);
  2436. switch (cr) {
  2437. case 0: {
  2438. u64 cr4;
  2439. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2440. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2441. return emulate_gp(ctxt, 0);
  2442. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2443. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2444. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2445. !(cr4 & X86_CR4_PAE))
  2446. return emulate_gp(ctxt, 0);
  2447. break;
  2448. }
  2449. case 3: {
  2450. u64 rsvd = 0;
  2451. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2452. if (efer & EFER_LMA)
  2453. rsvd = CR3_L_MODE_RESERVED_BITS;
  2454. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2455. rsvd = CR3_PAE_RESERVED_BITS;
  2456. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2457. rsvd = CR3_NONPAE_RESERVED_BITS;
  2458. if (new_val & rsvd)
  2459. return emulate_gp(ctxt, 0);
  2460. break;
  2461. }
  2462. case 4: {
  2463. u64 cr4;
  2464. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2465. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2466. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2467. return emulate_gp(ctxt, 0);
  2468. break;
  2469. }
  2470. }
  2471. return X86EMUL_CONTINUE;
  2472. }
  2473. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2474. {
  2475. unsigned long dr7;
  2476. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2477. /* Check if DR7.Global_Enable is set */
  2478. return dr7 & (1 << 13);
  2479. }
  2480. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2481. {
  2482. int dr = ctxt->modrm_reg;
  2483. u64 cr4;
  2484. if (dr > 7)
  2485. return emulate_ud(ctxt);
  2486. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2487. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2488. return emulate_ud(ctxt);
  2489. if (check_dr7_gd(ctxt))
  2490. return emulate_db(ctxt);
  2491. return X86EMUL_CONTINUE;
  2492. }
  2493. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2494. {
  2495. u64 new_val = ctxt->src.val64;
  2496. int dr = ctxt->modrm_reg;
  2497. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2498. return emulate_gp(ctxt, 0);
  2499. return check_dr_read(ctxt);
  2500. }
  2501. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2502. {
  2503. u64 efer;
  2504. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2505. if (!(efer & EFER_SVME))
  2506. return emulate_ud(ctxt);
  2507. return X86EMUL_CONTINUE;
  2508. }
  2509. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2510. {
  2511. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2512. /* Valid physical address? */
  2513. if (rax & 0xffff000000000000ULL)
  2514. return emulate_gp(ctxt, 0);
  2515. return check_svme(ctxt);
  2516. }
  2517. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2518. {
  2519. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2520. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2521. return emulate_ud(ctxt);
  2522. return X86EMUL_CONTINUE;
  2523. }
  2524. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2525. {
  2526. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2527. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2528. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2529. (rcx > 3))
  2530. return emulate_gp(ctxt, 0);
  2531. return X86EMUL_CONTINUE;
  2532. }
  2533. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2534. {
  2535. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2536. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2537. return emulate_gp(ctxt, 0);
  2538. return X86EMUL_CONTINUE;
  2539. }
  2540. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2541. {
  2542. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2543. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2544. return emulate_gp(ctxt, 0);
  2545. return X86EMUL_CONTINUE;
  2546. }
  2547. #define D(_y) { .flags = (_y) }
  2548. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2549. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2550. .check_perm = (_p) }
  2551. #define N D(0)
  2552. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2553. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2554. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2555. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2556. #define II(_f, _e, _i) \
  2557. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2558. #define IIP(_f, _e, _i, _p) \
  2559. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2560. .check_perm = (_p) }
  2561. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2562. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2563. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2564. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2565. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2566. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2567. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2568. static struct opcode group7_rm1[] = {
  2569. DI(SrcNone | ModRM | Priv, monitor),
  2570. DI(SrcNone | ModRM | Priv, mwait),
  2571. N, N, N, N, N, N,
  2572. };
  2573. static struct opcode group7_rm3[] = {
  2574. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2575. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2576. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2577. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2578. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2579. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2580. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2581. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2582. };
  2583. static struct opcode group7_rm7[] = {
  2584. N,
  2585. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2586. N, N, N, N, N, N,
  2587. };
  2588. static struct opcode group1[] = {
  2589. I(Lock, em_add),
  2590. I(Lock, em_or),
  2591. I(Lock, em_adc),
  2592. I(Lock, em_sbb),
  2593. I(Lock, em_and),
  2594. I(Lock, em_sub),
  2595. I(Lock, em_xor),
  2596. I(0, em_cmp),
  2597. };
  2598. static struct opcode group1A[] = {
  2599. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2600. };
  2601. static struct opcode group3[] = {
  2602. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2603. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2604. X4(D(SrcMem | ModRM)),
  2605. };
  2606. static struct opcode group4[] = {
  2607. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2608. N, N, N, N, N, N,
  2609. };
  2610. static struct opcode group5[] = {
  2611. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2612. D(SrcMem | ModRM | Stack),
  2613. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2614. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2615. D(SrcMem | ModRM | Stack), N,
  2616. };
  2617. static struct opcode group6[] = {
  2618. DI(ModRM | Prot, sldt),
  2619. DI(ModRM | Prot, str),
  2620. DI(ModRM | Prot | Priv, lldt),
  2621. DI(ModRM | Prot | Priv, ltr),
  2622. N, N, N, N,
  2623. };
  2624. static struct group_dual group7 = { {
  2625. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2626. DI(ModRM | Mov | DstMem | Priv, sidt),
  2627. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2628. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2629. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2630. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2631. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2632. }, {
  2633. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2634. EXT(0, group7_rm1),
  2635. N, EXT(0, group7_rm3),
  2636. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2637. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2638. } };
  2639. static struct opcode group8[] = {
  2640. N, N, N, N,
  2641. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2642. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2643. };
  2644. static struct group_dual group9 = { {
  2645. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2646. }, {
  2647. N, N, N, N, N, N, N, N,
  2648. } };
  2649. static struct opcode group11[] = {
  2650. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2651. };
  2652. static struct gprefix pfx_0f_6f_0f_7f = {
  2653. N, N, N, I(Sse, em_movdqu),
  2654. };
  2655. static struct opcode opcode_table[256] = {
  2656. /* 0x00 - 0x07 */
  2657. I6ALU(Lock, em_add),
  2658. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2659. /* 0x08 - 0x0F */
  2660. I6ALU(Lock, em_or),
  2661. D(ImplicitOps | Stack | No64), N,
  2662. /* 0x10 - 0x17 */
  2663. I6ALU(Lock, em_adc),
  2664. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2665. /* 0x18 - 0x1F */
  2666. I6ALU(Lock, em_sbb),
  2667. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2668. /* 0x20 - 0x27 */
  2669. I6ALU(Lock, em_and), N, N,
  2670. /* 0x28 - 0x2F */
  2671. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2672. /* 0x30 - 0x37 */
  2673. I6ALU(Lock, em_xor), N, N,
  2674. /* 0x38 - 0x3F */
  2675. I6ALU(0, em_cmp), N, N,
  2676. /* 0x40 - 0x4F */
  2677. X16(D(DstReg)),
  2678. /* 0x50 - 0x57 */
  2679. X8(I(SrcReg | Stack, em_push)),
  2680. /* 0x58 - 0x5F */
  2681. X8(I(DstReg | Stack, em_pop)),
  2682. /* 0x60 - 0x67 */
  2683. I(ImplicitOps | Stack | No64, em_pusha),
  2684. I(ImplicitOps | Stack | No64, em_popa),
  2685. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2686. N, N, N, N,
  2687. /* 0x68 - 0x6F */
  2688. I(SrcImm | Mov | Stack, em_push),
  2689. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2690. I(SrcImmByte | Mov | Stack, em_push),
  2691. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2692. D2bvIP(DstDI | SrcDX | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2693. D2bvIP(SrcSI | DstDX | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2694. /* 0x70 - 0x7F */
  2695. X16(D(SrcImmByte)),
  2696. /* 0x80 - 0x87 */
  2697. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2698. G(DstMem | SrcImm | ModRM | Group, group1),
  2699. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2700. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2701. I2bv(DstMem | SrcReg | ModRM, em_test),
  2702. I2bv(DstMem | SrcReg | ModRM | Lock, em_xchg),
  2703. /* 0x88 - 0x8F */
  2704. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2705. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2706. I(DstMem | SrcNone | ModRM | Mov, em_mov_rm_sreg),
  2707. D(ModRM | SrcMem | NoAccess | DstReg),
  2708. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  2709. G(0, group1A),
  2710. /* 0x90 - 0x97 */
  2711. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2712. /* 0x98 - 0x9F */
  2713. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2714. I(SrcImmFAddr | No64, em_call_far), N,
  2715. II(ImplicitOps | Stack, em_pushf, pushf),
  2716. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2717. /* 0xA0 - 0xA7 */
  2718. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2719. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2720. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2721. I2bv(SrcSI | DstDI | String, em_cmp),
  2722. /* 0xA8 - 0xAF */
  2723. I2bv(DstAcc | SrcImm, em_test),
  2724. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2725. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2726. I2bv(SrcAcc | DstDI | String, em_cmp),
  2727. /* 0xB0 - 0xB7 */
  2728. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2729. /* 0xB8 - 0xBF */
  2730. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2731. /* 0xC0 - 0xC7 */
  2732. D2bv(DstMem | SrcImmByte | ModRM),
  2733. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2734. I(ImplicitOps | Stack, em_ret),
  2735. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2736. G(ByteOp, group11), G(0, group11),
  2737. /* 0xC8 - 0xCF */
  2738. N, N, N, I(ImplicitOps | Stack, em_ret_far),
  2739. D(ImplicitOps), DI(SrcImmByte, intn),
  2740. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  2741. /* 0xD0 - 0xD7 */
  2742. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2743. N, N, N, N,
  2744. /* 0xD8 - 0xDF */
  2745. N, N, N, N, N, N, N, N,
  2746. /* 0xE0 - 0xE7 */
  2747. X3(I(SrcImmByte, em_loop)),
  2748. I(SrcImmByte, em_jcxz),
  2749. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2750. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2751. /* 0xE8 - 0xEF */
  2752. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2753. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  2754. D2bvIP(SrcDX | DstAcc, in, check_perm_in),
  2755. D2bvIP(SrcAcc | DstDX, out, check_perm_out),
  2756. /* 0xF0 - 0xF7 */
  2757. N, DI(ImplicitOps, icebp), N, N,
  2758. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2759. G(ByteOp, group3), G(0, group3),
  2760. /* 0xF8 - 0xFF */
  2761. D(ImplicitOps), D(ImplicitOps),
  2762. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  2763. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2764. };
  2765. static struct opcode twobyte_table[256] = {
  2766. /* 0x00 - 0x0F */
  2767. G(0, group6), GD(0, &group7), N, N,
  2768. N, I(ImplicitOps | VendorSpecific, em_syscall),
  2769. II(ImplicitOps | Priv, em_clts, clts), N,
  2770. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2771. N, D(ImplicitOps | ModRM), N, N,
  2772. /* 0x10 - 0x1F */
  2773. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2774. /* 0x20 - 0x2F */
  2775. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2776. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2777. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2778. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2779. N, N, N, N,
  2780. N, N, N, N, N, N, N, N,
  2781. /* 0x30 - 0x3F */
  2782. DI(ImplicitOps | Priv, wrmsr),
  2783. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2784. DI(ImplicitOps | Priv, rdmsr),
  2785. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2786. I(ImplicitOps | VendorSpecific, em_sysenter),
  2787. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  2788. N, N,
  2789. N, N, N, N, N, N, N, N,
  2790. /* 0x40 - 0x4F */
  2791. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2792. /* 0x50 - 0x5F */
  2793. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2794. /* 0x60 - 0x6F */
  2795. N, N, N, N,
  2796. N, N, N, N,
  2797. N, N, N, N,
  2798. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2799. /* 0x70 - 0x7F */
  2800. N, N, N, N,
  2801. N, N, N, N,
  2802. N, N, N, N,
  2803. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2804. /* 0x80 - 0x8F */
  2805. X16(D(SrcImm)),
  2806. /* 0x90 - 0x9F */
  2807. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2808. /* 0xA0 - 0xA7 */
  2809. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2810. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2811. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2812. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2813. /* 0xA8 - 0xAF */
  2814. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2815. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2816. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2817. D(DstMem | SrcReg | Src2CL | ModRM),
  2818. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2819. /* 0xB0 - 0xB7 */
  2820. D2bv(DstMem | SrcReg | ModRM | Lock),
  2821. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2822. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2823. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2824. /* 0xB8 - 0xBF */
  2825. N, N,
  2826. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2827. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2828. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2829. /* 0xC0 - 0xCF */
  2830. D2bv(DstMem | SrcReg | ModRM | Lock),
  2831. N, D(DstMem | SrcReg | ModRM | Mov),
  2832. N, N, N, GD(0, &group9),
  2833. N, N, N, N, N, N, N, N,
  2834. /* 0xD0 - 0xDF */
  2835. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2836. /* 0xE0 - 0xEF */
  2837. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2838. /* 0xF0 - 0xFF */
  2839. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2840. };
  2841. #undef D
  2842. #undef N
  2843. #undef G
  2844. #undef GD
  2845. #undef I
  2846. #undef GP
  2847. #undef EXT
  2848. #undef D2bv
  2849. #undef D2bvIP
  2850. #undef I2bv
  2851. #undef I6ALU
  2852. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  2853. {
  2854. unsigned size;
  2855. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2856. if (size == 8)
  2857. size = 4;
  2858. return size;
  2859. }
  2860. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2861. unsigned size, bool sign_extension)
  2862. {
  2863. int rc = X86EMUL_CONTINUE;
  2864. op->type = OP_IMM;
  2865. op->bytes = size;
  2866. op->addr.mem.ea = ctxt->_eip;
  2867. /* NB. Immediates are sign-extended as necessary. */
  2868. switch (op->bytes) {
  2869. case 1:
  2870. op->val = insn_fetch(s8, 1, ctxt->_eip);
  2871. break;
  2872. case 2:
  2873. op->val = insn_fetch(s16, 2, ctxt->_eip);
  2874. break;
  2875. case 4:
  2876. op->val = insn_fetch(s32, 4, ctxt->_eip);
  2877. break;
  2878. }
  2879. if (!sign_extension) {
  2880. switch (op->bytes) {
  2881. case 1:
  2882. op->val &= 0xff;
  2883. break;
  2884. case 2:
  2885. op->val &= 0xffff;
  2886. break;
  2887. case 4:
  2888. op->val &= 0xffffffff;
  2889. break;
  2890. }
  2891. }
  2892. done:
  2893. return rc;
  2894. }
  2895. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2896. {
  2897. int rc = X86EMUL_CONTINUE;
  2898. int mode = ctxt->mode;
  2899. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  2900. bool op_prefix = false;
  2901. struct opcode opcode;
  2902. struct operand memop = { .type = OP_NONE }, *memopp = NULL;
  2903. ctxt->_eip = ctxt->eip;
  2904. ctxt->fetch.start = ctxt->_eip;
  2905. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  2906. if (insn_len > 0)
  2907. memcpy(ctxt->fetch.data, insn, insn_len);
  2908. switch (mode) {
  2909. case X86EMUL_MODE_REAL:
  2910. case X86EMUL_MODE_VM86:
  2911. case X86EMUL_MODE_PROT16:
  2912. def_op_bytes = def_ad_bytes = 2;
  2913. break;
  2914. case X86EMUL_MODE_PROT32:
  2915. def_op_bytes = def_ad_bytes = 4;
  2916. break;
  2917. #ifdef CONFIG_X86_64
  2918. case X86EMUL_MODE_PROT64:
  2919. def_op_bytes = 4;
  2920. def_ad_bytes = 8;
  2921. break;
  2922. #endif
  2923. default:
  2924. return -1;
  2925. }
  2926. ctxt->op_bytes = def_op_bytes;
  2927. ctxt->ad_bytes = def_ad_bytes;
  2928. /* Legacy prefixes. */
  2929. for (;;) {
  2930. switch (ctxt->b = insn_fetch(u8, 1, ctxt->_eip)) {
  2931. case 0x66: /* operand-size override */
  2932. op_prefix = true;
  2933. /* switch between 2/4 bytes */
  2934. ctxt->op_bytes = def_op_bytes ^ 6;
  2935. break;
  2936. case 0x67: /* address-size override */
  2937. if (mode == X86EMUL_MODE_PROT64)
  2938. /* switch between 4/8 bytes */
  2939. ctxt->ad_bytes = def_ad_bytes ^ 12;
  2940. else
  2941. /* switch between 2/4 bytes */
  2942. ctxt->ad_bytes = def_ad_bytes ^ 6;
  2943. break;
  2944. case 0x26: /* ES override */
  2945. case 0x2e: /* CS override */
  2946. case 0x36: /* SS override */
  2947. case 0x3e: /* DS override */
  2948. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  2949. break;
  2950. case 0x64: /* FS override */
  2951. case 0x65: /* GS override */
  2952. set_seg_override(ctxt, ctxt->b & 7);
  2953. break;
  2954. case 0x40 ... 0x4f: /* REX */
  2955. if (mode != X86EMUL_MODE_PROT64)
  2956. goto done_prefixes;
  2957. ctxt->rex_prefix = ctxt->b;
  2958. continue;
  2959. case 0xf0: /* LOCK */
  2960. ctxt->lock_prefix = 1;
  2961. break;
  2962. case 0xf2: /* REPNE/REPNZ */
  2963. case 0xf3: /* REP/REPE/REPZ */
  2964. ctxt->rep_prefix = ctxt->b;
  2965. break;
  2966. default:
  2967. goto done_prefixes;
  2968. }
  2969. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2970. ctxt->rex_prefix = 0;
  2971. }
  2972. done_prefixes:
  2973. /* REX prefix. */
  2974. if (ctxt->rex_prefix & 8)
  2975. ctxt->op_bytes = 8; /* REX.W */
  2976. /* Opcode byte(s). */
  2977. opcode = opcode_table[ctxt->b];
  2978. /* Two-byte opcode? */
  2979. if (ctxt->b == 0x0f) {
  2980. ctxt->twobyte = 1;
  2981. ctxt->b = insn_fetch(u8, 1, ctxt->_eip);
  2982. opcode = twobyte_table[ctxt->b];
  2983. }
  2984. ctxt->d = opcode.flags;
  2985. while (ctxt->d & GroupMask) {
  2986. switch (ctxt->d & GroupMask) {
  2987. case Group:
  2988. ctxt->modrm = insn_fetch(u8, 1, ctxt->_eip);
  2989. --ctxt->_eip;
  2990. goffset = (ctxt->modrm >> 3) & 7;
  2991. opcode = opcode.u.group[goffset];
  2992. break;
  2993. case GroupDual:
  2994. ctxt->modrm = insn_fetch(u8, 1, ctxt->_eip);
  2995. --ctxt->_eip;
  2996. goffset = (ctxt->modrm >> 3) & 7;
  2997. if ((ctxt->modrm >> 6) == 3)
  2998. opcode = opcode.u.gdual->mod3[goffset];
  2999. else
  3000. opcode = opcode.u.gdual->mod012[goffset];
  3001. break;
  3002. case RMExt:
  3003. goffset = ctxt->modrm & 7;
  3004. opcode = opcode.u.group[goffset];
  3005. break;
  3006. case Prefix:
  3007. if (ctxt->rep_prefix && op_prefix)
  3008. return X86EMUL_UNHANDLEABLE;
  3009. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3010. switch (simd_prefix) {
  3011. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3012. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3013. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3014. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3015. }
  3016. break;
  3017. default:
  3018. return X86EMUL_UNHANDLEABLE;
  3019. }
  3020. ctxt->d &= ~GroupMask;
  3021. ctxt->d |= opcode.flags;
  3022. }
  3023. ctxt->execute = opcode.u.execute;
  3024. ctxt->check_perm = opcode.check_perm;
  3025. ctxt->intercept = opcode.intercept;
  3026. /* Unrecognised? */
  3027. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3028. return -1;
  3029. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3030. return -1;
  3031. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3032. ctxt->op_bytes = 8;
  3033. if (ctxt->d & Op3264) {
  3034. if (mode == X86EMUL_MODE_PROT64)
  3035. ctxt->op_bytes = 8;
  3036. else
  3037. ctxt->op_bytes = 4;
  3038. }
  3039. if (ctxt->d & Sse)
  3040. ctxt->op_bytes = 16;
  3041. /* ModRM and SIB bytes. */
  3042. if (ctxt->d & ModRM) {
  3043. rc = decode_modrm(ctxt, &memop);
  3044. if (!ctxt->has_seg_override)
  3045. set_seg_override(ctxt, ctxt->modrm_seg);
  3046. } else if (ctxt->d & MemAbs)
  3047. rc = decode_abs(ctxt, &memop);
  3048. if (rc != X86EMUL_CONTINUE)
  3049. goto done;
  3050. if (!ctxt->has_seg_override)
  3051. set_seg_override(ctxt, VCPU_SREG_DS);
  3052. memop.addr.mem.seg = seg_override(ctxt);
  3053. if (memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3054. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  3055. /*
  3056. * Decode and fetch the source operand: register, memory
  3057. * or immediate.
  3058. */
  3059. switch (ctxt->d & SrcMask) {
  3060. case SrcNone:
  3061. break;
  3062. case SrcReg:
  3063. decode_register_operand(ctxt, &ctxt->src, 0);
  3064. break;
  3065. case SrcMem16:
  3066. memop.bytes = 2;
  3067. goto srcmem_common;
  3068. case SrcMem32:
  3069. memop.bytes = 4;
  3070. goto srcmem_common;
  3071. case SrcMem:
  3072. memop.bytes = (ctxt->d & ByteOp) ? 1 :
  3073. ctxt->op_bytes;
  3074. srcmem_common:
  3075. ctxt->src = memop;
  3076. memopp = &ctxt->src;
  3077. break;
  3078. case SrcImmU16:
  3079. rc = decode_imm(ctxt, &ctxt->src, 2, false);
  3080. break;
  3081. case SrcImm:
  3082. rc = decode_imm(ctxt, &ctxt->src, imm_size(ctxt), true);
  3083. break;
  3084. case SrcImmU:
  3085. rc = decode_imm(ctxt, &ctxt->src, imm_size(ctxt), false);
  3086. break;
  3087. case SrcImmByte:
  3088. rc = decode_imm(ctxt, &ctxt->src, 1, true);
  3089. break;
  3090. case SrcImmUByte:
  3091. rc = decode_imm(ctxt, &ctxt->src, 1, false);
  3092. break;
  3093. case SrcAcc:
  3094. ctxt->src.type = OP_REG;
  3095. ctxt->src.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3096. ctxt->src.addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3097. fetch_register_operand(&ctxt->src);
  3098. break;
  3099. case SrcOne:
  3100. ctxt->src.bytes = 1;
  3101. ctxt->src.val = 1;
  3102. break;
  3103. case SrcSI:
  3104. ctxt->src.type = OP_MEM;
  3105. ctxt->src.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3106. ctxt->src.addr.mem.ea =
  3107. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  3108. ctxt->src.addr.mem.seg = seg_override(ctxt);
  3109. ctxt->src.val = 0;
  3110. break;
  3111. case SrcImmFAddr:
  3112. ctxt->src.type = OP_IMM;
  3113. ctxt->src.addr.mem.ea = ctxt->_eip;
  3114. ctxt->src.bytes = ctxt->op_bytes + 2;
  3115. insn_fetch_arr(ctxt->src.valptr, ctxt->src.bytes, ctxt->_eip);
  3116. break;
  3117. case SrcMemFAddr:
  3118. memop.bytes = ctxt->op_bytes + 2;
  3119. goto srcmem_common;
  3120. break;
  3121. case SrcDX:
  3122. ctxt->src.type = OP_REG;
  3123. ctxt->src.bytes = 2;
  3124. ctxt->src.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3125. fetch_register_operand(&ctxt->src);
  3126. break;
  3127. }
  3128. if (rc != X86EMUL_CONTINUE)
  3129. goto done;
  3130. /*
  3131. * Decode and fetch the second source operand: register, memory
  3132. * or immediate.
  3133. */
  3134. switch (ctxt->d & Src2Mask) {
  3135. case Src2None:
  3136. break;
  3137. case Src2CL:
  3138. ctxt->src2.bytes = 1;
  3139. ctxt->src2.val = ctxt->regs[VCPU_REGS_RCX] & 0x8;
  3140. break;
  3141. case Src2ImmByte:
  3142. rc = decode_imm(ctxt, &ctxt->src2, 1, true);
  3143. break;
  3144. case Src2One:
  3145. ctxt->src2.bytes = 1;
  3146. ctxt->src2.val = 1;
  3147. break;
  3148. case Src2Imm:
  3149. rc = decode_imm(ctxt, &ctxt->src2, imm_size(ctxt), true);
  3150. break;
  3151. }
  3152. if (rc != X86EMUL_CONTINUE)
  3153. goto done;
  3154. /* Decode and fetch the destination operand: register or memory. */
  3155. switch (ctxt->d & DstMask) {
  3156. case DstReg:
  3157. decode_register_operand(ctxt, &ctxt->dst,
  3158. ctxt->twobyte && (ctxt->b == 0xb6 || ctxt->b == 0xb7));
  3159. break;
  3160. case DstImmUByte:
  3161. ctxt->dst.type = OP_IMM;
  3162. ctxt->dst.addr.mem.ea = ctxt->_eip;
  3163. ctxt->dst.bytes = 1;
  3164. ctxt->dst.val = insn_fetch(u8, 1, ctxt->_eip);
  3165. break;
  3166. case DstMem:
  3167. case DstMem64:
  3168. ctxt->dst = memop;
  3169. memopp = &ctxt->dst;
  3170. if ((ctxt->d & DstMask) == DstMem64)
  3171. ctxt->dst.bytes = 8;
  3172. else
  3173. ctxt->dst.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3174. if (ctxt->d & BitOp)
  3175. fetch_bit_operand(ctxt);
  3176. ctxt->dst.orig_val = ctxt->dst.val;
  3177. break;
  3178. case DstAcc:
  3179. ctxt->dst.type = OP_REG;
  3180. ctxt->dst.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3181. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3182. fetch_register_operand(&ctxt->dst);
  3183. ctxt->dst.orig_val = ctxt->dst.val;
  3184. break;
  3185. case DstDI:
  3186. ctxt->dst.type = OP_MEM;
  3187. ctxt->dst.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3188. ctxt->dst.addr.mem.ea =
  3189. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  3190. ctxt->dst.addr.mem.seg = VCPU_SREG_ES;
  3191. ctxt->dst.val = 0;
  3192. break;
  3193. case DstDX:
  3194. ctxt->dst.type = OP_REG;
  3195. ctxt->dst.bytes = 2;
  3196. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3197. fetch_register_operand(&ctxt->dst);
  3198. break;
  3199. case ImplicitOps:
  3200. /* Special instructions do their own operand decoding. */
  3201. default:
  3202. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3203. break;
  3204. }
  3205. done:
  3206. if (memopp && memopp->type == OP_MEM && ctxt->rip_relative)
  3207. memopp->addr.mem.ea += ctxt->_eip;
  3208. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3209. }
  3210. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3211. {
  3212. /* The second termination condition only applies for REPE
  3213. * and REPNE. Test if the repeat string operation prefix is
  3214. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3215. * corresponding termination condition according to:
  3216. * - if REPE/REPZ and ZF = 0 then done
  3217. * - if REPNE/REPNZ and ZF = 1 then done
  3218. */
  3219. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3220. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3221. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3222. ((ctxt->eflags & EFLG_ZF) == 0))
  3223. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3224. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3225. return true;
  3226. return false;
  3227. }
  3228. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3229. {
  3230. struct x86_emulate_ops *ops = ctxt->ops;
  3231. u64 msr_data;
  3232. int rc = X86EMUL_CONTINUE;
  3233. int saved_dst_type = ctxt->dst.type;
  3234. ctxt->mem_read.pos = 0;
  3235. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3236. rc = emulate_ud(ctxt);
  3237. goto done;
  3238. }
  3239. /* LOCK prefix is allowed only with some instructions */
  3240. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3241. rc = emulate_ud(ctxt);
  3242. goto done;
  3243. }
  3244. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3245. rc = emulate_ud(ctxt);
  3246. goto done;
  3247. }
  3248. if ((ctxt->d & Sse)
  3249. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3250. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3251. rc = emulate_ud(ctxt);
  3252. goto done;
  3253. }
  3254. if ((ctxt->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3255. rc = emulate_nm(ctxt);
  3256. goto done;
  3257. }
  3258. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3259. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3260. X86_ICPT_PRE_EXCEPT);
  3261. if (rc != X86EMUL_CONTINUE)
  3262. goto done;
  3263. }
  3264. /* Privileged instruction can be executed only in CPL=0 */
  3265. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3266. rc = emulate_gp(ctxt, 0);
  3267. goto done;
  3268. }
  3269. /* Instruction can only be executed in protected mode */
  3270. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3271. rc = emulate_ud(ctxt);
  3272. goto done;
  3273. }
  3274. /* Do instruction specific permission checks */
  3275. if (ctxt->check_perm) {
  3276. rc = ctxt->check_perm(ctxt);
  3277. if (rc != X86EMUL_CONTINUE)
  3278. goto done;
  3279. }
  3280. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3281. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3282. X86_ICPT_POST_EXCEPT);
  3283. if (rc != X86EMUL_CONTINUE)
  3284. goto done;
  3285. }
  3286. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3287. /* All REP prefixes have the same first termination condition */
  3288. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3289. ctxt->eip = ctxt->_eip;
  3290. goto done;
  3291. }
  3292. }
  3293. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3294. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3295. ctxt->src.valptr, ctxt->src.bytes);
  3296. if (rc != X86EMUL_CONTINUE)
  3297. goto done;
  3298. ctxt->src.orig_val64 = ctxt->src.val64;
  3299. }
  3300. if (ctxt->src2.type == OP_MEM) {
  3301. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3302. &ctxt->src2.val, ctxt->src2.bytes);
  3303. if (rc != X86EMUL_CONTINUE)
  3304. goto done;
  3305. }
  3306. if ((ctxt->d & DstMask) == ImplicitOps)
  3307. goto special_insn;
  3308. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3309. /* optimisation - avoid slow emulated read if Mov */
  3310. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3311. &ctxt->dst.val, ctxt->dst.bytes);
  3312. if (rc != X86EMUL_CONTINUE)
  3313. goto done;
  3314. }
  3315. ctxt->dst.orig_val = ctxt->dst.val;
  3316. special_insn:
  3317. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3318. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3319. X86_ICPT_POST_MEMACCESS);
  3320. if (rc != X86EMUL_CONTINUE)
  3321. goto done;
  3322. }
  3323. if (ctxt->execute) {
  3324. rc = ctxt->execute(ctxt);
  3325. if (rc != X86EMUL_CONTINUE)
  3326. goto done;
  3327. goto writeback;
  3328. }
  3329. if (ctxt->twobyte)
  3330. goto twobyte_insn;
  3331. switch (ctxt->b) {
  3332. case 0x06: /* push es */
  3333. rc = emulate_push_sreg(ctxt, VCPU_SREG_ES);
  3334. break;
  3335. case 0x07: /* pop es */
  3336. rc = emulate_pop_sreg(ctxt, VCPU_SREG_ES);
  3337. break;
  3338. case 0x0e: /* push cs */
  3339. rc = emulate_push_sreg(ctxt, VCPU_SREG_CS);
  3340. break;
  3341. case 0x16: /* push ss */
  3342. rc = emulate_push_sreg(ctxt, VCPU_SREG_SS);
  3343. break;
  3344. case 0x17: /* pop ss */
  3345. rc = emulate_pop_sreg(ctxt, VCPU_SREG_SS);
  3346. break;
  3347. case 0x1e: /* push ds */
  3348. rc = emulate_push_sreg(ctxt, VCPU_SREG_DS);
  3349. break;
  3350. case 0x1f: /* pop ds */
  3351. rc = emulate_pop_sreg(ctxt, VCPU_SREG_DS);
  3352. break;
  3353. case 0x40 ... 0x47: /* inc r16/r32 */
  3354. emulate_1op("inc", ctxt->dst, ctxt->eflags);
  3355. break;
  3356. case 0x48 ... 0x4f: /* dec r16/r32 */
  3357. emulate_1op("dec", ctxt->dst, ctxt->eflags);
  3358. break;
  3359. case 0x63: /* movsxd */
  3360. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3361. goto cannot_emulate;
  3362. ctxt->dst.val = (s32) ctxt->src.val;
  3363. break;
  3364. case 0x6c: /* insb */
  3365. case 0x6d: /* insw/insd */
  3366. ctxt->src.val = ctxt->regs[VCPU_REGS_RDX];
  3367. goto do_io_in;
  3368. case 0x6e: /* outsb */
  3369. case 0x6f: /* outsw/outsd */
  3370. ctxt->dst.val = ctxt->regs[VCPU_REGS_RDX];
  3371. goto do_io_out;
  3372. break;
  3373. case 0x70 ... 0x7f: /* jcc (short) */
  3374. if (test_cc(ctxt->b, ctxt->eflags))
  3375. jmp_rel(ctxt, ctxt->src.val);
  3376. break;
  3377. case 0x8d: /* lea r16/r32, m */
  3378. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3379. break;
  3380. case 0x8f: /* pop (sole member of Grp1a) */
  3381. rc = em_grp1a(ctxt);
  3382. break;
  3383. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3384. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3385. break;
  3386. rc = em_xchg(ctxt);
  3387. break;
  3388. case 0x98: /* cbw/cwde/cdqe */
  3389. switch (ctxt->op_bytes) {
  3390. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3391. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3392. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3393. }
  3394. break;
  3395. case 0xc0 ... 0xc1:
  3396. rc = em_grp2(ctxt);
  3397. break;
  3398. case 0xc4: /* les */
  3399. rc = emulate_load_segment(ctxt, VCPU_SREG_ES);
  3400. break;
  3401. case 0xc5: /* lds */
  3402. rc = emulate_load_segment(ctxt, VCPU_SREG_DS);
  3403. break;
  3404. case 0xcc: /* int3 */
  3405. rc = emulate_int(ctxt, 3);
  3406. break;
  3407. case 0xcd: /* int n */
  3408. rc = emulate_int(ctxt, ctxt->src.val);
  3409. break;
  3410. case 0xce: /* into */
  3411. if (ctxt->eflags & EFLG_OF)
  3412. rc = emulate_int(ctxt, 4);
  3413. break;
  3414. case 0xd0 ... 0xd1: /* Grp2 */
  3415. rc = em_grp2(ctxt);
  3416. break;
  3417. case 0xd2 ... 0xd3: /* Grp2 */
  3418. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3419. rc = em_grp2(ctxt);
  3420. break;
  3421. case 0xe4: /* inb */
  3422. case 0xe5: /* in */
  3423. goto do_io_in;
  3424. case 0xe6: /* outb */
  3425. case 0xe7: /* out */
  3426. goto do_io_out;
  3427. case 0xe8: /* call (near) */ {
  3428. long int rel = ctxt->src.val;
  3429. ctxt->src.val = (unsigned long) ctxt->_eip;
  3430. jmp_rel(ctxt, rel);
  3431. rc = em_push(ctxt);
  3432. break;
  3433. }
  3434. case 0xe9: /* jmp rel */
  3435. case 0xeb: /* jmp rel short */
  3436. jmp_rel(ctxt, ctxt->src.val);
  3437. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3438. break;
  3439. case 0xec: /* in al,dx */
  3440. case 0xed: /* in (e/r)ax,dx */
  3441. do_io_in:
  3442. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3443. &ctxt->dst.val))
  3444. goto done; /* IO is needed */
  3445. break;
  3446. case 0xee: /* out dx,al */
  3447. case 0xef: /* out dx,(e/r)ax */
  3448. do_io_out:
  3449. ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3450. &ctxt->src.val, 1);
  3451. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3452. break;
  3453. case 0xf4: /* hlt */
  3454. ctxt->ops->halt(ctxt);
  3455. break;
  3456. case 0xf5: /* cmc */
  3457. /* complement carry flag from eflags reg */
  3458. ctxt->eflags ^= EFLG_CF;
  3459. break;
  3460. case 0xf6 ... 0xf7: /* Grp3 */
  3461. rc = em_grp3(ctxt);
  3462. break;
  3463. case 0xf8: /* clc */
  3464. ctxt->eflags &= ~EFLG_CF;
  3465. break;
  3466. case 0xf9: /* stc */
  3467. ctxt->eflags |= EFLG_CF;
  3468. break;
  3469. case 0xfc: /* cld */
  3470. ctxt->eflags &= ~EFLG_DF;
  3471. break;
  3472. case 0xfd: /* std */
  3473. ctxt->eflags |= EFLG_DF;
  3474. break;
  3475. case 0xfe: /* Grp4 */
  3476. rc = em_grp45(ctxt);
  3477. break;
  3478. case 0xff: /* Grp5 */
  3479. rc = em_grp45(ctxt);
  3480. break;
  3481. default:
  3482. goto cannot_emulate;
  3483. }
  3484. if (rc != X86EMUL_CONTINUE)
  3485. goto done;
  3486. writeback:
  3487. rc = writeback(ctxt);
  3488. if (rc != X86EMUL_CONTINUE)
  3489. goto done;
  3490. /*
  3491. * restore dst type in case the decoding will be reused
  3492. * (happens for string instruction )
  3493. */
  3494. ctxt->dst.type = saved_dst_type;
  3495. if ((ctxt->d & SrcMask) == SrcSI)
  3496. string_addr_inc(ctxt, seg_override(ctxt),
  3497. VCPU_REGS_RSI, &ctxt->src);
  3498. if ((ctxt->d & DstMask) == DstDI)
  3499. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3500. &ctxt->dst);
  3501. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3502. struct read_cache *r = &ctxt->io_read;
  3503. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3504. if (!string_insn_completed(ctxt)) {
  3505. /*
  3506. * Re-enter guest when pio read ahead buffer is empty
  3507. * or, if it is not used, after each 1024 iteration.
  3508. */
  3509. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3510. (r->end == 0 || r->end != r->pos)) {
  3511. /*
  3512. * Reset read cache. Usually happens before
  3513. * decode, but since instruction is restarted
  3514. * we have to do it here.
  3515. */
  3516. ctxt->mem_read.end = 0;
  3517. return EMULATION_RESTART;
  3518. }
  3519. goto done; /* skip rip writeback */
  3520. }
  3521. }
  3522. ctxt->eip = ctxt->_eip;
  3523. done:
  3524. if (rc == X86EMUL_PROPAGATE_FAULT)
  3525. ctxt->have_exception = true;
  3526. if (rc == X86EMUL_INTERCEPTED)
  3527. return EMULATION_INTERCEPTED;
  3528. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3529. twobyte_insn:
  3530. switch (ctxt->b) {
  3531. case 0x09: /* wbinvd */
  3532. (ctxt->ops->wbinvd)(ctxt);
  3533. break;
  3534. case 0x08: /* invd */
  3535. case 0x0d: /* GrpP (prefetch) */
  3536. case 0x18: /* Grp16 (prefetch/nop) */
  3537. break;
  3538. case 0x20: /* mov cr, reg */
  3539. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3540. break;
  3541. case 0x21: /* mov from dr to reg */
  3542. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3543. break;
  3544. case 0x22: /* mov reg, cr */
  3545. if (ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val)) {
  3546. emulate_gp(ctxt, 0);
  3547. rc = X86EMUL_PROPAGATE_FAULT;
  3548. goto done;
  3549. }
  3550. ctxt->dst.type = OP_NONE;
  3551. break;
  3552. case 0x23: /* mov from reg to dr */
  3553. if (ops->set_dr(ctxt, ctxt->modrm_reg, ctxt->src.val &
  3554. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3555. ~0ULL : ~0U)) < 0) {
  3556. /* #UD condition is already handled by the code above */
  3557. emulate_gp(ctxt, 0);
  3558. rc = X86EMUL_PROPAGATE_FAULT;
  3559. goto done;
  3560. }
  3561. ctxt->dst.type = OP_NONE; /* no writeback */
  3562. break;
  3563. case 0x30:
  3564. /* wrmsr */
  3565. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  3566. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  3567. if (ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data)) {
  3568. emulate_gp(ctxt, 0);
  3569. rc = X86EMUL_PROPAGATE_FAULT;
  3570. goto done;
  3571. }
  3572. rc = X86EMUL_CONTINUE;
  3573. break;
  3574. case 0x32:
  3575. /* rdmsr */
  3576. if (ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data)) {
  3577. emulate_gp(ctxt, 0);
  3578. rc = X86EMUL_PROPAGATE_FAULT;
  3579. goto done;
  3580. } else {
  3581. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3582. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3583. }
  3584. rc = X86EMUL_CONTINUE;
  3585. break;
  3586. case 0x40 ... 0x4f: /* cmov */
  3587. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3588. if (!test_cc(ctxt->b, ctxt->eflags))
  3589. ctxt->dst.type = OP_NONE; /* no writeback */
  3590. break;
  3591. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3592. if (test_cc(ctxt->b, ctxt->eflags))
  3593. jmp_rel(ctxt, ctxt->src.val);
  3594. break;
  3595. case 0x90 ... 0x9f: /* setcc r/m8 */
  3596. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3597. break;
  3598. case 0xa0: /* push fs */
  3599. rc = emulate_push_sreg(ctxt, VCPU_SREG_FS);
  3600. break;
  3601. case 0xa1: /* pop fs */
  3602. rc = emulate_pop_sreg(ctxt, VCPU_SREG_FS);
  3603. break;
  3604. case 0xa3:
  3605. bt: /* bt */
  3606. ctxt->dst.type = OP_NONE;
  3607. /* only subword offset */
  3608. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  3609. emulate_2op_SrcV_nobyte("bt", ctxt->src, ctxt->dst, ctxt->eflags);
  3610. break;
  3611. case 0xa4: /* shld imm8, r, r/m */
  3612. case 0xa5: /* shld cl, r, r/m */
  3613. emulate_2op_cl("shld", ctxt->src2, ctxt->src, ctxt->dst, ctxt->eflags);
  3614. break;
  3615. case 0xa8: /* push gs */
  3616. rc = emulate_push_sreg(ctxt, VCPU_SREG_GS);
  3617. break;
  3618. case 0xa9: /* pop gs */
  3619. rc = emulate_pop_sreg(ctxt, VCPU_SREG_GS);
  3620. break;
  3621. case 0xab:
  3622. bts: /* bts */
  3623. emulate_2op_SrcV_nobyte("bts", ctxt->src, ctxt->dst, ctxt->eflags);
  3624. break;
  3625. case 0xac: /* shrd imm8, r, r/m */
  3626. case 0xad: /* shrd cl, r, r/m */
  3627. emulate_2op_cl("shrd", ctxt->src2, ctxt->src, ctxt->dst, ctxt->eflags);
  3628. break;
  3629. case 0xae: /* clflush */
  3630. break;
  3631. case 0xb0 ... 0xb1: /* cmpxchg */
  3632. /*
  3633. * Save real source value, then compare EAX against
  3634. * destination.
  3635. */
  3636. ctxt->src.orig_val = ctxt->src.val;
  3637. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  3638. emulate_2op_SrcV("cmp", ctxt->src, ctxt->dst, ctxt->eflags);
  3639. if (ctxt->eflags & EFLG_ZF) {
  3640. /* Success: write back to memory. */
  3641. ctxt->dst.val = ctxt->src.orig_val;
  3642. } else {
  3643. /* Failure: write the value we saw to EAX. */
  3644. ctxt->dst.type = OP_REG;
  3645. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  3646. }
  3647. break;
  3648. case 0xb2: /* lss */
  3649. rc = emulate_load_segment(ctxt, VCPU_SREG_SS);
  3650. break;
  3651. case 0xb3:
  3652. btr: /* btr */
  3653. emulate_2op_SrcV_nobyte("btr", ctxt->src, ctxt->dst, ctxt->eflags);
  3654. break;
  3655. case 0xb4: /* lfs */
  3656. rc = emulate_load_segment(ctxt, VCPU_SREG_FS);
  3657. break;
  3658. case 0xb5: /* lgs */
  3659. rc = emulate_load_segment(ctxt, VCPU_SREG_GS);
  3660. break;
  3661. case 0xb6 ... 0xb7: /* movzx */
  3662. ctxt->dst.bytes = ctxt->op_bytes;
  3663. ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
  3664. : (u16) ctxt->src.val;
  3665. break;
  3666. case 0xba: /* Grp8 */
  3667. switch (ctxt->modrm_reg & 3) {
  3668. case 0:
  3669. goto bt;
  3670. case 1:
  3671. goto bts;
  3672. case 2:
  3673. goto btr;
  3674. case 3:
  3675. goto btc;
  3676. }
  3677. break;
  3678. case 0xbb:
  3679. btc: /* btc */
  3680. emulate_2op_SrcV_nobyte("btc", ctxt->src, ctxt->dst, ctxt->eflags);
  3681. break;
  3682. case 0xbc: { /* bsf */
  3683. u8 zf;
  3684. __asm__ ("bsf %2, %0; setz %1"
  3685. : "=r"(ctxt->dst.val), "=q"(zf)
  3686. : "r"(ctxt->src.val));
  3687. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3688. if (zf) {
  3689. ctxt->eflags |= X86_EFLAGS_ZF;
  3690. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3691. }
  3692. break;
  3693. }
  3694. case 0xbd: { /* bsr */
  3695. u8 zf;
  3696. __asm__ ("bsr %2, %0; setz %1"
  3697. : "=r"(ctxt->dst.val), "=q"(zf)
  3698. : "r"(ctxt->src.val));
  3699. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3700. if (zf) {
  3701. ctxt->eflags |= X86_EFLAGS_ZF;
  3702. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3703. }
  3704. break;
  3705. }
  3706. case 0xbe ... 0xbf: /* movsx */
  3707. ctxt->dst.bytes = ctxt->op_bytes;
  3708. ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
  3709. (s16) ctxt->src.val;
  3710. break;
  3711. case 0xc0 ... 0xc1: /* xadd */
  3712. emulate_2op_SrcV("add", ctxt->src, ctxt->dst, ctxt->eflags);
  3713. /* Write back the register source. */
  3714. ctxt->src.val = ctxt->dst.orig_val;
  3715. write_register_operand(&ctxt->src);
  3716. break;
  3717. case 0xc3: /* movnti */
  3718. ctxt->dst.bytes = ctxt->op_bytes;
  3719. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  3720. (u64) ctxt->src.val;
  3721. break;
  3722. case 0xc7: /* Grp9 (cmpxchg8b) */
  3723. rc = em_grp9(ctxt);
  3724. break;
  3725. default:
  3726. goto cannot_emulate;
  3727. }
  3728. if (rc != X86EMUL_CONTINUE)
  3729. goto done;
  3730. goto writeback;
  3731. cannot_emulate:
  3732. return EMULATION_FAILED;
  3733. }