tlb_nohash.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621
  1. /*
  2. * This file contains the routines for TLB flushing.
  3. * On machines where the MMU does not use a hash table to store virtual to
  4. * physical translations (ie, SW loaded TLBs or Book3E compilant processors,
  5. * this does -not- include 603 however which shares the implementation with
  6. * hash based processors)
  7. *
  8. * -- BenH
  9. *
  10. * Copyright 2008,2009 Ben Herrenschmidt <benh@kernel.crashing.org>
  11. * IBM Corp.
  12. *
  13. * Derived from arch/ppc/mm/init.c:
  14. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  15. *
  16. * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au)
  17. * and Cort Dougan (PReP) (cort@cs.nmt.edu)
  18. * Copyright (C) 1996 Paul Mackerras
  19. *
  20. * Derived from "arch/i386/mm/init.c"
  21. * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version
  26. * 2 of the License, or (at your option) any later version.
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/mm.h>
  31. #include <linux/init.h>
  32. #include <linux/highmem.h>
  33. #include <linux/pagemap.h>
  34. #include <linux/preempt.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/memblock.h>
  37. #include <linux/of_fdt.h>
  38. #include <asm/tlbflush.h>
  39. #include <asm/tlb.h>
  40. #include <asm/code-patching.h>
  41. #include "mmu_decl.h"
  42. #ifdef CONFIG_PPC_BOOK3E
  43. struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT] = {
  44. [MMU_PAGE_4K] = {
  45. .shift = 12,
  46. .ind = 20,
  47. .enc = BOOK3E_PAGESZ_4K,
  48. },
  49. [MMU_PAGE_16K] = {
  50. .shift = 14,
  51. .enc = BOOK3E_PAGESZ_16K,
  52. },
  53. [MMU_PAGE_64K] = {
  54. .shift = 16,
  55. .ind = 28,
  56. .enc = BOOK3E_PAGESZ_64K,
  57. },
  58. [MMU_PAGE_1M] = {
  59. .shift = 20,
  60. .enc = BOOK3E_PAGESZ_1M,
  61. },
  62. [MMU_PAGE_16M] = {
  63. .shift = 24,
  64. .ind = 36,
  65. .enc = BOOK3E_PAGESZ_16M,
  66. },
  67. [MMU_PAGE_256M] = {
  68. .shift = 28,
  69. .enc = BOOK3E_PAGESZ_256M,
  70. },
  71. [MMU_PAGE_1G] = {
  72. .shift = 30,
  73. .enc = BOOK3E_PAGESZ_1GB,
  74. },
  75. };
  76. static inline int mmu_get_tsize(int psize)
  77. {
  78. return mmu_psize_defs[psize].enc;
  79. }
  80. #else
  81. static inline int mmu_get_tsize(int psize)
  82. {
  83. /* This isn't used on !Book3E for now */
  84. return 0;
  85. }
  86. #endif
  87. /* The variables below are currently only used on 64-bit Book3E
  88. * though this will probably be made common with other nohash
  89. * implementations at some point
  90. */
  91. #ifdef CONFIG_PPC64
  92. int mmu_linear_psize; /* Page size used for the linear mapping */
  93. int mmu_pte_psize; /* Page size used for PTE pages */
  94. int mmu_vmemmap_psize; /* Page size used for the virtual mem map */
  95. int book3e_htw_enabled; /* Is HW tablewalk enabled ? */
  96. unsigned long linear_map_top; /* Top of linear mapping */
  97. #endif /* CONFIG_PPC64 */
  98. #ifdef CONFIG_PPC_FSL_BOOK3E
  99. /* next_tlbcam_idx is used to round-robin tlbcam entry assignment */
  100. DEFINE_PER_CPU(int, next_tlbcam_idx);
  101. EXPORT_PER_CPU_SYMBOL(next_tlbcam_idx);
  102. #endif
  103. /*
  104. * Base TLB flushing operations:
  105. *
  106. * - flush_tlb_mm(mm) flushes the specified mm context TLB's
  107. * - flush_tlb_page(vma, vmaddr) flushes one page
  108. * - flush_tlb_range(vma, start, end) flushes a range of pages
  109. * - flush_tlb_kernel_range(start, end) flushes kernel pages
  110. *
  111. * - local_* variants of page and mm only apply to the current
  112. * processor
  113. */
  114. /*
  115. * These are the base non-SMP variants of page and mm flushing
  116. */
  117. void local_flush_tlb_mm(struct mm_struct *mm)
  118. {
  119. unsigned int pid;
  120. preempt_disable();
  121. pid = mm->context.id;
  122. if (pid != MMU_NO_CONTEXT)
  123. _tlbil_pid(pid);
  124. preempt_enable();
  125. }
  126. EXPORT_SYMBOL(local_flush_tlb_mm);
  127. void __local_flush_tlb_page(struct mm_struct *mm, unsigned long vmaddr,
  128. int tsize, int ind)
  129. {
  130. unsigned int pid;
  131. preempt_disable();
  132. pid = mm ? mm->context.id : 0;
  133. if (pid != MMU_NO_CONTEXT)
  134. _tlbil_va(vmaddr, pid, tsize, ind);
  135. preempt_enable();
  136. }
  137. void local_flush_tlb_page(struct vm_area_struct *vma, unsigned long vmaddr)
  138. {
  139. __local_flush_tlb_page(vma ? vma->vm_mm : NULL, vmaddr,
  140. mmu_get_tsize(mmu_virtual_psize), 0);
  141. }
  142. EXPORT_SYMBOL(local_flush_tlb_page);
  143. /*
  144. * And here are the SMP non-local implementations
  145. */
  146. #ifdef CONFIG_SMP
  147. static DEFINE_RAW_SPINLOCK(tlbivax_lock);
  148. static int mm_is_core_local(struct mm_struct *mm)
  149. {
  150. return cpumask_subset(mm_cpumask(mm),
  151. topology_thread_cpumask(smp_processor_id()));
  152. }
  153. struct tlb_flush_param {
  154. unsigned long addr;
  155. unsigned int pid;
  156. unsigned int tsize;
  157. unsigned int ind;
  158. };
  159. static void do_flush_tlb_mm_ipi(void *param)
  160. {
  161. struct tlb_flush_param *p = param;
  162. _tlbil_pid(p ? p->pid : 0);
  163. }
  164. static void do_flush_tlb_page_ipi(void *param)
  165. {
  166. struct tlb_flush_param *p = param;
  167. _tlbil_va(p->addr, p->pid, p->tsize, p->ind);
  168. }
  169. /* Note on invalidations and PID:
  170. *
  171. * We snapshot the PID with preempt disabled. At this point, it can still
  172. * change either because:
  173. * - our context is being stolen (PID -> NO_CONTEXT) on another CPU
  174. * - we are invaliating some target that isn't currently running here
  175. * and is concurrently acquiring a new PID on another CPU
  176. * - some other CPU is re-acquiring a lost PID for this mm
  177. * etc...
  178. *
  179. * However, this shouldn't be a problem as we only guarantee
  180. * invalidation of TLB entries present prior to this call, so we
  181. * don't care about the PID changing, and invalidating a stale PID
  182. * is generally harmless.
  183. */
  184. void flush_tlb_mm(struct mm_struct *mm)
  185. {
  186. unsigned int pid;
  187. preempt_disable();
  188. pid = mm->context.id;
  189. if (unlikely(pid == MMU_NO_CONTEXT))
  190. goto no_context;
  191. if (!mm_is_core_local(mm)) {
  192. struct tlb_flush_param p = { .pid = pid };
  193. /* Ignores smp_processor_id() even if set. */
  194. smp_call_function_many(mm_cpumask(mm),
  195. do_flush_tlb_mm_ipi, &p, 1);
  196. }
  197. _tlbil_pid(pid);
  198. no_context:
  199. preempt_enable();
  200. }
  201. EXPORT_SYMBOL(flush_tlb_mm);
  202. void __flush_tlb_page(struct mm_struct *mm, unsigned long vmaddr,
  203. int tsize, int ind)
  204. {
  205. struct cpumask *cpu_mask;
  206. unsigned int pid;
  207. preempt_disable();
  208. pid = mm ? mm->context.id : 0;
  209. if (unlikely(pid == MMU_NO_CONTEXT))
  210. goto bail;
  211. cpu_mask = mm_cpumask(mm);
  212. if (!mm_is_core_local(mm)) {
  213. /* If broadcast tlbivax is supported, use it */
  214. if (mmu_has_feature(MMU_FTR_USE_TLBIVAX_BCAST)) {
  215. int lock = mmu_has_feature(MMU_FTR_LOCK_BCAST_INVAL);
  216. if (lock)
  217. raw_spin_lock(&tlbivax_lock);
  218. _tlbivax_bcast(vmaddr, pid, tsize, ind);
  219. if (lock)
  220. raw_spin_unlock(&tlbivax_lock);
  221. goto bail;
  222. } else {
  223. struct tlb_flush_param p = {
  224. .pid = pid,
  225. .addr = vmaddr,
  226. .tsize = tsize,
  227. .ind = ind,
  228. };
  229. /* Ignores smp_processor_id() even if set in cpu_mask */
  230. smp_call_function_many(cpu_mask,
  231. do_flush_tlb_page_ipi, &p, 1);
  232. }
  233. }
  234. _tlbil_va(vmaddr, pid, tsize, ind);
  235. bail:
  236. preempt_enable();
  237. }
  238. void flush_tlb_page(struct vm_area_struct *vma, unsigned long vmaddr)
  239. {
  240. __flush_tlb_page(vma ? vma->vm_mm : NULL, vmaddr,
  241. mmu_get_tsize(mmu_virtual_psize), 0);
  242. }
  243. EXPORT_SYMBOL(flush_tlb_page);
  244. #endif /* CONFIG_SMP */
  245. #ifdef CONFIG_PPC_47x
  246. void __init early_init_mmu_47x(void)
  247. {
  248. #ifdef CONFIG_SMP
  249. unsigned long root = of_get_flat_dt_root();
  250. if (of_get_flat_dt_prop(root, "cooperative-partition", NULL))
  251. mmu_clear_feature(MMU_FTR_USE_TLBIVAX_BCAST);
  252. #endif /* CONFIG_SMP */
  253. }
  254. #endif /* CONFIG_PPC_47x */
  255. /*
  256. * Flush kernel TLB entries in the given range
  257. */
  258. void flush_tlb_kernel_range(unsigned long start, unsigned long end)
  259. {
  260. #ifdef CONFIG_SMP
  261. preempt_disable();
  262. smp_call_function(do_flush_tlb_mm_ipi, NULL, 1);
  263. _tlbil_pid(0);
  264. preempt_enable();
  265. #else
  266. _tlbil_pid(0);
  267. #endif
  268. }
  269. EXPORT_SYMBOL(flush_tlb_kernel_range);
  270. /*
  271. * Currently, for range flushing, we just do a full mm flush. This should
  272. * be optimized based on a threshold on the size of the range, since
  273. * some implementation can stack multiple tlbivax before a tlbsync but
  274. * for now, we keep it that way
  275. */
  276. void flush_tlb_range(struct vm_area_struct *vma, unsigned long start,
  277. unsigned long end)
  278. {
  279. flush_tlb_mm(vma->vm_mm);
  280. }
  281. EXPORT_SYMBOL(flush_tlb_range);
  282. void tlb_flush(struct mmu_gather *tlb)
  283. {
  284. flush_tlb_mm(tlb->mm);
  285. }
  286. /*
  287. * Below are functions specific to the 64-bit variant of Book3E though that
  288. * may change in the future
  289. */
  290. #ifdef CONFIG_PPC64
  291. /*
  292. * Handling of virtual linear page tables or indirect TLB entries
  293. * flushing when PTE pages are freed
  294. */
  295. void tlb_flush_pgtable(struct mmu_gather *tlb, unsigned long address)
  296. {
  297. int tsize = mmu_psize_defs[mmu_pte_psize].enc;
  298. if (book3e_htw_enabled) {
  299. unsigned long start = address & PMD_MASK;
  300. unsigned long end = address + PMD_SIZE;
  301. unsigned long size = 1UL << mmu_psize_defs[mmu_pte_psize].shift;
  302. /* This isn't the most optimal, ideally we would factor out the
  303. * while preempt & CPU mask mucking around, or even the IPI but
  304. * it will do for now
  305. */
  306. while (start < end) {
  307. __flush_tlb_page(tlb->mm, start, tsize, 1);
  308. start += size;
  309. }
  310. } else {
  311. unsigned long rmask = 0xf000000000000000ul;
  312. unsigned long rid = (address & rmask) | 0x1000000000000000ul;
  313. unsigned long vpte = address & ~rmask;
  314. #ifdef CONFIG_PPC_64K_PAGES
  315. vpte = (vpte >> (PAGE_SHIFT - 4)) & ~0xfffful;
  316. #else
  317. vpte = (vpte >> (PAGE_SHIFT - 3)) & ~0xffful;
  318. #endif
  319. vpte |= rid;
  320. __flush_tlb_page(tlb->mm, vpte, tsize, 0);
  321. }
  322. }
  323. static void setup_page_sizes(void)
  324. {
  325. unsigned int tlb0cfg;
  326. unsigned int tlb0ps;
  327. unsigned int eptcfg;
  328. int i, psize;
  329. #ifdef CONFIG_PPC_FSL_BOOK3E
  330. unsigned int mmucfg = mfspr(SPRN_MMUCFG);
  331. if (((mmucfg & MMUCFG_MAVN) == MMUCFG_MAVN_V1) &&
  332. (mmu_has_feature(MMU_FTR_TYPE_FSL_E))) {
  333. unsigned int tlb1cfg = mfspr(SPRN_TLB1CFG);
  334. unsigned int min_pg, max_pg;
  335. min_pg = (tlb1cfg & TLBnCFG_MINSIZE) >> TLBnCFG_MINSIZE_SHIFT;
  336. max_pg = (tlb1cfg & TLBnCFG_MAXSIZE) >> TLBnCFG_MAXSIZE_SHIFT;
  337. for (psize = 0; psize < MMU_PAGE_COUNT; ++psize) {
  338. struct mmu_psize_def *def;
  339. unsigned int shift;
  340. def = &mmu_psize_defs[psize];
  341. shift = def->shift;
  342. if (shift == 0)
  343. continue;
  344. /* adjust to be in terms of 4^shift Kb */
  345. shift = (shift - 10) >> 1;
  346. if ((shift >= min_pg) && (shift <= max_pg))
  347. def->flags |= MMU_PAGE_SIZE_DIRECT;
  348. }
  349. goto no_indirect;
  350. }
  351. #endif
  352. tlb0cfg = mfspr(SPRN_TLB0CFG);
  353. tlb0ps = mfspr(SPRN_TLB0PS);
  354. eptcfg = mfspr(SPRN_EPTCFG);
  355. /* Look for supported direct sizes */
  356. for (psize = 0; psize < MMU_PAGE_COUNT; ++psize) {
  357. struct mmu_psize_def *def = &mmu_psize_defs[psize];
  358. if (tlb0ps & (1U << (def->shift - 10)))
  359. def->flags |= MMU_PAGE_SIZE_DIRECT;
  360. }
  361. /* Indirect page sizes supported ? */
  362. if ((tlb0cfg & TLBnCFG_IND) == 0)
  363. goto no_indirect;
  364. /* Now, we only deal with one IND page size for each
  365. * direct size. Hopefully all implementations today are
  366. * unambiguous, but we might want to be careful in the
  367. * future.
  368. */
  369. for (i = 0; i < 3; i++) {
  370. unsigned int ps, sps;
  371. sps = eptcfg & 0x1f;
  372. eptcfg >>= 5;
  373. ps = eptcfg & 0x1f;
  374. eptcfg >>= 5;
  375. if (!ps || !sps)
  376. continue;
  377. for (psize = 0; psize < MMU_PAGE_COUNT; psize++) {
  378. struct mmu_psize_def *def = &mmu_psize_defs[psize];
  379. if (ps == (def->shift - 10))
  380. def->flags |= MMU_PAGE_SIZE_INDIRECT;
  381. if (sps == (def->shift - 10))
  382. def->ind = ps + 10;
  383. }
  384. }
  385. no_indirect:
  386. /* Cleanup array and print summary */
  387. pr_info("MMU: Supported page sizes\n");
  388. for (psize = 0; psize < MMU_PAGE_COUNT; ++psize) {
  389. struct mmu_psize_def *def = &mmu_psize_defs[psize];
  390. const char *__page_type_names[] = {
  391. "unsupported",
  392. "direct",
  393. "indirect",
  394. "direct & indirect"
  395. };
  396. if (def->flags == 0) {
  397. def->shift = 0;
  398. continue;
  399. }
  400. pr_info(" %8ld KB as %s\n", 1ul << (def->shift - 10),
  401. __page_type_names[def->flags & 0x3]);
  402. }
  403. }
  404. static void __patch_exception(int exc, unsigned long addr)
  405. {
  406. extern unsigned int interrupt_base_book3e;
  407. unsigned int *ibase = &interrupt_base_book3e;
  408. /* Our exceptions vectors start with a NOP and -then- a branch
  409. * to deal with single stepping from userspace which stops on
  410. * the second instruction. Thus we need to patch the second
  411. * instruction of the exception, not the first one
  412. */
  413. patch_branch(ibase + (exc / 4) + 1, addr, 0);
  414. }
  415. #define patch_exception(exc, name) do { \
  416. extern unsigned int name; \
  417. __patch_exception((exc), (unsigned long)&name); \
  418. } while (0)
  419. static void setup_mmu_htw(void)
  420. {
  421. /* Check if HW tablewalk is present, and if yes, enable it by:
  422. *
  423. * - patching the TLB miss handlers to branch to the
  424. * one dedicates to it
  425. *
  426. * - setting the global book3e_htw_enabled
  427. */
  428. unsigned int tlb0cfg = mfspr(SPRN_TLB0CFG);
  429. if ((tlb0cfg & TLBnCFG_IND) &&
  430. (tlb0cfg & TLBnCFG_PT)) {
  431. patch_exception(0x1c0, exc_data_tlb_miss_htw_book3e);
  432. patch_exception(0x1e0, exc_instruction_tlb_miss_htw_book3e);
  433. book3e_htw_enabled = 1;
  434. }
  435. pr_info("MMU: Book3E HW tablewalk %s\n",
  436. book3e_htw_enabled ? "enabled" : "not supported");
  437. }
  438. /*
  439. * Early initialization of the MMU TLB code
  440. */
  441. static void __early_init_mmu(int boot_cpu)
  442. {
  443. unsigned int mas4;
  444. /* XXX This will have to be decided at runtime, but right
  445. * now our boot and TLB miss code hard wires it. Ideally
  446. * we should find out a suitable page size and patch the
  447. * TLB miss code (either that or use the PACA to store
  448. * the value we want)
  449. */
  450. mmu_linear_psize = MMU_PAGE_1G;
  451. /* XXX This should be decided at runtime based on supported
  452. * page sizes in the TLB, but for now let's assume 16M is
  453. * always there and a good fit (which it probably is)
  454. */
  455. mmu_vmemmap_psize = MMU_PAGE_16M;
  456. /* XXX This code only checks for TLB 0 capabilities and doesn't
  457. * check what page size combos are supported by the HW. It
  458. * also doesn't handle the case where a separate array holds
  459. * the IND entries from the array loaded by the PT.
  460. */
  461. if (boot_cpu) {
  462. /* Look for supported page sizes */
  463. setup_page_sizes();
  464. /* Look for HW tablewalk support */
  465. setup_mmu_htw();
  466. }
  467. /* Set MAS4 based on page table setting */
  468. mas4 = 0x4 << MAS4_WIMGED_SHIFT;
  469. if (book3e_htw_enabled) {
  470. mas4 |= mas4 | MAS4_INDD;
  471. #ifdef CONFIG_PPC_64K_PAGES
  472. mas4 |= BOOK3E_PAGESZ_256M << MAS4_TSIZED_SHIFT;
  473. mmu_pte_psize = MMU_PAGE_256M;
  474. #else
  475. mas4 |= BOOK3E_PAGESZ_1M << MAS4_TSIZED_SHIFT;
  476. mmu_pte_psize = MMU_PAGE_1M;
  477. #endif
  478. } else {
  479. #ifdef CONFIG_PPC_64K_PAGES
  480. mas4 |= BOOK3E_PAGESZ_64K << MAS4_TSIZED_SHIFT;
  481. #else
  482. mas4 |= BOOK3E_PAGESZ_4K << MAS4_TSIZED_SHIFT;
  483. #endif
  484. mmu_pte_psize = mmu_virtual_psize;
  485. }
  486. mtspr(SPRN_MAS4, mas4);
  487. /* Set the global containing the top of the linear mapping
  488. * for use by the TLB miss code
  489. */
  490. linear_map_top = memblock_end_of_DRAM();
  491. #ifdef CONFIG_PPC_FSL_BOOK3E
  492. if (mmu_has_feature(MMU_FTR_TYPE_FSL_E)) {
  493. unsigned int num_cams;
  494. /* use a quarter of the TLBCAM for bolted linear map */
  495. num_cams = (mfspr(SPRN_TLB1CFG) & TLBnCFG_N_ENTRY) / 4;
  496. linear_map_top = map_mem_in_cams(linear_map_top, num_cams);
  497. /* limit memory so we dont have linear faults */
  498. memblock_enforce_memory_limit(linear_map_top);
  499. memblock_analyze();
  500. patch_exception(0x1c0, exc_data_tlb_miss_bolted_book3e);
  501. patch_exception(0x1e0, exc_instruction_tlb_miss_bolted_book3e);
  502. }
  503. #endif
  504. /* A sync won't hurt us after mucking around with
  505. * the MMU configuration
  506. */
  507. mb();
  508. memblock_set_current_limit(linear_map_top);
  509. }
  510. void __init early_init_mmu(void)
  511. {
  512. __early_init_mmu(1);
  513. }
  514. void __cpuinit early_init_mmu_secondary(void)
  515. {
  516. __early_init_mmu(0);
  517. }
  518. void setup_initial_memory_limit(phys_addr_t first_memblock_base,
  519. phys_addr_t first_memblock_size)
  520. {
  521. /* On Embedded 64-bit, we adjust the RMA size to match
  522. * the bolted TLB entry. We know for now that only 1G
  523. * entries are supported though that may eventually
  524. * change. We crop it to the size of the first MEMBLOCK to
  525. * avoid going over total available memory just in case...
  526. */
  527. ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
  528. /* Finally limit subsequent allocations */
  529. memblock_set_current_limit(first_memblock_base + ppc64_rma_size);
  530. }
  531. #else /* ! CONFIG_PPC64 */
  532. void __init early_init_mmu(void)
  533. {
  534. #ifdef CONFIG_PPC_47x
  535. early_init_mmu_47x();
  536. #endif
  537. }
  538. #endif /* CONFIG_PPC64 */