clock.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280
  1. /* linux/arch/arm/mach-s5pc100/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PC100 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/err.h>
  17. #include <linux/clk.h>
  18. #include <linux/io.h>
  19. #include <mach/map.h>
  20. #include <plat/cpu-freq.h>
  21. #include <mach/regs-clock.h>
  22. #include <plat/clock.h>
  23. #include <plat/cpu.h>
  24. #include <plat/pll.h>
  25. #include <plat/s5p-clock.h>
  26. #include <plat/clock-clksrc.h>
  27. #include <plat/s5pc100.h>
  28. static struct clk s5p_clk_otgphy = {
  29. .name = "otg_phy",
  30. };
  31. static struct clk *clk_src_mout_href_list[] = {
  32. [0] = &s5p_clk_27m,
  33. [1] = &clk_fin_hpll,
  34. };
  35. static struct clksrc_sources clk_src_mout_href = {
  36. .sources = clk_src_mout_href_list,
  37. .nr_sources = ARRAY_SIZE(clk_src_mout_href_list),
  38. };
  39. static struct clksrc_clk clk_mout_href = {
  40. .clk = {
  41. .name = "mout_href",
  42. },
  43. .sources = &clk_src_mout_href,
  44. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  45. };
  46. static struct clk *clk_src_mout_48m_list[] = {
  47. [0] = &clk_xusbxti,
  48. [1] = &s5p_clk_otgphy,
  49. };
  50. static struct clksrc_sources clk_src_mout_48m = {
  51. .sources = clk_src_mout_48m_list,
  52. .nr_sources = ARRAY_SIZE(clk_src_mout_48m_list),
  53. };
  54. static struct clksrc_clk clk_mout_48m = {
  55. .clk = {
  56. .name = "mout_48m",
  57. },
  58. .sources = &clk_src_mout_48m,
  59. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 1 },
  60. };
  61. static struct clksrc_clk clk_mout_mpll = {
  62. .clk = {
  63. .name = "mout_mpll",
  64. },
  65. .sources = &clk_src_mpll,
  66. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  67. };
  68. static struct clksrc_clk clk_mout_apll = {
  69. .clk = {
  70. .name = "mout_apll",
  71. },
  72. .sources = &clk_src_apll,
  73. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  74. };
  75. static struct clksrc_clk clk_mout_epll = {
  76. .clk = {
  77. .name = "mout_epll",
  78. },
  79. .sources = &clk_src_epll,
  80. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  81. };
  82. static struct clk *clk_src_mout_hpll_list[] = {
  83. [0] = &s5p_clk_27m,
  84. };
  85. static struct clksrc_sources clk_src_mout_hpll = {
  86. .sources = clk_src_mout_hpll_list,
  87. .nr_sources = ARRAY_SIZE(clk_src_mout_hpll_list),
  88. };
  89. static struct clksrc_clk clk_mout_hpll = {
  90. .clk = {
  91. .name = "mout_hpll",
  92. },
  93. .sources = &clk_src_mout_hpll,
  94. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  95. };
  96. static struct clksrc_clk clk_div_apll = {
  97. .clk = {
  98. .name = "div_apll",
  99. .parent = &clk_mout_apll.clk,
  100. },
  101. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 1 },
  102. };
  103. static struct clksrc_clk clk_div_arm = {
  104. .clk = {
  105. .name = "div_arm",
  106. .parent = &clk_div_apll.clk,
  107. },
  108. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  109. };
  110. static struct clksrc_clk clk_div_d0_bus = {
  111. .clk = {
  112. .name = "div_d0_bus",
  113. .parent = &clk_div_arm.clk,
  114. },
  115. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  116. };
  117. static struct clksrc_clk clk_div_pclkd0 = {
  118. .clk = {
  119. .name = "div_pclkd0",
  120. .parent = &clk_div_d0_bus.clk,
  121. },
  122. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  123. };
  124. static struct clksrc_clk clk_div_secss = {
  125. .clk = {
  126. .name = "div_secss",
  127. .parent = &clk_div_d0_bus.clk,
  128. },
  129. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 3 },
  130. };
  131. static struct clksrc_clk clk_div_apll2 = {
  132. .clk = {
  133. .name = "div_apll2",
  134. .parent = &clk_mout_apll.clk,
  135. },
  136. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 3 },
  137. };
  138. static struct clk *clk_src_mout_am_list[] = {
  139. [0] = &clk_mout_mpll.clk,
  140. [1] = &clk_div_apll2.clk,
  141. };
  142. struct clksrc_sources clk_src_mout_am = {
  143. .sources = clk_src_mout_am_list,
  144. .nr_sources = ARRAY_SIZE(clk_src_mout_am_list),
  145. };
  146. static struct clksrc_clk clk_mout_am = {
  147. .clk = {
  148. .name = "mout_am",
  149. },
  150. .sources = &clk_src_mout_am,
  151. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  152. };
  153. static struct clksrc_clk clk_div_d1_bus = {
  154. .clk = {
  155. .name = "div_d1_bus",
  156. .parent = &clk_mout_am.clk,
  157. },
  158. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 3 },
  159. };
  160. static struct clksrc_clk clk_div_mpll2 = {
  161. .clk = {
  162. .name = "div_mpll2",
  163. .parent = &clk_mout_am.clk,
  164. },
  165. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 8, .size = 1 },
  166. };
  167. static struct clksrc_clk clk_div_mpll = {
  168. .clk = {
  169. .name = "div_mpll",
  170. .parent = &clk_mout_am.clk,
  171. },
  172. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 4, .size = 2 },
  173. };
  174. static struct clk *clk_src_mout_onenand_list[] = {
  175. [0] = &clk_div_d0_bus.clk,
  176. [1] = &clk_div_d1_bus.clk,
  177. };
  178. struct clksrc_sources clk_src_mout_onenand = {
  179. .sources = clk_src_mout_onenand_list,
  180. .nr_sources = ARRAY_SIZE(clk_src_mout_onenand_list),
  181. };
  182. static struct clksrc_clk clk_mout_onenand = {
  183. .clk = {
  184. .name = "mout_onenand",
  185. },
  186. .sources = &clk_src_mout_onenand,
  187. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  188. };
  189. static struct clksrc_clk clk_div_onenand = {
  190. .clk = {
  191. .name = "div_onenand",
  192. .parent = &clk_mout_onenand.clk,
  193. },
  194. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 2 },
  195. };
  196. static struct clksrc_clk clk_div_pclkd1 = {
  197. .clk = {
  198. .name = "div_pclkd1",
  199. .parent = &clk_div_d1_bus.clk,
  200. },
  201. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 3 },
  202. };
  203. static struct clksrc_clk clk_div_cam = {
  204. .clk = {
  205. .name = "div_cam",
  206. .parent = &clk_div_mpll2.clk,
  207. },
  208. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 24, .size = 5 },
  209. };
  210. static struct clksrc_clk clk_div_hdmi = {
  211. .clk = {
  212. .name = "div_hdmi",
  213. .parent = &clk_mout_hpll.clk,
  214. },
  215. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 28, .size = 4 },
  216. };
  217. static u32 epll_div[][4] = {
  218. { 32750000, 131, 3, 4 },
  219. { 32768000, 131, 3, 4 },
  220. { 36000000, 72, 3, 3 },
  221. { 45000000, 90, 3, 3 },
  222. { 45158000, 90, 3, 3 },
  223. { 45158400, 90, 3, 3 },
  224. { 48000000, 96, 3, 3 },
  225. { 49125000, 131, 4, 3 },
  226. { 49152000, 131, 4, 3 },
  227. { 60000000, 120, 3, 3 },
  228. { 67737600, 226, 5, 3 },
  229. { 67738000, 226, 5, 3 },
  230. { 73800000, 246, 5, 3 },
  231. { 73728000, 246, 5, 3 },
  232. { 72000000, 144, 3, 3 },
  233. { 84000000, 168, 3, 3 },
  234. { 96000000, 96, 3, 2 },
  235. { 144000000, 144, 3, 2 },
  236. { 192000000, 96, 3, 1 }
  237. };
  238. static int s5pc100_epll_set_rate(struct clk *clk, unsigned long rate)
  239. {
  240. unsigned int epll_con;
  241. unsigned int i;
  242. if (clk->rate == rate) /* Return if nothing changed */
  243. return 0;
  244. epll_con = __raw_readl(S5P_EPLL_CON);
  245. epll_con &= ~(PLL65XX_MDIV_MASK | PLL65XX_PDIV_MASK | PLL65XX_SDIV_MASK);
  246. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  247. if (epll_div[i][0] == rate) {
  248. epll_con |= (epll_div[i][1] << PLL65XX_MDIV_SHIFT) |
  249. (epll_div[i][2] << PLL65XX_PDIV_SHIFT) |
  250. (epll_div[i][3] << PLL65XX_SDIV_SHIFT);
  251. break;
  252. }
  253. }
  254. if (i == ARRAY_SIZE(epll_div)) {
  255. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n", __func__);
  256. return -EINVAL;
  257. }
  258. __raw_writel(epll_con, S5P_EPLL_CON);
  259. printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
  260. clk->rate, rate);
  261. clk->rate = rate;
  262. return 0;
  263. }
  264. static struct clk_ops s5pc100_epll_ops = {
  265. .get_rate = s5p_epll_get_rate,
  266. .set_rate = s5pc100_epll_set_rate,
  267. };
  268. static int s5pc100_d0_0_ctrl(struct clk *clk, int enable)
  269. {
  270. return s5p_gatectrl(S5P_CLKGATE_D00, clk, enable);
  271. }
  272. static int s5pc100_d0_1_ctrl(struct clk *clk, int enable)
  273. {
  274. return s5p_gatectrl(S5P_CLKGATE_D01, clk, enable);
  275. }
  276. static int s5pc100_d0_2_ctrl(struct clk *clk, int enable)
  277. {
  278. return s5p_gatectrl(S5P_CLKGATE_D02, clk, enable);
  279. }
  280. static int s5pc100_d1_0_ctrl(struct clk *clk, int enable)
  281. {
  282. return s5p_gatectrl(S5P_CLKGATE_D10, clk, enable);
  283. }
  284. static int s5pc100_d1_1_ctrl(struct clk *clk, int enable)
  285. {
  286. return s5p_gatectrl(S5P_CLKGATE_D11, clk, enable);
  287. }
  288. static int s5pc100_d1_2_ctrl(struct clk *clk, int enable)
  289. {
  290. return s5p_gatectrl(S5P_CLKGATE_D12, clk, enable);
  291. }
  292. static int s5pc100_d1_3_ctrl(struct clk *clk, int enable)
  293. {
  294. return s5p_gatectrl(S5P_CLKGATE_D13, clk, enable);
  295. }
  296. static int s5pc100_d1_4_ctrl(struct clk *clk, int enable)
  297. {
  298. return s5p_gatectrl(S5P_CLKGATE_D14, clk, enable);
  299. }
  300. static int s5pc100_d1_5_ctrl(struct clk *clk, int enable)
  301. {
  302. return s5p_gatectrl(S5P_CLKGATE_D15, clk, enable);
  303. }
  304. static int s5pc100_sclk0_ctrl(struct clk *clk, int enable)
  305. {
  306. return s5p_gatectrl(S5P_CLKGATE_SCLK0, clk, enable);
  307. }
  308. static int s5pc100_sclk1_ctrl(struct clk *clk, int enable)
  309. {
  310. return s5p_gatectrl(S5P_CLKGATE_SCLK1, clk, enable);
  311. }
  312. /*
  313. * The following clocks will be disabled during clock initialization. It is
  314. * recommended to keep the following clocks disabled until the driver requests
  315. * for enabling the clock.
  316. */
  317. static struct clk init_clocks_off[] = {
  318. {
  319. .name = "cssys",
  320. .parent = &clk_div_d0_bus.clk,
  321. .enable = s5pc100_d0_0_ctrl,
  322. .ctrlbit = (1 << 6),
  323. }, {
  324. .name = "secss",
  325. .parent = &clk_div_d0_bus.clk,
  326. .enable = s5pc100_d0_0_ctrl,
  327. .ctrlbit = (1 << 5),
  328. }, {
  329. .name = "g2d",
  330. .parent = &clk_div_d0_bus.clk,
  331. .enable = s5pc100_d0_0_ctrl,
  332. .ctrlbit = (1 << 4),
  333. }, {
  334. .name = "mdma",
  335. .parent = &clk_div_d0_bus.clk,
  336. .enable = s5pc100_d0_0_ctrl,
  337. .ctrlbit = (1 << 3),
  338. }, {
  339. .name = "cfcon",
  340. .parent = &clk_div_d0_bus.clk,
  341. .enable = s5pc100_d0_0_ctrl,
  342. .ctrlbit = (1 << 2),
  343. }, {
  344. .name = "nfcon",
  345. .parent = &clk_div_d0_bus.clk,
  346. .enable = s5pc100_d0_1_ctrl,
  347. .ctrlbit = (1 << 3),
  348. }, {
  349. .name = "onenandc",
  350. .parent = &clk_div_d0_bus.clk,
  351. .enable = s5pc100_d0_1_ctrl,
  352. .ctrlbit = (1 << 2),
  353. }, {
  354. .name = "sdm",
  355. .parent = &clk_div_d0_bus.clk,
  356. .enable = s5pc100_d0_2_ctrl,
  357. .ctrlbit = (1 << 2),
  358. }, {
  359. .name = "seckey",
  360. .parent = &clk_div_d0_bus.clk,
  361. .enable = s5pc100_d0_2_ctrl,
  362. .ctrlbit = (1 << 1),
  363. }, {
  364. .name = "hsmmc",
  365. .devname = "s3c-sdhci.2",
  366. .parent = &clk_div_d1_bus.clk,
  367. .enable = s5pc100_d1_0_ctrl,
  368. .ctrlbit = (1 << 7),
  369. }, {
  370. .name = "hsmmc",
  371. .devname = "s3c-sdhci.1",
  372. .parent = &clk_div_d1_bus.clk,
  373. .enable = s5pc100_d1_0_ctrl,
  374. .ctrlbit = (1 << 6),
  375. }, {
  376. .name = "hsmmc",
  377. .devname = "s3c-sdhci.0",
  378. .parent = &clk_div_d1_bus.clk,
  379. .enable = s5pc100_d1_0_ctrl,
  380. .ctrlbit = (1 << 5),
  381. }, {
  382. .name = "modemif",
  383. .parent = &clk_div_d1_bus.clk,
  384. .enable = s5pc100_d1_0_ctrl,
  385. .ctrlbit = (1 << 4),
  386. }, {
  387. .name = "otg",
  388. .parent = &clk_div_d1_bus.clk,
  389. .enable = s5pc100_d1_0_ctrl,
  390. .ctrlbit = (1 << 3),
  391. }, {
  392. .name = "usbhost",
  393. .parent = &clk_div_d1_bus.clk,
  394. .enable = s5pc100_d1_0_ctrl,
  395. .ctrlbit = (1 << 2),
  396. }, {
  397. .name = "pdma",
  398. .devname = "s3c-pl330.1",
  399. .parent = &clk_div_d1_bus.clk,
  400. .enable = s5pc100_d1_0_ctrl,
  401. .ctrlbit = (1 << 1),
  402. }, {
  403. .name = "pdma",
  404. .devname = "s3c-pl330.0",
  405. .parent = &clk_div_d1_bus.clk,
  406. .enable = s5pc100_d1_0_ctrl,
  407. .ctrlbit = (1 << 0),
  408. }, {
  409. .name = "lcd",
  410. .parent = &clk_div_d1_bus.clk,
  411. .enable = s5pc100_d1_1_ctrl,
  412. .ctrlbit = (1 << 0),
  413. }, {
  414. .name = "rotator",
  415. .parent = &clk_div_d1_bus.clk,
  416. .enable = s5pc100_d1_1_ctrl,
  417. .ctrlbit = (1 << 1),
  418. }, {
  419. .name = "fimc",
  420. .devname = "s5p-fimc.0",
  421. .parent = &clk_div_d1_bus.clk,
  422. .enable = s5pc100_d1_1_ctrl,
  423. .ctrlbit = (1 << 2),
  424. }, {
  425. .name = "fimc",
  426. .devname = "s5p-fimc.1",
  427. .parent = &clk_div_d1_bus.clk,
  428. .enable = s5pc100_d1_1_ctrl,
  429. .ctrlbit = (1 << 3),
  430. }, {
  431. .name = "fimc",
  432. .devname = "s5p-fimc.2",
  433. .enable = s5pc100_d1_1_ctrl,
  434. .ctrlbit = (1 << 4),
  435. }, {
  436. .name = "jpeg",
  437. .parent = &clk_div_d1_bus.clk,
  438. .enable = s5pc100_d1_1_ctrl,
  439. .ctrlbit = (1 << 5),
  440. }, {
  441. .name = "mipi-dsim",
  442. .parent = &clk_div_d1_bus.clk,
  443. .enable = s5pc100_d1_1_ctrl,
  444. .ctrlbit = (1 << 6),
  445. }, {
  446. .name = "mipi-csis",
  447. .parent = &clk_div_d1_bus.clk,
  448. .enable = s5pc100_d1_1_ctrl,
  449. .ctrlbit = (1 << 7),
  450. }, {
  451. .name = "g3d",
  452. .parent = &clk_div_d1_bus.clk,
  453. .enable = s5pc100_d1_0_ctrl,
  454. .ctrlbit = (1 << 8),
  455. }, {
  456. .name = "tv",
  457. .parent = &clk_div_d1_bus.clk,
  458. .enable = s5pc100_d1_2_ctrl,
  459. .ctrlbit = (1 << 0),
  460. }, {
  461. .name = "vp",
  462. .parent = &clk_div_d1_bus.clk,
  463. .enable = s5pc100_d1_2_ctrl,
  464. .ctrlbit = (1 << 1),
  465. }, {
  466. .name = "mixer",
  467. .parent = &clk_div_d1_bus.clk,
  468. .enable = s5pc100_d1_2_ctrl,
  469. .ctrlbit = (1 << 2),
  470. }, {
  471. .name = "hdmi",
  472. .parent = &clk_div_d1_bus.clk,
  473. .enable = s5pc100_d1_2_ctrl,
  474. .ctrlbit = (1 << 3),
  475. }, {
  476. .name = "mfc",
  477. .parent = &clk_div_d1_bus.clk,
  478. .enable = s5pc100_d1_2_ctrl,
  479. .ctrlbit = (1 << 4),
  480. }, {
  481. .name = "apc",
  482. .parent = &clk_div_d1_bus.clk,
  483. .enable = s5pc100_d1_3_ctrl,
  484. .ctrlbit = (1 << 2),
  485. }, {
  486. .name = "iec",
  487. .parent = &clk_div_d1_bus.clk,
  488. .enable = s5pc100_d1_3_ctrl,
  489. .ctrlbit = (1 << 3),
  490. }, {
  491. .name = "systimer",
  492. .parent = &clk_div_d1_bus.clk,
  493. .enable = s5pc100_d1_3_ctrl,
  494. .ctrlbit = (1 << 7),
  495. }, {
  496. .name = "watchdog",
  497. .parent = &clk_div_d1_bus.clk,
  498. .enable = s5pc100_d1_3_ctrl,
  499. .ctrlbit = (1 << 8),
  500. }, {
  501. .name = "rtc",
  502. .parent = &clk_div_d1_bus.clk,
  503. .enable = s5pc100_d1_3_ctrl,
  504. .ctrlbit = (1 << 9),
  505. }, {
  506. .name = "i2c",
  507. .devname = "s3c2440-i2c.0",
  508. .parent = &clk_div_d1_bus.clk,
  509. .enable = s5pc100_d1_4_ctrl,
  510. .ctrlbit = (1 << 4),
  511. }, {
  512. .name = "i2c",
  513. .devname = "s3c2440-i2c.1",
  514. .parent = &clk_div_d1_bus.clk,
  515. .enable = s5pc100_d1_4_ctrl,
  516. .ctrlbit = (1 << 5),
  517. }, {
  518. .name = "spi",
  519. .devname = "s3c64xx-spi.0",
  520. .parent = &clk_div_d1_bus.clk,
  521. .enable = s5pc100_d1_4_ctrl,
  522. .ctrlbit = (1 << 6),
  523. }, {
  524. .name = "spi",
  525. .devname = "s3c64xx-spi.1",
  526. .parent = &clk_div_d1_bus.clk,
  527. .enable = s5pc100_d1_4_ctrl,
  528. .ctrlbit = (1 << 7),
  529. }, {
  530. .name = "spi",
  531. .devname = "s3c64xx-spi.2",
  532. .parent = &clk_div_d1_bus.clk,
  533. .enable = s5pc100_d1_4_ctrl,
  534. .ctrlbit = (1 << 8),
  535. }, {
  536. .name = "irda",
  537. .parent = &clk_div_d1_bus.clk,
  538. .enable = s5pc100_d1_4_ctrl,
  539. .ctrlbit = (1 << 9),
  540. }, {
  541. .name = "ccan",
  542. .parent = &clk_div_d1_bus.clk,
  543. .enable = s5pc100_d1_4_ctrl,
  544. .ctrlbit = (1 << 10),
  545. }, {
  546. .name = "ccan",
  547. .parent = &clk_div_d1_bus.clk,
  548. .enable = s5pc100_d1_4_ctrl,
  549. .ctrlbit = (1 << 11),
  550. }, {
  551. .name = "hsitx",
  552. .parent = &clk_div_d1_bus.clk,
  553. .enable = s5pc100_d1_4_ctrl,
  554. .ctrlbit = (1 << 12),
  555. }, {
  556. .name = "hsirx",
  557. .parent = &clk_div_d1_bus.clk,
  558. .enable = s5pc100_d1_4_ctrl,
  559. .ctrlbit = (1 << 13),
  560. }, {
  561. .name = "iis",
  562. .devname = "samsung-i2s.0",
  563. .parent = &clk_div_pclkd1.clk,
  564. .enable = s5pc100_d1_5_ctrl,
  565. .ctrlbit = (1 << 0),
  566. }, {
  567. .name = "iis",
  568. .devname = "samsung-i2s.1",
  569. .parent = &clk_div_pclkd1.clk,
  570. .enable = s5pc100_d1_5_ctrl,
  571. .ctrlbit = (1 << 1),
  572. }, {
  573. .name = "iis",
  574. .devname = "samsung-i2s.2",
  575. .parent = &clk_div_pclkd1.clk,
  576. .enable = s5pc100_d1_5_ctrl,
  577. .ctrlbit = (1 << 2),
  578. }, {
  579. .name = "ac97",
  580. .parent = &clk_div_pclkd1.clk,
  581. .enable = s5pc100_d1_5_ctrl,
  582. .ctrlbit = (1 << 3),
  583. }, {
  584. .name = "pcm",
  585. .devname = "samsung-pcm.0",
  586. .parent = &clk_div_pclkd1.clk,
  587. .enable = s5pc100_d1_5_ctrl,
  588. .ctrlbit = (1 << 4),
  589. }, {
  590. .name = "pcm",
  591. .devname = "samsung-pcm.1",
  592. .parent = &clk_div_pclkd1.clk,
  593. .enable = s5pc100_d1_5_ctrl,
  594. .ctrlbit = (1 << 5),
  595. }, {
  596. .name = "spdif",
  597. .parent = &clk_div_pclkd1.clk,
  598. .enable = s5pc100_d1_5_ctrl,
  599. .ctrlbit = (1 << 6),
  600. }, {
  601. .name = "adc",
  602. .parent = &clk_div_pclkd1.clk,
  603. .enable = s5pc100_d1_5_ctrl,
  604. .ctrlbit = (1 << 7),
  605. }, {
  606. .name = "keypad",
  607. .parent = &clk_div_pclkd1.clk,
  608. .enable = s5pc100_d1_5_ctrl,
  609. .ctrlbit = (1 << 8),
  610. }, {
  611. .name = "spi_48m",
  612. .devname = "s3c64xx-spi.0",
  613. .parent = &clk_mout_48m.clk,
  614. .enable = s5pc100_sclk0_ctrl,
  615. .ctrlbit = (1 << 7),
  616. }, {
  617. .name = "spi_48m",
  618. .devname = "s3c64xx-spi.1",
  619. .parent = &clk_mout_48m.clk,
  620. .enable = s5pc100_sclk0_ctrl,
  621. .ctrlbit = (1 << 8),
  622. }, {
  623. .name = "spi_48m",
  624. .devname = "s3c64xx-spi.2",
  625. .parent = &clk_mout_48m.clk,
  626. .enable = s5pc100_sclk0_ctrl,
  627. .ctrlbit = (1 << 9),
  628. }, {
  629. .name = "mmc_48m",
  630. .devname = "s3c-sdhci.0",
  631. .parent = &clk_mout_48m.clk,
  632. .enable = s5pc100_sclk0_ctrl,
  633. .ctrlbit = (1 << 15),
  634. }, {
  635. .name = "mmc_48m",
  636. .devname = "s3c-sdhci.1",
  637. .parent = &clk_mout_48m.clk,
  638. .enable = s5pc100_sclk0_ctrl,
  639. .ctrlbit = (1 << 16),
  640. }, {
  641. .name = "mmc_48m",
  642. .devname = "s3c-sdhci.2",
  643. .parent = &clk_mout_48m.clk,
  644. .enable = s5pc100_sclk0_ctrl,
  645. .ctrlbit = (1 << 17),
  646. },
  647. };
  648. static struct clk clk_vclk54m = {
  649. .name = "vclk_54m",
  650. .rate = 54000000,
  651. };
  652. static struct clk clk_i2scdclk0 = {
  653. .name = "i2s_cdclk0",
  654. };
  655. static struct clk clk_i2scdclk1 = {
  656. .name = "i2s_cdclk1",
  657. };
  658. static struct clk clk_i2scdclk2 = {
  659. .name = "i2s_cdclk2",
  660. };
  661. static struct clk clk_pcmcdclk0 = {
  662. .name = "pcm_cdclk0",
  663. };
  664. static struct clk clk_pcmcdclk1 = {
  665. .name = "pcm_cdclk1",
  666. };
  667. static struct clk *clk_src_group1_list[] = {
  668. [0] = &clk_mout_epll.clk,
  669. [1] = &clk_div_mpll2.clk,
  670. [2] = &clk_fin_epll,
  671. [3] = &clk_mout_hpll.clk,
  672. };
  673. struct clksrc_sources clk_src_group1 = {
  674. .sources = clk_src_group1_list,
  675. .nr_sources = ARRAY_SIZE(clk_src_group1_list),
  676. };
  677. static struct clk *clk_src_group2_list[] = {
  678. [0] = &clk_mout_epll.clk,
  679. [1] = &clk_div_mpll.clk,
  680. };
  681. struct clksrc_sources clk_src_group2 = {
  682. .sources = clk_src_group2_list,
  683. .nr_sources = ARRAY_SIZE(clk_src_group2_list),
  684. };
  685. static struct clk *clk_src_group3_list[] = {
  686. [0] = &clk_mout_epll.clk,
  687. [1] = &clk_div_mpll.clk,
  688. [2] = &clk_fin_epll,
  689. [3] = &clk_i2scdclk0,
  690. [4] = &clk_pcmcdclk0,
  691. [5] = &clk_mout_hpll.clk,
  692. };
  693. struct clksrc_sources clk_src_group3 = {
  694. .sources = clk_src_group3_list,
  695. .nr_sources = ARRAY_SIZE(clk_src_group3_list),
  696. };
  697. static struct clksrc_clk clk_sclk_audio0 = {
  698. .clk = {
  699. .name = "sclk_audio",
  700. .devname = "samsung-pcm.0",
  701. .ctrlbit = (1 << 8),
  702. .enable = s5pc100_sclk1_ctrl,
  703. },
  704. .sources = &clk_src_group3,
  705. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 3 },
  706. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  707. };
  708. static struct clk *clk_src_group4_list[] = {
  709. [0] = &clk_mout_epll.clk,
  710. [1] = &clk_div_mpll.clk,
  711. [2] = &clk_fin_epll,
  712. [3] = &clk_i2scdclk1,
  713. [4] = &clk_pcmcdclk1,
  714. [5] = &clk_mout_hpll.clk,
  715. };
  716. struct clksrc_sources clk_src_group4 = {
  717. .sources = clk_src_group4_list,
  718. .nr_sources = ARRAY_SIZE(clk_src_group4_list),
  719. };
  720. static struct clksrc_clk clk_sclk_audio1 = {
  721. .clk = {
  722. .name = "sclk_audio",
  723. .devname = "samsung-pcm.1",
  724. .ctrlbit = (1 << 9),
  725. .enable = s5pc100_sclk1_ctrl,
  726. },
  727. .sources = &clk_src_group4,
  728. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 3 },
  729. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  730. };
  731. static struct clk *clk_src_group5_list[] = {
  732. [0] = &clk_mout_epll.clk,
  733. [1] = &clk_div_mpll.clk,
  734. [2] = &clk_fin_epll,
  735. [3] = &clk_i2scdclk2,
  736. [4] = &clk_mout_hpll.clk,
  737. };
  738. struct clksrc_sources clk_src_group5 = {
  739. .sources = clk_src_group5_list,
  740. .nr_sources = ARRAY_SIZE(clk_src_group5_list),
  741. };
  742. static struct clksrc_clk clk_sclk_audio2 = {
  743. .clk = {
  744. .name = "sclk_audio",
  745. .devname = "samsung-pcm.2",
  746. .ctrlbit = (1 << 10),
  747. .enable = s5pc100_sclk1_ctrl,
  748. },
  749. .sources = &clk_src_group5,
  750. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 3 },
  751. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  752. };
  753. static struct clk *clk_src_group6_list[] = {
  754. [0] = &s5p_clk_27m,
  755. [1] = &clk_vclk54m,
  756. [2] = &clk_div_hdmi.clk,
  757. };
  758. struct clksrc_sources clk_src_group6 = {
  759. .sources = clk_src_group6_list,
  760. .nr_sources = ARRAY_SIZE(clk_src_group6_list),
  761. };
  762. static struct clk *clk_src_group7_list[] = {
  763. [0] = &clk_mout_epll.clk,
  764. [1] = &clk_div_mpll.clk,
  765. [2] = &clk_mout_hpll.clk,
  766. [3] = &clk_vclk54m,
  767. };
  768. struct clksrc_sources clk_src_group7 = {
  769. .sources = clk_src_group7_list,
  770. .nr_sources = ARRAY_SIZE(clk_src_group7_list),
  771. };
  772. static struct clk *clk_src_mmc0_list[] = {
  773. [0] = &clk_mout_epll.clk,
  774. [1] = &clk_div_mpll.clk,
  775. [2] = &clk_fin_epll,
  776. };
  777. struct clksrc_sources clk_src_mmc0 = {
  778. .sources = clk_src_mmc0_list,
  779. .nr_sources = ARRAY_SIZE(clk_src_mmc0_list),
  780. };
  781. static struct clk *clk_src_mmc12_list[] = {
  782. [0] = &clk_mout_epll.clk,
  783. [1] = &clk_div_mpll.clk,
  784. [2] = &clk_fin_epll,
  785. [3] = &clk_mout_hpll.clk,
  786. };
  787. struct clksrc_sources clk_src_mmc12 = {
  788. .sources = clk_src_mmc12_list,
  789. .nr_sources = ARRAY_SIZE(clk_src_mmc12_list),
  790. };
  791. static struct clk *clk_src_irda_usb_list[] = {
  792. [0] = &clk_mout_epll.clk,
  793. [1] = &clk_div_mpll.clk,
  794. [2] = &clk_fin_epll,
  795. [3] = &clk_mout_hpll.clk,
  796. };
  797. struct clksrc_sources clk_src_irda_usb = {
  798. .sources = clk_src_irda_usb_list,
  799. .nr_sources = ARRAY_SIZE(clk_src_irda_usb_list),
  800. };
  801. static struct clk *clk_src_pwi_list[] = {
  802. [0] = &clk_fin_epll,
  803. [1] = &clk_mout_epll.clk,
  804. [2] = &clk_div_mpll.clk,
  805. };
  806. struct clksrc_sources clk_src_pwi = {
  807. .sources = clk_src_pwi_list,
  808. .nr_sources = ARRAY_SIZE(clk_src_pwi_list),
  809. };
  810. static struct clk *clk_sclk_spdif_list[] = {
  811. [0] = &clk_sclk_audio0.clk,
  812. [1] = &clk_sclk_audio1.clk,
  813. [2] = &clk_sclk_audio2.clk,
  814. };
  815. struct clksrc_sources clk_src_sclk_spdif = {
  816. .sources = clk_sclk_spdif_list,
  817. .nr_sources = ARRAY_SIZE(clk_sclk_spdif_list),
  818. };
  819. static struct clksrc_clk clk_sclk_spdif = {
  820. .clk = {
  821. .name = "sclk_spdif",
  822. .ctrlbit = (1 << 11),
  823. .enable = s5pc100_sclk1_ctrl,
  824. .ops = &s5p_sclk_spdif_ops,
  825. },
  826. .sources = &clk_src_sclk_spdif,
  827. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 24, .size = 2 },
  828. };
  829. static struct clksrc_clk clksrcs[] = {
  830. {
  831. .clk = {
  832. .name = "sclk_spi",
  833. .devname = "s3c64xx-spi.0",
  834. .ctrlbit = (1 << 4),
  835. .enable = s5pc100_sclk0_ctrl,
  836. },
  837. .sources = &clk_src_group1,
  838. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 2 },
  839. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  840. }, {
  841. .clk = {
  842. .name = "sclk_spi",
  843. .devname = "s3c64xx-spi.1",
  844. .ctrlbit = (1 << 5),
  845. .enable = s5pc100_sclk0_ctrl,
  846. },
  847. .sources = &clk_src_group1,
  848. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 2 },
  849. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  850. }, {
  851. .clk = {
  852. .name = "sclk_spi",
  853. .devname = "s3c64xx-spi.2",
  854. .ctrlbit = (1 << 6),
  855. .enable = s5pc100_sclk0_ctrl,
  856. },
  857. .sources = &clk_src_group1,
  858. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 2 },
  859. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 12, .size = 4 },
  860. }, {
  861. .clk = {
  862. .name = "uclk1",
  863. .ctrlbit = (1 << 3),
  864. .enable = s5pc100_sclk0_ctrl,
  865. },
  866. .sources = &clk_src_group2,
  867. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  868. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  869. }, {
  870. .clk = {
  871. .name = "sclk_mixer",
  872. .ctrlbit = (1 << 6),
  873. .enable = s5pc100_sclk0_ctrl,
  874. },
  875. .sources = &clk_src_group6,
  876. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 28, .size = 2 },
  877. }, {
  878. .clk = {
  879. .name = "sclk_lcd",
  880. .ctrlbit = (1 << 0),
  881. .enable = s5pc100_sclk1_ctrl,
  882. },
  883. .sources = &clk_src_group7,
  884. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 12, .size = 2 },
  885. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  886. }, {
  887. .clk = {
  888. .name = "sclk_fimc",
  889. .devname = "s5p-fimc.0",
  890. .ctrlbit = (1 << 1),
  891. .enable = s5pc100_sclk1_ctrl,
  892. },
  893. .sources = &clk_src_group7,
  894. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 16, .size = 2 },
  895. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  896. }, {
  897. .clk = {
  898. .name = "sclk_fimc",
  899. .devname = "s5p-fimc.1",
  900. .ctrlbit = (1 << 2),
  901. .enable = s5pc100_sclk1_ctrl,
  902. },
  903. .sources = &clk_src_group7,
  904. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 20, .size = 2 },
  905. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  906. }, {
  907. .clk = {
  908. .name = "sclk_fimc",
  909. .devname = "s5p-fimc.2",
  910. .ctrlbit = (1 << 3),
  911. .enable = s5pc100_sclk1_ctrl,
  912. },
  913. .sources = &clk_src_group7,
  914. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 24, .size = 2 },
  915. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 24, .size = 4 },
  916. }, {
  917. .clk = {
  918. .name = "sclk_mmc",
  919. .devname = "s3c-sdhci.0",
  920. .ctrlbit = (1 << 12),
  921. .enable = s5pc100_sclk1_ctrl,
  922. },
  923. .sources = &clk_src_mmc0,
  924. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  925. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 0, .size = 4 },
  926. }, {
  927. .clk = {
  928. .name = "sclk_mmc",
  929. .devname = "s3c-sdhci.1",
  930. .ctrlbit = (1 << 13),
  931. .enable = s5pc100_sclk1_ctrl,
  932. },
  933. .sources = &clk_src_mmc12,
  934. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  935. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 4, .size = 4 },
  936. }, {
  937. .clk = {
  938. .name = "sclk_mmc",
  939. .devname = "s3c-sdhci.2",
  940. .ctrlbit = (1 << 14),
  941. .enable = s5pc100_sclk1_ctrl,
  942. },
  943. .sources = &clk_src_mmc12,
  944. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  945. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 8, .size = 4 },
  946. }, {
  947. .clk = {
  948. .name = "sclk_irda",
  949. .ctrlbit = (1 << 10),
  950. .enable = s5pc100_sclk0_ctrl,
  951. },
  952. .sources = &clk_src_irda_usb,
  953. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  954. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 8, .size = 4 },
  955. }, {
  956. .clk = {
  957. .name = "sclk_irda",
  958. .ctrlbit = (1 << 10),
  959. .enable = s5pc100_sclk0_ctrl,
  960. },
  961. .sources = &clk_src_mmc12,
  962. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 2 },
  963. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 16, .size = 4 },
  964. }, {
  965. .clk = {
  966. .name = "sclk_pwi",
  967. .ctrlbit = (1 << 1),
  968. .enable = s5pc100_sclk0_ctrl,
  969. },
  970. .sources = &clk_src_pwi,
  971. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 0, .size = 2 },
  972. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 3 },
  973. }, {
  974. .clk = {
  975. .name = "sclk_uhost",
  976. .ctrlbit = (1 << 11),
  977. .enable = s5pc100_sclk0_ctrl,
  978. },
  979. .sources = &clk_src_irda_usb,
  980. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 2 },
  981. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 20, .size = 4 },
  982. },
  983. };
  984. /* Clock initialisation code */
  985. static struct clksrc_clk *sysclks[] = {
  986. &clk_mout_apll,
  987. &clk_mout_epll,
  988. &clk_mout_mpll,
  989. &clk_mout_hpll,
  990. &clk_mout_href,
  991. &clk_mout_48m,
  992. &clk_div_apll,
  993. &clk_div_arm,
  994. &clk_div_d0_bus,
  995. &clk_div_pclkd0,
  996. &clk_div_secss,
  997. &clk_div_apll2,
  998. &clk_mout_am,
  999. &clk_div_d1_bus,
  1000. &clk_div_mpll2,
  1001. &clk_div_mpll,
  1002. &clk_mout_onenand,
  1003. &clk_div_onenand,
  1004. &clk_div_pclkd1,
  1005. &clk_div_cam,
  1006. &clk_div_hdmi,
  1007. &clk_sclk_audio0,
  1008. &clk_sclk_audio1,
  1009. &clk_sclk_audio2,
  1010. &clk_sclk_spdif,
  1011. };
  1012. void __init_or_cpufreq s5pc100_setup_clocks(void)
  1013. {
  1014. unsigned long xtal;
  1015. unsigned long arm;
  1016. unsigned long hclkd0;
  1017. unsigned long hclkd1;
  1018. unsigned long pclkd0;
  1019. unsigned long pclkd1;
  1020. unsigned long apll;
  1021. unsigned long mpll;
  1022. unsigned long epll;
  1023. unsigned long hpll;
  1024. unsigned int ptr;
  1025. /* Set S5PC100 functions for clk_fout_epll */
  1026. clk_fout_epll.enable = s5p_epll_enable;
  1027. clk_fout_epll.ops = &s5pc100_epll_ops;
  1028. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1029. xtal = clk_get_rate(&clk_xtal);
  1030. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1031. apll = s5p_get_pll65xx(xtal, __raw_readl(S5P_APLL_CON));
  1032. mpll = s5p_get_pll65xx(xtal, __raw_readl(S5P_MPLL_CON));
  1033. epll = s5p_get_pll65xx(xtal, __raw_readl(S5P_EPLL_CON));
  1034. hpll = s5p_get_pll65xx(xtal, __raw_readl(S5P_HPLL_CON));
  1035. printk(KERN_INFO "S5PC100: PLL settings, A=%ld.%ldMHz, M=%ld.%ldMHz, E=%ld.%ldMHz, H=%ld.%ldMHz\n",
  1036. print_mhz(apll), print_mhz(mpll), print_mhz(epll), print_mhz(hpll));
  1037. clk_fout_apll.rate = apll;
  1038. clk_fout_mpll.rate = mpll;
  1039. clk_fout_epll.rate = epll;
  1040. clk_mout_hpll.clk.rate = hpll;
  1041. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1042. s3c_set_clksrc(&clksrcs[ptr], true);
  1043. arm = clk_get_rate(&clk_div_arm.clk);
  1044. hclkd0 = clk_get_rate(&clk_div_d0_bus.clk);
  1045. pclkd0 = clk_get_rate(&clk_div_pclkd0.clk);
  1046. hclkd1 = clk_get_rate(&clk_div_d1_bus.clk);
  1047. pclkd1 = clk_get_rate(&clk_div_pclkd1.clk);
  1048. printk(KERN_INFO "S5PC100: HCLKD0=%ld.%ldMHz, HCLKD1=%ld.%ldMHz, PCLKD0=%ld.%ldMHz, PCLKD1=%ld.%ldMHz\n",
  1049. print_mhz(hclkd0), print_mhz(hclkd1), print_mhz(pclkd0), print_mhz(pclkd1));
  1050. clk_f.rate = arm;
  1051. clk_h.rate = hclkd1;
  1052. clk_p.rate = pclkd1;
  1053. }
  1054. /*
  1055. * The following clocks will be enabled during clock initialization.
  1056. */
  1057. static struct clk init_clocks[] = {
  1058. {
  1059. .name = "tzic",
  1060. .parent = &clk_div_d0_bus.clk,
  1061. .enable = s5pc100_d0_0_ctrl,
  1062. .ctrlbit = (1 << 1),
  1063. }, {
  1064. .name = "intc",
  1065. .parent = &clk_div_d0_bus.clk,
  1066. .enable = s5pc100_d0_0_ctrl,
  1067. .ctrlbit = (1 << 0),
  1068. }, {
  1069. .name = "ebi",
  1070. .parent = &clk_div_d0_bus.clk,
  1071. .enable = s5pc100_d0_1_ctrl,
  1072. .ctrlbit = (1 << 5),
  1073. }, {
  1074. .name = "intmem",
  1075. .parent = &clk_div_d0_bus.clk,
  1076. .enable = s5pc100_d0_1_ctrl,
  1077. .ctrlbit = (1 << 4),
  1078. }, {
  1079. .name = "sromc",
  1080. .parent = &clk_div_d0_bus.clk,
  1081. .enable = s5pc100_d0_1_ctrl,
  1082. .ctrlbit = (1 << 1),
  1083. }, {
  1084. .name = "dmc",
  1085. .parent = &clk_div_d0_bus.clk,
  1086. .enable = s5pc100_d0_1_ctrl,
  1087. .ctrlbit = (1 << 0),
  1088. }, {
  1089. .name = "chipid",
  1090. .parent = &clk_div_d0_bus.clk,
  1091. .enable = s5pc100_d0_1_ctrl,
  1092. .ctrlbit = (1 << 0),
  1093. }, {
  1094. .name = "gpio",
  1095. .parent = &clk_div_d1_bus.clk,
  1096. .enable = s5pc100_d1_3_ctrl,
  1097. .ctrlbit = (1 << 1),
  1098. }, {
  1099. .name = "uart",
  1100. .devname = "s3c6400-uart.0",
  1101. .parent = &clk_div_d1_bus.clk,
  1102. .enable = s5pc100_d1_4_ctrl,
  1103. .ctrlbit = (1 << 0),
  1104. }, {
  1105. .name = "uart",
  1106. .devname = "s3c6400-uart.1",
  1107. .parent = &clk_div_d1_bus.clk,
  1108. .enable = s5pc100_d1_4_ctrl,
  1109. .ctrlbit = (1 << 1),
  1110. }, {
  1111. .name = "uart",
  1112. .devname = "s3c6400-uart.2",
  1113. .parent = &clk_div_d1_bus.clk,
  1114. .enable = s5pc100_d1_4_ctrl,
  1115. .ctrlbit = (1 << 2),
  1116. }, {
  1117. .name = "uart",
  1118. .devname = "s3c6400-uart.3",
  1119. .parent = &clk_div_d1_bus.clk,
  1120. .enable = s5pc100_d1_4_ctrl,
  1121. .ctrlbit = (1 << 3),
  1122. }, {
  1123. .name = "timers",
  1124. .parent = &clk_div_d1_bus.clk,
  1125. .enable = s5pc100_d1_3_ctrl,
  1126. .ctrlbit = (1 << 6),
  1127. },
  1128. };
  1129. static struct clk *clks[] __initdata = {
  1130. &clk_ext,
  1131. &clk_i2scdclk0,
  1132. &clk_i2scdclk1,
  1133. &clk_i2scdclk2,
  1134. &clk_pcmcdclk0,
  1135. &clk_pcmcdclk1,
  1136. };
  1137. void __init s5pc100_register_clocks(void)
  1138. {
  1139. int ptr;
  1140. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1141. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1142. s3c_register_clksrc(sysclks[ptr], 1);
  1143. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1144. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1145. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1146. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1147. s3c_pwmclk_init();
  1148. }