pci.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132
  1. /*
  2. * iop13xx PCI support
  3. * Copyright (c) 2005-2006, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  16. * Place - Suite 330, Boston, MA 02111-1307 USA.
  17. *
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/jiffies.h>
  23. #include <asm/irq.h>
  24. #include <mach/hardware.h>
  25. #include <asm/sizes.h>
  26. #include <asm/signal.h>
  27. #include <asm/mach/pci.h>
  28. #include <mach/pci.h>
  29. #define IOP13XX_PCI_DEBUG 0
  30. #define PRINTK(x...) ((void)(IOP13XX_PCI_DEBUG && printk(x)))
  31. u32 iop13xx_atux_pmmr_offset; /* This offset can change based on strapping */
  32. u32 iop13xx_atue_pmmr_offset; /* This offset can change based on strapping */
  33. static struct pci_bus *pci_bus_atux = 0;
  34. static struct pci_bus *pci_bus_atue = 0;
  35. u32 iop13xx_atue_mem_base;
  36. u32 iop13xx_atux_mem_base;
  37. size_t iop13xx_atue_mem_size;
  38. size_t iop13xx_atux_mem_size;
  39. EXPORT_SYMBOL(iop13xx_atue_mem_base);
  40. EXPORT_SYMBOL(iop13xx_atux_mem_base);
  41. EXPORT_SYMBOL(iop13xx_atue_mem_size);
  42. EXPORT_SYMBOL(iop13xx_atux_mem_size);
  43. int init_atu = 0; /* Flag to select which ATU(s) to initialize / disable */
  44. static unsigned long atux_trhfa_timeout = 0; /* Trhfa = RST# high to first
  45. access */
  46. /* Scan the initialized busses and ioremap the requested memory range
  47. */
  48. void iop13xx_map_pci_memory(void)
  49. {
  50. int atu;
  51. struct pci_bus *bus;
  52. struct pci_dev *dev;
  53. resource_size_t end = 0;
  54. for (atu = 0; atu < 2; atu++) {
  55. bus = atu ? pci_bus_atue : pci_bus_atux;
  56. if (bus) {
  57. list_for_each_entry(dev, &bus->devices, bus_list) {
  58. int i;
  59. int max = 7;
  60. if (dev->subordinate)
  61. max = DEVICE_COUNT_RESOURCE;
  62. for (i = 0; i < max; i++) {
  63. struct resource *res = &dev->resource[i];
  64. if (res->flags & IORESOURCE_MEM)
  65. end = max(res->end, end);
  66. }
  67. }
  68. switch(atu) {
  69. case 0:
  70. iop13xx_atux_mem_size =
  71. (end - IOP13XX_PCIX_LOWER_MEM_RA) + 1;
  72. /* 16MB align the request */
  73. if (iop13xx_atux_mem_size & (SZ_16M - 1)) {
  74. iop13xx_atux_mem_size &= ~(SZ_16M - 1);
  75. iop13xx_atux_mem_size += SZ_16M;
  76. }
  77. if (end) {
  78. iop13xx_atux_mem_base =
  79. (u32) __arm_ioremap_pfn(
  80. __phys_to_pfn(IOP13XX_PCIX_LOWER_MEM_PA)
  81. , 0, iop13xx_atux_mem_size, MT_DEVICE);
  82. if (!iop13xx_atux_mem_base) {
  83. printk("%s: atux allocation "
  84. "failed\n", __func__);
  85. BUG();
  86. }
  87. } else
  88. iop13xx_atux_mem_size = 0;
  89. PRINTK("%s: atu: %d bus_size: %d mem_base: %x\n",
  90. __func__, atu, iop13xx_atux_mem_size,
  91. iop13xx_atux_mem_base);
  92. break;
  93. case 1:
  94. iop13xx_atue_mem_size =
  95. (end - IOP13XX_PCIE_LOWER_MEM_RA) + 1;
  96. /* 16MB align the request */
  97. if (iop13xx_atue_mem_size & (SZ_16M - 1)) {
  98. iop13xx_atue_mem_size &= ~(SZ_16M - 1);
  99. iop13xx_atue_mem_size += SZ_16M;
  100. }
  101. if (end) {
  102. iop13xx_atue_mem_base =
  103. (u32) __arm_ioremap_pfn(
  104. __phys_to_pfn(IOP13XX_PCIE_LOWER_MEM_PA)
  105. , 0, iop13xx_atue_mem_size, MT_DEVICE);
  106. if (!iop13xx_atue_mem_base) {
  107. printk("%s: atue allocation "
  108. "failed\n", __func__);
  109. BUG();
  110. }
  111. } else
  112. iop13xx_atue_mem_size = 0;
  113. PRINTK("%s: atu: %d bus_size: %d mem_base: %x\n",
  114. __func__, atu, iop13xx_atue_mem_size,
  115. iop13xx_atue_mem_base);
  116. break;
  117. }
  118. printk("%s: Initialized (%uM @ resource/virtual: %08lx/%08x)\n",
  119. atu ? "ATUE" : "ATUX",
  120. (atu ? iop13xx_atue_mem_size : iop13xx_atux_mem_size) /
  121. SZ_1M,
  122. atu ? IOP13XX_PCIE_LOWER_MEM_RA :
  123. IOP13XX_PCIX_LOWER_MEM_RA,
  124. atu ? iop13xx_atue_mem_base :
  125. iop13xx_atux_mem_base);
  126. end = 0;
  127. }
  128. }
  129. }
  130. static int iop13xx_atu_function(int atu)
  131. {
  132. int func = 0;
  133. /* the function number depends on the value of the
  134. * IOP13XX_INTERFACE_SEL_PCIX reset strap
  135. * see C-Spec section 3.17
  136. */
  137. switch(atu) {
  138. case IOP13XX_INIT_ATU_ATUX:
  139. if (__raw_readl(IOP13XX_ESSR0) & IOP13XX_INTERFACE_SEL_PCIX)
  140. func = 5;
  141. else
  142. func = 0;
  143. break;
  144. case IOP13XX_INIT_ATU_ATUE:
  145. if (__raw_readl(IOP13XX_ESSR0) & IOP13XX_INTERFACE_SEL_PCIX)
  146. func = 0;
  147. else
  148. func = 5;
  149. break;
  150. default:
  151. BUG();
  152. }
  153. return func;
  154. }
  155. /* iop13xx_atux_cfg_address - format a configuration address for atux
  156. * @bus: Target bus to access
  157. * @devfn: Combined device number and function number
  158. * @where: Desired register's address offset
  159. *
  160. * Convert the parameters to a configuration address formatted
  161. * according the PCI-X 2.0 specification
  162. */
  163. static u32 iop13xx_atux_cfg_address(struct pci_bus *bus, int devfn, int where)
  164. {
  165. struct pci_sys_data *sys = bus->sysdata;
  166. u32 addr;
  167. if (sys->busnr == bus->number)
  168. addr = 1 << (PCI_SLOT(devfn) + 16) | (PCI_SLOT(devfn) << 11);
  169. else
  170. addr = bus->number << 16 | PCI_SLOT(devfn) << 11 | 1;
  171. addr |= PCI_FUNC(devfn) << 8 | ((where & 0xff) & ~3);
  172. addr |= ((where & 0xf00) >> 8) << 24; /* upper register number */
  173. return addr;
  174. }
  175. /* iop13xx_atue_cfg_address - format a configuration address for atue
  176. * @bus: Target bus to access
  177. * @devfn: Combined device number and function number
  178. * @where: Desired register's address offset
  179. *
  180. * Convert the parameters to an address usable by the ATUE_OCCAR
  181. */
  182. static u32 iop13xx_atue_cfg_address(struct pci_bus *bus, int devfn, int where)
  183. {
  184. struct pci_sys_data *sys = bus->sysdata;
  185. u32 addr;
  186. PRINTK("iop13xx_atue_cfg_address: bus: %d dev: %d func: %d",
  187. bus->number, PCI_SLOT(devfn), PCI_FUNC(devfn));
  188. addr = ((u32) bus->number) << IOP13XX_ATUE_OCCAR_BUS_NUM |
  189. ((u32) PCI_SLOT(devfn)) << IOP13XX_ATUE_OCCAR_DEV_NUM |
  190. ((u32) PCI_FUNC(devfn)) << IOP13XX_ATUE_OCCAR_FUNC_NUM |
  191. (where & ~0x3);
  192. if (sys->busnr != bus->number)
  193. addr |= 1; /* type 1 access */
  194. return addr;
  195. }
  196. /* This routine checks the status of the last configuration cycle. If an error
  197. * was detected it returns >0, else it returns a 0. The errors being checked
  198. * are parity, master abort, target abort (master and target). These types of
  199. * errors occur during a config cycle where there is no device, like during
  200. * the discovery stage.
  201. */
  202. static int iop13xx_atux_pci_status(int clear)
  203. {
  204. unsigned int status;
  205. int err = 0;
  206. /*
  207. * Check the status registers.
  208. */
  209. status = __raw_readw(IOP13XX_ATUX_ATUSR);
  210. if (status & IOP_PCI_STATUS_ERROR)
  211. {
  212. PRINTK("\t\t\tPCI error: ATUSR %#08x", status);
  213. if(clear)
  214. __raw_writew(status & IOP_PCI_STATUS_ERROR,
  215. IOP13XX_ATUX_ATUSR);
  216. err = 1;
  217. }
  218. status = __raw_readl(IOP13XX_ATUX_ATUISR);
  219. if (status & IOP13XX_ATUX_ATUISR_ERROR)
  220. {
  221. PRINTK("\t\t\tPCI error interrupt: ATUISR %#08x", status);
  222. if(clear)
  223. __raw_writel(status & IOP13XX_ATUX_ATUISR_ERROR,
  224. IOP13XX_ATUX_ATUISR);
  225. err = 1;
  226. }
  227. return err;
  228. }
  229. /* Simply write the address register and read the configuration
  230. * data. Note that the data dependency on %0 encourages an abort
  231. * to be detected before we return.
  232. */
  233. static u32 iop13xx_atux_read(unsigned long addr)
  234. {
  235. u32 val;
  236. __asm__ __volatile__(
  237. "str %1, [%2]\n\t"
  238. "ldr %0, [%3]\n\t"
  239. "mov %0, %0\n\t"
  240. : "=r" (val)
  241. : "r" (addr), "r" (IOP13XX_ATUX_OCCAR), "r" (IOP13XX_ATUX_OCCDR));
  242. return val;
  243. }
  244. /* The read routines must check the error status of the last configuration
  245. * cycle. If there was an error, the routine returns all hex f's.
  246. */
  247. static int
  248. iop13xx_atux_read_config(struct pci_bus *bus, unsigned int devfn, int where,
  249. int size, u32 *value)
  250. {
  251. unsigned long addr = iop13xx_atux_cfg_address(bus, devfn, where);
  252. u32 val = iop13xx_atux_read(addr) >> ((where & 3) * 8);
  253. if (iop13xx_atux_pci_status(1) || is_atux_occdr_error()) {
  254. __raw_writel(__raw_readl(IOP13XX_XBG_BECSR) & 3,
  255. IOP13XX_XBG_BECSR);
  256. val = 0xffffffff;
  257. }
  258. *value = val;
  259. return PCIBIOS_SUCCESSFUL;
  260. }
  261. static int
  262. iop13xx_atux_write_config(struct pci_bus *bus, unsigned int devfn, int where,
  263. int size, u32 value)
  264. {
  265. unsigned long addr = iop13xx_atux_cfg_address(bus, devfn, where);
  266. u32 val;
  267. if (size != 4) {
  268. val = iop13xx_atux_read(addr);
  269. if (!iop13xx_atux_pci_status(1) == 0)
  270. return PCIBIOS_SUCCESSFUL;
  271. where = (where & 3) * 8;
  272. if (size == 1)
  273. val &= ~(0xff << where);
  274. else
  275. val &= ~(0xffff << where);
  276. __raw_writel(val | value << where, IOP13XX_ATUX_OCCDR);
  277. } else {
  278. __raw_writel(addr, IOP13XX_ATUX_OCCAR);
  279. __raw_writel(value, IOP13XX_ATUX_OCCDR);
  280. }
  281. return PCIBIOS_SUCCESSFUL;
  282. }
  283. static struct pci_ops iop13xx_atux_ops = {
  284. .read = iop13xx_atux_read_config,
  285. .write = iop13xx_atux_write_config,
  286. };
  287. /* This routine checks the status of the last configuration cycle. If an error
  288. * was detected it returns >0, else it returns a 0. The errors being checked
  289. * are parity, master abort, target abort (master and target). These types of
  290. * errors occur during a config cycle where there is no device, like during
  291. * the discovery stage.
  292. */
  293. static int iop13xx_atue_pci_status(int clear)
  294. {
  295. unsigned int status;
  296. int err = 0;
  297. /*
  298. * Check the status registers.
  299. */
  300. /* standard pci status register */
  301. status = __raw_readw(IOP13XX_ATUE_ATUSR);
  302. if (status & IOP_PCI_STATUS_ERROR) {
  303. PRINTK("\t\t\tPCI error: ATUSR %#08x", status);
  304. if(clear)
  305. __raw_writew(status & IOP_PCI_STATUS_ERROR,
  306. IOP13XX_ATUE_ATUSR);
  307. err++;
  308. }
  309. /* check the normal status bits in the ATUISR */
  310. status = __raw_readl(IOP13XX_ATUE_ATUISR);
  311. if (status & IOP13XX_ATUE_ATUISR_ERROR) {
  312. PRINTK("\t\t\tPCI error: ATUISR %#08x", status);
  313. if (clear)
  314. __raw_writew(status & IOP13XX_ATUE_ATUISR_ERROR,
  315. IOP13XX_ATUE_ATUISR);
  316. err++;
  317. /* check the PCI-E status if the ATUISR reports an interface error */
  318. if (status & IOP13XX_ATUE_STAT_PCI_IFACE_ERR) {
  319. /* get the unmasked errors */
  320. status = __raw_readl(IOP13XX_ATUE_PIE_STS) &
  321. ~(__raw_readl(IOP13XX_ATUE_PIE_MSK));
  322. if (status) {
  323. PRINTK("\t\t\tPCI-E error: ATUE_PIE_STS %#08x",
  324. __raw_readl(IOP13XX_ATUE_PIE_STS));
  325. err++;
  326. } else {
  327. PRINTK("\t\t\tPCI-E error: ATUE_PIE_STS %#08x",
  328. __raw_readl(IOP13XX_ATUE_PIE_STS));
  329. PRINTK("\t\t\tPCI-E error: ATUE_PIE_MSK %#08x",
  330. __raw_readl(IOP13XX_ATUE_PIE_MSK));
  331. BUG();
  332. }
  333. if(clear)
  334. __raw_writel(status, IOP13XX_ATUE_PIE_STS);
  335. }
  336. }
  337. return err;
  338. }
  339. static int
  340. iop13xx_pcie_map_irq(const struct pci_dev *dev, u8 idsel, u8 pin)
  341. {
  342. WARN_ON(idsel != 0);
  343. switch (pin) {
  344. case 1: return ATUE_INTA;
  345. case 2: return ATUE_INTB;
  346. case 3: return ATUE_INTC;
  347. case 4: return ATUE_INTD;
  348. default: return -1;
  349. }
  350. }
  351. static u32 iop13xx_atue_read(unsigned long addr)
  352. {
  353. u32 val;
  354. __raw_writel(addr, IOP13XX_ATUE_OCCAR);
  355. val = __raw_readl(IOP13XX_ATUE_OCCDR);
  356. rmb();
  357. return val;
  358. }
  359. /* The read routines must check the error status of the last configuration
  360. * cycle. If there was an error, the routine returns all hex f's.
  361. */
  362. static int
  363. iop13xx_atue_read_config(struct pci_bus *bus, unsigned int devfn, int where,
  364. int size, u32 *value)
  365. {
  366. u32 val;
  367. unsigned long addr = iop13xx_atue_cfg_address(bus, devfn, where);
  368. /* Hide device numbers > 0 on the local PCI-E bus (Type 0 access) */
  369. if (!PCI_SLOT(devfn) || (addr & 1)) {
  370. val = iop13xx_atue_read(addr) >> ((where & 3) * 8);
  371. if( iop13xx_atue_pci_status(1) || is_atue_occdr_error() ) {
  372. __raw_writel(__raw_readl(IOP13XX_XBG_BECSR) & 3,
  373. IOP13XX_XBG_BECSR);
  374. val = 0xffffffff;
  375. }
  376. PRINTK("addr=%#0lx, val=%#010x", addr, val);
  377. } else
  378. val = 0xffffffff;
  379. *value = val;
  380. return PCIBIOS_SUCCESSFUL;
  381. }
  382. static int
  383. iop13xx_atue_write_config(struct pci_bus *bus, unsigned int devfn, int where,
  384. int size, u32 value)
  385. {
  386. unsigned long addr = iop13xx_atue_cfg_address(bus, devfn, where);
  387. u32 val;
  388. if (size != 4) {
  389. val = iop13xx_atue_read(addr);
  390. if (!iop13xx_atue_pci_status(1) == 0)
  391. return PCIBIOS_SUCCESSFUL;
  392. where = (where & 3) * 8;
  393. if (size == 1)
  394. val &= ~(0xff << where);
  395. else
  396. val &= ~(0xffff << where);
  397. __raw_writel(val | value << where, IOP13XX_ATUE_OCCDR);
  398. } else {
  399. __raw_writel(addr, IOP13XX_ATUE_OCCAR);
  400. __raw_writel(value, IOP13XX_ATUE_OCCDR);
  401. }
  402. return PCIBIOS_SUCCESSFUL;
  403. }
  404. static struct pci_ops iop13xx_atue_ops = {
  405. .read = iop13xx_atue_read_config,
  406. .write = iop13xx_atue_write_config,
  407. };
  408. /* When a PCI device does not exist during config cycles, the XScale gets a
  409. * bus error instead of returning 0xffffffff. We can't rely on the ATU status
  410. * bits to tell us that it was indeed a configuration cycle that caused this
  411. * error especially in the case when the ATUE link is down. Instead we rely
  412. * on data from the south XSI bridge to validate the abort
  413. */
  414. int
  415. iop13xx_pci_abort(unsigned long addr, unsigned int fsr, struct pt_regs *regs)
  416. {
  417. PRINTK("Data abort: address = 0x%08lx "
  418. "fsr = 0x%03x PC = 0x%08lx LR = 0x%08lx",
  419. addr, fsr, regs->ARM_pc, regs->ARM_lr);
  420. PRINTK("IOP13XX_XBG_BECSR: %#10x", __raw_readl(IOP13XX_XBG_BECSR));
  421. PRINTK("IOP13XX_XBG_BERAR: %#10x", __raw_readl(IOP13XX_XBG_BERAR));
  422. PRINTK("IOP13XX_XBG_BERUAR: %#10x", __raw_readl(IOP13XX_XBG_BERUAR));
  423. /* If it was an imprecise abort, then we need to correct the
  424. * return address to be _after_ the instruction.
  425. */
  426. if (fsr & (1 << 10))
  427. regs->ARM_pc += 4;
  428. if (is_atue_occdr_error() || is_atux_occdr_error())
  429. return 0;
  430. else
  431. return 1;
  432. }
  433. /* Scan an IOP13XX PCI bus. nr selects which ATU we use.
  434. */
  435. struct pci_bus *iop13xx_scan_bus(int nr, struct pci_sys_data *sys)
  436. {
  437. int which_atu;
  438. struct pci_bus *bus = NULL;
  439. switch (init_atu) {
  440. case IOP13XX_INIT_ATU_ATUX:
  441. which_atu = nr ? 0 : IOP13XX_INIT_ATU_ATUX;
  442. break;
  443. case IOP13XX_INIT_ATU_ATUE:
  444. which_atu = nr ? 0 : IOP13XX_INIT_ATU_ATUE;
  445. break;
  446. case (IOP13XX_INIT_ATU_ATUX | IOP13XX_INIT_ATU_ATUE):
  447. which_atu = nr ? IOP13XX_INIT_ATU_ATUE : IOP13XX_INIT_ATU_ATUX;
  448. break;
  449. default:
  450. which_atu = 0;
  451. }
  452. if (!which_atu) {
  453. BUG();
  454. return NULL;
  455. }
  456. switch (which_atu) {
  457. case IOP13XX_INIT_ATU_ATUX:
  458. if (time_after_eq(jiffies + msecs_to_jiffies(1000),
  459. atux_trhfa_timeout)) /* ensure not wrap */
  460. while(time_before(jiffies, atux_trhfa_timeout))
  461. udelay(100);
  462. bus = pci_bus_atux = pci_scan_bus(sys->busnr,
  463. &iop13xx_atux_ops,
  464. sys);
  465. break;
  466. case IOP13XX_INIT_ATU_ATUE:
  467. bus = pci_bus_atue = pci_scan_bus(sys->busnr,
  468. &iop13xx_atue_ops,
  469. sys);
  470. break;
  471. }
  472. return bus;
  473. }
  474. /* This function is called from iop13xx_pci_init() after assigning valid
  475. * values to iop13xx_atue_pmmr_offset. This is the location for common
  476. * setup of ATUE for all IOP13XX implementations.
  477. */
  478. void __init iop13xx_atue_setup(void)
  479. {
  480. int func = iop13xx_atu_function(IOP13XX_INIT_ATU_ATUE);
  481. u32 reg_val;
  482. #ifdef CONFIG_PCI_MSI
  483. /* BAR 0 (inbound msi window) */
  484. __raw_writel(IOP13XX_MU_BASE_PHYS, IOP13XX_MU_MUBAR);
  485. __raw_writel(~(IOP13XX_MU_WINDOW_SIZE - 1), IOP13XX_ATUE_IALR0);
  486. __raw_writel(IOP13XX_MU_BASE_PHYS, IOP13XX_ATUE_IATVR0);
  487. __raw_writel(IOP13XX_MU_BASE_PCI, IOP13XX_ATUE_IABAR0);
  488. #endif
  489. /* BAR 1 (1:1 mapping with Physical RAM) */
  490. /* Set limit and enable */
  491. __raw_writel(~(IOP13XX_MAX_RAM_SIZE - PHYS_OFFSET - 1) & ~0x1,
  492. IOP13XX_ATUE_IALR1);
  493. __raw_writel(0x0, IOP13XX_ATUE_IAUBAR1);
  494. /* Set base at the top of the reserved address space */
  495. __raw_writel(PHYS_OFFSET | PCI_BASE_ADDRESS_MEM_TYPE_64 |
  496. PCI_BASE_ADDRESS_MEM_PREFETCH, IOP13XX_ATUE_IABAR1);
  497. /* 1:1 mapping with physical ram
  498. * (leave big endian byte swap disabled)
  499. */
  500. __raw_writel(0x0, IOP13XX_ATUE_IAUTVR1);
  501. __raw_writel(PHYS_OFFSET, IOP13XX_ATUE_IATVR1);
  502. /* Outbound window 1 (PCIX/PCIE memory window) */
  503. /* 32 bit Address Space */
  504. __raw_writel(0x0, IOP13XX_ATUE_OUMWTVR1);
  505. /* PA[35:32] */
  506. __raw_writel(IOP13XX_ATUE_OUMBAR_ENABLE |
  507. (IOP13XX_PCIE_MEM_PHYS_OFFSET >> 32),
  508. IOP13XX_ATUE_OUMBAR1);
  509. /* Setup the I/O Bar
  510. * A[35-16] in 31-12
  511. */
  512. __raw_writel(((IOP13XX_PCIE_LOWER_IO_PA >> 0x4) & 0xfffff000),
  513. IOP13XX_ATUE_OIOBAR);
  514. __raw_writel(IOP13XX_PCIE_LOWER_IO_BA, IOP13XX_ATUE_OIOWTVR);
  515. /* clear startup errors */
  516. iop13xx_atue_pci_status(1);
  517. /* OIOBAR function number
  518. */
  519. reg_val = __raw_readl(IOP13XX_ATUE_OIOBAR);
  520. reg_val &= ~0x7;
  521. reg_val |= func;
  522. __raw_writel(reg_val, IOP13XX_ATUE_OIOBAR);
  523. /* OUMBAR function numbers
  524. */
  525. reg_val = __raw_readl(IOP13XX_ATUE_OUMBAR0);
  526. reg_val &= ~(IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK <<
  527. IOP13XX_ATU_OUMBAR_FUNC_NUM);
  528. reg_val |= func << IOP13XX_ATU_OUMBAR_FUNC_NUM;
  529. __raw_writel(reg_val, IOP13XX_ATUE_OUMBAR0);
  530. reg_val = __raw_readl(IOP13XX_ATUE_OUMBAR1);
  531. reg_val &= ~(IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK <<
  532. IOP13XX_ATU_OUMBAR_FUNC_NUM);
  533. reg_val |= func << IOP13XX_ATU_OUMBAR_FUNC_NUM;
  534. __raw_writel(reg_val, IOP13XX_ATUE_OUMBAR1);
  535. reg_val = __raw_readl(IOP13XX_ATUE_OUMBAR2);
  536. reg_val &= ~(IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK <<
  537. IOP13XX_ATU_OUMBAR_FUNC_NUM);
  538. reg_val |= func << IOP13XX_ATU_OUMBAR_FUNC_NUM;
  539. __raw_writel(reg_val, IOP13XX_ATUE_OUMBAR2);
  540. reg_val = __raw_readl(IOP13XX_ATUE_OUMBAR3);
  541. reg_val &= ~(IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK <<
  542. IOP13XX_ATU_OUMBAR_FUNC_NUM);
  543. reg_val |= func << IOP13XX_ATU_OUMBAR_FUNC_NUM;
  544. __raw_writel(reg_val, IOP13XX_ATUE_OUMBAR3);
  545. /* Enable inbound and outbound cycles
  546. */
  547. reg_val = __raw_readw(IOP13XX_ATUE_ATUCMD);
  548. reg_val |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
  549. PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  550. __raw_writew(reg_val, IOP13XX_ATUE_ATUCMD);
  551. reg_val = __raw_readl(IOP13XX_ATUE_ATUCR);
  552. reg_val |= IOP13XX_ATUE_ATUCR_OUT_EN |
  553. IOP13XX_ATUE_ATUCR_IVM;
  554. __raw_writel(reg_val, IOP13XX_ATUE_ATUCR);
  555. }
  556. void __init iop13xx_atue_disable(void)
  557. {
  558. u32 reg_val;
  559. __raw_writew(0x0, IOP13XX_ATUE_ATUCMD);
  560. __raw_writel(IOP13XX_ATUE_ATUCR_IVM, IOP13XX_ATUE_ATUCR);
  561. /* wait for cycles to quiesce */
  562. while (__raw_readl(IOP13XX_ATUE_PCSR) & (IOP13XX_ATUE_PCSR_OUT_Q_BUSY |
  563. IOP13XX_ATUE_PCSR_IN_Q_BUSY |
  564. IOP13XX_ATUE_PCSR_LLRB_BUSY))
  565. cpu_relax();
  566. /* BAR 0 ( Disabled ) */
  567. __raw_writel(0x0, IOP13XX_ATUE_IAUBAR0);
  568. __raw_writel(0x0, IOP13XX_ATUE_IABAR0);
  569. __raw_writel(0x0, IOP13XX_ATUE_IAUTVR0);
  570. __raw_writel(0x0, IOP13XX_ATUE_IATVR0);
  571. __raw_writel(0x0, IOP13XX_ATUE_IALR0);
  572. reg_val = __raw_readl(IOP13XX_ATUE_OUMBAR0);
  573. reg_val &= ~IOP13XX_ATUE_OUMBAR_ENABLE;
  574. __raw_writel(reg_val, IOP13XX_ATUE_OUMBAR0);
  575. /* BAR 1 ( Disabled ) */
  576. __raw_writel(0x0, IOP13XX_ATUE_IAUBAR1);
  577. __raw_writel(0x0, IOP13XX_ATUE_IABAR1);
  578. __raw_writel(0x0, IOP13XX_ATUE_IAUTVR1);
  579. __raw_writel(0x0, IOP13XX_ATUE_IATVR1);
  580. __raw_writel(0x0, IOP13XX_ATUE_IALR1);
  581. reg_val = __raw_readl(IOP13XX_ATUE_OUMBAR1);
  582. reg_val &= ~IOP13XX_ATUE_OUMBAR_ENABLE;
  583. __raw_writel(reg_val, IOP13XX_ATUE_OUMBAR1);
  584. /* BAR 2 ( Disabled ) */
  585. __raw_writel(0x0, IOP13XX_ATUE_IAUBAR2);
  586. __raw_writel(0x0, IOP13XX_ATUE_IABAR2);
  587. __raw_writel(0x0, IOP13XX_ATUE_IAUTVR2);
  588. __raw_writel(0x0, IOP13XX_ATUE_IATVR2);
  589. __raw_writel(0x0, IOP13XX_ATUE_IALR2);
  590. reg_val = __raw_readl(IOP13XX_ATUE_OUMBAR2);
  591. reg_val &= ~IOP13XX_ATUE_OUMBAR_ENABLE;
  592. __raw_writel(reg_val, IOP13XX_ATUE_OUMBAR2);
  593. /* BAR 3 ( Disabled ) */
  594. reg_val = __raw_readl(IOP13XX_ATUE_OUMBAR3);
  595. reg_val &= ~IOP13XX_ATUE_OUMBAR_ENABLE;
  596. __raw_writel(reg_val, IOP13XX_ATUE_OUMBAR3);
  597. /* Setup the I/O Bar
  598. * A[35-16] in 31-12
  599. */
  600. __raw_writel((IOP13XX_PCIE_LOWER_IO_PA >> 0x4) & 0xfffff000,
  601. IOP13XX_ATUE_OIOBAR);
  602. __raw_writel(IOP13XX_PCIE_LOWER_IO_BA, IOP13XX_ATUE_OIOWTVR);
  603. }
  604. /* This function is called from iop13xx_pci_init() after assigning valid
  605. * values to iop13xx_atux_pmmr_offset. This is the location for common
  606. * setup of ATUX for all IOP13XX implementations.
  607. */
  608. void __init iop13xx_atux_setup(void)
  609. {
  610. u32 reg_val;
  611. int func = iop13xx_atu_function(IOP13XX_INIT_ATU_ATUX);
  612. /* Take PCI-X bus out of reset if bootloader hasn't already.
  613. * According to spec, we should wait for 2^25 PCI clocks to meet
  614. * the PCI timing parameter Trhfa (RST# high to first access).
  615. * This is rarely necessary and often ignored.
  616. */
  617. reg_val = __raw_readl(IOP13XX_ATUX_PCSR);
  618. if (reg_val & IOP13XX_ATUX_PCSR_P_RSTOUT) {
  619. int msec = (reg_val >> IOP13XX_ATUX_PCSR_FREQ_OFFSET) & 0x7;
  620. msec = 1000 / (8-msec); /* bits 100=133MHz, 111=>33MHz */
  621. __raw_writel(reg_val & ~IOP13XX_ATUX_PCSR_P_RSTOUT,
  622. IOP13XX_ATUX_PCSR);
  623. atux_trhfa_timeout = jiffies + msecs_to_jiffies(msec);
  624. }
  625. else
  626. atux_trhfa_timeout = jiffies;
  627. #ifdef CONFIG_PCI_MSI
  628. /* BAR 0 (inbound msi window) */
  629. __raw_writel(IOP13XX_MU_BASE_PHYS, IOP13XX_MU_MUBAR);
  630. __raw_writel(~(IOP13XX_MU_WINDOW_SIZE - 1), IOP13XX_ATUX_IALR0);
  631. __raw_writel(IOP13XX_MU_BASE_PHYS, IOP13XX_ATUX_IATVR0);
  632. __raw_writel(IOP13XX_MU_BASE_PCI, IOP13XX_ATUX_IABAR0);
  633. #endif
  634. /* BAR 1 (1:1 mapping with Physical RAM) */
  635. /* Set limit and enable */
  636. __raw_writel(~(IOP13XX_MAX_RAM_SIZE - PHYS_OFFSET - 1) & ~0x1,
  637. IOP13XX_ATUX_IALR1);
  638. __raw_writel(0x0, IOP13XX_ATUX_IAUBAR1);
  639. /* Set base at the top of the reserved address space */
  640. __raw_writel(PHYS_OFFSET | PCI_BASE_ADDRESS_MEM_TYPE_64 |
  641. PCI_BASE_ADDRESS_MEM_PREFETCH, IOP13XX_ATUX_IABAR1);
  642. /* 1:1 mapping with physical ram
  643. * (leave big endian byte swap disabled)
  644. */
  645. __raw_writel(0x0, IOP13XX_ATUX_IAUTVR1);
  646. __raw_writel(PHYS_OFFSET, IOP13XX_ATUX_IATVR1);
  647. /* Outbound window 1 (PCIX/PCIE memory window) */
  648. /* 32 bit Address Space */
  649. __raw_writel(0x0, IOP13XX_ATUX_OUMWTVR1);
  650. /* PA[35:32] */
  651. __raw_writel(IOP13XX_ATUX_OUMBAR_ENABLE |
  652. IOP13XX_PCIX_MEM_PHYS_OFFSET >> 32,
  653. IOP13XX_ATUX_OUMBAR1);
  654. /* Setup the I/O Bar
  655. * A[35-16] in 31-12
  656. */
  657. __raw_writel((IOP13XX_PCIX_LOWER_IO_PA >> 0x4) & 0xfffff000,
  658. IOP13XX_ATUX_OIOBAR);
  659. __raw_writel(IOP13XX_PCIX_LOWER_IO_BA, IOP13XX_ATUX_OIOWTVR);
  660. /* clear startup errors */
  661. iop13xx_atux_pci_status(1);
  662. /* OIOBAR function number
  663. */
  664. reg_val = __raw_readl(IOP13XX_ATUX_OIOBAR);
  665. reg_val &= ~0x7;
  666. reg_val |= func;
  667. __raw_writel(reg_val, IOP13XX_ATUX_OIOBAR);
  668. /* OUMBAR function numbers
  669. */
  670. reg_val = __raw_readl(IOP13XX_ATUX_OUMBAR0);
  671. reg_val &= ~(IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK <<
  672. IOP13XX_ATU_OUMBAR_FUNC_NUM);
  673. reg_val |= func << IOP13XX_ATU_OUMBAR_FUNC_NUM;
  674. __raw_writel(reg_val, IOP13XX_ATUX_OUMBAR0);
  675. reg_val = __raw_readl(IOP13XX_ATUX_OUMBAR1);
  676. reg_val &= ~(IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK <<
  677. IOP13XX_ATU_OUMBAR_FUNC_NUM);
  678. reg_val |= func << IOP13XX_ATU_OUMBAR_FUNC_NUM;
  679. __raw_writel(reg_val, IOP13XX_ATUX_OUMBAR1);
  680. reg_val = __raw_readl(IOP13XX_ATUX_OUMBAR2);
  681. reg_val &= ~(IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK <<
  682. IOP13XX_ATU_OUMBAR_FUNC_NUM);
  683. reg_val |= func << IOP13XX_ATU_OUMBAR_FUNC_NUM;
  684. __raw_writel(reg_val, IOP13XX_ATUX_OUMBAR2);
  685. reg_val = __raw_readl(IOP13XX_ATUX_OUMBAR3);
  686. reg_val &= ~(IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK <<
  687. IOP13XX_ATU_OUMBAR_FUNC_NUM);
  688. reg_val |= func << IOP13XX_ATU_OUMBAR_FUNC_NUM;
  689. __raw_writel(reg_val, IOP13XX_ATUX_OUMBAR3);
  690. /* Enable inbound and outbound cycles
  691. */
  692. reg_val = __raw_readw(IOP13XX_ATUX_ATUCMD);
  693. reg_val |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
  694. PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  695. __raw_writew(reg_val, IOP13XX_ATUX_ATUCMD);
  696. reg_val = __raw_readl(IOP13XX_ATUX_ATUCR);
  697. reg_val |= IOP13XX_ATUX_ATUCR_OUT_EN;
  698. __raw_writel(reg_val, IOP13XX_ATUX_ATUCR);
  699. }
  700. void __init iop13xx_atux_disable(void)
  701. {
  702. u32 reg_val;
  703. __raw_writew(0x0, IOP13XX_ATUX_ATUCMD);
  704. __raw_writel(0x0, IOP13XX_ATUX_ATUCR);
  705. /* wait for cycles to quiesce */
  706. while (__raw_readl(IOP13XX_ATUX_PCSR) & (IOP13XX_ATUX_PCSR_OUT_Q_BUSY |
  707. IOP13XX_ATUX_PCSR_IN_Q_BUSY))
  708. cpu_relax();
  709. /* BAR 0 ( Disabled ) */
  710. __raw_writel(0x0, IOP13XX_ATUX_IAUBAR0);
  711. __raw_writel(0x0, IOP13XX_ATUX_IABAR0);
  712. __raw_writel(0x0, IOP13XX_ATUX_IAUTVR0);
  713. __raw_writel(0x0, IOP13XX_ATUX_IATVR0);
  714. __raw_writel(0x0, IOP13XX_ATUX_IALR0);
  715. reg_val = __raw_readl(IOP13XX_ATUX_OUMBAR0);
  716. reg_val &= ~IOP13XX_ATUX_OUMBAR_ENABLE;
  717. __raw_writel(reg_val, IOP13XX_ATUX_OUMBAR0);
  718. /* BAR 1 ( Disabled ) */
  719. __raw_writel(0x0, IOP13XX_ATUX_IAUBAR1);
  720. __raw_writel(0x0, IOP13XX_ATUX_IABAR1);
  721. __raw_writel(0x0, IOP13XX_ATUX_IAUTVR1);
  722. __raw_writel(0x0, IOP13XX_ATUX_IATVR1);
  723. __raw_writel(0x0, IOP13XX_ATUX_IALR1);
  724. reg_val = __raw_readl(IOP13XX_ATUX_OUMBAR1);
  725. reg_val &= ~IOP13XX_ATUX_OUMBAR_ENABLE;
  726. __raw_writel(reg_val, IOP13XX_ATUX_OUMBAR1);
  727. /* BAR 2 ( Disabled ) */
  728. __raw_writel(0x0, IOP13XX_ATUX_IAUBAR2);
  729. __raw_writel(0x0, IOP13XX_ATUX_IABAR2);
  730. __raw_writel(0x0, IOP13XX_ATUX_IAUTVR2);
  731. __raw_writel(0x0, IOP13XX_ATUX_IATVR2);
  732. __raw_writel(0x0, IOP13XX_ATUX_IALR2);
  733. reg_val = __raw_readl(IOP13XX_ATUX_OUMBAR2);
  734. reg_val &= ~IOP13XX_ATUX_OUMBAR_ENABLE;
  735. __raw_writel(reg_val, IOP13XX_ATUX_OUMBAR2);
  736. /* BAR 3 ( Disabled ) */
  737. __raw_writel(0x0, IOP13XX_ATUX_IAUBAR3);
  738. __raw_writel(0x0, IOP13XX_ATUX_IABAR3);
  739. __raw_writel(0x0, IOP13XX_ATUX_IAUTVR3);
  740. __raw_writel(0x0, IOP13XX_ATUX_IATVR3);
  741. __raw_writel(0x0, IOP13XX_ATUX_IALR3);
  742. reg_val = __raw_readl(IOP13XX_ATUX_OUMBAR3);
  743. reg_val &= ~IOP13XX_ATUX_OUMBAR_ENABLE;
  744. __raw_writel(reg_val, IOP13XX_ATUX_OUMBAR3);
  745. /* Setup the I/O Bar
  746. * A[35-16] in 31-12
  747. */
  748. __raw_writel((IOP13XX_PCIX_LOWER_IO_PA >> 0x4) & 0xfffff000,
  749. IOP13XX_ATUX_OIOBAR);
  750. __raw_writel(IOP13XX_PCIX_LOWER_IO_BA, IOP13XX_ATUX_OIOWTVR);
  751. }
  752. void __init iop13xx_set_atu_mmr_bases(void)
  753. {
  754. /* Based on ESSR0, determine the ATU X/E offsets */
  755. switch(__raw_readl(IOP13XX_ESSR0) &
  756. (IOP13XX_CONTROLLER_ONLY | IOP13XX_INTERFACE_SEL_PCIX)) {
  757. /* both asserted */
  758. case 0:
  759. iop13xx_atux_pmmr_offset = IOP13XX_ATU1_PMMR_OFFSET;
  760. iop13xx_atue_pmmr_offset = IOP13XX_ATU2_PMMR_OFFSET;
  761. break;
  762. /* IOP13XX_CONTROLLER_ONLY = deasserted
  763. * IOP13XX_INTERFACE_SEL_PCIX = asserted
  764. */
  765. case IOP13XX_CONTROLLER_ONLY:
  766. iop13xx_atux_pmmr_offset = IOP13XX_ATU0_PMMR_OFFSET;
  767. iop13xx_atue_pmmr_offset = IOP13XX_ATU2_PMMR_OFFSET;
  768. break;
  769. /* IOP13XX_CONTROLLER_ONLY = asserted
  770. * IOP13XX_INTERFACE_SEL_PCIX = deasserted
  771. */
  772. case IOP13XX_INTERFACE_SEL_PCIX:
  773. iop13xx_atux_pmmr_offset = IOP13XX_ATU1_PMMR_OFFSET;
  774. iop13xx_atue_pmmr_offset = IOP13XX_ATU2_PMMR_OFFSET;
  775. break;
  776. /* both deasserted */
  777. case IOP13XX_CONTROLLER_ONLY | IOP13XX_INTERFACE_SEL_PCIX:
  778. iop13xx_atux_pmmr_offset = IOP13XX_ATU2_PMMR_OFFSET;
  779. iop13xx_atue_pmmr_offset = IOP13XX_ATU0_PMMR_OFFSET;
  780. break;
  781. default:
  782. BUG();
  783. }
  784. }
  785. void __init iop13xx_atu_select(struct hw_pci *plat_pci)
  786. {
  787. int i;
  788. /* set system defaults
  789. * note: if "iop13xx_init_atu=" is specified this autodetect
  790. * sequence will be bypassed
  791. */
  792. if (init_atu == IOP13XX_INIT_ATU_DEFAULT) {
  793. /* check for single/dual interface */
  794. if (__raw_readl(IOP13XX_ESSR0) & IOP13XX_INTERFACE_SEL_PCIX) {
  795. /* ATUE must be present check the device id
  796. * to see if ATUX is present.
  797. */
  798. init_atu |= IOP13XX_INIT_ATU_ATUE;
  799. switch (__raw_readw(IOP13XX_ATUE_DID) & 0xf0) {
  800. case 0x70:
  801. case 0x80:
  802. case 0xc0:
  803. init_atu |= IOP13XX_INIT_ATU_ATUX;
  804. break;
  805. }
  806. } else {
  807. /* ATUX must be present check the device id
  808. * to see if ATUE is present.
  809. */
  810. init_atu |= IOP13XX_INIT_ATU_ATUX;
  811. switch (__raw_readw(IOP13XX_ATUX_DID) & 0xf0) {
  812. case 0x70:
  813. case 0x80:
  814. case 0xc0:
  815. init_atu |= IOP13XX_INIT_ATU_ATUE;
  816. break;
  817. }
  818. }
  819. /* check central resource and root complex capability */
  820. if (init_atu & IOP13XX_INIT_ATU_ATUX)
  821. if (!(__raw_readl(IOP13XX_ATUX_PCSR) &
  822. IOP13XX_ATUX_PCSR_CENTRAL_RES))
  823. init_atu &= ~IOP13XX_INIT_ATU_ATUX;
  824. if (init_atu & IOP13XX_INIT_ATU_ATUE)
  825. if (__raw_readl(IOP13XX_ATUE_PCSR) &
  826. IOP13XX_ATUE_PCSR_END_POINT)
  827. init_atu &= ~IOP13XX_INIT_ATU_ATUE;
  828. }
  829. for (i = 0; i < 2; i++) {
  830. if((init_atu & (1 << i)) == (1 << i))
  831. plat_pci->nr_controllers++;
  832. }
  833. }
  834. void __init iop13xx_pci_init(void)
  835. {
  836. /* clear pre-existing south bridge errors */
  837. __raw_writel(__raw_readl(IOP13XX_XBG_BECSR) & 3, IOP13XX_XBG_BECSR);
  838. /* Setup the Min Address for PCI memory... */
  839. pcibios_min_io = 0;
  840. pcibios_min_mem = IOP13XX_PCIX_LOWER_MEM_BA;
  841. /* if Linux is given control of an ATU
  842. * clear out its prior configuration,
  843. * otherwise do not touch the registers
  844. */
  845. if (init_atu & IOP13XX_INIT_ATU_ATUE) {
  846. iop13xx_atue_disable();
  847. iop13xx_atue_setup();
  848. }
  849. if (init_atu & IOP13XX_INIT_ATU_ATUX) {
  850. iop13xx_atux_disable();
  851. iop13xx_atux_setup();
  852. }
  853. hook_fault_code(16+6, iop13xx_pci_abort, SIGBUS, 0,
  854. "imprecise external abort");
  855. }
  856. /* initialize the pci memory space. handle any combination of
  857. * atue and atux enabled/disabled
  858. */
  859. int iop13xx_pci_setup(int nr, struct pci_sys_data *sys)
  860. {
  861. struct resource *res;
  862. int which_atu;
  863. u32 pcixsr, pcsr;
  864. if (nr > 1)
  865. return 0;
  866. res = kcalloc(2, sizeof(struct resource), GFP_KERNEL);
  867. if (!res)
  868. panic("PCI: unable to alloc resources");
  869. /* 'nr' assumptions:
  870. * ATUX is always 0
  871. * ATUE is 1 when ATUX is also enabled
  872. * ATUE is 0 when ATUX is disabled
  873. */
  874. switch(init_atu) {
  875. case IOP13XX_INIT_ATU_ATUX:
  876. which_atu = nr ? 0 : IOP13XX_INIT_ATU_ATUX;
  877. break;
  878. case IOP13XX_INIT_ATU_ATUE:
  879. which_atu = nr ? 0 : IOP13XX_INIT_ATU_ATUE;
  880. break;
  881. case (IOP13XX_INIT_ATU_ATUX | IOP13XX_INIT_ATU_ATUE):
  882. which_atu = nr ? IOP13XX_INIT_ATU_ATUE : IOP13XX_INIT_ATU_ATUX;
  883. break;
  884. default:
  885. which_atu = 0;
  886. }
  887. if (!which_atu) {
  888. kfree(res);
  889. return 0;
  890. }
  891. switch(which_atu) {
  892. case IOP13XX_INIT_ATU_ATUX:
  893. pcixsr = __raw_readl(IOP13XX_ATUX_PCIXSR);
  894. pcixsr &= ~0xffff;
  895. pcixsr |= sys->busnr << IOP13XX_ATUX_PCIXSR_BUS_NUM |
  896. 0 << IOP13XX_ATUX_PCIXSR_DEV_NUM |
  897. iop13xx_atu_function(IOP13XX_INIT_ATU_ATUX)
  898. << IOP13XX_ATUX_PCIXSR_FUNC_NUM;
  899. __raw_writel(pcixsr, IOP13XX_ATUX_PCIXSR);
  900. res[0].start = IOP13XX_PCIX_LOWER_IO_PA + IOP13XX_PCIX_IO_BUS_OFFSET;
  901. res[0].end = IOP13XX_PCIX_UPPER_IO_PA;
  902. res[0].name = "IQ81340 ATUX PCI I/O Space";
  903. res[0].flags = IORESOURCE_IO;
  904. res[1].start = IOP13XX_PCIX_LOWER_MEM_RA;
  905. res[1].end = IOP13XX_PCIX_UPPER_MEM_RA;
  906. res[1].name = "IQ81340 ATUX PCI Memory Space";
  907. res[1].flags = IORESOURCE_MEM;
  908. sys->mem_offset = IOP13XX_PCIX_MEM_OFFSET;
  909. sys->io_offset = IOP13XX_PCIX_LOWER_IO_PA;
  910. break;
  911. case IOP13XX_INIT_ATU_ATUE:
  912. /* Note: the function number field in the PCSR is ro */
  913. pcsr = __raw_readl(IOP13XX_ATUE_PCSR);
  914. pcsr &= ~(0xfff8 << 16);
  915. pcsr |= sys->busnr << IOP13XX_ATUE_PCSR_BUS_NUM |
  916. 0 << IOP13XX_ATUE_PCSR_DEV_NUM;
  917. __raw_writel(pcsr, IOP13XX_ATUE_PCSR);
  918. res[0].start = IOP13XX_PCIE_LOWER_IO_PA + IOP13XX_PCIE_IO_BUS_OFFSET;
  919. res[0].end = IOP13XX_PCIE_UPPER_IO_PA;
  920. res[0].name = "IQ81340 ATUE PCI I/O Space";
  921. res[0].flags = IORESOURCE_IO;
  922. res[1].start = IOP13XX_PCIE_LOWER_MEM_RA;
  923. res[1].end = IOP13XX_PCIE_UPPER_MEM_RA;
  924. res[1].name = "IQ81340 ATUE PCI Memory Space";
  925. res[1].flags = IORESOURCE_MEM;
  926. sys->mem_offset = IOP13XX_PCIE_MEM_OFFSET;
  927. sys->io_offset = IOP13XX_PCIE_LOWER_IO_PA;
  928. sys->map_irq = iop13xx_pcie_map_irq;
  929. break;
  930. default:
  931. kfree(res);
  932. return 0;
  933. }
  934. request_resource(&ioport_resource, &res[0]);
  935. request_resource(&iomem_resource, &res[1]);
  936. sys->resource[0] = &res[0];
  937. sys->resource[1] = &res[1];
  938. sys->resource[2] = NULL;
  939. return 1;
  940. }
  941. u16 iop13xx_dev_id(void)
  942. {
  943. if (__raw_readl(IOP13XX_ESSR0) & IOP13XX_INTERFACE_SEL_PCIX)
  944. return __raw_readw(IOP13XX_ATUE_DID);
  945. else
  946. return __raw_readw(IOP13XX_ATUX_DID);
  947. }
  948. static int __init iop13xx_init_atu_setup(char *str)
  949. {
  950. init_atu = IOP13XX_INIT_ATU_NONE;
  951. if (str) {
  952. while (*str != '\0') {
  953. switch (*str) {
  954. case 'x':
  955. case 'X':
  956. init_atu |= IOP13XX_INIT_ATU_ATUX;
  957. init_atu &= ~IOP13XX_INIT_ATU_NONE;
  958. break;
  959. case 'e':
  960. case 'E':
  961. init_atu |= IOP13XX_INIT_ATU_ATUE;
  962. init_atu &= ~IOP13XX_INIT_ATU_NONE;
  963. break;
  964. case ',':
  965. case '=':
  966. break;
  967. default:
  968. PRINTK("\"iop13xx_init_atu\" malformed at "
  969. "character: \'%c\'", *str);
  970. *(str + 1) = '\0';
  971. init_atu = IOP13XX_INIT_ATU_DEFAULT;
  972. }
  973. str++;
  974. }
  975. }
  976. return 1;
  977. }
  978. __setup("iop13xx_init_atu", iop13xx_init_atu_setup);