devices-da8xx.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970
  1. /*
  2. * DA8XX/OMAP L1XX platform device data
  3. *
  4. * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
  5. * Derived from code that was:
  6. * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/ahci_platform.h>
  18. #include <linux/clk.h>
  19. #include <mach/cputype.h>
  20. #include <mach/common.h>
  21. #include <mach/time.h>
  22. #include <mach/da8xx.h>
  23. #include <mach/cpuidle.h>
  24. #include "clock.h"
  25. #define DA8XX_TPCC_BASE 0x01c00000
  26. #define DA8XX_TPTC0_BASE 0x01c08000
  27. #define DA8XX_TPTC1_BASE 0x01c08400
  28. #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
  29. #define DA8XX_I2C0_BASE 0x01c22000
  30. #define DA8XX_RTC_BASE 0x01c23000
  31. #define DA8XX_MMCSD0_BASE 0x01c40000
  32. #define DA8XX_SPI0_BASE 0x01c41000
  33. #define DA830_SPI1_BASE 0x01e12000
  34. #define DA8XX_LCD_CNTRL_BASE 0x01e13000
  35. #define DA850_SATA_BASE 0x01e18000
  36. #define DA850_MMCSD1_BASE 0x01e1b000
  37. #define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
  38. #define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
  39. #define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
  40. #define DA8XX_EMAC_MDIO_BASE 0x01e24000
  41. #define DA8XX_I2C1_BASE 0x01e28000
  42. #define DA850_TPCC1_BASE 0x01e30000
  43. #define DA850_TPTC2_BASE 0x01e38000
  44. #define DA850_SPI1_BASE 0x01f0e000
  45. #define DA8XX_DDR2_CTL_BASE 0xb0000000
  46. #define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
  47. #define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
  48. #define DA8XX_EMAC_RAM_OFFSET 0x0000
  49. #define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
  50. #define DA8XX_DMA_SPI0_RX EDMA_CTLR_CHAN(0, 14)
  51. #define DA8XX_DMA_SPI0_TX EDMA_CTLR_CHAN(0, 15)
  52. #define DA8XX_DMA_MMCSD0_RX EDMA_CTLR_CHAN(0, 16)
  53. #define DA8XX_DMA_MMCSD0_TX EDMA_CTLR_CHAN(0, 17)
  54. #define DA8XX_DMA_SPI1_RX EDMA_CTLR_CHAN(0, 18)
  55. #define DA8XX_DMA_SPI1_TX EDMA_CTLR_CHAN(0, 19)
  56. #define DA850_DMA_MMCSD1_RX EDMA_CTLR_CHAN(1, 28)
  57. #define DA850_DMA_MMCSD1_TX EDMA_CTLR_CHAN(1, 29)
  58. void __iomem *da8xx_syscfg0_base;
  59. void __iomem *da8xx_syscfg1_base;
  60. static struct plat_serial8250_port da8xx_serial_pdata[] = {
  61. {
  62. .mapbase = DA8XX_UART0_BASE,
  63. .irq = IRQ_DA8XX_UARTINT0,
  64. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  65. UPF_IOREMAP,
  66. .iotype = UPIO_MEM,
  67. .regshift = 2,
  68. },
  69. {
  70. .mapbase = DA8XX_UART1_BASE,
  71. .irq = IRQ_DA8XX_UARTINT1,
  72. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  73. UPF_IOREMAP,
  74. .iotype = UPIO_MEM,
  75. .regshift = 2,
  76. },
  77. {
  78. .mapbase = DA8XX_UART2_BASE,
  79. .irq = IRQ_DA8XX_UARTINT2,
  80. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  81. UPF_IOREMAP,
  82. .iotype = UPIO_MEM,
  83. .regshift = 2,
  84. },
  85. {
  86. .flags = 0,
  87. },
  88. };
  89. struct platform_device da8xx_serial_device = {
  90. .name = "serial8250",
  91. .id = PLAT8250_DEV_PLATFORM,
  92. .dev = {
  93. .platform_data = da8xx_serial_pdata,
  94. },
  95. };
  96. static const s8 da8xx_queue_tc_mapping[][2] = {
  97. /* {event queue no, TC no} */
  98. {0, 0},
  99. {1, 1},
  100. {-1, -1}
  101. };
  102. static const s8 da8xx_queue_priority_mapping[][2] = {
  103. /* {event queue no, Priority} */
  104. {0, 3},
  105. {1, 7},
  106. {-1, -1}
  107. };
  108. static const s8 da850_queue_tc_mapping[][2] = {
  109. /* {event queue no, TC no} */
  110. {0, 0},
  111. {-1, -1}
  112. };
  113. static const s8 da850_queue_priority_mapping[][2] = {
  114. /* {event queue no, Priority} */
  115. {0, 3},
  116. {-1, -1}
  117. };
  118. static struct edma_soc_info da830_edma_cc0_info = {
  119. .n_channel = 32,
  120. .n_region = 4,
  121. .n_slot = 128,
  122. .n_tc = 2,
  123. .n_cc = 1,
  124. .queue_tc_mapping = da8xx_queue_tc_mapping,
  125. .queue_priority_mapping = da8xx_queue_priority_mapping,
  126. };
  127. static struct edma_soc_info *da830_edma_info[EDMA_MAX_CC] = {
  128. &da830_edma_cc0_info,
  129. };
  130. static struct edma_soc_info da850_edma_cc_info[] = {
  131. {
  132. .n_channel = 32,
  133. .n_region = 4,
  134. .n_slot = 128,
  135. .n_tc = 2,
  136. .n_cc = 1,
  137. .queue_tc_mapping = da8xx_queue_tc_mapping,
  138. .queue_priority_mapping = da8xx_queue_priority_mapping,
  139. },
  140. {
  141. .n_channel = 32,
  142. .n_region = 4,
  143. .n_slot = 128,
  144. .n_tc = 1,
  145. .n_cc = 1,
  146. .queue_tc_mapping = da850_queue_tc_mapping,
  147. .queue_priority_mapping = da850_queue_priority_mapping,
  148. },
  149. };
  150. static struct edma_soc_info *da850_edma_info[EDMA_MAX_CC] = {
  151. &da850_edma_cc_info[0],
  152. &da850_edma_cc_info[1],
  153. };
  154. static struct resource da830_edma_resources[] = {
  155. {
  156. .name = "edma_cc0",
  157. .start = DA8XX_TPCC_BASE,
  158. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  159. .flags = IORESOURCE_MEM,
  160. },
  161. {
  162. .name = "edma_tc0",
  163. .start = DA8XX_TPTC0_BASE,
  164. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  165. .flags = IORESOURCE_MEM,
  166. },
  167. {
  168. .name = "edma_tc1",
  169. .start = DA8XX_TPTC1_BASE,
  170. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  171. .flags = IORESOURCE_MEM,
  172. },
  173. {
  174. .name = "edma0",
  175. .start = IRQ_DA8XX_CCINT0,
  176. .flags = IORESOURCE_IRQ,
  177. },
  178. {
  179. .name = "edma0_err",
  180. .start = IRQ_DA8XX_CCERRINT,
  181. .flags = IORESOURCE_IRQ,
  182. },
  183. };
  184. static struct resource da850_edma_resources[] = {
  185. {
  186. .name = "edma_cc0",
  187. .start = DA8XX_TPCC_BASE,
  188. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  189. .flags = IORESOURCE_MEM,
  190. },
  191. {
  192. .name = "edma_tc0",
  193. .start = DA8XX_TPTC0_BASE,
  194. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  195. .flags = IORESOURCE_MEM,
  196. },
  197. {
  198. .name = "edma_tc1",
  199. .start = DA8XX_TPTC1_BASE,
  200. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  201. .flags = IORESOURCE_MEM,
  202. },
  203. {
  204. .name = "edma_cc1",
  205. .start = DA850_TPCC1_BASE,
  206. .end = DA850_TPCC1_BASE + SZ_32K - 1,
  207. .flags = IORESOURCE_MEM,
  208. },
  209. {
  210. .name = "edma_tc2",
  211. .start = DA850_TPTC2_BASE,
  212. .end = DA850_TPTC2_BASE + SZ_1K - 1,
  213. .flags = IORESOURCE_MEM,
  214. },
  215. {
  216. .name = "edma0",
  217. .start = IRQ_DA8XX_CCINT0,
  218. .flags = IORESOURCE_IRQ,
  219. },
  220. {
  221. .name = "edma0_err",
  222. .start = IRQ_DA8XX_CCERRINT,
  223. .flags = IORESOURCE_IRQ,
  224. },
  225. {
  226. .name = "edma1",
  227. .start = IRQ_DA850_CCINT1,
  228. .flags = IORESOURCE_IRQ,
  229. },
  230. {
  231. .name = "edma1_err",
  232. .start = IRQ_DA850_CCERRINT1,
  233. .flags = IORESOURCE_IRQ,
  234. },
  235. };
  236. static struct platform_device da830_edma_device = {
  237. .name = "edma",
  238. .id = -1,
  239. .dev = {
  240. .platform_data = da830_edma_info,
  241. },
  242. .num_resources = ARRAY_SIZE(da830_edma_resources),
  243. .resource = da830_edma_resources,
  244. };
  245. static struct platform_device da850_edma_device = {
  246. .name = "edma",
  247. .id = -1,
  248. .dev = {
  249. .platform_data = da850_edma_info,
  250. },
  251. .num_resources = ARRAY_SIZE(da850_edma_resources),
  252. .resource = da850_edma_resources,
  253. };
  254. int __init da830_register_edma(struct edma_rsv_info *rsv)
  255. {
  256. da830_edma_cc0_info.rsv = rsv;
  257. return platform_device_register(&da830_edma_device);
  258. }
  259. int __init da850_register_edma(struct edma_rsv_info *rsv[2])
  260. {
  261. if (rsv) {
  262. da850_edma_cc_info[0].rsv = rsv[0];
  263. da850_edma_cc_info[1].rsv = rsv[1];
  264. }
  265. return platform_device_register(&da850_edma_device);
  266. }
  267. static struct resource da8xx_i2c_resources0[] = {
  268. {
  269. .start = DA8XX_I2C0_BASE,
  270. .end = DA8XX_I2C0_BASE + SZ_4K - 1,
  271. .flags = IORESOURCE_MEM,
  272. },
  273. {
  274. .start = IRQ_DA8XX_I2CINT0,
  275. .end = IRQ_DA8XX_I2CINT0,
  276. .flags = IORESOURCE_IRQ,
  277. },
  278. };
  279. static struct platform_device da8xx_i2c_device0 = {
  280. .name = "i2c_davinci",
  281. .id = 1,
  282. .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
  283. .resource = da8xx_i2c_resources0,
  284. };
  285. static struct resource da8xx_i2c_resources1[] = {
  286. {
  287. .start = DA8XX_I2C1_BASE,
  288. .end = DA8XX_I2C1_BASE + SZ_4K - 1,
  289. .flags = IORESOURCE_MEM,
  290. },
  291. {
  292. .start = IRQ_DA8XX_I2CINT1,
  293. .end = IRQ_DA8XX_I2CINT1,
  294. .flags = IORESOURCE_IRQ,
  295. },
  296. };
  297. static struct platform_device da8xx_i2c_device1 = {
  298. .name = "i2c_davinci",
  299. .id = 2,
  300. .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
  301. .resource = da8xx_i2c_resources1,
  302. };
  303. int __init da8xx_register_i2c(int instance,
  304. struct davinci_i2c_platform_data *pdata)
  305. {
  306. struct platform_device *pdev;
  307. if (instance == 0)
  308. pdev = &da8xx_i2c_device0;
  309. else if (instance == 1)
  310. pdev = &da8xx_i2c_device1;
  311. else
  312. return -EINVAL;
  313. pdev->dev.platform_data = pdata;
  314. return platform_device_register(pdev);
  315. }
  316. static struct resource da8xx_watchdog_resources[] = {
  317. {
  318. .start = DA8XX_WDOG_BASE,
  319. .end = DA8XX_WDOG_BASE + SZ_4K - 1,
  320. .flags = IORESOURCE_MEM,
  321. },
  322. };
  323. struct platform_device da8xx_wdt_device = {
  324. .name = "watchdog",
  325. .id = -1,
  326. .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
  327. .resource = da8xx_watchdog_resources,
  328. };
  329. int __init da8xx_register_watchdog(void)
  330. {
  331. return platform_device_register(&da8xx_wdt_device);
  332. }
  333. static struct resource da8xx_emac_resources[] = {
  334. {
  335. .start = DA8XX_EMAC_CPPI_PORT_BASE,
  336. .end = DA8XX_EMAC_CPPI_PORT_BASE + SZ_16K - 1,
  337. .flags = IORESOURCE_MEM,
  338. },
  339. {
  340. .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  341. .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  342. .flags = IORESOURCE_IRQ,
  343. },
  344. {
  345. .start = IRQ_DA8XX_C0_RX_PULSE,
  346. .end = IRQ_DA8XX_C0_RX_PULSE,
  347. .flags = IORESOURCE_IRQ,
  348. },
  349. {
  350. .start = IRQ_DA8XX_C0_TX_PULSE,
  351. .end = IRQ_DA8XX_C0_TX_PULSE,
  352. .flags = IORESOURCE_IRQ,
  353. },
  354. {
  355. .start = IRQ_DA8XX_C0_MISC_PULSE,
  356. .end = IRQ_DA8XX_C0_MISC_PULSE,
  357. .flags = IORESOURCE_IRQ,
  358. },
  359. };
  360. struct emac_platform_data da8xx_emac_pdata = {
  361. .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
  362. .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
  363. .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
  364. .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
  365. .version = EMAC_VERSION_2,
  366. };
  367. static struct platform_device da8xx_emac_device = {
  368. .name = "davinci_emac",
  369. .id = 1,
  370. .dev = {
  371. .platform_data = &da8xx_emac_pdata,
  372. },
  373. .num_resources = ARRAY_SIZE(da8xx_emac_resources),
  374. .resource = da8xx_emac_resources,
  375. };
  376. static struct resource da8xx_mdio_resources[] = {
  377. {
  378. .start = DA8XX_EMAC_MDIO_BASE,
  379. .end = DA8XX_EMAC_MDIO_BASE + SZ_4K - 1,
  380. .flags = IORESOURCE_MEM,
  381. },
  382. };
  383. static struct platform_device da8xx_mdio_device = {
  384. .name = "davinci_mdio",
  385. .id = 0,
  386. .num_resources = ARRAY_SIZE(da8xx_mdio_resources),
  387. .resource = da8xx_mdio_resources,
  388. };
  389. int __init da8xx_register_emac(void)
  390. {
  391. int ret;
  392. ret = platform_device_register(&da8xx_mdio_device);
  393. if (ret < 0)
  394. return ret;
  395. ret = platform_device_register(&da8xx_emac_device);
  396. if (ret < 0)
  397. return ret;
  398. ret = clk_add_alias(NULL, dev_name(&da8xx_mdio_device.dev),
  399. NULL, &da8xx_emac_device.dev);
  400. return ret;
  401. }
  402. static struct resource da830_mcasp1_resources[] = {
  403. {
  404. .name = "mcasp1",
  405. .start = DAVINCI_DA830_MCASP1_REG_BASE,
  406. .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
  407. .flags = IORESOURCE_MEM,
  408. },
  409. /* TX event */
  410. {
  411. .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  412. .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  413. .flags = IORESOURCE_DMA,
  414. },
  415. /* RX event */
  416. {
  417. .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
  418. .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
  419. .flags = IORESOURCE_DMA,
  420. },
  421. };
  422. static struct platform_device da830_mcasp1_device = {
  423. .name = "davinci-mcasp",
  424. .id = 1,
  425. .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
  426. .resource = da830_mcasp1_resources,
  427. };
  428. static struct resource da850_mcasp_resources[] = {
  429. {
  430. .name = "mcasp",
  431. .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
  432. .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
  433. .flags = IORESOURCE_MEM,
  434. },
  435. /* TX event */
  436. {
  437. .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  438. .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  439. .flags = IORESOURCE_DMA,
  440. },
  441. /* RX event */
  442. {
  443. .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  444. .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  445. .flags = IORESOURCE_DMA,
  446. },
  447. };
  448. static struct platform_device da850_mcasp_device = {
  449. .name = "davinci-mcasp",
  450. .id = 0,
  451. .num_resources = ARRAY_SIZE(da850_mcasp_resources),
  452. .resource = da850_mcasp_resources,
  453. };
  454. static struct platform_device davinci_pcm_device = {
  455. .name = "davinci-pcm-audio",
  456. .id = -1,
  457. };
  458. void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
  459. {
  460. platform_device_register(&davinci_pcm_device);
  461. /* DA830/OMAP-L137 has 3 instances of McASP */
  462. if (cpu_is_davinci_da830() && id == 1) {
  463. da830_mcasp1_device.dev.platform_data = pdata;
  464. platform_device_register(&da830_mcasp1_device);
  465. } else if (cpu_is_davinci_da850()) {
  466. da850_mcasp_device.dev.platform_data = pdata;
  467. platform_device_register(&da850_mcasp_device);
  468. }
  469. }
  470. static const struct display_panel disp_panel = {
  471. QVGA,
  472. 16,
  473. 16,
  474. COLOR_ACTIVE,
  475. };
  476. static struct lcd_ctrl_config lcd_cfg = {
  477. &disp_panel,
  478. .ac_bias = 255,
  479. .ac_bias_intrpt = 0,
  480. .dma_burst_sz = 16,
  481. .bpp = 16,
  482. .fdd = 255,
  483. .tft_alt_mode = 0,
  484. .stn_565_mode = 0,
  485. .mono_8bit_mode = 0,
  486. .invert_line_clock = 1,
  487. .invert_frm_clock = 1,
  488. .sync_edge = 0,
  489. .sync_ctrl = 1,
  490. .raster_order = 0,
  491. };
  492. struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
  493. .manu_name = "sharp",
  494. .controller_data = &lcd_cfg,
  495. .type = "Sharp_LCD035Q3DG01",
  496. };
  497. struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
  498. .manu_name = "sharp",
  499. .controller_data = &lcd_cfg,
  500. .type = "Sharp_LK043T1DG01",
  501. };
  502. static struct resource da8xx_lcdc_resources[] = {
  503. [0] = { /* registers */
  504. .start = DA8XX_LCD_CNTRL_BASE,
  505. .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
  506. .flags = IORESOURCE_MEM,
  507. },
  508. [1] = { /* interrupt */
  509. .start = IRQ_DA8XX_LCDINT,
  510. .end = IRQ_DA8XX_LCDINT,
  511. .flags = IORESOURCE_IRQ,
  512. },
  513. };
  514. static struct platform_device da8xx_lcdc_device = {
  515. .name = "da8xx_lcdc",
  516. .id = 0,
  517. .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
  518. .resource = da8xx_lcdc_resources,
  519. };
  520. int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
  521. {
  522. da8xx_lcdc_device.dev.platform_data = pdata;
  523. return platform_device_register(&da8xx_lcdc_device);
  524. }
  525. static struct resource da8xx_mmcsd0_resources[] = {
  526. { /* registers */
  527. .start = DA8XX_MMCSD0_BASE,
  528. .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
  529. .flags = IORESOURCE_MEM,
  530. },
  531. { /* interrupt */
  532. .start = IRQ_DA8XX_MMCSDINT0,
  533. .end = IRQ_DA8XX_MMCSDINT0,
  534. .flags = IORESOURCE_IRQ,
  535. },
  536. { /* DMA RX */
  537. .start = DA8XX_DMA_MMCSD0_RX,
  538. .end = DA8XX_DMA_MMCSD0_RX,
  539. .flags = IORESOURCE_DMA,
  540. },
  541. { /* DMA TX */
  542. .start = DA8XX_DMA_MMCSD0_TX,
  543. .end = DA8XX_DMA_MMCSD0_TX,
  544. .flags = IORESOURCE_DMA,
  545. },
  546. };
  547. static struct platform_device da8xx_mmcsd0_device = {
  548. .name = "davinci_mmc",
  549. .id = 0,
  550. .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
  551. .resource = da8xx_mmcsd0_resources,
  552. };
  553. int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
  554. {
  555. da8xx_mmcsd0_device.dev.platform_data = config;
  556. return platform_device_register(&da8xx_mmcsd0_device);
  557. }
  558. #ifdef CONFIG_ARCH_DAVINCI_DA850
  559. static struct resource da850_mmcsd1_resources[] = {
  560. { /* registers */
  561. .start = DA850_MMCSD1_BASE,
  562. .end = DA850_MMCSD1_BASE + SZ_4K - 1,
  563. .flags = IORESOURCE_MEM,
  564. },
  565. { /* interrupt */
  566. .start = IRQ_DA850_MMCSDINT0_1,
  567. .end = IRQ_DA850_MMCSDINT0_1,
  568. .flags = IORESOURCE_IRQ,
  569. },
  570. { /* DMA RX */
  571. .start = DA850_DMA_MMCSD1_RX,
  572. .end = DA850_DMA_MMCSD1_RX,
  573. .flags = IORESOURCE_DMA,
  574. },
  575. { /* DMA TX */
  576. .start = DA850_DMA_MMCSD1_TX,
  577. .end = DA850_DMA_MMCSD1_TX,
  578. .flags = IORESOURCE_DMA,
  579. },
  580. };
  581. static struct platform_device da850_mmcsd1_device = {
  582. .name = "davinci_mmc",
  583. .id = 1,
  584. .num_resources = ARRAY_SIZE(da850_mmcsd1_resources),
  585. .resource = da850_mmcsd1_resources,
  586. };
  587. int __init da850_register_mmcsd1(struct davinci_mmc_config *config)
  588. {
  589. da850_mmcsd1_device.dev.platform_data = config;
  590. return platform_device_register(&da850_mmcsd1_device);
  591. }
  592. #endif
  593. static struct resource da8xx_rtc_resources[] = {
  594. {
  595. .start = DA8XX_RTC_BASE,
  596. .end = DA8XX_RTC_BASE + SZ_4K - 1,
  597. .flags = IORESOURCE_MEM,
  598. },
  599. { /* timer irq */
  600. .start = IRQ_DA8XX_RTC,
  601. .end = IRQ_DA8XX_RTC,
  602. .flags = IORESOURCE_IRQ,
  603. },
  604. { /* alarm irq */
  605. .start = IRQ_DA8XX_RTC,
  606. .end = IRQ_DA8XX_RTC,
  607. .flags = IORESOURCE_IRQ,
  608. },
  609. };
  610. static struct platform_device da8xx_rtc_device = {
  611. .name = "omap_rtc",
  612. .id = -1,
  613. .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
  614. .resource = da8xx_rtc_resources,
  615. };
  616. int da8xx_register_rtc(void)
  617. {
  618. int ret;
  619. void __iomem *base;
  620. base = ioremap(DA8XX_RTC_BASE, SZ_4K);
  621. if (WARN_ON(!base))
  622. return -ENOMEM;
  623. /* Unlock the rtc's registers */
  624. __raw_writel(0x83e70b13, base + 0x6c);
  625. __raw_writel(0x95a4f1e0, base + 0x70);
  626. iounmap(base);
  627. ret = platform_device_register(&da8xx_rtc_device);
  628. if (!ret)
  629. /* Atleast on DA850, RTC is a wakeup source */
  630. device_init_wakeup(&da8xx_rtc_device.dev, true);
  631. return ret;
  632. }
  633. static void __iomem *da8xx_ddr2_ctlr_base;
  634. void __iomem * __init da8xx_get_mem_ctlr(void)
  635. {
  636. if (da8xx_ddr2_ctlr_base)
  637. return da8xx_ddr2_ctlr_base;
  638. da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
  639. if (!da8xx_ddr2_ctlr_base)
  640. pr_warning("%s: Unable to map DDR2 controller", __func__);
  641. return da8xx_ddr2_ctlr_base;
  642. }
  643. static struct resource da8xx_cpuidle_resources[] = {
  644. {
  645. .start = DA8XX_DDR2_CTL_BASE,
  646. .end = DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
  647. .flags = IORESOURCE_MEM,
  648. },
  649. };
  650. /* DA8XX devices support DDR2 power down */
  651. static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
  652. .ddr2_pdown = 1,
  653. };
  654. static struct platform_device da8xx_cpuidle_device = {
  655. .name = "cpuidle-davinci",
  656. .num_resources = ARRAY_SIZE(da8xx_cpuidle_resources),
  657. .resource = da8xx_cpuidle_resources,
  658. .dev = {
  659. .platform_data = &da8xx_cpuidle_pdata,
  660. },
  661. };
  662. int __init da8xx_register_cpuidle(void)
  663. {
  664. da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
  665. return platform_device_register(&da8xx_cpuidle_device);
  666. }
  667. static struct resource da8xx_spi0_resources[] = {
  668. [0] = {
  669. .start = DA8XX_SPI0_BASE,
  670. .end = DA8XX_SPI0_BASE + SZ_4K - 1,
  671. .flags = IORESOURCE_MEM,
  672. },
  673. [1] = {
  674. .start = IRQ_DA8XX_SPINT0,
  675. .end = IRQ_DA8XX_SPINT0,
  676. .flags = IORESOURCE_IRQ,
  677. },
  678. [2] = {
  679. .start = DA8XX_DMA_SPI0_RX,
  680. .end = DA8XX_DMA_SPI0_RX,
  681. .flags = IORESOURCE_DMA,
  682. },
  683. [3] = {
  684. .start = DA8XX_DMA_SPI0_TX,
  685. .end = DA8XX_DMA_SPI0_TX,
  686. .flags = IORESOURCE_DMA,
  687. },
  688. };
  689. static struct resource da8xx_spi1_resources[] = {
  690. [0] = {
  691. .start = DA830_SPI1_BASE,
  692. .end = DA830_SPI1_BASE + SZ_4K - 1,
  693. .flags = IORESOURCE_MEM,
  694. },
  695. [1] = {
  696. .start = IRQ_DA8XX_SPINT1,
  697. .end = IRQ_DA8XX_SPINT1,
  698. .flags = IORESOURCE_IRQ,
  699. },
  700. [2] = {
  701. .start = DA8XX_DMA_SPI1_RX,
  702. .end = DA8XX_DMA_SPI1_RX,
  703. .flags = IORESOURCE_DMA,
  704. },
  705. [3] = {
  706. .start = DA8XX_DMA_SPI1_TX,
  707. .end = DA8XX_DMA_SPI1_TX,
  708. .flags = IORESOURCE_DMA,
  709. },
  710. };
  711. struct davinci_spi_platform_data da8xx_spi_pdata[] = {
  712. [0] = {
  713. .version = SPI_VERSION_2,
  714. .intr_line = 1,
  715. .dma_event_q = EVENTQ_0,
  716. },
  717. [1] = {
  718. .version = SPI_VERSION_2,
  719. .intr_line = 1,
  720. .dma_event_q = EVENTQ_0,
  721. },
  722. };
  723. static struct platform_device da8xx_spi_device[] = {
  724. [0] = {
  725. .name = "spi_davinci",
  726. .id = 0,
  727. .num_resources = ARRAY_SIZE(da8xx_spi0_resources),
  728. .resource = da8xx_spi0_resources,
  729. .dev = {
  730. .platform_data = &da8xx_spi_pdata[0],
  731. },
  732. },
  733. [1] = {
  734. .name = "spi_davinci",
  735. .id = 1,
  736. .num_resources = ARRAY_SIZE(da8xx_spi1_resources),
  737. .resource = da8xx_spi1_resources,
  738. .dev = {
  739. .platform_data = &da8xx_spi_pdata[1],
  740. },
  741. },
  742. };
  743. int __init da8xx_register_spi(int instance, struct spi_board_info *info,
  744. unsigned len)
  745. {
  746. int ret;
  747. if (instance < 0 || instance > 1)
  748. return -EINVAL;
  749. ret = spi_register_board_info(info, len);
  750. if (ret)
  751. pr_warning("%s: failed to register board info for spi %d :"
  752. " %d\n", __func__, instance, ret);
  753. da8xx_spi_pdata[instance].num_chipselect = len;
  754. if (instance == 1 && cpu_is_davinci_da850()) {
  755. da8xx_spi1_resources[0].start = DA850_SPI1_BASE;
  756. da8xx_spi1_resources[0].end = DA850_SPI1_BASE + SZ_4K - 1;
  757. }
  758. return platform_device_register(&da8xx_spi_device[instance]);
  759. }
  760. #ifdef CONFIG_ARCH_DAVINCI_DA850
  761. static struct resource da850_sata_resources[] = {
  762. {
  763. .start = DA850_SATA_BASE,
  764. .end = DA850_SATA_BASE + 0x1fff,
  765. .flags = IORESOURCE_MEM,
  766. },
  767. {
  768. .start = IRQ_DA850_SATAINT,
  769. .flags = IORESOURCE_IRQ,
  770. },
  771. };
  772. /* SATA PHY Control Register offset from AHCI base */
  773. #define SATA_P0PHYCR_REG 0x178
  774. #define SATA_PHY_MPY(x) ((x) << 0)
  775. #define SATA_PHY_LOS(x) ((x) << 6)
  776. #define SATA_PHY_RXCDR(x) ((x) << 10)
  777. #define SATA_PHY_RXEQ(x) ((x) << 13)
  778. #define SATA_PHY_TXSWING(x) ((x) << 19)
  779. #define SATA_PHY_ENPLL(x) ((x) << 31)
  780. static struct clk *da850_sata_clk;
  781. static unsigned long da850_sata_refclkpn;
  782. /* Supported DA850 SATA crystal frequencies */
  783. #define KHZ_TO_HZ(freq) ((freq) * 1000)
  784. static unsigned long da850_sata_xtal[] = {
  785. KHZ_TO_HZ(300000),
  786. KHZ_TO_HZ(250000),
  787. 0, /* Reserved */
  788. KHZ_TO_HZ(187500),
  789. KHZ_TO_HZ(150000),
  790. KHZ_TO_HZ(125000),
  791. KHZ_TO_HZ(120000),
  792. KHZ_TO_HZ(100000),
  793. KHZ_TO_HZ(75000),
  794. KHZ_TO_HZ(60000),
  795. };
  796. static int da850_sata_init(struct device *dev, void __iomem *addr)
  797. {
  798. int i, ret;
  799. unsigned int val;
  800. da850_sata_clk = clk_get(dev, NULL);
  801. if (IS_ERR(da850_sata_clk))
  802. return PTR_ERR(da850_sata_clk);
  803. ret = clk_enable(da850_sata_clk);
  804. if (ret)
  805. goto err0;
  806. /* Enable SATA clock receiver */
  807. val = __raw_readl(DA8XX_SYSCFG1_VIRT(DA8XX_PWRDN_REG));
  808. val &= ~BIT(0);
  809. __raw_writel(val, DA8XX_SYSCFG1_VIRT(DA8XX_PWRDN_REG));
  810. /* Get the multiplier needed for 1.5GHz PLL output */
  811. for (i = 0; i < ARRAY_SIZE(da850_sata_xtal); i++)
  812. if (da850_sata_xtal[i] == da850_sata_refclkpn)
  813. break;
  814. if (i == ARRAY_SIZE(da850_sata_xtal)) {
  815. ret = -EINVAL;
  816. goto err1;
  817. }
  818. val = SATA_PHY_MPY(i + 1) |
  819. SATA_PHY_LOS(1) |
  820. SATA_PHY_RXCDR(4) |
  821. SATA_PHY_RXEQ(1) |
  822. SATA_PHY_TXSWING(3) |
  823. SATA_PHY_ENPLL(1);
  824. __raw_writel(val, addr + SATA_P0PHYCR_REG);
  825. return 0;
  826. err1:
  827. clk_disable(da850_sata_clk);
  828. err0:
  829. clk_put(da850_sata_clk);
  830. return ret;
  831. }
  832. static void da850_sata_exit(struct device *dev)
  833. {
  834. clk_disable(da850_sata_clk);
  835. clk_put(da850_sata_clk);
  836. }
  837. static struct ahci_platform_data da850_sata_pdata = {
  838. .init = da850_sata_init,
  839. .exit = da850_sata_exit,
  840. };
  841. static u64 da850_sata_dmamask = DMA_BIT_MASK(32);
  842. static struct platform_device da850_sata_device = {
  843. .name = "ahci",
  844. .id = -1,
  845. .dev = {
  846. .platform_data = &da850_sata_pdata,
  847. .dma_mask = &da850_sata_dmamask,
  848. .coherent_dma_mask = DMA_BIT_MASK(32),
  849. },
  850. .num_resources = ARRAY_SIZE(da850_sata_resources),
  851. .resource = da850_sata_resources,
  852. };
  853. int __init da850_register_sata(unsigned long refclkpn)
  854. {
  855. da850_sata_refclkpn = refclkpn;
  856. if (!da850_sata_refclkpn)
  857. return -EINVAL;
  858. return platform_device_register(&da850_sata_device);
  859. }
  860. #endif