da850.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149
  1. /*
  2. * TI DA850/OMAP-L138 chip specific setup
  3. *
  4. * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * Derived from: arch/arm/mach-davinci/da830.c
  7. * Original Copyrights follow:
  8. *
  9. * 2009 (c) MontaVista Software, Inc. This file is licensed under
  10. * the terms of the GNU General Public License version 2. This program
  11. * is licensed "as is" without any warranty of any kind, whether express
  12. * or implied.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/clk.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/cpufreq.h>
  18. #include <linux/regulator/consumer.h>
  19. #include <asm/mach/map.h>
  20. #include <mach/psc.h>
  21. #include <mach/irqs.h>
  22. #include <mach/cputype.h>
  23. #include <mach/common.h>
  24. #include <mach/time.h>
  25. #include <mach/da8xx.h>
  26. #include <mach/cpufreq.h>
  27. #include <mach/pm.h>
  28. #include <mach/gpio.h>
  29. #include "clock.h"
  30. #include "mux.h"
  31. /* SoC specific clock flags */
  32. #define DA850_CLK_ASYNC3 BIT(16)
  33. #define DA850_PLL1_BASE 0x01e1a000
  34. #define DA850_TIMER64P2_BASE 0x01f0c000
  35. #define DA850_TIMER64P3_BASE 0x01f0d000
  36. #define DA850_REF_FREQ 24000000
  37. #define CFGCHIP3_ASYNC3_CLKSRC BIT(4)
  38. #define CFGCHIP3_PLL1_MASTER_LOCK BIT(5)
  39. #define CFGCHIP0_PLL_MASTER_LOCK BIT(4)
  40. static int da850_set_armrate(struct clk *clk, unsigned long rate);
  41. static int da850_round_armrate(struct clk *clk, unsigned long rate);
  42. static int da850_set_pll0rate(struct clk *clk, unsigned long armrate);
  43. static struct pll_data pll0_data = {
  44. .num = 1,
  45. .phys_base = DA8XX_PLL0_BASE,
  46. .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
  47. };
  48. static struct clk ref_clk = {
  49. .name = "ref_clk",
  50. .rate = DA850_REF_FREQ,
  51. .set_rate = davinci_simple_set_rate,
  52. };
  53. static struct clk pll0_clk = {
  54. .name = "pll0",
  55. .parent = &ref_clk,
  56. .pll_data = &pll0_data,
  57. .flags = CLK_PLL,
  58. .set_rate = da850_set_pll0rate,
  59. };
  60. static struct clk pll0_aux_clk = {
  61. .name = "pll0_aux_clk",
  62. .parent = &pll0_clk,
  63. .flags = CLK_PLL | PRE_PLL,
  64. };
  65. static struct clk pll0_sysclk2 = {
  66. .name = "pll0_sysclk2",
  67. .parent = &pll0_clk,
  68. .flags = CLK_PLL,
  69. .div_reg = PLLDIV2,
  70. };
  71. static struct clk pll0_sysclk3 = {
  72. .name = "pll0_sysclk3",
  73. .parent = &pll0_clk,
  74. .flags = CLK_PLL,
  75. .div_reg = PLLDIV3,
  76. .set_rate = davinci_set_sysclk_rate,
  77. .maxrate = 100000000,
  78. };
  79. static struct clk pll0_sysclk4 = {
  80. .name = "pll0_sysclk4",
  81. .parent = &pll0_clk,
  82. .flags = CLK_PLL,
  83. .div_reg = PLLDIV4,
  84. };
  85. static struct clk pll0_sysclk5 = {
  86. .name = "pll0_sysclk5",
  87. .parent = &pll0_clk,
  88. .flags = CLK_PLL,
  89. .div_reg = PLLDIV5,
  90. };
  91. static struct clk pll0_sysclk6 = {
  92. .name = "pll0_sysclk6",
  93. .parent = &pll0_clk,
  94. .flags = CLK_PLL,
  95. .div_reg = PLLDIV6,
  96. };
  97. static struct clk pll0_sysclk7 = {
  98. .name = "pll0_sysclk7",
  99. .parent = &pll0_clk,
  100. .flags = CLK_PLL,
  101. .div_reg = PLLDIV7,
  102. };
  103. static struct pll_data pll1_data = {
  104. .num = 2,
  105. .phys_base = DA850_PLL1_BASE,
  106. .flags = PLL_HAS_POSTDIV,
  107. };
  108. static struct clk pll1_clk = {
  109. .name = "pll1",
  110. .parent = &ref_clk,
  111. .pll_data = &pll1_data,
  112. .flags = CLK_PLL,
  113. };
  114. static struct clk pll1_aux_clk = {
  115. .name = "pll1_aux_clk",
  116. .parent = &pll1_clk,
  117. .flags = CLK_PLL | PRE_PLL,
  118. };
  119. static struct clk pll1_sysclk2 = {
  120. .name = "pll1_sysclk2",
  121. .parent = &pll1_clk,
  122. .flags = CLK_PLL,
  123. .div_reg = PLLDIV2,
  124. };
  125. static struct clk pll1_sysclk3 = {
  126. .name = "pll1_sysclk3",
  127. .parent = &pll1_clk,
  128. .flags = CLK_PLL,
  129. .div_reg = PLLDIV3,
  130. };
  131. static struct clk pll1_sysclk4 = {
  132. .name = "pll1_sysclk4",
  133. .parent = &pll1_clk,
  134. .flags = CLK_PLL,
  135. .div_reg = PLLDIV4,
  136. };
  137. static struct clk pll1_sysclk5 = {
  138. .name = "pll1_sysclk5",
  139. .parent = &pll1_clk,
  140. .flags = CLK_PLL,
  141. .div_reg = PLLDIV5,
  142. };
  143. static struct clk pll1_sysclk6 = {
  144. .name = "pll0_sysclk6",
  145. .parent = &pll0_clk,
  146. .flags = CLK_PLL,
  147. .div_reg = PLLDIV6,
  148. };
  149. static struct clk pll1_sysclk7 = {
  150. .name = "pll1_sysclk7",
  151. .parent = &pll1_clk,
  152. .flags = CLK_PLL,
  153. .div_reg = PLLDIV7,
  154. };
  155. static struct clk i2c0_clk = {
  156. .name = "i2c0",
  157. .parent = &pll0_aux_clk,
  158. };
  159. static struct clk timerp64_0_clk = {
  160. .name = "timer0",
  161. .parent = &pll0_aux_clk,
  162. };
  163. static struct clk timerp64_1_clk = {
  164. .name = "timer1",
  165. .parent = &pll0_aux_clk,
  166. };
  167. static struct clk arm_rom_clk = {
  168. .name = "arm_rom",
  169. .parent = &pll0_sysclk2,
  170. .lpsc = DA8XX_LPSC0_ARM_RAM_ROM,
  171. .flags = ALWAYS_ENABLED,
  172. };
  173. static struct clk tpcc0_clk = {
  174. .name = "tpcc0",
  175. .parent = &pll0_sysclk2,
  176. .lpsc = DA8XX_LPSC0_TPCC,
  177. .flags = ALWAYS_ENABLED | CLK_PSC,
  178. };
  179. static struct clk tptc0_clk = {
  180. .name = "tptc0",
  181. .parent = &pll0_sysclk2,
  182. .lpsc = DA8XX_LPSC0_TPTC0,
  183. .flags = ALWAYS_ENABLED,
  184. };
  185. static struct clk tptc1_clk = {
  186. .name = "tptc1",
  187. .parent = &pll0_sysclk2,
  188. .lpsc = DA8XX_LPSC0_TPTC1,
  189. .flags = ALWAYS_ENABLED,
  190. };
  191. static struct clk tpcc1_clk = {
  192. .name = "tpcc1",
  193. .parent = &pll0_sysclk2,
  194. .lpsc = DA850_LPSC1_TPCC1,
  195. .gpsc = 1,
  196. .flags = CLK_PSC | ALWAYS_ENABLED,
  197. };
  198. static struct clk tptc2_clk = {
  199. .name = "tptc2",
  200. .parent = &pll0_sysclk2,
  201. .lpsc = DA850_LPSC1_TPTC2,
  202. .gpsc = 1,
  203. .flags = ALWAYS_ENABLED,
  204. };
  205. static struct clk uart0_clk = {
  206. .name = "uart0",
  207. .parent = &pll0_sysclk2,
  208. .lpsc = DA8XX_LPSC0_UART0,
  209. };
  210. static struct clk uart1_clk = {
  211. .name = "uart1",
  212. .parent = &pll0_sysclk2,
  213. .lpsc = DA8XX_LPSC1_UART1,
  214. .gpsc = 1,
  215. .flags = DA850_CLK_ASYNC3,
  216. };
  217. static struct clk uart2_clk = {
  218. .name = "uart2",
  219. .parent = &pll0_sysclk2,
  220. .lpsc = DA8XX_LPSC1_UART2,
  221. .gpsc = 1,
  222. .flags = DA850_CLK_ASYNC3,
  223. };
  224. static struct clk aintc_clk = {
  225. .name = "aintc",
  226. .parent = &pll0_sysclk4,
  227. .lpsc = DA8XX_LPSC0_AINTC,
  228. .flags = ALWAYS_ENABLED,
  229. };
  230. static struct clk gpio_clk = {
  231. .name = "gpio",
  232. .parent = &pll0_sysclk4,
  233. .lpsc = DA8XX_LPSC1_GPIO,
  234. .gpsc = 1,
  235. };
  236. static struct clk i2c1_clk = {
  237. .name = "i2c1",
  238. .parent = &pll0_sysclk4,
  239. .lpsc = DA8XX_LPSC1_I2C,
  240. .gpsc = 1,
  241. };
  242. static struct clk emif3_clk = {
  243. .name = "emif3",
  244. .parent = &pll0_sysclk5,
  245. .lpsc = DA8XX_LPSC1_EMIF3C,
  246. .gpsc = 1,
  247. .flags = ALWAYS_ENABLED,
  248. };
  249. static struct clk arm_clk = {
  250. .name = "arm",
  251. .parent = &pll0_sysclk6,
  252. .lpsc = DA8XX_LPSC0_ARM,
  253. .flags = ALWAYS_ENABLED,
  254. .set_rate = da850_set_armrate,
  255. .round_rate = da850_round_armrate,
  256. };
  257. static struct clk rmii_clk = {
  258. .name = "rmii",
  259. .parent = &pll0_sysclk7,
  260. };
  261. static struct clk emac_clk = {
  262. .name = "emac",
  263. .parent = &pll0_sysclk4,
  264. .lpsc = DA8XX_LPSC1_CPGMAC,
  265. .gpsc = 1,
  266. };
  267. static struct clk mcasp_clk = {
  268. .name = "mcasp",
  269. .parent = &pll0_sysclk2,
  270. .lpsc = DA8XX_LPSC1_McASP0,
  271. .gpsc = 1,
  272. .flags = DA850_CLK_ASYNC3,
  273. };
  274. static struct clk lcdc_clk = {
  275. .name = "lcdc",
  276. .parent = &pll0_sysclk2,
  277. .lpsc = DA8XX_LPSC1_LCDC,
  278. .gpsc = 1,
  279. };
  280. static struct clk mmcsd0_clk = {
  281. .name = "mmcsd0",
  282. .parent = &pll0_sysclk2,
  283. .lpsc = DA8XX_LPSC0_MMC_SD,
  284. };
  285. static struct clk mmcsd1_clk = {
  286. .name = "mmcsd1",
  287. .parent = &pll0_sysclk2,
  288. .lpsc = DA850_LPSC1_MMC_SD1,
  289. .gpsc = 1,
  290. };
  291. static struct clk aemif_clk = {
  292. .name = "aemif",
  293. .parent = &pll0_sysclk3,
  294. .lpsc = DA8XX_LPSC0_EMIF25,
  295. .flags = ALWAYS_ENABLED,
  296. };
  297. static struct clk usb11_clk = {
  298. .name = "usb11",
  299. .parent = &pll0_sysclk4,
  300. .lpsc = DA8XX_LPSC1_USB11,
  301. .gpsc = 1,
  302. };
  303. static struct clk usb20_clk = {
  304. .name = "usb20",
  305. .parent = &pll0_sysclk2,
  306. .lpsc = DA8XX_LPSC1_USB20,
  307. .gpsc = 1,
  308. };
  309. static struct clk spi0_clk = {
  310. .name = "spi0",
  311. .parent = &pll0_sysclk2,
  312. .lpsc = DA8XX_LPSC0_SPI0,
  313. };
  314. static struct clk spi1_clk = {
  315. .name = "spi1",
  316. .parent = &pll0_sysclk2,
  317. .lpsc = DA8XX_LPSC1_SPI1,
  318. .gpsc = 1,
  319. .flags = DA850_CLK_ASYNC3,
  320. };
  321. static struct clk sata_clk = {
  322. .name = "sata",
  323. .parent = &pll0_sysclk2,
  324. .lpsc = DA850_LPSC1_SATA,
  325. .gpsc = 1,
  326. .flags = PSC_FORCE,
  327. };
  328. static struct clk_lookup da850_clks[] = {
  329. CLK(NULL, "ref", &ref_clk),
  330. CLK(NULL, "pll0", &pll0_clk),
  331. CLK(NULL, "pll0_aux", &pll0_aux_clk),
  332. CLK(NULL, "pll0_sysclk2", &pll0_sysclk2),
  333. CLK(NULL, "pll0_sysclk3", &pll0_sysclk3),
  334. CLK(NULL, "pll0_sysclk4", &pll0_sysclk4),
  335. CLK(NULL, "pll0_sysclk5", &pll0_sysclk5),
  336. CLK(NULL, "pll0_sysclk6", &pll0_sysclk6),
  337. CLK(NULL, "pll0_sysclk7", &pll0_sysclk7),
  338. CLK(NULL, "pll1", &pll1_clk),
  339. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  340. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  341. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  342. CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
  343. CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
  344. CLK(NULL, "pll1_sysclk6", &pll1_sysclk6),
  345. CLK(NULL, "pll1_sysclk7", &pll1_sysclk7),
  346. CLK("i2c_davinci.1", NULL, &i2c0_clk),
  347. CLK(NULL, "timer0", &timerp64_0_clk),
  348. CLK("watchdog", NULL, &timerp64_1_clk),
  349. CLK(NULL, "arm_rom", &arm_rom_clk),
  350. CLK(NULL, "tpcc0", &tpcc0_clk),
  351. CLK(NULL, "tptc0", &tptc0_clk),
  352. CLK(NULL, "tptc1", &tptc1_clk),
  353. CLK(NULL, "tpcc1", &tpcc1_clk),
  354. CLK(NULL, "tptc2", &tptc2_clk),
  355. CLK(NULL, "uart0", &uart0_clk),
  356. CLK(NULL, "uart1", &uart1_clk),
  357. CLK(NULL, "uart2", &uart2_clk),
  358. CLK(NULL, "aintc", &aintc_clk),
  359. CLK(NULL, "gpio", &gpio_clk),
  360. CLK("i2c_davinci.2", NULL, &i2c1_clk),
  361. CLK(NULL, "emif3", &emif3_clk),
  362. CLK(NULL, "arm", &arm_clk),
  363. CLK(NULL, "rmii", &rmii_clk),
  364. CLK("davinci_emac.1", NULL, &emac_clk),
  365. CLK("davinci-mcasp.0", NULL, &mcasp_clk),
  366. CLK("da8xx_lcdc.0", NULL, &lcdc_clk),
  367. CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
  368. CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
  369. CLK(NULL, "aemif", &aemif_clk),
  370. CLK(NULL, "usb11", &usb11_clk),
  371. CLK(NULL, "usb20", &usb20_clk),
  372. CLK("spi_davinci.0", NULL, &spi0_clk),
  373. CLK("spi_davinci.1", NULL, &spi1_clk),
  374. CLK("ahci", NULL, &sata_clk),
  375. CLK(NULL, NULL, NULL),
  376. };
  377. /*
  378. * Device specific mux setup
  379. *
  380. * soc description mux mode mode mux dbg
  381. * reg offset mask mode
  382. */
  383. static const struct mux_config da850_pins[] = {
  384. #ifdef CONFIG_DAVINCI_MUX
  385. /* UART0 function */
  386. MUX_CFG(DA850, NUART0_CTS, 3, 24, 15, 2, false)
  387. MUX_CFG(DA850, NUART0_RTS, 3, 28, 15, 2, false)
  388. MUX_CFG(DA850, UART0_RXD, 3, 16, 15, 2, false)
  389. MUX_CFG(DA850, UART0_TXD, 3, 20, 15, 2, false)
  390. /* UART1 function */
  391. MUX_CFG(DA850, UART1_RXD, 4, 24, 15, 2, false)
  392. MUX_CFG(DA850, UART1_TXD, 4, 28, 15, 2, false)
  393. /* UART2 function */
  394. MUX_CFG(DA850, UART2_RXD, 4, 16, 15, 2, false)
  395. MUX_CFG(DA850, UART2_TXD, 4, 20, 15, 2, false)
  396. /* I2C1 function */
  397. MUX_CFG(DA850, I2C1_SCL, 4, 16, 15, 4, false)
  398. MUX_CFG(DA850, I2C1_SDA, 4, 20, 15, 4, false)
  399. /* I2C0 function */
  400. MUX_CFG(DA850, I2C0_SDA, 4, 12, 15, 2, false)
  401. MUX_CFG(DA850, I2C0_SCL, 4, 8, 15, 2, false)
  402. /* EMAC function */
  403. MUX_CFG(DA850, MII_TXEN, 2, 4, 15, 8, false)
  404. MUX_CFG(DA850, MII_TXCLK, 2, 8, 15, 8, false)
  405. MUX_CFG(DA850, MII_COL, 2, 12, 15, 8, false)
  406. MUX_CFG(DA850, MII_TXD_3, 2, 16, 15, 8, false)
  407. MUX_CFG(DA850, MII_TXD_2, 2, 20, 15, 8, false)
  408. MUX_CFG(DA850, MII_TXD_1, 2, 24, 15, 8, false)
  409. MUX_CFG(DA850, MII_TXD_0, 2, 28, 15, 8, false)
  410. MUX_CFG(DA850, MII_RXCLK, 3, 0, 15, 8, false)
  411. MUX_CFG(DA850, MII_RXDV, 3, 4, 15, 8, false)
  412. MUX_CFG(DA850, MII_RXER, 3, 8, 15, 8, false)
  413. MUX_CFG(DA850, MII_CRS, 3, 12, 15, 8, false)
  414. MUX_CFG(DA850, MII_RXD_3, 3, 16, 15, 8, false)
  415. MUX_CFG(DA850, MII_RXD_2, 3, 20, 15, 8, false)
  416. MUX_CFG(DA850, MII_RXD_1, 3, 24, 15, 8, false)
  417. MUX_CFG(DA850, MII_RXD_0, 3, 28, 15, 8, false)
  418. MUX_CFG(DA850, MDIO_CLK, 4, 0, 15, 8, false)
  419. MUX_CFG(DA850, MDIO_D, 4, 4, 15, 8, false)
  420. MUX_CFG(DA850, RMII_TXD_0, 14, 12, 15, 8, false)
  421. MUX_CFG(DA850, RMII_TXD_1, 14, 8, 15, 8, false)
  422. MUX_CFG(DA850, RMII_TXEN, 14, 16, 15, 8, false)
  423. MUX_CFG(DA850, RMII_CRS_DV, 15, 4, 15, 8, false)
  424. MUX_CFG(DA850, RMII_RXD_0, 14, 24, 15, 8, false)
  425. MUX_CFG(DA850, RMII_RXD_1, 14, 20, 15, 8, false)
  426. MUX_CFG(DA850, RMII_RXER, 14, 28, 15, 8, false)
  427. MUX_CFG(DA850, RMII_MHZ_50_CLK, 15, 0, 15, 0, false)
  428. /* McASP function */
  429. MUX_CFG(DA850, ACLKR, 0, 0, 15, 1, false)
  430. MUX_CFG(DA850, ACLKX, 0, 4, 15, 1, false)
  431. MUX_CFG(DA850, AFSR, 0, 8, 15, 1, false)
  432. MUX_CFG(DA850, AFSX, 0, 12, 15, 1, false)
  433. MUX_CFG(DA850, AHCLKR, 0, 16, 15, 1, false)
  434. MUX_CFG(DA850, AHCLKX, 0, 20, 15, 1, false)
  435. MUX_CFG(DA850, AMUTE, 0, 24, 15, 1, false)
  436. MUX_CFG(DA850, AXR_15, 1, 0, 15, 1, false)
  437. MUX_CFG(DA850, AXR_14, 1, 4, 15, 1, false)
  438. MUX_CFG(DA850, AXR_13, 1, 8, 15, 1, false)
  439. MUX_CFG(DA850, AXR_12, 1, 12, 15, 1, false)
  440. MUX_CFG(DA850, AXR_11, 1, 16, 15, 1, false)
  441. MUX_CFG(DA850, AXR_10, 1, 20, 15, 1, false)
  442. MUX_CFG(DA850, AXR_9, 1, 24, 15, 1, false)
  443. MUX_CFG(DA850, AXR_8, 1, 28, 15, 1, false)
  444. MUX_CFG(DA850, AXR_7, 2, 0, 15, 1, false)
  445. MUX_CFG(DA850, AXR_6, 2, 4, 15, 1, false)
  446. MUX_CFG(DA850, AXR_5, 2, 8, 15, 1, false)
  447. MUX_CFG(DA850, AXR_4, 2, 12, 15, 1, false)
  448. MUX_CFG(DA850, AXR_3, 2, 16, 15, 1, false)
  449. MUX_CFG(DA850, AXR_2, 2, 20, 15, 1, false)
  450. MUX_CFG(DA850, AXR_1, 2, 24, 15, 1, false)
  451. MUX_CFG(DA850, AXR_0, 2, 28, 15, 1, false)
  452. /* LCD function */
  453. MUX_CFG(DA850, LCD_D_7, 16, 8, 15, 2, false)
  454. MUX_CFG(DA850, LCD_D_6, 16, 12, 15, 2, false)
  455. MUX_CFG(DA850, LCD_D_5, 16, 16, 15, 2, false)
  456. MUX_CFG(DA850, LCD_D_4, 16, 20, 15, 2, false)
  457. MUX_CFG(DA850, LCD_D_3, 16, 24, 15, 2, false)
  458. MUX_CFG(DA850, LCD_D_2, 16, 28, 15, 2, false)
  459. MUX_CFG(DA850, LCD_D_1, 17, 0, 15, 2, false)
  460. MUX_CFG(DA850, LCD_D_0, 17, 4, 15, 2, false)
  461. MUX_CFG(DA850, LCD_D_15, 17, 8, 15, 2, false)
  462. MUX_CFG(DA850, LCD_D_14, 17, 12, 15, 2, false)
  463. MUX_CFG(DA850, LCD_D_13, 17, 16, 15, 2, false)
  464. MUX_CFG(DA850, LCD_D_12, 17, 20, 15, 2, false)
  465. MUX_CFG(DA850, LCD_D_11, 17, 24, 15, 2, false)
  466. MUX_CFG(DA850, LCD_D_10, 17, 28, 15, 2, false)
  467. MUX_CFG(DA850, LCD_D_9, 18, 0, 15, 2, false)
  468. MUX_CFG(DA850, LCD_D_8, 18, 4, 15, 2, false)
  469. MUX_CFG(DA850, LCD_PCLK, 18, 24, 15, 2, false)
  470. MUX_CFG(DA850, LCD_HSYNC, 19, 0, 15, 2, false)
  471. MUX_CFG(DA850, LCD_VSYNC, 19, 4, 15, 2, false)
  472. MUX_CFG(DA850, NLCD_AC_ENB_CS, 19, 24, 15, 2, false)
  473. /* MMC/SD0 function */
  474. MUX_CFG(DA850, MMCSD0_DAT_0, 10, 8, 15, 2, false)
  475. MUX_CFG(DA850, MMCSD0_DAT_1, 10, 12, 15, 2, false)
  476. MUX_CFG(DA850, MMCSD0_DAT_2, 10, 16, 15, 2, false)
  477. MUX_CFG(DA850, MMCSD0_DAT_3, 10, 20, 15, 2, false)
  478. MUX_CFG(DA850, MMCSD0_CLK, 10, 0, 15, 2, false)
  479. MUX_CFG(DA850, MMCSD0_CMD, 10, 4, 15, 2, false)
  480. /* EMIF2.5/EMIFA function */
  481. MUX_CFG(DA850, EMA_D_7, 9, 0, 15, 1, false)
  482. MUX_CFG(DA850, EMA_D_6, 9, 4, 15, 1, false)
  483. MUX_CFG(DA850, EMA_D_5, 9, 8, 15, 1, false)
  484. MUX_CFG(DA850, EMA_D_4, 9, 12, 15, 1, false)
  485. MUX_CFG(DA850, EMA_D_3, 9, 16, 15, 1, false)
  486. MUX_CFG(DA850, EMA_D_2, 9, 20, 15, 1, false)
  487. MUX_CFG(DA850, EMA_D_1, 9, 24, 15, 1, false)
  488. MUX_CFG(DA850, EMA_D_0, 9, 28, 15, 1, false)
  489. MUX_CFG(DA850, EMA_A_1, 12, 24, 15, 1, false)
  490. MUX_CFG(DA850, EMA_A_2, 12, 20, 15, 1, false)
  491. MUX_CFG(DA850, NEMA_CS_3, 7, 4, 15, 1, false)
  492. MUX_CFG(DA850, NEMA_CS_4, 7, 8, 15, 1, false)
  493. MUX_CFG(DA850, NEMA_WE, 7, 16, 15, 1, false)
  494. MUX_CFG(DA850, NEMA_OE, 7, 20, 15, 1, false)
  495. MUX_CFG(DA850, EMA_A_0, 12, 28, 15, 1, false)
  496. MUX_CFG(DA850, EMA_A_3, 12, 16, 15, 1, false)
  497. MUX_CFG(DA850, EMA_A_4, 12, 12, 15, 1, false)
  498. MUX_CFG(DA850, EMA_A_5, 12, 8, 15, 1, false)
  499. MUX_CFG(DA850, EMA_A_6, 12, 4, 15, 1, false)
  500. MUX_CFG(DA850, EMA_A_7, 12, 0, 15, 1, false)
  501. MUX_CFG(DA850, EMA_A_8, 11, 28, 15, 1, false)
  502. MUX_CFG(DA850, EMA_A_9, 11, 24, 15, 1, false)
  503. MUX_CFG(DA850, EMA_A_10, 11, 20, 15, 1, false)
  504. MUX_CFG(DA850, EMA_A_11, 11, 16, 15, 1, false)
  505. MUX_CFG(DA850, EMA_A_12, 11, 12, 15, 1, false)
  506. MUX_CFG(DA850, EMA_A_13, 11, 8, 15, 1, false)
  507. MUX_CFG(DA850, EMA_A_14, 11, 4, 15, 1, false)
  508. MUX_CFG(DA850, EMA_A_15, 11, 0, 15, 1, false)
  509. MUX_CFG(DA850, EMA_A_16, 10, 28, 15, 1, false)
  510. MUX_CFG(DA850, EMA_A_17, 10, 24, 15, 1, false)
  511. MUX_CFG(DA850, EMA_A_18, 10, 20, 15, 1, false)
  512. MUX_CFG(DA850, EMA_A_19, 10, 16, 15, 1, false)
  513. MUX_CFG(DA850, EMA_A_20, 10, 12, 15, 1, false)
  514. MUX_CFG(DA850, EMA_A_21, 10, 8, 15, 1, false)
  515. MUX_CFG(DA850, EMA_A_22, 10, 4, 15, 1, false)
  516. MUX_CFG(DA850, EMA_A_23, 10, 0, 15, 1, false)
  517. MUX_CFG(DA850, EMA_D_8, 8, 28, 15, 1, false)
  518. MUX_CFG(DA850, EMA_D_9, 8, 24, 15, 1, false)
  519. MUX_CFG(DA850, EMA_D_10, 8, 20, 15, 1, false)
  520. MUX_CFG(DA850, EMA_D_11, 8, 16, 15, 1, false)
  521. MUX_CFG(DA850, EMA_D_12, 8, 12, 15, 1, false)
  522. MUX_CFG(DA850, EMA_D_13, 8, 8, 15, 1, false)
  523. MUX_CFG(DA850, EMA_D_14, 8, 4, 15, 1, false)
  524. MUX_CFG(DA850, EMA_D_15, 8, 0, 15, 1, false)
  525. MUX_CFG(DA850, EMA_BA_1, 5, 24, 15, 1, false)
  526. MUX_CFG(DA850, EMA_CLK, 6, 0, 15, 1, false)
  527. MUX_CFG(DA850, EMA_WAIT_1, 6, 24, 15, 1, false)
  528. MUX_CFG(DA850, NEMA_CS_2, 7, 0, 15, 1, false)
  529. /* GPIO function */
  530. MUX_CFG(DA850, GPIO2_4, 6, 12, 15, 8, false)
  531. MUX_CFG(DA850, GPIO2_6, 6, 4, 15, 8, false)
  532. MUX_CFG(DA850, GPIO2_8, 5, 28, 15, 8, false)
  533. MUX_CFG(DA850, GPIO2_15, 5, 0, 15, 8, false)
  534. MUX_CFG(DA850, GPIO3_12, 7, 12, 15, 8, false)
  535. MUX_CFG(DA850, GPIO3_13, 7, 8, 15, 8, false)
  536. MUX_CFG(DA850, GPIO4_0, 10, 28, 15, 8, false)
  537. MUX_CFG(DA850, GPIO4_1, 10, 24, 15, 8, false)
  538. MUX_CFG(DA850, GPIO6_13, 13, 8, 15, 8, false)
  539. MUX_CFG(DA850, RTC_ALARM, 0, 28, 15, 2, false)
  540. #endif
  541. };
  542. const short da850_i2c0_pins[] __initdata = {
  543. DA850_I2C0_SDA, DA850_I2C0_SCL,
  544. -1
  545. };
  546. const short da850_i2c1_pins[] __initdata = {
  547. DA850_I2C1_SCL, DA850_I2C1_SDA,
  548. -1
  549. };
  550. const short da850_lcdcntl_pins[] __initdata = {
  551. DA850_LCD_D_0, DA850_LCD_D_1, DA850_LCD_D_2, DA850_LCD_D_3,
  552. DA850_LCD_D_4, DA850_LCD_D_5, DA850_LCD_D_6, DA850_LCD_D_7,
  553. DA850_LCD_D_8, DA850_LCD_D_9, DA850_LCD_D_10, DA850_LCD_D_11,
  554. DA850_LCD_D_12, DA850_LCD_D_13, DA850_LCD_D_14, DA850_LCD_D_15,
  555. DA850_LCD_PCLK, DA850_LCD_HSYNC, DA850_LCD_VSYNC, DA850_NLCD_AC_ENB_CS,
  556. -1
  557. };
  558. /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
  559. static u8 da850_default_priorities[DA850_N_CP_INTC_IRQ] = {
  560. [IRQ_DA8XX_COMMTX] = 7,
  561. [IRQ_DA8XX_COMMRX] = 7,
  562. [IRQ_DA8XX_NINT] = 7,
  563. [IRQ_DA8XX_EVTOUT0] = 7,
  564. [IRQ_DA8XX_EVTOUT1] = 7,
  565. [IRQ_DA8XX_EVTOUT2] = 7,
  566. [IRQ_DA8XX_EVTOUT3] = 7,
  567. [IRQ_DA8XX_EVTOUT4] = 7,
  568. [IRQ_DA8XX_EVTOUT5] = 7,
  569. [IRQ_DA8XX_EVTOUT6] = 7,
  570. [IRQ_DA8XX_EVTOUT7] = 7,
  571. [IRQ_DA8XX_CCINT0] = 7,
  572. [IRQ_DA8XX_CCERRINT] = 7,
  573. [IRQ_DA8XX_TCERRINT0] = 7,
  574. [IRQ_DA8XX_AEMIFINT] = 7,
  575. [IRQ_DA8XX_I2CINT0] = 7,
  576. [IRQ_DA8XX_MMCSDINT0] = 7,
  577. [IRQ_DA8XX_MMCSDINT1] = 7,
  578. [IRQ_DA8XX_ALLINT0] = 7,
  579. [IRQ_DA8XX_RTC] = 7,
  580. [IRQ_DA8XX_SPINT0] = 7,
  581. [IRQ_DA8XX_TINT12_0] = 7,
  582. [IRQ_DA8XX_TINT34_0] = 7,
  583. [IRQ_DA8XX_TINT12_1] = 7,
  584. [IRQ_DA8XX_TINT34_1] = 7,
  585. [IRQ_DA8XX_UARTINT0] = 7,
  586. [IRQ_DA8XX_KEYMGRINT] = 7,
  587. [IRQ_DA850_MPUADDRERR0] = 7,
  588. [IRQ_DA8XX_CHIPINT0] = 7,
  589. [IRQ_DA8XX_CHIPINT1] = 7,
  590. [IRQ_DA8XX_CHIPINT2] = 7,
  591. [IRQ_DA8XX_CHIPINT3] = 7,
  592. [IRQ_DA8XX_TCERRINT1] = 7,
  593. [IRQ_DA8XX_C0_RX_THRESH_PULSE] = 7,
  594. [IRQ_DA8XX_C0_RX_PULSE] = 7,
  595. [IRQ_DA8XX_C0_TX_PULSE] = 7,
  596. [IRQ_DA8XX_C0_MISC_PULSE] = 7,
  597. [IRQ_DA8XX_C1_RX_THRESH_PULSE] = 7,
  598. [IRQ_DA8XX_C1_RX_PULSE] = 7,
  599. [IRQ_DA8XX_C1_TX_PULSE] = 7,
  600. [IRQ_DA8XX_C1_MISC_PULSE] = 7,
  601. [IRQ_DA8XX_MEMERR] = 7,
  602. [IRQ_DA8XX_GPIO0] = 7,
  603. [IRQ_DA8XX_GPIO1] = 7,
  604. [IRQ_DA8XX_GPIO2] = 7,
  605. [IRQ_DA8XX_GPIO3] = 7,
  606. [IRQ_DA8XX_GPIO4] = 7,
  607. [IRQ_DA8XX_GPIO5] = 7,
  608. [IRQ_DA8XX_GPIO6] = 7,
  609. [IRQ_DA8XX_GPIO7] = 7,
  610. [IRQ_DA8XX_GPIO8] = 7,
  611. [IRQ_DA8XX_I2CINT1] = 7,
  612. [IRQ_DA8XX_LCDINT] = 7,
  613. [IRQ_DA8XX_UARTINT1] = 7,
  614. [IRQ_DA8XX_MCASPINT] = 7,
  615. [IRQ_DA8XX_ALLINT1] = 7,
  616. [IRQ_DA8XX_SPINT1] = 7,
  617. [IRQ_DA8XX_UHPI_INT1] = 7,
  618. [IRQ_DA8XX_USB_INT] = 7,
  619. [IRQ_DA8XX_IRQN] = 7,
  620. [IRQ_DA8XX_RWAKEUP] = 7,
  621. [IRQ_DA8XX_UARTINT2] = 7,
  622. [IRQ_DA8XX_DFTSSINT] = 7,
  623. [IRQ_DA8XX_EHRPWM0] = 7,
  624. [IRQ_DA8XX_EHRPWM0TZ] = 7,
  625. [IRQ_DA8XX_EHRPWM1] = 7,
  626. [IRQ_DA8XX_EHRPWM1TZ] = 7,
  627. [IRQ_DA850_SATAINT] = 7,
  628. [IRQ_DA850_TINTALL_2] = 7,
  629. [IRQ_DA8XX_ECAP0] = 7,
  630. [IRQ_DA8XX_ECAP1] = 7,
  631. [IRQ_DA8XX_ECAP2] = 7,
  632. [IRQ_DA850_MMCSDINT0_1] = 7,
  633. [IRQ_DA850_MMCSDINT1_1] = 7,
  634. [IRQ_DA850_T12CMPINT0_2] = 7,
  635. [IRQ_DA850_T12CMPINT1_2] = 7,
  636. [IRQ_DA850_T12CMPINT2_2] = 7,
  637. [IRQ_DA850_T12CMPINT3_2] = 7,
  638. [IRQ_DA850_T12CMPINT4_2] = 7,
  639. [IRQ_DA850_T12CMPINT5_2] = 7,
  640. [IRQ_DA850_T12CMPINT6_2] = 7,
  641. [IRQ_DA850_T12CMPINT7_2] = 7,
  642. [IRQ_DA850_T12CMPINT0_3] = 7,
  643. [IRQ_DA850_T12CMPINT1_3] = 7,
  644. [IRQ_DA850_T12CMPINT2_3] = 7,
  645. [IRQ_DA850_T12CMPINT3_3] = 7,
  646. [IRQ_DA850_T12CMPINT4_3] = 7,
  647. [IRQ_DA850_T12CMPINT5_3] = 7,
  648. [IRQ_DA850_T12CMPINT6_3] = 7,
  649. [IRQ_DA850_T12CMPINT7_3] = 7,
  650. [IRQ_DA850_RPIINT] = 7,
  651. [IRQ_DA850_VPIFINT] = 7,
  652. [IRQ_DA850_CCINT1] = 7,
  653. [IRQ_DA850_CCERRINT1] = 7,
  654. [IRQ_DA850_TCERRINT2] = 7,
  655. [IRQ_DA850_TINTALL_3] = 7,
  656. [IRQ_DA850_MCBSP0RINT] = 7,
  657. [IRQ_DA850_MCBSP0XINT] = 7,
  658. [IRQ_DA850_MCBSP1RINT] = 7,
  659. [IRQ_DA850_MCBSP1XINT] = 7,
  660. [IRQ_DA8XX_ARMCLKSTOPREQ] = 7,
  661. };
  662. static struct map_desc da850_io_desc[] = {
  663. {
  664. .virtual = IO_VIRT,
  665. .pfn = __phys_to_pfn(IO_PHYS),
  666. .length = IO_SIZE,
  667. .type = MT_DEVICE
  668. },
  669. {
  670. .virtual = DA8XX_CP_INTC_VIRT,
  671. .pfn = __phys_to_pfn(DA8XX_CP_INTC_BASE),
  672. .length = DA8XX_CP_INTC_SIZE,
  673. .type = MT_DEVICE
  674. },
  675. {
  676. .virtual = SRAM_VIRT,
  677. .pfn = __phys_to_pfn(DA8XX_ARM_RAM_BASE),
  678. .length = SZ_8K,
  679. .type = MT_DEVICE
  680. },
  681. };
  682. static u32 da850_psc_bases[] = { DA8XX_PSC0_BASE, DA8XX_PSC1_BASE };
  683. /* Contents of JTAG ID register used to identify exact cpu type */
  684. static struct davinci_id da850_ids[] = {
  685. {
  686. .variant = 0x0,
  687. .part_no = 0xb7d1,
  688. .manufacturer = 0x017, /* 0x02f >> 1 */
  689. .cpu_id = DAVINCI_CPU_ID_DA850,
  690. .name = "da850/omap-l138",
  691. },
  692. {
  693. .variant = 0x1,
  694. .part_no = 0xb7d1,
  695. .manufacturer = 0x017, /* 0x02f >> 1 */
  696. .cpu_id = DAVINCI_CPU_ID_DA850,
  697. .name = "da850/omap-l138/am18x",
  698. },
  699. };
  700. static struct davinci_timer_instance da850_timer_instance[4] = {
  701. {
  702. .base = DA8XX_TIMER64P0_BASE,
  703. .bottom_irq = IRQ_DA8XX_TINT12_0,
  704. .top_irq = IRQ_DA8XX_TINT34_0,
  705. },
  706. {
  707. .base = DA8XX_TIMER64P1_BASE,
  708. .bottom_irq = IRQ_DA8XX_TINT12_1,
  709. .top_irq = IRQ_DA8XX_TINT34_1,
  710. },
  711. {
  712. .base = DA850_TIMER64P2_BASE,
  713. .bottom_irq = IRQ_DA850_TINT12_2,
  714. .top_irq = IRQ_DA850_TINT34_2,
  715. },
  716. {
  717. .base = DA850_TIMER64P3_BASE,
  718. .bottom_irq = IRQ_DA850_TINT12_3,
  719. .top_irq = IRQ_DA850_TINT34_3,
  720. },
  721. };
  722. /*
  723. * T0_BOT: Timer 0, bottom : Used for clock_event
  724. * T0_TOP: Timer 0, top : Used for clocksource
  725. * T1_BOT, T1_TOP: Timer 1, bottom & top: Used for watchdog timer
  726. */
  727. static struct davinci_timer_info da850_timer_info = {
  728. .timers = da850_timer_instance,
  729. .clockevent_id = T0_BOT,
  730. .clocksource_id = T0_TOP,
  731. };
  732. static void da850_set_async3_src(int pllnum)
  733. {
  734. struct clk *clk, *newparent = pllnum ? &pll1_sysclk2 : &pll0_sysclk2;
  735. struct clk_lookup *c;
  736. unsigned int v;
  737. int ret;
  738. for (c = da850_clks; c->clk; c++) {
  739. clk = c->clk;
  740. if (clk->flags & DA850_CLK_ASYNC3) {
  741. ret = clk_set_parent(clk, newparent);
  742. WARN(ret, "DA850: unable to re-parent clock %s",
  743. clk->name);
  744. }
  745. }
  746. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  747. if (pllnum)
  748. v |= CFGCHIP3_ASYNC3_CLKSRC;
  749. else
  750. v &= ~CFGCHIP3_ASYNC3_CLKSRC;
  751. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  752. }
  753. #ifdef CONFIG_CPU_FREQ
  754. /*
  755. * Notes:
  756. * According to the TRM, minimum PLLM results in maximum power savings.
  757. * The OPP definitions below should keep the PLLM as low as possible.
  758. *
  759. * The output of the PLLM must be between 300 to 600 MHz.
  760. */
  761. struct da850_opp {
  762. unsigned int freq; /* in KHz */
  763. unsigned int prediv;
  764. unsigned int mult;
  765. unsigned int postdiv;
  766. unsigned int cvdd_min; /* in uV */
  767. unsigned int cvdd_max; /* in uV */
  768. };
  769. static const struct da850_opp da850_opp_456 = {
  770. .freq = 456000,
  771. .prediv = 1,
  772. .mult = 19,
  773. .postdiv = 1,
  774. .cvdd_min = 1300000,
  775. .cvdd_max = 1350000,
  776. };
  777. static const struct da850_opp da850_opp_408 = {
  778. .freq = 408000,
  779. .prediv = 1,
  780. .mult = 17,
  781. .postdiv = 1,
  782. .cvdd_min = 1300000,
  783. .cvdd_max = 1350000,
  784. };
  785. static const struct da850_opp da850_opp_372 = {
  786. .freq = 372000,
  787. .prediv = 2,
  788. .mult = 31,
  789. .postdiv = 1,
  790. .cvdd_min = 1200000,
  791. .cvdd_max = 1320000,
  792. };
  793. static const struct da850_opp da850_opp_300 = {
  794. .freq = 300000,
  795. .prediv = 1,
  796. .mult = 25,
  797. .postdiv = 2,
  798. .cvdd_min = 1200000,
  799. .cvdd_max = 1320000,
  800. };
  801. static const struct da850_opp da850_opp_200 = {
  802. .freq = 200000,
  803. .prediv = 1,
  804. .mult = 25,
  805. .postdiv = 3,
  806. .cvdd_min = 1100000,
  807. .cvdd_max = 1160000,
  808. };
  809. static const struct da850_opp da850_opp_96 = {
  810. .freq = 96000,
  811. .prediv = 1,
  812. .mult = 20,
  813. .postdiv = 5,
  814. .cvdd_min = 1000000,
  815. .cvdd_max = 1050000,
  816. };
  817. #define OPP(freq) \
  818. { \
  819. .index = (unsigned int) &da850_opp_##freq, \
  820. .frequency = freq * 1000, \
  821. }
  822. static struct cpufreq_frequency_table da850_freq_table[] = {
  823. OPP(456),
  824. OPP(408),
  825. OPP(372),
  826. OPP(300),
  827. OPP(200),
  828. OPP(96),
  829. {
  830. .index = 0,
  831. .frequency = CPUFREQ_TABLE_END,
  832. },
  833. };
  834. #ifdef CONFIG_REGULATOR
  835. static int da850_set_voltage(unsigned int index);
  836. static int da850_regulator_init(void);
  837. #endif
  838. static struct davinci_cpufreq_config cpufreq_info = {
  839. .freq_table = da850_freq_table,
  840. #ifdef CONFIG_REGULATOR
  841. .init = da850_regulator_init,
  842. .set_voltage = da850_set_voltage,
  843. #endif
  844. };
  845. #ifdef CONFIG_REGULATOR
  846. static struct regulator *cvdd;
  847. static int da850_set_voltage(unsigned int index)
  848. {
  849. struct da850_opp *opp;
  850. if (!cvdd)
  851. return -ENODEV;
  852. opp = (struct da850_opp *) cpufreq_info.freq_table[index].index;
  853. return regulator_set_voltage(cvdd, opp->cvdd_min, opp->cvdd_max);
  854. }
  855. static int da850_regulator_init(void)
  856. {
  857. cvdd = regulator_get(NULL, "cvdd");
  858. if (WARN(IS_ERR(cvdd), "Unable to obtain voltage regulator for CVDD;"
  859. " voltage scaling unsupported\n")) {
  860. return PTR_ERR(cvdd);
  861. }
  862. return 0;
  863. }
  864. #endif
  865. static struct platform_device da850_cpufreq_device = {
  866. .name = "cpufreq-davinci",
  867. .dev = {
  868. .platform_data = &cpufreq_info,
  869. },
  870. .id = -1,
  871. };
  872. unsigned int da850_max_speed = 300000;
  873. int __init da850_register_cpufreq(char *async_clk)
  874. {
  875. int i;
  876. /* cpufreq driver can help keep an "async" clock constant */
  877. if (async_clk)
  878. clk_add_alias("async", da850_cpufreq_device.name,
  879. async_clk, NULL);
  880. for (i = 0; i < ARRAY_SIZE(da850_freq_table); i++) {
  881. if (da850_freq_table[i].frequency <= da850_max_speed) {
  882. cpufreq_info.freq_table = &da850_freq_table[i];
  883. break;
  884. }
  885. }
  886. return platform_device_register(&da850_cpufreq_device);
  887. }
  888. static int da850_round_armrate(struct clk *clk, unsigned long rate)
  889. {
  890. int i, ret = 0, diff;
  891. unsigned int best = (unsigned int) -1;
  892. struct cpufreq_frequency_table *table = cpufreq_info.freq_table;
  893. rate /= 1000; /* convert to kHz */
  894. for (i = 0; table[i].frequency != CPUFREQ_TABLE_END; i++) {
  895. diff = table[i].frequency - rate;
  896. if (diff < 0)
  897. diff = -diff;
  898. if (diff < best) {
  899. best = diff;
  900. ret = table[i].frequency;
  901. }
  902. }
  903. return ret * 1000;
  904. }
  905. static int da850_set_armrate(struct clk *clk, unsigned long index)
  906. {
  907. struct clk *pllclk = &pll0_clk;
  908. return clk_set_rate(pllclk, index);
  909. }
  910. static int da850_set_pll0rate(struct clk *clk, unsigned long index)
  911. {
  912. unsigned int prediv, mult, postdiv;
  913. struct da850_opp *opp;
  914. struct pll_data *pll = clk->pll_data;
  915. int ret;
  916. opp = (struct da850_opp *) cpufreq_info.freq_table[index].index;
  917. prediv = opp->prediv;
  918. mult = opp->mult;
  919. postdiv = opp->postdiv;
  920. ret = davinci_set_pllrate(pll, prediv, mult, postdiv);
  921. if (WARN_ON(ret))
  922. return ret;
  923. return 0;
  924. }
  925. #else
  926. int __init da850_register_cpufreq(char *async_clk)
  927. {
  928. return 0;
  929. }
  930. static int da850_set_armrate(struct clk *clk, unsigned long rate)
  931. {
  932. return -EINVAL;
  933. }
  934. static int da850_set_pll0rate(struct clk *clk, unsigned long armrate)
  935. {
  936. return -EINVAL;
  937. }
  938. static int da850_round_armrate(struct clk *clk, unsigned long rate)
  939. {
  940. return clk->rate;
  941. }
  942. #endif
  943. int da850_register_pm(struct platform_device *pdev)
  944. {
  945. int ret;
  946. struct davinci_pm_config *pdata = pdev->dev.platform_data;
  947. ret = davinci_cfg_reg(DA850_RTC_ALARM);
  948. if (ret)
  949. return ret;
  950. pdata->ddr2_ctlr_base = da8xx_get_mem_ctlr();
  951. pdata->deepsleep_reg = DA8XX_SYSCFG1_VIRT(DA8XX_DEEPSLEEP_REG);
  952. pdata->ddrpsc_num = DA8XX_LPSC1_EMIF3C;
  953. pdata->cpupll_reg_base = ioremap(DA8XX_PLL0_BASE, SZ_4K);
  954. if (!pdata->cpupll_reg_base)
  955. return -ENOMEM;
  956. pdata->ddrpll_reg_base = ioremap(DA850_PLL1_BASE, SZ_4K);
  957. if (!pdata->ddrpll_reg_base) {
  958. ret = -ENOMEM;
  959. goto no_ddrpll_mem;
  960. }
  961. pdata->ddrpsc_reg_base = ioremap(DA8XX_PSC1_BASE, SZ_4K);
  962. if (!pdata->ddrpsc_reg_base) {
  963. ret = -ENOMEM;
  964. goto no_ddrpsc_mem;
  965. }
  966. return platform_device_register(pdev);
  967. no_ddrpsc_mem:
  968. iounmap(pdata->ddrpll_reg_base);
  969. no_ddrpll_mem:
  970. iounmap(pdata->cpupll_reg_base);
  971. return ret;
  972. }
  973. static struct davinci_soc_info davinci_soc_info_da850 = {
  974. .io_desc = da850_io_desc,
  975. .io_desc_num = ARRAY_SIZE(da850_io_desc),
  976. .jtag_id_reg = DA8XX_SYSCFG0_BASE + DA8XX_JTAG_ID_REG,
  977. .ids = da850_ids,
  978. .ids_num = ARRAY_SIZE(da850_ids),
  979. .cpu_clks = da850_clks,
  980. .psc_bases = da850_psc_bases,
  981. .psc_bases_num = ARRAY_SIZE(da850_psc_bases),
  982. .pinmux_base = DA8XX_SYSCFG0_BASE + 0x120,
  983. .pinmux_pins = da850_pins,
  984. .pinmux_pins_num = ARRAY_SIZE(da850_pins),
  985. .intc_base = DA8XX_CP_INTC_BASE,
  986. .intc_type = DAVINCI_INTC_TYPE_CP_INTC,
  987. .intc_irq_prios = da850_default_priorities,
  988. .intc_irq_num = DA850_N_CP_INTC_IRQ,
  989. .timer_info = &da850_timer_info,
  990. .gpio_type = GPIO_TYPE_DAVINCI,
  991. .gpio_base = DA8XX_GPIO_BASE,
  992. .gpio_num = 144,
  993. .gpio_irq = IRQ_DA8XX_GPIO0,
  994. .serial_dev = &da8xx_serial_device,
  995. .emac_pdata = &da8xx_emac_pdata,
  996. .sram_dma = DA8XX_ARM_RAM_BASE,
  997. .sram_len = SZ_8K,
  998. .reset_device = &da8xx_wdt_device,
  999. };
  1000. void __init da850_init(void)
  1001. {
  1002. unsigned int v;
  1003. davinci_common_init(&davinci_soc_info_da850);
  1004. da8xx_syscfg0_base = ioremap(DA8XX_SYSCFG0_BASE, SZ_4K);
  1005. if (WARN(!da8xx_syscfg0_base, "Unable to map syscfg0 module"))
  1006. return;
  1007. da8xx_syscfg1_base = ioremap(DA8XX_SYSCFG1_BASE, SZ_4K);
  1008. if (WARN(!da8xx_syscfg1_base, "Unable to map syscfg1 module"))
  1009. return;
  1010. /*
  1011. * Move the clock source of Async3 domain to PLL1 SYSCLK2.
  1012. * This helps keeping the peripherals on this domain insulated
  1013. * from CPU frequency changes caused by DVFS. The firmware sets
  1014. * both PLL0 and PLL1 to the same frequency so, there should not
  1015. * be any noticeable change even in non-DVFS use cases.
  1016. */
  1017. da850_set_async3_src(1);
  1018. /* Unlock writing to PLL0 registers */
  1019. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG));
  1020. v &= ~CFGCHIP0_PLL_MASTER_LOCK;
  1021. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG));
  1022. /* Unlock writing to PLL1 registers */
  1023. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  1024. v &= ~CFGCHIP3_PLL1_MASTER_LOCK;
  1025. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  1026. }