base.c 84 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. static int modparam_nohwcrypt;
  59. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  60. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  61. static int modparam_all_channels;
  62. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  63. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  64. /******************\
  65. * Internal defines *
  66. \******************/
  67. /* Module info */
  68. MODULE_AUTHOR("Jiri Slaby");
  69. MODULE_AUTHOR("Nick Kossifidis");
  70. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  71. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  72. MODULE_LICENSE("Dual BSD/GPL");
  73. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  74. /* Known PCI ids */
  75. static const struct pci_device_id ath5k_pci_id_table[] = {
  76. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  77. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  78. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  79. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  80. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  81. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  82. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  83. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  84. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  88. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  89. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  90. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  91. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  92. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
  93. { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
  94. { 0 }
  95. };
  96. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  97. /* Known SREVs */
  98. static const struct ath5k_srev_name srev_names[] = {
  99. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  100. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  101. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  102. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  103. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  104. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  105. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  106. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  107. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  108. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  109. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  110. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  111. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  112. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  113. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  114. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  115. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  116. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  117. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  118. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  119. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  120. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  121. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  122. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  123. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  124. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  125. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  126. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  127. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  128. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  129. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  130. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  131. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  132. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  133. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  134. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  135. };
  136. static const struct ieee80211_rate ath5k_rates[] = {
  137. { .bitrate = 10,
  138. .hw_value = ATH5K_RATE_CODE_1M, },
  139. { .bitrate = 20,
  140. .hw_value = ATH5K_RATE_CODE_2M,
  141. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  142. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  143. { .bitrate = 55,
  144. .hw_value = ATH5K_RATE_CODE_5_5M,
  145. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  146. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  147. { .bitrate = 110,
  148. .hw_value = ATH5K_RATE_CODE_11M,
  149. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  150. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  151. { .bitrate = 60,
  152. .hw_value = ATH5K_RATE_CODE_6M,
  153. .flags = 0 },
  154. { .bitrate = 90,
  155. .hw_value = ATH5K_RATE_CODE_9M,
  156. .flags = 0 },
  157. { .bitrate = 120,
  158. .hw_value = ATH5K_RATE_CODE_12M,
  159. .flags = 0 },
  160. { .bitrate = 180,
  161. .hw_value = ATH5K_RATE_CODE_18M,
  162. .flags = 0 },
  163. { .bitrate = 240,
  164. .hw_value = ATH5K_RATE_CODE_24M,
  165. .flags = 0 },
  166. { .bitrate = 360,
  167. .hw_value = ATH5K_RATE_CODE_36M,
  168. .flags = 0 },
  169. { .bitrate = 480,
  170. .hw_value = ATH5K_RATE_CODE_48M,
  171. .flags = 0 },
  172. { .bitrate = 540,
  173. .hw_value = ATH5K_RATE_CODE_54M,
  174. .flags = 0 },
  175. /* XR missing */
  176. };
  177. /*
  178. * Prototypes - PCI stack related functions
  179. */
  180. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  181. const struct pci_device_id *id);
  182. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  183. #ifdef CONFIG_PM
  184. static int ath5k_pci_suspend(struct pci_dev *pdev,
  185. pm_message_t state);
  186. static int ath5k_pci_resume(struct pci_dev *pdev);
  187. #else
  188. #define ath5k_pci_suspend NULL
  189. #define ath5k_pci_resume NULL
  190. #endif /* CONFIG_PM */
  191. static struct pci_driver ath5k_pci_driver = {
  192. .name = KBUILD_MODNAME,
  193. .id_table = ath5k_pci_id_table,
  194. .probe = ath5k_pci_probe,
  195. .remove = __devexit_p(ath5k_pci_remove),
  196. .suspend = ath5k_pci_suspend,
  197. .resume = ath5k_pci_resume,
  198. };
  199. /*
  200. * Prototypes - MAC 802.11 stack related functions
  201. */
  202. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  203. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
  204. static int ath5k_reset_wake(struct ath5k_softc *sc);
  205. static int ath5k_start(struct ieee80211_hw *hw);
  206. static void ath5k_stop(struct ieee80211_hw *hw);
  207. static int ath5k_add_interface(struct ieee80211_hw *hw,
  208. struct ieee80211_if_init_conf *conf);
  209. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  210. struct ieee80211_if_init_conf *conf);
  211. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  212. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  213. unsigned int changed_flags,
  214. unsigned int *new_flags,
  215. int mc_count, struct dev_mc_list *mclist);
  216. static int ath5k_set_key(struct ieee80211_hw *hw,
  217. enum set_key_cmd cmd,
  218. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  219. struct ieee80211_key_conf *key);
  220. static int ath5k_get_stats(struct ieee80211_hw *hw,
  221. struct ieee80211_low_level_stats *stats);
  222. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  223. struct ieee80211_tx_queue_stats *stats);
  224. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  225. static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
  226. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  227. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  228. struct ieee80211_vif *vif);
  229. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  230. struct ieee80211_vif *vif,
  231. struct ieee80211_bss_conf *bss_conf,
  232. u32 changes);
  233. static const struct ieee80211_ops ath5k_hw_ops = {
  234. .tx = ath5k_tx,
  235. .start = ath5k_start,
  236. .stop = ath5k_stop,
  237. .add_interface = ath5k_add_interface,
  238. .remove_interface = ath5k_remove_interface,
  239. .config = ath5k_config,
  240. .configure_filter = ath5k_configure_filter,
  241. .set_key = ath5k_set_key,
  242. .get_stats = ath5k_get_stats,
  243. .conf_tx = NULL,
  244. .get_tx_stats = ath5k_get_tx_stats,
  245. .get_tsf = ath5k_get_tsf,
  246. .set_tsf = ath5k_set_tsf,
  247. .reset_tsf = ath5k_reset_tsf,
  248. .bss_info_changed = ath5k_bss_info_changed,
  249. };
  250. /*
  251. * Prototypes - Internal functions
  252. */
  253. /* Attach detach */
  254. static int ath5k_attach(struct pci_dev *pdev,
  255. struct ieee80211_hw *hw);
  256. static void ath5k_detach(struct pci_dev *pdev,
  257. struct ieee80211_hw *hw);
  258. /* Channel/mode setup */
  259. static inline short ath5k_ieee2mhz(short chan);
  260. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  261. struct ieee80211_channel *channels,
  262. unsigned int mode,
  263. unsigned int max);
  264. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  265. static int ath5k_chan_set(struct ath5k_softc *sc,
  266. struct ieee80211_channel *chan);
  267. static void ath5k_setcurmode(struct ath5k_softc *sc,
  268. unsigned int mode);
  269. static void ath5k_mode_setup(struct ath5k_softc *sc);
  270. /* Descriptor setup */
  271. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  272. struct pci_dev *pdev);
  273. static void ath5k_desc_free(struct ath5k_softc *sc,
  274. struct pci_dev *pdev);
  275. /* Buffers setup */
  276. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  277. struct ath5k_buf *bf);
  278. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  279. struct ath5k_buf *bf);
  280. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  281. struct ath5k_buf *bf)
  282. {
  283. BUG_ON(!bf);
  284. if (!bf->skb)
  285. return;
  286. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  287. PCI_DMA_TODEVICE);
  288. dev_kfree_skb_any(bf->skb);
  289. bf->skb = NULL;
  290. }
  291. static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
  292. struct ath5k_buf *bf)
  293. {
  294. BUG_ON(!bf);
  295. if (!bf->skb)
  296. return;
  297. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  298. PCI_DMA_FROMDEVICE);
  299. dev_kfree_skb_any(bf->skb);
  300. bf->skb = NULL;
  301. }
  302. /* Queues setup */
  303. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  304. int qtype, int subtype);
  305. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  306. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  307. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  308. struct ath5k_txq *txq);
  309. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  310. static void ath5k_txq_release(struct ath5k_softc *sc);
  311. /* Rx handling */
  312. static int ath5k_rx_start(struct ath5k_softc *sc);
  313. static void ath5k_rx_stop(struct ath5k_softc *sc);
  314. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  315. struct ath5k_desc *ds,
  316. struct sk_buff *skb,
  317. struct ath5k_rx_status *rs);
  318. static void ath5k_tasklet_rx(unsigned long data);
  319. /* Tx handling */
  320. static void ath5k_tx_processq(struct ath5k_softc *sc,
  321. struct ath5k_txq *txq);
  322. static void ath5k_tasklet_tx(unsigned long data);
  323. /* Beacon handling */
  324. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  325. struct ath5k_buf *bf);
  326. static void ath5k_beacon_send(struct ath5k_softc *sc);
  327. static void ath5k_beacon_config(struct ath5k_softc *sc);
  328. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  329. static void ath5k_tasklet_beacon(unsigned long data);
  330. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  331. {
  332. u64 tsf = ath5k_hw_get_tsf64(ah);
  333. if ((tsf & 0x7fff) < rstamp)
  334. tsf -= 0x8000;
  335. return (tsf & ~0x7fff) | rstamp;
  336. }
  337. /* Interrupt handling */
  338. static int ath5k_init(struct ath5k_softc *sc);
  339. static int ath5k_stop_locked(struct ath5k_softc *sc);
  340. static int ath5k_stop_hw(struct ath5k_softc *sc);
  341. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  342. static void ath5k_tasklet_reset(unsigned long data);
  343. static void ath5k_calibrate(unsigned long data);
  344. /*
  345. * Module init/exit functions
  346. */
  347. static int __init
  348. init_ath5k_pci(void)
  349. {
  350. int ret;
  351. ath5k_debug_init();
  352. ret = pci_register_driver(&ath5k_pci_driver);
  353. if (ret) {
  354. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  355. return ret;
  356. }
  357. return 0;
  358. }
  359. static void __exit
  360. exit_ath5k_pci(void)
  361. {
  362. pci_unregister_driver(&ath5k_pci_driver);
  363. ath5k_debug_finish();
  364. }
  365. module_init(init_ath5k_pci);
  366. module_exit(exit_ath5k_pci);
  367. /********************\
  368. * PCI Initialization *
  369. \********************/
  370. static const char *
  371. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  372. {
  373. const char *name = "xxxxx";
  374. unsigned int i;
  375. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  376. if (srev_names[i].sr_type != type)
  377. continue;
  378. if ((val & 0xf0) == srev_names[i].sr_val)
  379. name = srev_names[i].sr_name;
  380. if ((val & 0xff) == srev_names[i].sr_val) {
  381. name = srev_names[i].sr_name;
  382. break;
  383. }
  384. }
  385. return name;
  386. }
  387. static int __devinit
  388. ath5k_pci_probe(struct pci_dev *pdev,
  389. const struct pci_device_id *id)
  390. {
  391. void __iomem *mem;
  392. struct ath5k_softc *sc;
  393. struct ieee80211_hw *hw;
  394. int ret;
  395. u8 csz;
  396. ret = pci_enable_device(pdev);
  397. if (ret) {
  398. dev_err(&pdev->dev, "can't enable device\n");
  399. goto err;
  400. }
  401. /* XXX 32-bit addressing only */
  402. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  403. if (ret) {
  404. dev_err(&pdev->dev, "32-bit DMA not available\n");
  405. goto err_dis;
  406. }
  407. /*
  408. * Cache line size is used to size and align various
  409. * structures used to communicate with the hardware.
  410. */
  411. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  412. if (csz == 0) {
  413. /*
  414. * Linux 2.4.18 (at least) writes the cache line size
  415. * register as a 16-bit wide register which is wrong.
  416. * We must have this setup properly for rx buffer
  417. * DMA to work so force a reasonable value here if it
  418. * comes up zero.
  419. */
  420. csz = L1_CACHE_BYTES / sizeof(u32);
  421. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  422. }
  423. /*
  424. * The default setting of latency timer yields poor results,
  425. * set it to the value used by other systems. It may be worth
  426. * tweaking this setting more.
  427. */
  428. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  429. /* Enable bus mastering */
  430. pci_set_master(pdev);
  431. /*
  432. * Disable the RETRY_TIMEOUT register (0x41) to keep
  433. * PCI Tx retries from interfering with C3 CPU state.
  434. */
  435. pci_write_config_byte(pdev, 0x41, 0);
  436. ret = pci_request_region(pdev, 0, "ath5k");
  437. if (ret) {
  438. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  439. goto err_dis;
  440. }
  441. mem = pci_iomap(pdev, 0, 0);
  442. if (!mem) {
  443. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  444. ret = -EIO;
  445. goto err_reg;
  446. }
  447. /*
  448. * Allocate hw (mac80211 main struct)
  449. * and hw->priv (driver private data)
  450. */
  451. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  452. if (hw == NULL) {
  453. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  454. ret = -ENOMEM;
  455. goto err_map;
  456. }
  457. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  458. /* Initialize driver private data */
  459. SET_IEEE80211_DEV(hw, &pdev->dev);
  460. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  461. IEEE80211_HW_SIGNAL_DBM |
  462. IEEE80211_HW_NOISE_DBM;
  463. hw->wiphy->interface_modes =
  464. BIT(NL80211_IFTYPE_AP) |
  465. BIT(NL80211_IFTYPE_STATION) |
  466. BIT(NL80211_IFTYPE_ADHOC) |
  467. BIT(NL80211_IFTYPE_MESH_POINT);
  468. hw->extra_tx_headroom = 2;
  469. hw->channel_change_time = 5000;
  470. sc = hw->priv;
  471. sc->hw = hw;
  472. sc->pdev = pdev;
  473. ath5k_debug_init_device(sc);
  474. /*
  475. * Mark the device as detached to avoid processing
  476. * interrupts until setup is complete.
  477. */
  478. __set_bit(ATH_STAT_INVALID, sc->status);
  479. sc->iobase = mem; /* So we can unmap it on detach */
  480. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  481. sc->opmode = NL80211_IFTYPE_STATION;
  482. mutex_init(&sc->lock);
  483. spin_lock_init(&sc->rxbuflock);
  484. spin_lock_init(&sc->txbuflock);
  485. spin_lock_init(&sc->block);
  486. /* Set private data */
  487. pci_set_drvdata(pdev, hw);
  488. /* Setup interrupt handler */
  489. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  490. if (ret) {
  491. ATH5K_ERR(sc, "request_irq failed\n");
  492. goto err_free;
  493. }
  494. /* Initialize device */
  495. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  496. if (IS_ERR(sc->ah)) {
  497. ret = PTR_ERR(sc->ah);
  498. goto err_irq;
  499. }
  500. /* set up multi-rate retry capabilities */
  501. if (sc->ah->ah_version == AR5K_AR5212) {
  502. hw->max_rates = 4;
  503. hw->max_rate_tries = 11;
  504. }
  505. /* Finish private driver data initialization */
  506. ret = ath5k_attach(pdev, hw);
  507. if (ret)
  508. goto err_ah;
  509. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  510. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  511. sc->ah->ah_mac_srev,
  512. sc->ah->ah_phy_revision);
  513. if (!sc->ah->ah_single_chip) {
  514. /* Single chip radio (!RF5111) */
  515. if (sc->ah->ah_radio_5ghz_revision &&
  516. !sc->ah->ah_radio_2ghz_revision) {
  517. /* No 5GHz support -> report 2GHz radio */
  518. if (!test_bit(AR5K_MODE_11A,
  519. sc->ah->ah_capabilities.cap_mode)) {
  520. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  521. ath5k_chip_name(AR5K_VERSION_RAD,
  522. sc->ah->ah_radio_5ghz_revision),
  523. sc->ah->ah_radio_5ghz_revision);
  524. /* No 2GHz support (5110 and some
  525. * 5Ghz only cards) -> report 5Ghz radio */
  526. } else if (!test_bit(AR5K_MODE_11B,
  527. sc->ah->ah_capabilities.cap_mode)) {
  528. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  529. ath5k_chip_name(AR5K_VERSION_RAD,
  530. sc->ah->ah_radio_5ghz_revision),
  531. sc->ah->ah_radio_5ghz_revision);
  532. /* Multiband radio */
  533. } else {
  534. ATH5K_INFO(sc, "RF%s multiband radio found"
  535. " (0x%x)\n",
  536. ath5k_chip_name(AR5K_VERSION_RAD,
  537. sc->ah->ah_radio_5ghz_revision),
  538. sc->ah->ah_radio_5ghz_revision);
  539. }
  540. }
  541. /* Multi chip radio (RF5111 - RF2111) ->
  542. * report both 2GHz/5GHz radios */
  543. else if (sc->ah->ah_radio_5ghz_revision &&
  544. sc->ah->ah_radio_2ghz_revision){
  545. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  546. ath5k_chip_name(AR5K_VERSION_RAD,
  547. sc->ah->ah_radio_5ghz_revision),
  548. sc->ah->ah_radio_5ghz_revision);
  549. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  550. ath5k_chip_name(AR5K_VERSION_RAD,
  551. sc->ah->ah_radio_2ghz_revision),
  552. sc->ah->ah_radio_2ghz_revision);
  553. }
  554. }
  555. /* ready to process interrupts */
  556. __clear_bit(ATH_STAT_INVALID, sc->status);
  557. return 0;
  558. err_ah:
  559. ath5k_hw_detach(sc->ah);
  560. err_irq:
  561. free_irq(pdev->irq, sc);
  562. err_free:
  563. ieee80211_free_hw(hw);
  564. err_map:
  565. pci_iounmap(pdev, mem);
  566. err_reg:
  567. pci_release_region(pdev, 0);
  568. err_dis:
  569. pci_disable_device(pdev);
  570. err:
  571. return ret;
  572. }
  573. static void __devexit
  574. ath5k_pci_remove(struct pci_dev *pdev)
  575. {
  576. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  577. struct ath5k_softc *sc = hw->priv;
  578. ath5k_debug_finish_device(sc);
  579. ath5k_detach(pdev, hw);
  580. ath5k_hw_detach(sc->ah);
  581. free_irq(pdev->irq, sc);
  582. pci_iounmap(pdev, sc->iobase);
  583. pci_release_region(pdev, 0);
  584. pci_disable_device(pdev);
  585. ieee80211_free_hw(hw);
  586. }
  587. #ifdef CONFIG_PM
  588. static int
  589. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  590. {
  591. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  592. struct ath5k_softc *sc = hw->priv;
  593. ath5k_led_off(sc);
  594. free_irq(pdev->irq, sc);
  595. pci_save_state(pdev);
  596. pci_disable_device(pdev);
  597. pci_set_power_state(pdev, PCI_D3hot);
  598. return 0;
  599. }
  600. static int
  601. ath5k_pci_resume(struct pci_dev *pdev)
  602. {
  603. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  604. struct ath5k_softc *sc = hw->priv;
  605. int err;
  606. pci_restore_state(pdev);
  607. err = pci_enable_device(pdev);
  608. if (err)
  609. return err;
  610. err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  611. if (err) {
  612. ATH5K_ERR(sc, "request_irq failed\n");
  613. goto err_no_irq;
  614. }
  615. ath5k_led_enable(sc);
  616. return 0;
  617. err_no_irq:
  618. pci_disable_device(pdev);
  619. return err;
  620. }
  621. #endif /* CONFIG_PM */
  622. /***********************\
  623. * Driver Initialization *
  624. \***********************/
  625. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  626. {
  627. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  628. struct ath5k_softc *sc = hw->priv;
  629. struct ath_regulatory *reg = &sc->ah->ah_regulatory;
  630. return ath_reg_notifier_apply(wiphy, request, reg);
  631. }
  632. static int
  633. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  634. {
  635. struct ath5k_softc *sc = hw->priv;
  636. struct ath5k_hw *ah = sc->ah;
  637. u8 mac[ETH_ALEN] = {};
  638. int ret;
  639. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  640. /*
  641. * Check if the MAC has multi-rate retry support.
  642. * We do this by trying to setup a fake extended
  643. * descriptor. MAC's that don't have support will
  644. * return false w/o doing anything. MAC's that do
  645. * support it will return true w/o doing anything.
  646. */
  647. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  648. if (ret < 0)
  649. goto err;
  650. if (ret > 0)
  651. __set_bit(ATH_STAT_MRRETRY, sc->status);
  652. /*
  653. * Collect the channel list. The 802.11 layer
  654. * is resposible for filtering this list based
  655. * on settings like the phy mode and regulatory
  656. * domain restrictions.
  657. */
  658. ret = ath5k_setup_bands(hw);
  659. if (ret) {
  660. ATH5K_ERR(sc, "can't get channels\n");
  661. goto err;
  662. }
  663. /* NB: setup here so ath5k_rate_update is happy */
  664. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  665. ath5k_setcurmode(sc, AR5K_MODE_11A);
  666. else
  667. ath5k_setcurmode(sc, AR5K_MODE_11B);
  668. /*
  669. * Allocate tx+rx descriptors and populate the lists.
  670. */
  671. ret = ath5k_desc_alloc(sc, pdev);
  672. if (ret) {
  673. ATH5K_ERR(sc, "can't allocate descriptors\n");
  674. goto err;
  675. }
  676. /*
  677. * Allocate hardware transmit queues: one queue for
  678. * beacon frames and one data queue for each QoS
  679. * priority. Note that hw functions handle reseting
  680. * these queues at the needed time.
  681. */
  682. ret = ath5k_beaconq_setup(ah);
  683. if (ret < 0) {
  684. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  685. goto err_desc;
  686. }
  687. sc->bhalq = ret;
  688. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  689. if (IS_ERR(sc->txq)) {
  690. ATH5K_ERR(sc, "can't setup xmit queue\n");
  691. ret = PTR_ERR(sc->txq);
  692. goto err_bhal;
  693. }
  694. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  695. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  696. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  697. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  698. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  699. ret = ath5k_eeprom_read_mac(ah, mac);
  700. if (ret) {
  701. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  702. sc->pdev->device);
  703. goto err_queues;
  704. }
  705. SET_IEEE80211_PERM_ADDR(hw, mac);
  706. /* All MAC address bits matter for ACKs */
  707. memset(sc->bssidmask, 0xff, ETH_ALEN);
  708. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  709. ah->ah_regulatory.current_rd =
  710. ah->ah_capabilities.cap_eeprom.ee_regdomain;
  711. ret = ath_regd_init(&ah->ah_regulatory, hw->wiphy, ath5k_reg_notifier);
  712. if (ret) {
  713. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  714. goto err_queues;
  715. }
  716. ret = ieee80211_register_hw(hw);
  717. if (ret) {
  718. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  719. goto err_queues;
  720. }
  721. if (!ath_is_world_regd(&sc->ah->ah_regulatory))
  722. regulatory_hint(hw->wiphy, sc->ah->ah_regulatory.alpha2);
  723. ath5k_init_leds(sc);
  724. return 0;
  725. err_queues:
  726. ath5k_txq_release(sc);
  727. err_bhal:
  728. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  729. err_desc:
  730. ath5k_desc_free(sc, pdev);
  731. err:
  732. return ret;
  733. }
  734. static void
  735. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  736. {
  737. struct ath5k_softc *sc = hw->priv;
  738. /*
  739. * NB: the order of these is important:
  740. * o call the 802.11 layer before detaching ath5k_hw to
  741. * insure callbacks into the driver to delete global
  742. * key cache entries can be handled
  743. * o reclaim the tx queue data structures after calling
  744. * the 802.11 layer as we'll get called back to reclaim
  745. * node state and potentially want to use them
  746. * o to cleanup the tx queues the hal is called, so detach
  747. * it last
  748. * XXX: ??? detach ath5k_hw ???
  749. * Other than that, it's straightforward...
  750. */
  751. ieee80211_unregister_hw(hw);
  752. ath5k_desc_free(sc, pdev);
  753. ath5k_txq_release(sc);
  754. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  755. ath5k_unregister_leds(sc);
  756. /*
  757. * NB: can't reclaim these until after ieee80211_ifdetach
  758. * returns because we'll get called back to reclaim node
  759. * state and potentially want to use them.
  760. */
  761. }
  762. /********************\
  763. * Channel/mode setup *
  764. \********************/
  765. /*
  766. * Convert IEEE channel number to MHz frequency.
  767. */
  768. static inline short
  769. ath5k_ieee2mhz(short chan)
  770. {
  771. if (chan <= 14 || chan >= 27)
  772. return ieee80211chan2mhz(chan);
  773. else
  774. return 2212 + chan * 20;
  775. }
  776. /*
  777. * Returns true for the channel numbers used without all_channels modparam.
  778. */
  779. static bool ath5k_is_standard_channel(short chan)
  780. {
  781. return ((chan <= 14) ||
  782. /* UNII 1,2 */
  783. ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  784. /* midband */
  785. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  786. /* UNII-3 */
  787. ((chan & 3) == 1 && chan >= 149 && chan <= 165));
  788. }
  789. static unsigned int
  790. ath5k_copy_channels(struct ath5k_hw *ah,
  791. struct ieee80211_channel *channels,
  792. unsigned int mode,
  793. unsigned int max)
  794. {
  795. unsigned int i, count, size, chfreq, freq, ch;
  796. if (!test_bit(mode, ah->ah_modes))
  797. return 0;
  798. switch (mode) {
  799. case AR5K_MODE_11A:
  800. case AR5K_MODE_11A_TURBO:
  801. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  802. size = 220 ;
  803. chfreq = CHANNEL_5GHZ;
  804. break;
  805. case AR5K_MODE_11B:
  806. case AR5K_MODE_11G:
  807. case AR5K_MODE_11G_TURBO:
  808. size = 26;
  809. chfreq = CHANNEL_2GHZ;
  810. break;
  811. default:
  812. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  813. return 0;
  814. }
  815. for (i = 0, count = 0; i < size && max > 0; i++) {
  816. ch = i + 1 ;
  817. freq = ath5k_ieee2mhz(ch);
  818. /* Check if channel is supported by the chipset */
  819. if (!ath5k_channel_ok(ah, freq, chfreq))
  820. continue;
  821. if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
  822. continue;
  823. /* Write channel info and increment counter */
  824. channels[count].center_freq = freq;
  825. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  826. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  827. switch (mode) {
  828. case AR5K_MODE_11A:
  829. case AR5K_MODE_11G:
  830. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  831. break;
  832. case AR5K_MODE_11A_TURBO:
  833. case AR5K_MODE_11G_TURBO:
  834. channels[count].hw_value = chfreq |
  835. CHANNEL_OFDM | CHANNEL_TURBO;
  836. break;
  837. case AR5K_MODE_11B:
  838. channels[count].hw_value = CHANNEL_B;
  839. }
  840. count++;
  841. max--;
  842. }
  843. return count;
  844. }
  845. static void
  846. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  847. {
  848. u8 i;
  849. for (i = 0; i < AR5K_MAX_RATES; i++)
  850. sc->rate_idx[b->band][i] = -1;
  851. for (i = 0; i < b->n_bitrates; i++) {
  852. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  853. if (b->bitrates[i].hw_value_short)
  854. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  855. }
  856. }
  857. static int
  858. ath5k_setup_bands(struct ieee80211_hw *hw)
  859. {
  860. struct ath5k_softc *sc = hw->priv;
  861. struct ath5k_hw *ah = sc->ah;
  862. struct ieee80211_supported_band *sband;
  863. int max_c, count_c = 0;
  864. int i;
  865. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  866. max_c = ARRAY_SIZE(sc->channels);
  867. /* 2GHz band */
  868. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  869. sband->band = IEEE80211_BAND_2GHZ;
  870. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  871. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  872. /* G mode */
  873. memcpy(sband->bitrates, &ath5k_rates[0],
  874. sizeof(struct ieee80211_rate) * 12);
  875. sband->n_bitrates = 12;
  876. sband->channels = sc->channels;
  877. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  878. AR5K_MODE_11G, max_c);
  879. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  880. count_c = sband->n_channels;
  881. max_c -= count_c;
  882. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  883. /* B mode */
  884. memcpy(sband->bitrates, &ath5k_rates[0],
  885. sizeof(struct ieee80211_rate) * 4);
  886. sband->n_bitrates = 4;
  887. /* 5211 only supports B rates and uses 4bit rate codes
  888. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  889. * fix them up here:
  890. */
  891. if (ah->ah_version == AR5K_AR5211) {
  892. for (i = 0; i < 4; i++) {
  893. sband->bitrates[i].hw_value =
  894. sband->bitrates[i].hw_value & 0xF;
  895. sband->bitrates[i].hw_value_short =
  896. sband->bitrates[i].hw_value_short & 0xF;
  897. }
  898. }
  899. sband->channels = sc->channels;
  900. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  901. AR5K_MODE_11B, max_c);
  902. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  903. count_c = sband->n_channels;
  904. max_c -= count_c;
  905. }
  906. ath5k_setup_rate_idx(sc, sband);
  907. /* 5GHz band, A mode */
  908. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  909. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  910. sband->band = IEEE80211_BAND_5GHZ;
  911. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  912. memcpy(sband->bitrates, &ath5k_rates[4],
  913. sizeof(struct ieee80211_rate) * 8);
  914. sband->n_bitrates = 8;
  915. sband->channels = &sc->channels[count_c];
  916. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  917. AR5K_MODE_11A, max_c);
  918. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  919. }
  920. ath5k_setup_rate_idx(sc, sband);
  921. ath5k_debug_dump_bands(sc);
  922. return 0;
  923. }
  924. /*
  925. * Set/change channels. If the channel is really being changed,
  926. * it's done by reseting the chip. To accomplish this we must
  927. * first cleanup any pending DMA, then restart stuff after a la
  928. * ath5k_init.
  929. *
  930. * Called with sc->lock.
  931. */
  932. static int
  933. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  934. {
  935. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  936. sc->curchan->center_freq, chan->center_freq);
  937. if (chan->center_freq != sc->curchan->center_freq ||
  938. chan->hw_value != sc->curchan->hw_value) {
  939. /*
  940. * To switch channels clear any pending DMA operations;
  941. * wait long enough for the RX fifo to drain, reset the
  942. * hardware at the new frequency, and then re-enable
  943. * the relevant bits of the h/w.
  944. */
  945. return ath5k_reset(sc, chan);
  946. }
  947. return 0;
  948. }
  949. static void
  950. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  951. {
  952. sc->curmode = mode;
  953. if (mode == AR5K_MODE_11A) {
  954. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  955. } else {
  956. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  957. }
  958. }
  959. static void
  960. ath5k_mode_setup(struct ath5k_softc *sc)
  961. {
  962. struct ath5k_hw *ah = sc->ah;
  963. u32 rfilt;
  964. /* configure rx filter */
  965. rfilt = sc->filter_flags;
  966. ath5k_hw_set_rx_filter(ah, rfilt);
  967. if (ath5k_hw_hasbssidmask(ah))
  968. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  969. /* configure operational mode */
  970. ath5k_hw_set_opmode(ah);
  971. ath5k_hw_set_mcast_filter(ah, 0, 0);
  972. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  973. }
  974. static inline int
  975. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  976. {
  977. int rix;
  978. /* return base rate on errors */
  979. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  980. "hw_rix out of bounds: %x\n", hw_rix))
  981. return 0;
  982. rix = sc->rate_idx[sc->curband->band][hw_rix];
  983. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  984. rix = 0;
  985. return rix;
  986. }
  987. /***************\
  988. * Buffers setup *
  989. \***************/
  990. static
  991. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  992. {
  993. struct sk_buff *skb;
  994. unsigned int off;
  995. /*
  996. * Allocate buffer with headroom_needed space for the
  997. * fake physical layer header at the start.
  998. */
  999. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  1000. if (!skb) {
  1001. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  1002. sc->rxbufsize + sc->cachelsz - 1);
  1003. return NULL;
  1004. }
  1005. /*
  1006. * Cache-line-align. This is important (for the
  1007. * 5210 at least) as not doing so causes bogus data
  1008. * in rx'd frames.
  1009. */
  1010. off = ((unsigned long)skb->data) % sc->cachelsz;
  1011. if (off != 0)
  1012. skb_reserve(skb, sc->cachelsz - off);
  1013. *skb_addr = pci_map_single(sc->pdev,
  1014. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  1015. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  1016. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  1017. dev_kfree_skb(skb);
  1018. return NULL;
  1019. }
  1020. return skb;
  1021. }
  1022. static int
  1023. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1024. {
  1025. struct ath5k_hw *ah = sc->ah;
  1026. struct sk_buff *skb = bf->skb;
  1027. struct ath5k_desc *ds;
  1028. if (!skb) {
  1029. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  1030. if (!skb)
  1031. return -ENOMEM;
  1032. bf->skb = skb;
  1033. }
  1034. /*
  1035. * Setup descriptors. For receive we always terminate
  1036. * the descriptor list with a self-linked entry so we'll
  1037. * not get overrun under high load (as can happen with a
  1038. * 5212 when ANI processing enables PHY error frames).
  1039. *
  1040. * To insure the last descriptor is self-linked we create
  1041. * each descriptor as self-linked and add it to the end. As
  1042. * each additional descriptor is added the previous self-linked
  1043. * entry is ``fixed'' naturally. This should be safe even
  1044. * if DMA is happening. When processing RX interrupts we
  1045. * never remove/process the last, self-linked, entry on the
  1046. * descriptor list. This insures the hardware always has
  1047. * someplace to write a new frame.
  1048. */
  1049. ds = bf->desc;
  1050. ds->ds_link = bf->daddr; /* link to self */
  1051. ds->ds_data = bf->skbaddr;
  1052. ah->ah_setup_rx_desc(ah, ds,
  1053. skb_tailroom(skb), /* buffer size */
  1054. 0);
  1055. if (sc->rxlink != NULL)
  1056. *sc->rxlink = bf->daddr;
  1057. sc->rxlink = &ds->ds_link;
  1058. return 0;
  1059. }
  1060. static int
  1061. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1062. {
  1063. struct ath5k_hw *ah = sc->ah;
  1064. struct ath5k_txq *txq = sc->txq;
  1065. struct ath5k_desc *ds = bf->desc;
  1066. struct sk_buff *skb = bf->skb;
  1067. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1068. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1069. struct ieee80211_rate *rate;
  1070. unsigned int mrr_rate[3], mrr_tries[3];
  1071. int i, ret;
  1072. u16 hw_rate;
  1073. u16 cts_rate = 0;
  1074. u16 duration = 0;
  1075. u8 rc_flags;
  1076. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1077. /* XXX endianness */
  1078. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1079. PCI_DMA_TODEVICE);
  1080. rate = ieee80211_get_tx_rate(sc->hw, info);
  1081. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1082. flags |= AR5K_TXDESC_NOACK;
  1083. rc_flags = info->control.rates[0].flags;
  1084. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  1085. rate->hw_value_short : rate->hw_value;
  1086. pktlen = skb->len;
  1087. /* FIXME: If we are in g mode and rate is a CCK rate
  1088. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1089. * from tx power (value is in dB units already) */
  1090. if (info->control.hw_key) {
  1091. keyidx = info->control.hw_key->hw_key_idx;
  1092. pktlen += info->control.hw_key->icv_len;
  1093. }
  1094. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  1095. flags |= AR5K_TXDESC_RTSENA;
  1096. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1097. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  1098. sc->vif, pktlen, info));
  1099. }
  1100. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1101. flags |= AR5K_TXDESC_CTSENA;
  1102. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1103. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  1104. sc->vif, pktlen, info));
  1105. }
  1106. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1107. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1108. (sc->power_level * 2),
  1109. hw_rate,
  1110. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  1111. cts_rate, duration);
  1112. if (ret)
  1113. goto err_unmap;
  1114. memset(mrr_rate, 0, sizeof(mrr_rate));
  1115. memset(mrr_tries, 0, sizeof(mrr_tries));
  1116. for (i = 0; i < 3; i++) {
  1117. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1118. if (!rate)
  1119. break;
  1120. mrr_rate[i] = rate->hw_value;
  1121. mrr_tries[i] = info->control.rates[i + 1].count;
  1122. }
  1123. ah->ah_setup_mrr_tx_desc(ah, ds,
  1124. mrr_rate[0], mrr_tries[0],
  1125. mrr_rate[1], mrr_tries[1],
  1126. mrr_rate[2], mrr_tries[2]);
  1127. ds->ds_link = 0;
  1128. ds->ds_data = bf->skbaddr;
  1129. spin_lock_bh(&txq->lock);
  1130. list_add_tail(&bf->list, &txq->q);
  1131. sc->tx_stats[txq->qnum].len++;
  1132. if (txq->link == NULL) /* is this first packet? */
  1133. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1134. else /* no, so only link it */
  1135. *txq->link = bf->daddr;
  1136. txq->link = &ds->ds_link;
  1137. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1138. mmiowb();
  1139. spin_unlock_bh(&txq->lock);
  1140. return 0;
  1141. err_unmap:
  1142. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1143. return ret;
  1144. }
  1145. /*******************\
  1146. * Descriptors setup *
  1147. \*******************/
  1148. static int
  1149. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1150. {
  1151. struct ath5k_desc *ds;
  1152. struct ath5k_buf *bf;
  1153. dma_addr_t da;
  1154. unsigned int i;
  1155. int ret;
  1156. /* allocate descriptors */
  1157. sc->desc_len = sizeof(struct ath5k_desc) *
  1158. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1159. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1160. if (sc->desc == NULL) {
  1161. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1162. ret = -ENOMEM;
  1163. goto err;
  1164. }
  1165. ds = sc->desc;
  1166. da = sc->desc_daddr;
  1167. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1168. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1169. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1170. sizeof(struct ath5k_buf), GFP_KERNEL);
  1171. if (bf == NULL) {
  1172. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1173. ret = -ENOMEM;
  1174. goto err_free;
  1175. }
  1176. sc->bufptr = bf;
  1177. INIT_LIST_HEAD(&sc->rxbuf);
  1178. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1179. bf->desc = ds;
  1180. bf->daddr = da;
  1181. list_add_tail(&bf->list, &sc->rxbuf);
  1182. }
  1183. INIT_LIST_HEAD(&sc->txbuf);
  1184. sc->txbuf_len = ATH_TXBUF;
  1185. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1186. da += sizeof(*ds)) {
  1187. bf->desc = ds;
  1188. bf->daddr = da;
  1189. list_add_tail(&bf->list, &sc->txbuf);
  1190. }
  1191. /* beacon buffer */
  1192. bf->desc = ds;
  1193. bf->daddr = da;
  1194. sc->bbuf = bf;
  1195. return 0;
  1196. err_free:
  1197. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1198. err:
  1199. sc->desc = NULL;
  1200. return ret;
  1201. }
  1202. static void
  1203. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1204. {
  1205. struct ath5k_buf *bf;
  1206. ath5k_txbuf_free(sc, sc->bbuf);
  1207. list_for_each_entry(bf, &sc->txbuf, list)
  1208. ath5k_txbuf_free(sc, bf);
  1209. list_for_each_entry(bf, &sc->rxbuf, list)
  1210. ath5k_rxbuf_free(sc, bf);
  1211. /* Free memory associated with all descriptors */
  1212. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1213. kfree(sc->bufptr);
  1214. sc->bufptr = NULL;
  1215. }
  1216. /**************\
  1217. * Queues setup *
  1218. \**************/
  1219. static struct ath5k_txq *
  1220. ath5k_txq_setup(struct ath5k_softc *sc,
  1221. int qtype, int subtype)
  1222. {
  1223. struct ath5k_hw *ah = sc->ah;
  1224. struct ath5k_txq *txq;
  1225. struct ath5k_txq_info qi = {
  1226. .tqi_subtype = subtype,
  1227. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1228. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1229. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1230. };
  1231. int qnum;
  1232. /*
  1233. * Enable interrupts only for EOL and DESC conditions.
  1234. * We mark tx descriptors to receive a DESC interrupt
  1235. * when a tx queue gets deep; otherwise waiting for the
  1236. * EOL to reap descriptors. Note that this is done to
  1237. * reduce interrupt load and this only defers reaping
  1238. * descriptors, never transmitting frames. Aside from
  1239. * reducing interrupts this also permits more concurrency.
  1240. * The only potential downside is if the tx queue backs
  1241. * up in which case the top half of the kernel may backup
  1242. * due to a lack of tx descriptors.
  1243. */
  1244. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1245. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1246. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1247. if (qnum < 0) {
  1248. /*
  1249. * NB: don't print a message, this happens
  1250. * normally on parts with too few tx queues
  1251. */
  1252. return ERR_PTR(qnum);
  1253. }
  1254. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1255. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1256. qnum, ARRAY_SIZE(sc->txqs));
  1257. ath5k_hw_release_tx_queue(ah, qnum);
  1258. return ERR_PTR(-EINVAL);
  1259. }
  1260. txq = &sc->txqs[qnum];
  1261. if (!txq->setup) {
  1262. txq->qnum = qnum;
  1263. txq->link = NULL;
  1264. INIT_LIST_HEAD(&txq->q);
  1265. spin_lock_init(&txq->lock);
  1266. txq->setup = true;
  1267. }
  1268. return &sc->txqs[qnum];
  1269. }
  1270. static int
  1271. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1272. {
  1273. struct ath5k_txq_info qi = {
  1274. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1275. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1276. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1277. /* NB: for dynamic turbo, don't enable any other interrupts */
  1278. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1279. };
  1280. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1281. }
  1282. static int
  1283. ath5k_beaconq_config(struct ath5k_softc *sc)
  1284. {
  1285. struct ath5k_hw *ah = sc->ah;
  1286. struct ath5k_txq_info qi;
  1287. int ret;
  1288. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1289. if (ret)
  1290. return ret;
  1291. if (sc->opmode == NL80211_IFTYPE_AP ||
  1292. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1293. /*
  1294. * Always burst out beacon and CAB traffic
  1295. * (aifs = cwmin = cwmax = 0)
  1296. */
  1297. qi.tqi_aifs = 0;
  1298. qi.tqi_cw_min = 0;
  1299. qi.tqi_cw_max = 0;
  1300. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1301. /*
  1302. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1303. */
  1304. qi.tqi_aifs = 0;
  1305. qi.tqi_cw_min = 0;
  1306. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1307. }
  1308. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1309. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1310. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1311. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1312. if (ret) {
  1313. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1314. "hardware queue!\n", __func__);
  1315. return ret;
  1316. }
  1317. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1318. }
  1319. static void
  1320. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1321. {
  1322. struct ath5k_buf *bf, *bf0;
  1323. /*
  1324. * NB: this assumes output has been stopped and
  1325. * we do not need to block ath5k_tx_tasklet
  1326. */
  1327. spin_lock_bh(&txq->lock);
  1328. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1329. ath5k_debug_printtxbuf(sc, bf);
  1330. ath5k_txbuf_free(sc, bf);
  1331. spin_lock_bh(&sc->txbuflock);
  1332. sc->tx_stats[txq->qnum].len--;
  1333. list_move_tail(&bf->list, &sc->txbuf);
  1334. sc->txbuf_len++;
  1335. spin_unlock_bh(&sc->txbuflock);
  1336. }
  1337. txq->link = NULL;
  1338. spin_unlock_bh(&txq->lock);
  1339. }
  1340. /*
  1341. * Drain the transmit queues and reclaim resources.
  1342. */
  1343. static void
  1344. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1345. {
  1346. struct ath5k_hw *ah = sc->ah;
  1347. unsigned int i;
  1348. /* XXX return value */
  1349. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1350. /* don't touch the hardware if marked invalid */
  1351. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1352. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1353. ath5k_hw_get_txdp(ah, sc->bhalq));
  1354. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1355. if (sc->txqs[i].setup) {
  1356. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1357. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1358. "link %p\n",
  1359. sc->txqs[i].qnum,
  1360. ath5k_hw_get_txdp(ah,
  1361. sc->txqs[i].qnum),
  1362. sc->txqs[i].link);
  1363. }
  1364. }
  1365. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1366. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1367. if (sc->txqs[i].setup)
  1368. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1369. }
  1370. static void
  1371. ath5k_txq_release(struct ath5k_softc *sc)
  1372. {
  1373. struct ath5k_txq *txq = sc->txqs;
  1374. unsigned int i;
  1375. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1376. if (txq->setup) {
  1377. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1378. txq->setup = false;
  1379. }
  1380. }
  1381. /*************\
  1382. * RX Handling *
  1383. \*************/
  1384. /*
  1385. * Enable the receive h/w following a reset.
  1386. */
  1387. static int
  1388. ath5k_rx_start(struct ath5k_softc *sc)
  1389. {
  1390. struct ath5k_hw *ah = sc->ah;
  1391. struct ath5k_buf *bf;
  1392. int ret;
  1393. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1394. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1395. sc->cachelsz, sc->rxbufsize);
  1396. spin_lock_bh(&sc->rxbuflock);
  1397. sc->rxlink = NULL;
  1398. list_for_each_entry(bf, &sc->rxbuf, list) {
  1399. ret = ath5k_rxbuf_setup(sc, bf);
  1400. if (ret != 0) {
  1401. spin_unlock_bh(&sc->rxbuflock);
  1402. goto err;
  1403. }
  1404. }
  1405. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1406. ath5k_hw_set_rxdp(ah, bf->daddr);
  1407. spin_unlock_bh(&sc->rxbuflock);
  1408. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1409. ath5k_mode_setup(sc); /* set filters, etc. */
  1410. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1411. return 0;
  1412. err:
  1413. return ret;
  1414. }
  1415. /*
  1416. * Disable the receive h/w in preparation for a reset.
  1417. */
  1418. static void
  1419. ath5k_rx_stop(struct ath5k_softc *sc)
  1420. {
  1421. struct ath5k_hw *ah = sc->ah;
  1422. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1423. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1424. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1425. ath5k_debug_printrxbuffs(sc, ah);
  1426. sc->rxlink = NULL; /* just in case */
  1427. }
  1428. static unsigned int
  1429. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1430. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1431. {
  1432. struct ieee80211_hdr *hdr = (void *)skb->data;
  1433. unsigned int keyix, hlen;
  1434. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1435. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1436. return RX_FLAG_DECRYPTED;
  1437. /* Apparently when a default key is used to decrypt the packet
  1438. the hw does not set the index used to decrypt. In such cases
  1439. get the index from the packet. */
  1440. hlen = ieee80211_hdrlen(hdr->frame_control);
  1441. if (ieee80211_has_protected(hdr->frame_control) &&
  1442. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1443. skb->len >= hlen + 4) {
  1444. keyix = skb->data[hlen + 3] >> 6;
  1445. if (test_bit(keyix, sc->keymap))
  1446. return RX_FLAG_DECRYPTED;
  1447. }
  1448. return 0;
  1449. }
  1450. static void
  1451. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1452. struct ieee80211_rx_status *rxs)
  1453. {
  1454. u64 tsf, bc_tstamp;
  1455. u32 hw_tu;
  1456. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1457. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1458. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1459. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1460. /*
  1461. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1462. * have updated the local TSF. We have to work around various
  1463. * hardware bugs, though...
  1464. */
  1465. tsf = ath5k_hw_get_tsf64(sc->ah);
  1466. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1467. hw_tu = TSF_TO_TU(tsf);
  1468. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1469. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1470. (unsigned long long)bc_tstamp,
  1471. (unsigned long long)rxs->mactime,
  1472. (unsigned long long)(rxs->mactime - bc_tstamp),
  1473. (unsigned long long)tsf);
  1474. /*
  1475. * Sometimes the HW will give us a wrong tstamp in the rx
  1476. * status, causing the timestamp extension to go wrong.
  1477. * (This seems to happen especially with beacon frames bigger
  1478. * than 78 byte (incl. FCS))
  1479. * But we know that the receive timestamp must be later than the
  1480. * timestamp of the beacon since HW must have synced to that.
  1481. *
  1482. * NOTE: here we assume mactime to be after the frame was
  1483. * received, not like mac80211 which defines it at the start.
  1484. */
  1485. if (bc_tstamp > rxs->mactime) {
  1486. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1487. "fixing mactime from %llx to %llx\n",
  1488. (unsigned long long)rxs->mactime,
  1489. (unsigned long long)tsf);
  1490. rxs->mactime = tsf;
  1491. }
  1492. /*
  1493. * Local TSF might have moved higher than our beacon timers,
  1494. * in that case we have to update them to continue sending
  1495. * beacons. This also takes care of synchronizing beacon sending
  1496. * times with other stations.
  1497. */
  1498. if (hw_tu >= sc->nexttbtt)
  1499. ath5k_beacon_update_timers(sc, bc_tstamp);
  1500. }
  1501. }
  1502. static void
  1503. ath5k_tasklet_rx(unsigned long data)
  1504. {
  1505. struct ieee80211_rx_status rxs = {};
  1506. struct ath5k_rx_status rs = {};
  1507. struct sk_buff *skb, *next_skb;
  1508. dma_addr_t next_skb_addr;
  1509. struct ath5k_softc *sc = (void *)data;
  1510. struct ath5k_buf *bf;
  1511. struct ath5k_desc *ds;
  1512. int ret;
  1513. int hdrlen;
  1514. int padsize;
  1515. spin_lock(&sc->rxbuflock);
  1516. if (list_empty(&sc->rxbuf)) {
  1517. ATH5K_WARN(sc, "empty rx buf pool\n");
  1518. goto unlock;
  1519. }
  1520. do {
  1521. rxs.flag = 0;
  1522. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1523. BUG_ON(bf->skb == NULL);
  1524. skb = bf->skb;
  1525. ds = bf->desc;
  1526. /* bail if HW is still using self-linked descriptor */
  1527. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1528. break;
  1529. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1530. if (unlikely(ret == -EINPROGRESS))
  1531. break;
  1532. else if (unlikely(ret)) {
  1533. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1534. spin_unlock(&sc->rxbuflock);
  1535. return;
  1536. }
  1537. if (unlikely(rs.rs_more)) {
  1538. ATH5K_WARN(sc, "unsupported jumbo\n");
  1539. goto next;
  1540. }
  1541. if (unlikely(rs.rs_status)) {
  1542. if (rs.rs_status & AR5K_RXERR_PHY)
  1543. goto next;
  1544. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1545. /*
  1546. * Decrypt error. If the error occurred
  1547. * because there was no hardware key, then
  1548. * let the frame through so the upper layers
  1549. * can process it. This is necessary for 5210
  1550. * parts which have no way to setup a ``clear''
  1551. * key cache entry.
  1552. *
  1553. * XXX do key cache faulting
  1554. */
  1555. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1556. !(rs.rs_status & AR5K_RXERR_CRC))
  1557. goto accept;
  1558. }
  1559. if (rs.rs_status & AR5K_RXERR_MIC) {
  1560. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1561. goto accept;
  1562. }
  1563. /* let crypto-error packets fall through in MNTR */
  1564. if ((rs.rs_status &
  1565. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1566. sc->opmode != NL80211_IFTYPE_MONITOR)
  1567. goto next;
  1568. }
  1569. accept:
  1570. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1571. /*
  1572. * If we can't replace bf->skb with a new skb under memory
  1573. * pressure, just skip this packet
  1574. */
  1575. if (!next_skb)
  1576. goto next;
  1577. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1578. PCI_DMA_FROMDEVICE);
  1579. skb_put(skb, rs.rs_datalen);
  1580. /* The MAC header is padded to have 32-bit boundary if the
  1581. * packet payload is non-zero. The general calculation for
  1582. * padsize would take into account odd header lengths:
  1583. * padsize = (4 - hdrlen % 4) % 4; However, since only
  1584. * even-length headers are used, padding can only be 0 or 2
  1585. * bytes and we can optimize this a bit. In addition, we must
  1586. * not try to remove padding from short control frames that do
  1587. * not have payload. */
  1588. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1589. padsize = ath5k_pad_size(hdrlen);
  1590. if (padsize) {
  1591. memmove(skb->data + padsize, skb->data, hdrlen);
  1592. skb_pull(skb, padsize);
  1593. }
  1594. /*
  1595. * always extend the mac timestamp, since this information is
  1596. * also needed for proper IBSS merging.
  1597. *
  1598. * XXX: it might be too late to do it here, since rs_tstamp is
  1599. * 15bit only. that means TSF extension has to be done within
  1600. * 32768usec (about 32ms). it might be necessary to move this to
  1601. * the interrupt handler, like it is done in madwifi.
  1602. *
  1603. * Unfortunately we don't know when the hardware takes the rx
  1604. * timestamp (beginning of phy frame, data frame, end of rx?).
  1605. * The only thing we know is that it is hardware specific...
  1606. * On AR5213 it seems the rx timestamp is at the end of the
  1607. * frame, but i'm not sure.
  1608. *
  1609. * NOTE: mac80211 defines mactime at the beginning of the first
  1610. * data symbol. Since we don't have any time references it's
  1611. * impossible to comply to that. This affects IBSS merge only
  1612. * right now, so it's not too bad...
  1613. */
  1614. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1615. rxs.flag |= RX_FLAG_TSFT;
  1616. rxs.freq = sc->curchan->center_freq;
  1617. rxs.band = sc->curband->band;
  1618. rxs.noise = sc->ah->ah_noise_floor;
  1619. rxs.signal = rxs.noise + rs.rs_rssi;
  1620. /* An rssi of 35 indicates you should be able use
  1621. * 54 Mbps reliably. A more elaborate scheme can be used
  1622. * here but it requires a map of SNR/throughput for each
  1623. * possible mode used */
  1624. rxs.qual = rs.rs_rssi * 100 / 35;
  1625. /* rssi can be more than 35 though, anything above that
  1626. * should be considered at 100% */
  1627. if (rxs.qual > 100)
  1628. rxs.qual = 100;
  1629. rxs.antenna = rs.rs_antenna;
  1630. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1631. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1632. if (rxs.rate_idx >= 0 && rs.rs_rate ==
  1633. sc->curband->bitrates[rxs.rate_idx].hw_value_short)
  1634. rxs.flag |= RX_FLAG_SHORTPRE;
  1635. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1636. /* check beacons in IBSS mode */
  1637. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1638. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1639. __ieee80211_rx(sc->hw, skb, &rxs);
  1640. bf->skb = next_skb;
  1641. bf->skbaddr = next_skb_addr;
  1642. next:
  1643. list_move_tail(&bf->list, &sc->rxbuf);
  1644. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1645. unlock:
  1646. spin_unlock(&sc->rxbuflock);
  1647. }
  1648. /*************\
  1649. * TX Handling *
  1650. \*************/
  1651. static void
  1652. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1653. {
  1654. struct ath5k_tx_status ts = {};
  1655. struct ath5k_buf *bf, *bf0;
  1656. struct ath5k_desc *ds;
  1657. struct sk_buff *skb;
  1658. struct ieee80211_tx_info *info;
  1659. int i, ret;
  1660. spin_lock(&txq->lock);
  1661. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1662. ds = bf->desc;
  1663. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1664. if (unlikely(ret == -EINPROGRESS))
  1665. break;
  1666. else if (unlikely(ret)) {
  1667. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1668. ret, txq->qnum);
  1669. break;
  1670. }
  1671. skb = bf->skb;
  1672. info = IEEE80211_SKB_CB(skb);
  1673. bf->skb = NULL;
  1674. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1675. PCI_DMA_TODEVICE);
  1676. ieee80211_tx_info_clear_status(info);
  1677. for (i = 0; i < 4; i++) {
  1678. struct ieee80211_tx_rate *r =
  1679. &info->status.rates[i];
  1680. if (ts.ts_rate[i]) {
  1681. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1682. r->count = ts.ts_retry[i];
  1683. } else {
  1684. r->idx = -1;
  1685. r->count = 0;
  1686. }
  1687. }
  1688. /* count the successful attempt as well */
  1689. info->status.rates[ts.ts_final_idx].count++;
  1690. if (unlikely(ts.ts_status)) {
  1691. sc->ll_stats.dot11ACKFailureCount++;
  1692. if (ts.ts_status & AR5K_TXERR_FILT)
  1693. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1694. } else {
  1695. info->flags |= IEEE80211_TX_STAT_ACK;
  1696. info->status.ack_signal = ts.ts_rssi;
  1697. }
  1698. ieee80211_tx_status(sc->hw, skb);
  1699. sc->tx_stats[txq->qnum].count++;
  1700. spin_lock(&sc->txbuflock);
  1701. sc->tx_stats[txq->qnum].len--;
  1702. list_move_tail(&bf->list, &sc->txbuf);
  1703. sc->txbuf_len++;
  1704. spin_unlock(&sc->txbuflock);
  1705. }
  1706. if (likely(list_empty(&txq->q)))
  1707. txq->link = NULL;
  1708. spin_unlock(&txq->lock);
  1709. if (sc->txbuf_len > ATH_TXBUF / 5)
  1710. ieee80211_wake_queues(sc->hw);
  1711. }
  1712. static void
  1713. ath5k_tasklet_tx(unsigned long data)
  1714. {
  1715. struct ath5k_softc *sc = (void *)data;
  1716. ath5k_tx_processq(sc, sc->txq);
  1717. }
  1718. /*****************\
  1719. * Beacon handling *
  1720. \*****************/
  1721. /*
  1722. * Setup the beacon frame for transmit.
  1723. */
  1724. static int
  1725. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1726. {
  1727. struct sk_buff *skb = bf->skb;
  1728. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1729. struct ath5k_hw *ah = sc->ah;
  1730. struct ath5k_desc *ds;
  1731. int ret = 0;
  1732. u8 antenna;
  1733. u32 flags;
  1734. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1735. PCI_DMA_TODEVICE);
  1736. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1737. "skbaddr %llx\n", skb, skb->data, skb->len,
  1738. (unsigned long long)bf->skbaddr);
  1739. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1740. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1741. return -EIO;
  1742. }
  1743. ds = bf->desc;
  1744. antenna = ah->ah_tx_ant;
  1745. flags = AR5K_TXDESC_NOACK;
  1746. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1747. ds->ds_link = bf->daddr; /* self-linked */
  1748. flags |= AR5K_TXDESC_VEOL;
  1749. } else
  1750. ds->ds_link = 0;
  1751. /*
  1752. * If we use multiple antennas on AP and use
  1753. * the Sectored AP scenario, switch antenna every
  1754. * 4 beacons to make sure everybody hears our AP.
  1755. * When a client tries to associate, hw will keep
  1756. * track of the tx antenna to be used for this client
  1757. * automaticaly, based on ACKed packets.
  1758. *
  1759. * Note: AP still listens and transmits RTS on the
  1760. * default antenna which is supposed to be an omni.
  1761. *
  1762. * Note2: On sectored scenarios it's possible to have
  1763. * multiple antennas (1omni -the default- and 14 sectors)
  1764. * so if we choose to actually support this mode we need
  1765. * to allow user to set how many antennas we have and tweak
  1766. * the code below to send beacons on all of them.
  1767. */
  1768. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1769. antenna = sc->bsent & 4 ? 2 : 1;
  1770. /* FIXME: If we are in g mode and rate is a CCK rate
  1771. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1772. * from tx power (value is in dB units already) */
  1773. ds->ds_data = bf->skbaddr;
  1774. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1775. ieee80211_get_hdrlen_from_skb(skb),
  1776. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1777. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1778. 1, AR5K_TXKEYIX_INVALID,
  1779. antenna, flags, 0, 0);
  1780. if (ret)
  1781. goto err_unmap;
  1782. return 0;
  1783. err_unmap:
  1784. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1785. return ret;
  1786. }
  1787. /*
  1788. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1789. * frame contents are done as needed and the slot time is
  1790. * also adjusted based on current state.
  1791. *
  1792. * This is called from software irq context (beacontq or restq
  1793. * tasklets) or user context from ath5k_beacon_config.
  1794. */
  1795. static void
  1796. ath5k_beacon_send(struct ath5k_softc *sc)
  1797. {
  1798. struct ath5k_buf *bf = sc->bbuf;
  1799. struct ath5k_hw *ah = sc->ah;
  1800. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1801. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1802. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1803. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1804. return;
  1805. }
  1806. /*
  1807. * Check if the previous beacon has gone out. If
  1808. * not don't don't try to post another, skip this
  1809. * period and wait for the next. Missed beacons
  1810. * indicate a problem and should not occur. If we
  1811. * miss too many consecutive beacons reset the device.
  1812. */
  1813. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1814. sc->bmisscount++;
  1815. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1816. "missed %u consecutive beacons\n", sc->bmisscount);
  1817. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1818. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1819. "stuck beacon time (%u missed)\n",
  1820. sc->bmisscount);
  1821. tasklet_schedule(&sc->restq);
  1822. }
  1823. return;
  1824. }
  1825. if (unlikely(sc->bmisscount != 0)) {
  1826. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1827. "resume beacon xmit after %u misses\n",
  1828. sc->bmisscount);
  1829. sc->bmisscount = 0;
  1830. }
  1831. /*
  1832. * Stop any current dma and put the new frame on the queue.
  1833. * This should never fail since we check above that no frames
  1834. * are still pending on the queue.
  1835. */
  1836. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1837. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1838. /* NB: hw still stops DMA, so proceed */
  1839. }
  1840. /* refresh the beacon for AP mode */
  1841. if (sc->opmode == NL80211_IFTYPE_AP)
  1842. ath5k_beacon_update(sc->hw, sc->vif);
  1843. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1844. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1845. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1846. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1847. sc->bsent++;
  1848. }
  1849. /**
  1850. * ath5k_beacon_update_timers - update beacon timers
  1851. *
  1852. * @sc: struct ath5k_softc pointer we are operating on
  1853. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1854. * beacon timer update based on the current HW TSF.
  1855. *
  1856. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1857. * of a received beacon or the current local hardware TSF and write it to the
  1858. * beacon timer registers.
  1859. *
  1860. * This is called in a variety of situations, e.g. when a beacon is received,
  1861. * when a TSF update has been detected, but also when an new IBSS is created or
  1862. * when we otherwise know we have to update the timers, but we keep it in this
  1863. * function to have it all together in one place.
  1864. */
  1865. static void
  1866. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1867. {
  1868. struct ath5k_hw *ah = sc->ah;
  1869. u32 nexttbtt, intval, hw_tu, bc_tu;
  1870. u64 hw_tsf;
  1871. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1872. if (WARN_ON(!intval))
  1873. return;
  1874. /* beacon TSF converted to TU */
  1875. bc_tu = TSF_TO_TU(bc_tsf);
  1876. /* current TSF converted to TU */
  1877. hw_tsf = ath5k_hw_get_tsf64(ah);
  1878. hw_tu = TSF_TO_TU(hw_tsf);
  1879. #define FUDGE 3
  1880. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1881. if (bc_tsf == -1) {
  1882. /*
  1883. * no beacons received, called internally.
  1884. * just need to refresh timers based on HW TSF.
  1885. */
  1886. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1887. } else if (bc_tsf == 0) {
  1888. /*
  1889. * no beacon received, probably called by ath5k_reset_tsf().
  1890. * reset TSF to start with 0.
  1891. */
  1892. nexttbtt = intval;
  1893. intval |= AR5K_BEACON_RESET_TSF;
  1894. } else if (bc_tsf > hw_tsf) {
  1895. /*
  1896. * beacon received, SW merge happend but HW TSF not yet updated.
  1897. * not possible to reconfigure timers yet, but next time we
  1898. * receive a beacon with the same BSSID, the hardware will
  1899. * automatically update the TSF and then we need to reconfigure
  1900. * the timers.
  1901. */
  1902. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1903. "need to wait for HW TSF sync\n");
  1904. return;
  1905. } else {
  1906. /*
  1907. * most important case for beacon synchronization between STA.
  1908. *
  1909. * beacon received and HW TSF has been already updated by HW.
  1910. * update next TBTT based on the TSF of the beacon, but make
  1911. * sure it is ahead of our local TSF timer.
  1912. */
  1913. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1914. }
  1915. #undef FUDGE
  1916. sc->nexttbtt = nexttbtt;
  1917. intval |= AR5K_BEACON_ENA;
  1918. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1919. /*
  1920. * debugging output last in order to preserve the time critical aspect
  1921. * of this function
  1922. */
  1923. if (bc_tsf == -1)
  1924. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1925. "reconfigured timers based on HW TSF\n");
  1926. else if (bc_tsf == 0)
  1927. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1928. "reset HW TSF and timers\n");
  1929. else
  1930. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1931. "updated timers based on beacon TSF\n");
  1932. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1933. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1934. (unsigned long long) bc_tsf,
  1935. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1936. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1937. intval & AR5K_BEACON_PERIOD,
  1938. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1939. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1940. }
  1941. /**
  1942. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1943. *
  1944. * @sc: struct ath5k_softc pointer we are operating on
  1945. *
  1946. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1947. * interrupts to detect TSF updates only.
  1948. */
  1949. static void
  1950. ath5k_beacon_config(struct ath5k_softc *sc)
  1951. {
  1952. struct ath5k_hw *ah = sc->ah;
  1953. unsigned long flags;
  1954. ath5k_hw_set_imr(ah, 0);
  1955. sc->bmisscount = 0;
  1956. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1957. if (sc->opmode == NL80211_IFTYPE_ADHOC ||
  1958. sc->opmode == NL80211_IFTYPE_MESH_POINT ||
  1959. sc->opmode == NL80211_IFTYPE_AP) {
  1960. /*
  1961. * In IBSS mode we use a self-linked tx descriptor and let the
  1962. * hardware send the beacons automatically. We have to load it
  1963. * only once here.
  1964. * We use the SWBA interrupt only to keep track of the beacon
  1965. * timers in order to detect automatic TSF updates.
  1966. */
  1967. ath5k_beaconq_config(sc);
  1968. sc->imask |= AR5K_INT_SWBA;
  1969. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1970. if (ath5k_hw_hasveol(ah)) {
  1971. spin_lock_irqsave(&sc->block, flags);
  1972. ath5k_beacon_send(sc);
  1973. spin_unlock_irqrestore(&sc->block, flags);
  1974. }
  1975. } else
  1976. ath5k_beacon_update_timers(sc, -1);
  1977. }
  1978. ath5k_hw_set_imr(ah, sc->imask);
  1979. }
  1980. static void ath5k_tasklet_beacon(unsigned long data)
  1981. {
  1982. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1983. /*
  1984. * Software beacon alert--time to send a beacon.
  1985. *
  1986. * In IBSS mode we use this interrupt just to
  1987. * keep track of the next TBTT (target beacon
  1988. * transmission time) in order to detect wether
  1989. * automatic TSF updates happened.
  1990. */
  1991. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1992. /* XXX: only if VEOL suppported */
  1993. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  1994. sc->nexttbtt += sc->bintval;
  1995. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1996. "SWBA nexttbtt: %x hw_tu: %x "
  1997. "TSF: %llx\n",
  1998. sc->nexttbtt,
  1999. TSF_TO_TU(tsf),
  2000. (unsigned long long) tsf);
  2001. } else {
  2002. spin_lock(&sc->block);
  2003. ath5k_beacon_send(sc);
  2004. spin_unlock(&sc->block);
  2005. }
  2006. }
  2007. /********************\
  2008. * Interrupt handling *
  2009. \********************/
  2010. static int
  2011. ath5k_init(struct ath5k_softc *sc)
  2012. {
  2013. struct ath5k_hw *ah = sc->ah;
  2014. int ret, i;
  2015. mutex_lock(&sc->lock);
  2016. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2017. /*
  2018. * Stop anything previously setup. This is safe
  2019. * no matter this is the first time through or not.
  2020. */
  2021. ath5k_stop_locked(sc);
  2022. /*
  2023. * The basic interface to setting the hardware in a good
  2024. * state is ``reset''. On return the hardware is known to
  2025. * be powered up and with interrupts disabled. This must
  2026. * be followed by initialization of the appropriate bits
  2027. * and then setup of the interrupt mask.
  2028. */
  2029. sc->curchan = sc->hw->conf.channel;
  2030. sc->curband = &sc->sbands[sc->curchan->band];
  2031. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2032. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2033. AR5K_INT_FATAL | AR5K_INT_GLOBAL;
  2034. ret = ath5k_reset(sc, NULL);
  2035. if (ret)
  2036. goto done;
  2037. /*
  2038. * Reset the key cache since some parts do not reset the
  2039. * contents on initial power up or resume from suspend.
  2040. */
  2041. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  2042. ath5k_hw_reset_key(ah, i);
  2043. /* Set ack to be sent at low bit-rates */
  2044. ath5k_hw_set_ack_bitrate_high(ah, false);
  2045. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2046. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2047. ret = 0;
  2048. done:
  2049. mmiowb();
  2050. mutex_unlock(&sc->lock);
  2051. return ret;
  2052. }
  2053. static int
  2054. ath5k_stop_locked(struct ath5k_softc *sc)
  2055. {
  2056. struct ath5k_hw *ah = sc->ah;
  2057. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2058. test_bit(ATH_STAT_INVALID, sc->status));
  2059. /*
  2060. * Shutdown the hardware and driver:
  2061. * stop output from above
  2062. * disable interrupts
  2063. * turn off timers
  2064. * turn off the radio
  2065. * clear transmit machinery
  2066. * clear receive machinery
  2067. * drain and release tx queues
  2068. * reclaim beacon resources
  2069. * power down hardware
  2070. *
  2071. * Note that some of this work is not possible if the
  2072. * hardware is gone (invalid).
  2073. */
  2074. ieee80211_stop_queues(sc->hw);
  2075. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2076. ath5k_led_off(sc);
  2077. ath5k_hw_set_imr(ah, 0);
  2078. synchronize_irq(sc->pdev->irq);
  2079. }
  2080. ath5k_txq_cleanup(sc);
  2081. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2082. ath5k_rx_stop(sc);
  2083. ath5k_hw_phy_disable(ah);
  2084. } else
  2085. sc->rxlink = NULL;
  2086. return 0;
  2087. }
  2088. /*
  2089. * Stop the device, grabbing the top-level lock to protect
  2090. * against concurrent entry through ath5k_init (which can happen
  2091. * if another thread does a system call and the thread doing the
  2092. * stop is preempted).
  2093. */
  2094. static int
  2095. ath5k_stop_hw(struct ath5k_softc *sc)
  2096. {
  2097. int ret;
  2098. mutex_lock(&sc->lock);
  2099. ret = ath5k_stop_locked(sc);
  2100. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2101. /*
  2102. * Set the chip in full sleep mode. Note that we are
  2103. * careful to do this only when bringing the interface
  2104. * completely to a stop. When the chip is in this state
  2105. * it must be carefully woken up or references to
  2106. * registers in the PCI clock domain may freeze the bus
  2107. * (and system). This varies by chip and is mostly an
  2108. * issue with newer parts that go to sleep more quickly.
  2109. */
  2110. if (sc->ah->ah_mac_srev >= 0x78) {
  2111. /*
  2112. * XXX
  2113. * don't put newer MAC revisions > 7.8 to sleep because
  2114. * of the above mentioned problems
  2115. */
  2116. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2117. "not putting device to sleep\n");
  2118. } else {
  2119. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2120. "putting device to full sleep\n");
  2121. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2122. }
  2123. }
  2124. ath5k_txbuf_free(sc, sc->bbuf);
  2125. mmiowb();
  2126. mutex_unlock(&sc->lock);
  2127. del_timer_sync(&sc->calib_tim);
  2128. tasklet_kill(&sc->rxtq);
  2129. tasklet_kill(&sc->txtq);
  2130. tasklet_kill(&sc->restq);
  2131. tasklet_kill(&sc->beacontq);
  2132. return ret;
  2133. }
  2134. static irqreturn_t
  2135. ath5k_intr(int irq, void *dev_id)
  2136. {
  2137. struct ath5k_softc *sc = dev_id;
  2138. struct ath5k_hw *ah = sc->ah;
  2139. enum ath5k_int status;
  2140. unsigned int counter = 1000;
  2141. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2142. !ath5k_hw_is_intr_pending(ah)))
  2143. return IRQ_NONE;
  2144. do {
  2145. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2146. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2147. status, sc->imask);
  2148. if (unlikely(status & AR5K_INT_FATAL)) {
  2149. /*
  2150. * Fatal errors are unrecoverable.
  2151. * Typically these are caused by DMA errors.
  2152. */
  2153. tasklet_schedule(&sc->restq);
  2154. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2155. tasklet_schedule(&sc->restq);
  2156. } else {
  2157. if (status & AR5K_INT_SWBA) {
  2158. tasklet_hi_schedule(&sc->beacontq);
  2159. }
  2160. if (status & AR5K_INT_RXEOL) {
  2161. /*
  2162. * NB: the hardware should re-read the link when
  2163. * RXE bit is written, but it doesn't work at
  2164. * least on older hardware revs.
  2165. */
  2166. sc->rxlink = NULL;
  2167. }
  2168. if (status & AR5K_INT_TXURN) {
  2169. /* bump tx trigger level */
  2170. ath5k_hw_update_tx_triglevel(ah, true);
  2171. }
  2172. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  2173. tasklet_schedule(&sc->rxtq);
  2174. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  2175. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  2176. tasklet_schedule(&sc->txtq);
  2177. if (status & AR5K_INT_BMISS) {
  2178. /* TODO */
  2179. }
  2180. if (status & AR5K_INT_MIB) {
  2181. /*
  2182. * These stats are also used for ANI i think
  2183. * so how about updating them more often ?
  2184. */
  2185. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2186. }
  2187. }
  2188. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  2189. if (unlikely(!counter))
  2190. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2191. return IRQ_HANDLED;
  2192. }
  2193. static void
  2194. ath5k_tasklet_reset(unsigned long data)
  2195. {
  2196. struct ath5k_softc *sc = (void *)data;
  2197. ath5k_reset_wake(sc);
  2198. }
  2199. /*
  2200. * Periodically recalibrate the PHY to account
  2201. * for temperature/environment changes.
  2202. */
  2203. static void
  2204. ath5k_calibrate(unsigned long data)
  2205. {
  2206. struct ath5k_softc *sc = (void *)data;
  2207. struct ath5k_hw *ah = sc->ah;
  2208. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2209. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2210. sc->curchan->hw_value);
  2211. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2212. /*
  2213. * Rfgain is out of bounds, reset the chip
  2214. * to load new gain values.
  2215. */
  2216. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2217. ath5k_reset_wake(sc);
  2218. }
  2219. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2220. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2221. ieee80211_frequency_to_channel(
  2222. sc->curchan->center_freq));
  2223. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2224. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2225. }
  2226. /********************\
  2227. * Mac80211 functions *
  2228. \********************/
  2229. static int
  2230. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2231. {
  2232. struct ath5k_softc *sc = hw->priv;
  2233. struct ath5k_buf *bf;
  2234. unsigned long flags;
  2235. int hdrlen;
  2236. int padsize;
  2237. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2238. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2239. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2240. /*
  2241. * the hardware expects the header padded to 4 byte boundaries
  2242. * if this is not the case we add the padding after the header
  2243. */
  2244. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2245. padsize = ath5k_pad_size(hdrlen);
  2246. if (padsize) {
  2247. if (skb_headroom(skb) < padsize) {
  2248. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2249. " headroom to pad %d\n", hdrlen, padsize);
  2250. goto drop_packet;
  2251. }
  2252. skb_push(skb, padsize);
  2253. memmove(skb->data, skb->data+padsize, hdrlen);
  2254. }
  2255. spin_lock_irqsave(&sc->txbuflock, flags);
  2256. if (list_empty(&sc->txbuf)) {
  2257. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2258. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2259. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2260. goto drop_packet;
  2261. }
  2262. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2263. list_del(&bf->list);
  2264. sc->txbuf_len--;
  2265. if (list_empty(&sc->txbuf))
  2266. ieee80211_stop_queues(hw);
  2267. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2268. bf->skb = skb;
  2269. if (ath5k_txbuf_setup(sc, bf)) {
  2270. bf->skb = NULL;
  2271. spin_lock_irqsave(&sc->txbuflock, flags);
  2272. list_add_tail(&bf->list, &sc->txbuf);
  2273. sc->txbuf_len++;
  2274. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2275. goto drop_packet;
  2276. }
  2277. return NETDEV_TX_OK;
  2278. drop_packet:
  2279. dev_kfree_skb_any(skb);
  2280. return NETDEV_TX_OK;
  2281. }
  2282. /*
  2283. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2284. * and change to the given channel.
  2285. */
  2286. static int
  2287. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  2288. {
  2289. struct ath5k_hw *ah = sc->ah;
  2290. int ret;
  2291. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2292. if (chan) {
  2293. ath5k_hw_set_imr(ah, 0);
  2294. ath5k_txq_cleanup(sc);
  2295. ath5k_rx_stop(sc);
  2296. sc->curchan = chan;
  2297. sc->curband = &sc->sbands[chan->band];
  2298. }
  2299. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2300. if (ret) {
  2301. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2302. goto err;
  2303. }
  2304. ret = ath5k_rx_start(sc);
  2305. if (ret) {
  2306. ATH5K_ERR(sc, "can't start recv logic\n");
  2307. goto err;
  2308. }
  2309. /*
  2310. * Change channels and update the h/w rate map if we're switching;
  2311. * e.g. 11a to 11b/g.
  2312. *
  2313. * We may be doing a reset in response to an ioctl that changes the
  2314. * channel so update any state that might change as a result.
  2315. *
  2316. * XXX needed?
  2317. */
  2318. /* ath5k_chan_change(sc, c); */
  2319. ath5k_beacon_config(sc);
  2320. /* intrs are enabled by ath5k_beacon_config */
  2321. return 0;
  2322. err:
  2323. return ret;
  2324. }
  2325. static int
  2326. ath5k_reset_wake(struct ath5k_softc *sc)
  2327. {
  2328. int ret;
  2329. ret = ath5k_reset(sc, sc->curchan);
  2330. if (!ret)
  2331. ieee80211_wake_queues(sc->hw);
  2332. return ret;
  2333. }
  2334. static int ath5k_start(struct ieee80211_hw *hw)
  2335. {
  2336. return ath5k_init(hw->priv);
  2337. }
  2338. static void ath5k_stop(struct ieee80211_hw *hw)
  2339. {
  2340. ath5k_stop_hw(hw->priv);
  2341. }
  2342. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2343. struct ieee80211_if_init_conf *conf)
  2344. {
  2345. struct ath5k_softc *sc = hw->priv;
  2346. int ret;
  2347. mutex_lock(&sc->lock);
  2348. if (sc->vif) {
  2349. ret = 0;
  2350. goto end;
  2351. }
  2352. sc->vif = conf->vif;
  2353. switch (conf->type) {
  2354. case NL80211_IFTYPE_AP:
  2355. case NL80211_IFTYPE_STATION:
  2356. case NL80211_IFTYPE_ADHOC:
  2357. case NL80211_IFTYPE_MESH_POINT:
  2358. case NL80211_IFTYPE_MONITOR:
  2359. sc->opmode = conf->type;
  2360. break;
  2361. default:
  2362. ret = -EOPNOTSUPP;
  2363. goto end;
  2364. }
  2365. /* Set to a reasonable value. Note that this will
  2366. * be set to mac80211's value at ath5k_config(). */
  2367. sc->bintval = 1000;
  2368. ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
  2369. ret = 0;
  2370. end:
  2371. mutex_unlock(&sc->lock);
  2372. return ret;
  2373. }
  2374. static void
  2375. ath5k_remove_interface(struct ieee80211_hw *hw,
  2376. struct ieee80211_if_init_conf *conf)
  2377. {
  2378. struct ath5k_softc *sc = hw->priv;
  2379. u8 mac[ETH_ALEN] = {};
  2380. mutex_lock(&sc->lock);
  2381. if (sc->vif != conf->vif)
  2382. goto end;
  2383. ath5k_hw_set_lladdr(sc->ah, mac);
  2384. sc->vif = NULL;
  2385. end:
  2386. mutex_unlock(&sc->lock);
  2387. }
  2388. /*
  2389. * TODO: Phy disable/diversity etc
  2390. */
  2391. static int
  2392. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2393. {
  2394. struct ath5k_softc *sc = hw->priv;
  2395. struct ath5k_hw *ah = sc->ah;
  2396. struct ieee80211_conf *conf = &hw->conf;
  2397. int ret = 0;
  2398. mutex_lock(&sc->lock);
  2399. ret = ath5k_chan_set(sc, conf->channel);
  2400. if (ret < 0)
  2401. goto unlock;
  2402. if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
  2403. (sc->power_level != conf->power_level)) {
  2404. sc->power_level = conf->power_level;
  2405. /* Half dB steps */
  2406. ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
  2407. }
  2408. /* TODO:
  2409. * 1) Move this on config_interface and handle each case
  2410. * separately eg. when we have only one STA vif, use
  2411. * AR5K_ANTMODE_SINGLE_AP
  2412. *
  2413. * 2) Allow the user to change antenna mode eg. when only
  2414. * one antenna is present
  2415. *
  2416. * 3) Allow the user to set default/tx antenna when possible
  2417. *
  2418. * 4) Default mode should handle 90% of the cases, together
  2419. * with fixed a/b and single AP modes we should be able to
  2420. * handle 99%. Sectored modes are extreme cases and i still
  2421. * haven't found a usage for them. If we decide to support them,
  2422. * then we must allow the user to set how many tx antennas we
  2423. * have available
  2424. */
  2425. ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
  2426. unlock:
  2427. mutex_unlock(&sc->lock);
  2428. return ret;
  2429. }
  2430. #define SUPPORTED_FIF_FLAGS \
  2431. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2432. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2433. FIF_BCN_PRBRESP_PROMISC
  2434. /*
  2435. * o always accept unicast, broadcast, and multicast traffic
  2436. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2437. * says it should be
  2438. * o maintain current state of phy ofdm or phy cck error reception.
  2439. * If the hardware detects any of these type of errors then
  2440. * ath5k_hw_get_rx_filter() will pass to us the respective
  2441. * hardware filters to be able to receive these type of frames.
  2442. * o probe request frames are accepted only when operating in
  2443. * hostap, adhoc, or monitor modes
  2444. * o enable promiscuous mode according to the interface state
  2445. * o accept beacons:
  2446. * - when operating in adhoc mode so the 802.11 layer creates
  2447. * node table entries for peers,
  2448. * - when operating in station mode for collecting rssi data when
  2449. * the station is otherwise quiet, or
  2450. * - when scanning
  2451. */
  2452. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2453. unsigned int changed_flags,
  2454. unsigned int *new_flags,
  2455. int mc_count, struct dev_mc_list *mclist)
  2456. {
  2457. struct ath5k_softc *sc = hw->priv;
  2458. struct ath5k_hw *ah = sc->ah;
  2459. u32 mfilt[2], val, rfilt;
  2460. u8 pos;
  2461. int i;
  2462. mfilt[0] = 0;
  2463. mfilt[1] = 0;
  2464. /* Only deal with supported flags */
  2465. changed_flags &= SUPPORTED_FIF_FLAGS;
  2466. *new_flags &= SUPPORTED_FIF_FLAGS;
  2467. /* If HW detects any phy or radar errors, leave those filters on.
  2468. * Also, always enable Unicast, Broadcasts and Multicast
  2469. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2470. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2471. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2472. AR5K_RX_FILTER_MCAST);
  2473. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2474. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2475. rfilt |= AR5K_RX_FILTER_PROM;
  2476. __set_bit(ATH_STAT_PROMISC, sc->status);
  2477. } else {
  2478. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2479. }
  2480. }
  2481. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2482. if (*new_flags & FIF_ALLMULTI) {
  2483. mfilt[0] = ~0;
  2484. mfilt[1] = ~0;
  2485. } else {
  2486. for (i = 0; i < mc_count; i++) {
  2487. if (!mclist)
  2488. break;
  2489. /* calculate XOR of eight 6-bit values */
  2490. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2491. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2492. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2493. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2494. pos &= 0x3f;
  2495. mfilt[pos / 32] |= (1 << (pos % 32));
  2496. /* XXX: we might be able to just do this instead,
  2497. * but not sure, needs testing, if we do use this we'd
  2498. * neet to inform below to not reset the mcast */
  2499. /* ath5k_hw_set_mcast_filterindex(ah,
  2500. * mclist->dmi_addr[5]); */
  2501. mclist = mclist->next;
  2502. }
  2503. }
  2504. /* This is the best we can do */
  2505. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2506. rfilt |= AR5K_RX_FILTER_PHYERR;
  2507. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2508. * and probes for any BSSID, this needs testing */
  2509. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2510. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2511. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2512. * set we should only pass on control frames for this
  2513. * station. This needs testing. I believe right now this
  2514. * enables *all* control frames, which is OK.. but
  2515. * but we should see if we can improve on granularity */
  2516. if (*new_flags & FIF_CONTROL)
  2517. rfilt |= AR5K_RX_FILTER_CONTROL;
  2518. /* Additional settings per mode -- this is per ath5k */
  2519. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2520. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2521. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2522. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2523. if (sc->opmode != NL80211_IFTYPE_STATION)
  2524. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2525. if (sc->opmode != NL80211_IFTYPE_AP &&
  2526. sc->opmode != NL80211_IFTYPE_MESH_POINT &&
  2527. test_bit(ATH_STAT_PROMISC, sc->status))
  2528. rfilt |= AR5K_RX_FILTER_PROM;
  2529. if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
  2530. sc->opmode == NL80211_IFTYPE_ADHOC ||
  2531. sc->opmode == NL80211_IFTYPE_AP)
  2532. rfilt |= AR5K_RX_FILTER_BEACON;
  2533. if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
  2534. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2535. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2536. /* Set filters */
  2537. ath5k_hw_set_rx_filter(ah, rfilt);
  2538. /* Set multicast bits */
  2539. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2540. /* Set the cached hw filter flags, this will alter actually
  2541. * be set in HW */
  2542. sc->filter_flags = rfilt;
  2543. }
  2544. static int
  2545. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2546. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2547. struct ieee80211_key_conf *key)
  2548. {
  2549. struct ath5k_softc *sc = hw->priv;
  2550. int ret = 0;
  2551. if (modparam_nohwcrypt)
  2552. return -EOPNOTSUPP;
  2553. switch (key->alg) {
  2554. case ALG_WEP:
  2555. case ALG_TKIP:
  2556. break;
  2557. case ALG_CCMP:
  2558. return -EOPNOTSUPP;
  2559. default:
  2560. WARN_ON(1);
  2561. return -EINVAL;
  2562. }
  2563. mutex_lock(&sc->lock);
  2564. switch (cmd) {
  2565. case SET_KEY:
  2566. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
  2567. sta ? sta->addr : NULL);
  2568. if (ret) {
  2569. ATH5K_ERR(sc, "can't set the key\n");
  2570. goto unlock;
  2571. }
  2572. __set_bit(key->keyidx, sc->keymap);
  2573. key->hw_key_idx = key->keyidx;
  2574. key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
  2575. IEEE80211_KEY_FLAG_GENERATE_MMIC);
  2576. break;
  2577. case DISABLE_KEY:
  2578. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2579. __clear_bit(key->keyidx, sc->keymap);
  2580. break;
  2581. default:
  2582. ret = -EINVAL;
  2583. goto unlock;
  2584. }
  2585. unlock:
  2586. mmiowb();
  2587. mutex_unlock(&sc->lock);
  2588. return ret;
  2589. }
  2590. static int
  2591. ath5k_get_stats(struct ieee80211_hw *hw,
  2592. struct ieee80211_low_level_stats *stats)
  2593. {
  2594. struct ath5k_softc *sc = hw->priv;
  2595. struct ath5k_hw *ah = sc->ah;
  2596. /* Force update */
  2597. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2598. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2599. return 0;
  2600. }
  2601. static int
  2602. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2603. struct ieee80211_tx_queue_stats *stats)
  2604. {
  2605. struct ath5k_softc *sc = hw->priv;
  2606. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2607. return 0;
  2608. }
  2609. static u64
  2610. ath5k_get_tsf(struct ieee80211_hw *hw)
  2611. {
  2612. struct ath5k_softc *sc = hw->priv;
  2613. return ath5k_hw_get_tsf64(sc->ah);
  2614. }
  2615. static void
  2616. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2617. {
  2618. struct ath5k_softc *sc = hw->priv;
  2619. ath5k_hw_set_tsf64(sc->ah, tsf);
  2620. }
  2621. static void
  2622. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2623. {
  2624. struct ath5k_softc *sc = hw->priv;
  2625. /*
  2626. * in IBSS mode we need to update the beacon timers too.
  2627. * this will also reset the TSF if we call it with 0
  2628. */
  2629. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2630. ath5k_beacon_update_timers(sc, 0);
  2631. else
  2632. ath5k_hw_reset_tsf(sc->ah);
  2633. }
  2634. /*
  2635. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  2636. * this is called only once at config_bss time, for AP we do it every
  2637. * SWBA interrupt so that the TIM will reflect buffered frames.
  2638. *
  2639. * Called with the beacon lock.
  2640. */
  2641. static int
  2642. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  2643. {
  2644. int ret;
  2645. struct ath5k_softc *sc = hw->priv;
  2646. struct sk_buff *skb = ieee80211_beacon_get(hw, vif);
  2647. if (!skb) {
  2648. ret = -ENOMEM;
  2649. goto out;
  2650. }
  2651. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2652. ath5k_txbuf_free(sc, sc->bbuf);
  2653. sc->bbuf->skb = skb;
  2654. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2655. if (ret)
  2656. sc->bbuf->skb = NULL;
  2657. out:
  2658. return ret;
  2659. }
  2660. /*
  2661. * Update the beacon and reconfigure the beacon queues.
  2662. */
  2663. static void
  2664. ath5k_beacon_reconfig(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  2665. {
  2666. int ret;
  2667. unsigned long flags;
  2668. struct ath5k_softc *sc = hw->priv;
  2669. spin_lock_irqsave(&sc->block, flags);
  2670. ret = ath5k_beacon_update(hw, vif);
  2671. spin_unlock_irqrestore(&sc->block, flags);
  2672. if (ret == 0) {
  2673. ath5k_beacon_config(sc);
  2674. mmiowb();
  2675. }
  2676. }
  2677. static void
  2678. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2679. {
  2680. struct ath5k_softc *sc = hw->priv;
  2681. struct ath5k_hw *ah = sc->ah;
  2682. u32 rfilt;
  2683. rfilt = ath5k_hw_get_rx_filter(ah);
  2684. if (enable)
  2685. rfilt |= AR5K_RX_FILTER_BEACON;
  2686. else
  2687. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2688. ath5k_hw_set_rx_filter(ah, rfilt);
  2689. sc->filter_flags = rfilt;
  2690. }
  2691. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2692. struct ieee80211_vif *vif,
  2693. struct ieee80211_bss_conf *bss_conf,
  2694. u32 changes)
  2695. {
  2696. struct ath5k_softc *sc = hw->priv;
  2697. struct ath5k_hw *ah = sc->ah;
  2698. mutex_lock(&sc->lock);
  2699. if (WARN_ON(sc->vif != vif))
  2700. goto unlock;
  2701. if (changes & BSS_CHANGED_BSSID) {
  2702. /* Cache for later use during resets */
  2703. memcpy(ah->ah_bssid, bss_conf->bssid, ETH_ALEN);
  2704. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2705. * a clean way of letting us retrieve this yet. */
  2706. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2707. mmiowb();
  2708. }
  2709. if (changes & BSS_CHANGED_BEACON_INT)
  2710. sc->bintval = bss_conf->beacon_int;
  2711. if (changes & BSS_CHANGED_ASSOC) {
  2712. sc->assoc = bss_conf->assoc;
  2713. if (sc->opmode == NL80211_IFTYPE_STATION)
  2714. set_beacon_filter(hw, sc->assoc);
  2715. }
  2716. if (changes & BSS_CHANGED_BEACON &&
  2717. (vif->type == NL80211_IFTYPE_ADHOC ||
  2718. vif->type == NL80211_IFTYPE_MESH_POINT ||
  2719. vif->type == NL80211_IFTYPE_AP)) {
  2720. ath5k_beacon_reconfig(hw, vif);
  2721. }
  2722. unlock:
  2723. mutex_unlock(&sc->lock);
  2724. }