radeon.h 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include "radeon_family.h"
  69. #include "radeon_mode.h"
  70. #include "radeon_reg.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int radeon_no_wb;
  75. extern int radeon_modeset;
  76. extern int radeon_dynclks;
  77. extern int radeon_r4xx_atom;
  78. extern int radeon_agpmode;
  79. extern int radeon_vram_limit;
  80. extern int radeon_gart_size;
  81. extern int radeon_benchmarking;
  82. extern int radeon_testing;
  83. extern int radeon_connector_table;
  84. extern int radeon_tv;
  85. extern int radeon_new_pll;
  86. extern int radeon_dynpm;
  87. extern int radeon_audio;
  88. /*
  89. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  90. * symbol;
  91. */
  92. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  93. #define RADEON_IB_POOL_SIZE 16
  94. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  95. #define RADEONFB_CONN_LIMIT 4
  96. #define RADEON_BIOS_NUM_SCRATCH 8
  97. /*
  98. * Errata workarounds.
  99. */
  100. enum radeon_pll_errata {
  101. CHIP_ERRATA_R300_CG = 0x00000001,
  102. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  103. CHIP_ERRATA_PLL_DELAY = 0x00000004
  104. };
  105. struct radeon_device;
  106. /*
  107. * BIOS.
  108. */
  109. bool radeon_get_bios(struct radeon_device *rdev);
  110. /*
  111. * Dummy page
  112. */
  113. struct radeon_dummy_page {
  114. struct page *page;
  115. dma_addr_t addr;
  116. };
  117. int radeon_dummy_page_init(struct radeon_device *rdev);
  118. void radeon_dummy_page_fini(struct radeon_device *rdev);
  119. /*
  120. * Clocks
  121. */
  122. struct radeon_clock {
  123. struct radeon_pll p1pll;
  124. struct radeon_pll p2pll;
  125. struct radeon_pll spll;
  126. struct radeon_pll mpll;
  127. /* 10 Khz units */
  128. uint32_t default_mclk;
  129. uint32_t default_sclk;
  130. };
  131. /*
  132. * Power management
  133. */
  134. int radeon_pm_init(struct radeon_device *rdev);
  135. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  136. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  137. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  138. /*
  139. * Fences.
  140. */
  141. struct radeon_fence_driver {
  142. uint32_t scratch_reg;
  143. atomic_t seq;
  144. uint32_t last_seq;
  145. unsigned long count_timeout;
  146. wait_queue_head_t queue;
  147. rwlock_t lock;
  148. struct list_head created;
  149. struct list_head emited;
  150. struct list_head signaled;
  151. bool initialized;
  152. };
  153. struct radeon_fence {
  154. struct radeon_device *rdev;
  155. struct kref kref;
  156. struct list_head list;
  157. /* protected by radeon_fence.lock */
  158. uint32_t seq;
  159. unsigned long timeout;
  160. bool emited;
  161. bool signaled;
  162. };
  163. int radeon_fence_driver_init(struct radeon_device *rdev);
  164. void radeon_fence_driver_fini(struct radeon_device *rdev);
  165. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  166. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  167. void radeon_fence_process(struct radeon_device *rdev);
  168. bool radeon_fence_signaled(struct radeon_fence *fence);
  169. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  170. int radeon_fence_wait_next(struct radeon_device *rdev);
  171. int radeon_fence_wait_last(struct radeon_device *rdev);
  172. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  173. void radeon_fence_unref(struct radeon_fence **fence);
  174. /*
  175. * Tiling registers
  176. */
  177. struct radeon_surface_reg {
  178. struct radeon_bo *bo;
  179. };
  180. #define RADEON_GEM_MAX_SURFACES 8
  181. /*
  182. * TTM.
  183. */
  184. struct radeon_mman {
  185. struct ttm_bo_global_ref bo_global_ref;
  186. struct ttm_global_reference mem_global_ref;
  187. struct ttm_bo_device bdev;
  188. bool mem_global_referenced;
  189. bool initialized;
  190. };
  191. struct radeon_bo {
  192. /* Protected by gem.mutex */
  193. struct list_head list;
  194. /* Protected by tbo.reserved */
  195. u32 placements[3];
  196. struct ttm_placement placement;
  197. struct ttm_buffer_object tbo;
  198. struct ttm_bo_kmap_obj kmap;
  199. unsigned pin_count;
  200. void *kptr;
  201. u32 tiling_flags;
  202. u32 pitch;
  203. int surface_reg;
  204. /* Constant after initialization */
  205. struct radeon_device *rdev;
  206. struct drm_gem_object *gobj;
  207. };
  208. struct radeon_bo_list {
  209. struct list_head list;
  210. struct radeon_bo *bo;
  211. uint64_t gpu_offset;
  212. unsigned rdomain;
  213. unsigned wdomain;
  214. u32 tiling_flags;
  215. };
  216. /*
  217. * GEM objects.
  218. */
  219. struct radeon_gem {
  220. struct mutex mutex;
  221. struct list_head objects;
  222. };
  223. int radeon_gem_init(struct radeon_device *rdev);
  224. void radeon_gem_fini(struct radeon_device *rdev);
  225. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  226. int alignment, int initial_domain,
  227. bool discardable, bool kernel,
  228. struct drm_gem_object **obj);
  229. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  230. uint64_t *gpu_addr);
  231. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  232. /*
  233. * GART structures, functions & helpers
  234. */
  235. struct radeon_mc;
  236. struct radeon_gart_table_ram {
  237. volatile uint32_t *ptr;
  238. };
  239. struct radeon_gart_table_vram {
  240. struct radeon_bo *robj;
  241. volatile uint32_t *ptr;
  242. };
  243. union radeon_gart_table {
  244. struct radeon_gart_table_ram ram;
  245. struct radeon_gart_table_vram vram;
  246. };
  247. #define RADEON_GPU_PAGE_SIZE 4096
  248. struct radeon_gart {
  249. dma_addr_t table_addr;
  250. unsigned num_gpu_pages;
  251. unsigned num_cpu_pages;
  252. unsigned table_size;
  253. union radeon_gart_table table;
  254. struct page **pages;
  255. dma_addr_t *pages_addr;
  256. bool ready;
  257. };
  258. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  259. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  260. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  261. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  262. int radeon_gart_init(struct radeon_device *rdev);
  263. void radeon_gart_fini(struct radeon_device *rdev);
  264. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  265. int pages);
  266. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  267. int pages, struct page **pagelist);
  268. /*
  269. * GPU MC structures, functions & helpers
  270. */
  271. struct radeon_mc {
  272. resource_size_t aper_size;
  273. resource_size_t aper_base;
  274. resource_size_t agp_base;
  275. /* for some chips with <= 32MB we need to lie
  276. * about vram size near mc fb location */
  277. u64 mc_vram_size;
  278. u64 gtt_location;
  279. u64 gtt_size;
  280. u64 gtt_start;
  281. u64 gtt_end;
  282. u64 vram_location;
  283. u64 vram_start;
  284. u64 vram_end;
  285. unsigned vram_width;
  286. u64 real_vram_size;
  287. int vram_mtrr;
  288. bool vram_is_ddr;
  289. bool igp_sideport_enabled;
  290. };
  291. int radeon_mc_setup(struct radeon_device *rdev);
  292. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  293. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  294. /*
  295. * GPU scratch registers structures, functions & helpers
  296. */
  297. struct radeon_scratch {
  298. unsigned num_reg;
  299. bool free[32];
  300. uint32_t reg[32];
  301. };
  302. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  303. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  304. /*
  305. * IRQS.
  306. */
  307. struct radeon_irq {
  308. bool installed;
  309. bool sw_int;
  310. /* FIXME: use a define max crtc rather than hardcode it */
  311. bool crtc_vblank_int[2];
  312. wait_queue_head_t vblank_queue;
  313. /* FIXME: use defines for max hpd/dacs */
  314. bool hpd[6];
  315. spinlock_t sw_lock;
  316. int sw_refcount;
  317. };
  318. int radeon_irq_kms_init(struct radeon_device *rdev);
  319. void radeon_irq_kms_fini(struct radeon_device *rdev);
  320. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  321. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  322. /*
  323. * CP & ring.
  324. */
  325. struct radeon_ib {
  326. struct list_head list;
  327. unsigned long idx;
  328. uint64_t gpu_addr;
  329. struct radeon_fence *fence;
  330. uint32_t *ptr;
  331. uint32_t length_dw;
  332. };
  333. /*
  334. * locking -
  335. * mutex protects scheduled_ibs, ready, alloc_bm
  336. */
  337. struct radeon_ib_pool {
  338. struct mutex mutex;
  339. struct radeon_bo *robj;
  340. struct list_head scheduled_ibs;
  341. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  342. bool ready;
  343. DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
  344. };
  345. struct radeon_cp {
  346. struct radeon_bo *ring_obj;
  347. volatile uint32_t *ring;
  348. unsigned rptr;
  349. unsigned wptr;
  350. unsigned wptr_old;
  351. unsigned ring_size;
  352. unsigned ring_free_dw;
  353. int count_dw;
  354. uint64_t gpu_addr;
  355. uint32_t align_mask;
  356. uint32_t ptr_mask;
  357. struct mutex mutex;
  358. bool ready;
  359. };
  360. /*
  361. * R6xx+ IH ring
  362. */
  363. struct r600_ih {
  364. struct radeon_bo *ring_obj;
  365. volatile uint32_t *ring;
  366. unsigned rptr;
  367. unsigned wptr;
  368. unsigned wptr_old;
  369. unsigned ring_size;
  370. uint64_t gpu_addr;
  371. uint32_t ptr_mask;
  372. spinlock_t lock;
  373. bool enabled;
  374. };
  375. struct r600_blit {
  376. struct mutex mutex;
  377. struct radeon_bo *shader_obj;
  378. u64 shader_gpu_addr;
  379. u32 vs_offset, ps_offset;
  380. u32 state_offset;
  381. u32 state_len;
  382. u32 vb_used, vb_total;
  383. struct radeon_ib *vb_ib;
  384. };
  385. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  386. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  387. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  388. int radeon_ib_pool_init(struct radeon_device *rdev);
  389. void radeon_ib_pool_fini(struct radeon_device *rdev);
  390. int radeon_ib_test(struct radeon_device *rdev);
  391. /* Ring access between begin & end cannot sleep */
  392. void radeon_ring_free_size(struct radeon_device *rdev);
  393. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  394. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  395. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  396. int radeon_ring_test(struct radeon_device *rdev);
  397. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  398. void radeon_ring_fini(struct radeon_device *rdev);
  399. /*
  400. * CS.
  401. */
  402. struct radeon_cs_reloc {
  403. struct drm_gem_object *gobj;
  404. struct radeon_bo *robj;
  405. struct radeon_bo_list lobj;
  406. uint32_t handle;
  407. uint32_t flags;
  408. };
  409. struct radeon_cs_chunk {
  410. uint32_t chunk_id;
  411. uint32_t length_dw;
  412. int kpage_idx[2];
  413. uint32_t *kpage[2];
  414. uint32_t *kdata;
  415. void __user *user_ptr;
  416. int last_copied_page;
  417. int last_page_index;
  418. };
  419. struct radeon_cs_parser {
  420. struct device *dev;
  421. struct radeon_device *rdev;
  422. struct drm_file *filp;
  423. /* chunks */
  424. unsigned nchunks;
  425. struct radeon_cs_chunk *chunks;
  426. uint64_t *chunks_array;
  427. /* IB */
  428. unsigned idx;
  429. /* relocations */
  430. unsigned nrelocs;
  431. struct radeon_cs_reloc *relocs;
  432. struct radeon_cs_reloc **relocs_ptr;
  433. struct list_head validated;
  434. /* indices of various chunks */
  435. int chunk_ib_idx;
  436. int chunk_relocs_idx;
  437. struct radeon_ib *ib;
  438. void *track;
  439. unsigned family;
  440. int parser_error;
  441. };
  442. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  443. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  444. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  445. {
  446. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  447. u32 pg_idx, pg_offset;
  448. u32 idx_value = 0;
  449. int new_page;
  450. pg_idx = (idx * 4) / PAGE_SIZE;
  451. pg_offset = (idx * 4) % PAGE_SIZE;
  452. if (ibc->kpage_idx[0] == pg_idx)
  453. return ibc->kpage[0][pg_offset/4];
  454. if (ibc->kpage_idx[1] == pg_idx)
  455. return ibc->kpage[1][pg_offset/4];
  456. new_page = radeon_cs_update_pages(p, pg_idx);
  457. if (new_page < 0) {
  458. p->parser_error = new_page;
  459. return 0;
  460. }
  461. idx_value = ibc->kpage[new_page][pg_offset/4];
  462. return idx_value;
  463. }
  464. struct radeon_cs_packet {
  465. unsigned idx;
  466. unsigned type;
  467. unsigned reg;
  468. unsigned opcode;
  469. int count;
  470. unsigned one_reg_wr;
  471. };
  472. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  473. struct radeon_cs_packet *pkt,
  474. unsigned idx, unsigned reg);
  475. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  476. struct radeon_cs_packet *pkt);
  477. /*
  478. * AGP
  479. */
  480. int radeon_agp_init(struct radeon_device *rdev);
  481. void radeon_agp_resume(struct radeon_device *rdev);
  482. void radeon_agp_fini(struct radeon_device *rdev);
  483. /*
  484. * Writeback
  485. */
  486. struct radeon_wb {
  487. struct radeon_bo *wb_obj;
  488. volatile uint32_t *wb;
  489. uint64_t gpu_addr;
  490. };
  491. /**
  492. * struct radeon_pm - power management datas
  493. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  494. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  495. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  496. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  497. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  498. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  499. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  500. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  501. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  502. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  503. * @needed_bandwidth: current bandwidth needs
  504. *
  505. * It keeps track of various data needed to take powermanagement decision.
  506. * Bandwith need is used to determine minimun clock of the GPU and memory.
  507. * Equation between gpu/memory clock and available bandwidth is hw dependent
  508. * (type of memory, bus size, efficiency, ...)
  509. */
  510. enum radeon_pm_state {
  511. PM_STATE_DISABLED,
  512. PM_STATE_MINIMUM,
  513. PM_STATE_PAUSED,
  514. PM_STATE_ACTIVE
  515. };
  516. enum radeon_pm_action {
  517. PM_ACTION_NONE,
  518. PM_ACTION_MINIMUM,
  519. PM_ACTION_DOWNCLOCK,
  520. PM_ACTION_UPCLOCK
  521. };
  522. enum radeon_voltage_type {
  523. VOLTAGE_NONE = 0,
  524. VOLTAGE_GPIO,
  525. VOLTAGE_VDDC,
  526. VOLTAGE_SW
  527. };
  528. enum radeon_pm_state_type {
  529. POWER_STATE_TYPE_DEFAULT,
  530. POWER_STATE_TYPE_POWERSAVE,
  531. POWER_STATE_TYPE_BATTERY,
  532. POWER_STATE_TYPE_BALANCED,
  533. POWER_STATE_TYPE_PERFORMANCE,
  534. };
  535. enum radeon_pm_clock_mode_type {
  536. POWER_MODE_TYPE_DEFAULT,
  537. POWER_MODE_TYPE_LOW,
  538. POWER_MODE_TYPE_MID,
  539. POWER_MODE_TYPE_HIGH,
  540. };
  541. struct radeon_voltage {
  542. enum radeon_voltage_type type;
  543. /* gpio voltage */
  544. struct radeon_gpio_rec gpio;
  545. u32 delay; /* delay in usec from voltage drop to sclk change */
  546. bool active_high; /* voltage drop is active when bit is high */
  547. /* VDDC voltage */
  548. u8 vddc_id; /* index into vddc voltage table */
  549. u8 vddci_id; /* index into vddci voltage table */
  550. bool vddci_enabled;
  551. /* r6xx+ sw */
  552. u32 voltage;
  553. };
  554. struct radeon_pm_non_clock_info {
  555. /* pcie lanes */
  556. int pcie_lanes;
  557. /* standardized non-clock flags */
  558. u32 flags;
  559. };
  560. struct radeon_pm_clock_info {
  561. /* memory clock */
  562. u32 mclk;
  563. /* engine clock */
  564. u32 sclk;
  565. /* voltage info */
  566. struct radeon_voltage voltage;
  567. /* standardized clock flags - not sure we'll need these */
  568. u32 flags;
  569. };
  570. struct radeon_power_state {
  571. enum radeon_pm_state_type type;
  572. /* XXX: use a define for num clock modes */
  573. struct radeon_pm_clock_info clock_info[8];
  574. /* number of valid clock modes in this power state */
  575. int num_clock_modes;
  576. /* currently selected clock mode */
  577. struct radeon_pm_clock_info *current_clock_mode;
  578. struct radeon_pm_clock_info *requested_clock_mode;
  579. struct radeon_pm_clock_info *default_clock_mode;
  580. /* non clock info about this state */
  581. struct radeon_pm_non_clock_info non_clock_info;
  582. bool voltage_drop_active;
  583. };
  584. struct radeon_pm {
  585. struct mutex mutex;
  586. struct delayed_work idle_work;
  587. enum radeon_pm_state state;
  588. enum radeon_pm_action planned_action;
  589. unsigned long action_timeout;
  590. bool downclocked;
  591. int active_crtcs;
  592. int req_vblank;
  593. fixed20_12 max_bandwidth;
  594. fixed20_12 igp_sideport_mclk;
  595. fixed20_12 igp_system_mclk;
  596. fixed20_12 igp_ht_link_clk;
  597. fixed20_12 igp_ht_link_width;
  598. fixed20_12 k8_bandwidth;
  599. fixed20_12 sideport_bandwidth;
  600. fixed20_12 ht_bandwidth;
  601. fixed20_12 core_bandwidth;
  602. fixed20_12 sclk;
  603. fixed20_12 needed_bandwidth;
  604. /* XXX: use a define for num power modes */
  605. struct radeon_power_state power_state[8];
  606. /* number of valid power states */
  607. int num_power_states;
  608. struct radeon_power_state *current_power_state;
  609. struct radeon_power_state *requested_power_state;
  610. struct radeon_power_state *default_power_state;
  611. };
  612. /*
  613. * Benchmarking
  614. */
  615. void radeon_benchmark(struct radeon_device *rdev);
  616. /*
  617. * Testing
  618. */
  619. void radeon_test_moves(struct radeon_device *rdev);
  620. /*
  621. * Debugfs
  622. */
  623. int radeon_debugfs_add_files(struct radeon_device *rdev,
  624. struct drm_info_list *files,
  625. unsigned nfiles);
  626. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  627. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  628. int r100_debugfs_cp_init(struct radeon_device *rdev);
  629. /*
  630. * ASIC specific functions.
  631. */
  632. struct radeon_asic {
  633. int (*init)(struct radeon_device *rdev);
  634. void (*fini)(struct radeon_device *rdev);
  635. int (*resume)(struct radeon_device *rdev);
  636. int (*suspend)(struct radeon_device *rdev);
  637. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  638. int (*gpu_reset)(struct radeon_device *rdev);
  639. void (*gart_tlb_flush)(struct radeon_device *rdev);
  640. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  641. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  642. void (*cp_fini)(struct radeon_device *rdev);
  643. void (*cp_disable)(struct radeon_device *rdev);
  644. void (*cp_commit)(struct radeon_device *rdev);
  645. void (*ring_start)(struct radeon_device *rdev);
  646. int (*ring_test)(struct radeon_device *rdev);
  647. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  648. int (*irq_set)(struct radeon_device *rdev);
  649. int (*irq_process)(struct radeon_device *rdev);
  650. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  651. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  652. int (*cs_parse)(struct radeon_cs_parser *p);
  653. int (*copy_blit)(struct radeon_device *rdev,
  654. uint64_t src_offset,
  655. uint64_t dst_offset,
  656. unsigned num_pages,
  657. struct radeon_fence *fence);
  658. int (*copy_dma)(struct radeon_device *rdev,
  659. uint64_t src_offset,
  660. uint64_t dst_offset,
  661. unsigned num_pages,
  662. struct radeon_fence *fence);
  663. int (*copy)(struct radeon_device *rdev,
  664. uint64_t src_offset,
  665. uint64_t dst_offset,
  666. unsigned num_pages,
  667. struct radeon_fence *fence);
  668. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  669. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  670. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  671. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  672. int (*get_pcie_lanes)(struct radeon_device *rdev);
  673. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  674. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  675. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  676. uint32_t tiling_flags, uint32_t pitch,
  677. uint32_t offset, uint32_t obj_size);
  678. int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  679. void (*bandwidth_update)(struct radeon_device *rdev);
  680. void (*hpd_init)(struct radeon_device *rdev);
  681. void (*hpd_fini)(struct radeon_device *rdev);
  682. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  683. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  684. /* ioctl hw specific callback. Some hw might want to perform special
  685. * operation on specific ioctl. For instance on wait idle some hw
  686. * might want to perform and HDP flush through MMIO as it seems that
  687. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  688. * through ring.
  689. */
  690. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  691. };
  692. /*
  693. * Asic structures
  694. */
  695. struct r100_asic {
  696. const unsigned *reg_safe_bm;
  697. unsigned reg_safe_bm_size;
  698. u32 hdp_cntl;
  699. };
  700. struct r300_asic {
  701. const unsigned *reg_safe_bm;
  702. unsigned reg_safe_bm_size;
  703. u32 resync_scratch;
  704. u32 hdp_cntl;
  705. };
  706. struct r600_asic {
  707. unsigned max_pipes;
  708. unsigned max_tile_pipes;
  709. unsigned max_simds;
  710. unsigned max_backends;
  711. unsigned max_gprs;
  712. unsigned max_threads;
  713. unsigned max_stack_entries;
  714. unsigned max_hw_contexts;
  715. unsigned max_gs_threads;
  716. unsigned sx_max_export_size;
  717. unsigned sx_max_export_pos_size;
  718. unsigned sx_max_export_smx_size;
  719. unsigned sq_num_cf_insts;
  720. };
  721. struct rv770_asic {
  722. unsigned max_pipes;
  723. unsigned max_tile_pipes;
  724. unsigned max_simds;
  725. unsigned max_backends;
  726. unsigned max_gprs;
  727. unsigned max_threads;
  728. unsigned max_stack_entries;
  729. unsigned max_hw_contexts;
  730. unsigned max_gs_threads;
  731. unsigned sx_max_export_size;
  732. unsigned sx_max_export_pos_size;
  733. unsigned sx_max_export_smx_size;
  734. unsigned sq_num_cf_insts;
  735. unsigned sx_num_of_sets;
  736. unsigned sc_prim_fifo_size;
  737. unsigned sc_hiz_tile_fifo_size;
  738. unsigned sc_earlyz_tile_fifo_fize;
  739. };
  740. union radeon_asic_config {
  741. struct r300_asic r300;
  742. struct r100_asic r100;
  743. struct r600_asic r600;
  744. struct rv770_asic rv770;
  745. };
  746. /*
  747. * IOCTL.
  748. */
  749. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  750. struct drm_file *filp);
  751. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  752. struct drm_file *filp);
  753. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  754. struct drm_file *file_priv);
  755. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  756. struct drm_file *file_priv);
  757. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  758. struct drm_file *file_priv);
  759. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  760. struct drm_file *file_priv);
  761. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  762. struct drm_file *filp);
  763. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  764. struct drm_file *filp);
  765. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  766. struct drm_file *filp);
  767. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  768. struct drm_file *filp);
  769. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  770. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  771. struct drm_file *filp);
  772. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  773. struct drm_file *filp);
  774. /*
  775. * Core structure, functions and helpers.
  776. */
  777. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  778. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  779. struct radeon_device {
  780. struct device *dev;
  781. struct drm_device *ddev;
  782. struct pci_dev *pdev;
  783. /* ASIC */
  784. union radeon_asic_config config;
  785. enum radeon_family family;
  786. unsigned long flags;
  787. int usec_timeout;
  788. enum radeon_pll_errata pll_errata;
  789. int num_gb_pipes;
  790. int num_z_pipes;
  791. int disp_priority;
  792. /* BIOS */
  793. uint8_t *bios;
  794. bool is_atom_bios;
  795. uint16_t bios_header_start;
  796. struct radeon_bo *stollen_vga_memory;
  797. struct fb_info *fbdev_info;
  798. struct radeon_bo *fbdev_rbo;
  799. struct radeon_framebuffer *fbdev_rfb;
  800. /* Register mmio */
  801. resource_size_t rmmio_base;
  802. resource_size_t rmmio_size;
  803. void *rmmio;
  804. radeon_rreg_t mc_rreg;
  805. radeon_wreg_t mc_wreg;
  806. radeon_rreg_t pll_rreg;
  807. radeon_wreg_t pll_wreg;
  808. uint32_t pcie_reg_mask;
  809. radeon_rreg_t pciep_rreg;
  810. radeon_wreg_t pciep_wreg;
  811. struct radeon_clock clock;
  812. struct radeon_mc mc;
  813. struct radeon_gart gart;
  814. struct radeon_mode_info mode_info;
  815. struct radeon_scratch scratch;
  816. struct radeon_mman mman;
  817. struct radeon_fence_driver fence_drv;
  818. struct radeon_cp cp;
  819. struct radeon_ib_pool ib_pool;
  820. struct radeon_irq irq;
  821. struct radeon_asic *asic;
  822. struct radeon_gem gem;
  823. struct radeon_pm pm;
  824. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  825. struct mutex cs_mutex;
  826. struct radeon_wb wb;
  827. struct radeon_dummy_page dummy_page;
  828. bool gpu_lockup;
  829. bool shutdown;
  830. bool suspend;
  831. bool need_dma32;
  832. bool accel_working;
  833. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  834. const struct firmware *me_fw; /* all family ME firmware */
  835. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  836. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  837. struct r600_blit r600_blit;
  838. int msi_enabled; /* msi enabled */
  839. struct r600_ih ih; /* r6/700 interrupt ring */
  840. struct workqueue_struct *wq;
  841. struct work_struct hotplug_work;
  842. int num_crtc; /* number of crtcs */
  843. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  844. /* audio stuff */
  845. struct timer_list audio_timer;
  846. int audio_channels;
  847. int audio_rate;
  848. int audio_bits_per_sample;
  849. uint8_t audio_status_bits;
  850. uint8_t audio_category_code;
  851. };
  852. int radeon_device_init(struct radeon_device *rdev,
  853. struct drm_device *ddev,
  854. struct pci_dev *pdev,
  855. uint32_t flags);
  856. void radeon_device_fini(struct radeon_device *rdev);
  857. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  858. /* r600 blit */
  859. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  860. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  861. void r600_kms_blit_copy(struct radeon_device *rdev,
  862. u64 src_gpu_addr, u64 dst_gpu_addr,
  863. int size_bytes);
  864. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  865. {
  866. if (reg < rdev->rmmio_size)
  867. return readl(((void __iomem *)rdev->rmmio) + reg);
  868. else {
  869. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  870. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  871. }
  872. }
  873. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  874. {
  875. if (reg < rdev->rmmio_size)
  876. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  877. else {
  878. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  879. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  880. }
  881. }
  882. /*
  883. * Cast helper
  884. */
  885. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  886. /*
  887. * Registers read & write functions.
  888. */
  889. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  890. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  891. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  892. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  893. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  894. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  895. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  896. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  897. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  898. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  899. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  900. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  901. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  902. #define WREG32_P(reg, val, mask) \
  903. do { \
  904. uint32_t tmp_ = RREG32(reg); \
  905. tmp_ &= (mask); \
  906. tmp_ |= ((val) & ~(mask)); \
  907. WREG32(reg, tmp_); \
  908. } while (0)
  909. #define WREG32_PLL_P(reg, val, mask) \
  910. do { \
  911. uint32_t tmp_ = RREG32_PLL(reg); \
  912. tmp_ &= (mask); \
  913. tmp_ |= ((val) & ~(mask)); \
  914. WREG32_PLL(reg, tmp_); \
  915. } while (0)
  916. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  917. /*
  918. * Indirect registers accessor
  919. */
  920. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  921. {
  922. uint32_t r;
  923. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  924. r = RREG32(RADEON_PCIE_DATA);
  925. return r;
  926. }
  927. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  928. {
  929. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  930. WREG32(RADEON_PCIE_DATA, (v));
  931. }
  932. void r100_pll_errata_after_index(struct radeon_device *rdev);
  933. /*
  934. * ASICs helpers.
  935. */
  936. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  937. (rdev->pdev->device == 0x5969))
  938. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  939. (rdev->family == CHIP_RV200) || \
  940. (rdev->family == CHIP_RS100) || \
  941. (rdev->family == CHIP_RS200) || \
  942. (rdev->family == CHIP_RV250) || \
  943. (rdev->family == CHIP_RV280) || \
  944. (rdev->family == CHIP_RS300))
  945. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  946. (rdev->family == CHIP_RV350) || \
  947. (rdev->family == CHIP_R350) || \
  948. (rdev->family == CHIP_RV380) || \
  949. (rdev->family == CHIP_R420) || \
  950. (rdev->family == CHIP_R423) || \
  951. (rdev->family == CHIP_RV410) || \
  952. (rdev->family == CHIP_RS400) || \
  953. (rdev->family == CHIP_RS480))
  954. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  955. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  956. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  957. /*
  958. * BIOS helpers.
  959. */
  960. #define RBIOS8(i) (rdev->bios[i])
  961. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  962. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  963. int radeon_combios_init(struct radeon_device *rdev);
  964. void radeon_combios_fini(struct radeon_device *rdev);
  965. int radeon_atombios_init(struct radeon_device *rdev);
  966. void radeon_atombios_fini(struct radeon_device *rdev);
  967. /*
  968. * RING helpers.
  969. */
  970. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  971. {
  972. #if DRM_DEBUG_CODE
  973. if (rdev->cp.count_dw <= 0) {
  974. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  975. }
  976. #endif
  977. rdev->cp.ring[rdev->cp.wptr++] = v;
  978. rdev->cp.wptr &= rdev->cp.ptr_mask;
  979. rdev->cp.count_dw--;
  980. rdev->cp.ring_free_dw--;
  981. }
  982. /*
  983. * ASICs macro.
  984. */
  985. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  986. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  987. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  988. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  989. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  990. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  991. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  992. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  993. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  994. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  995. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  996. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  997. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  998. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  999. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1000. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1001. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1002. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1003. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1004. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1005. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1006. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1007. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1008. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1009. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1010. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1011. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1012. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1013. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1014. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1015. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1016. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1017. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1018. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1019. /* Common functions */
  1020. /* AGP */
  1021. extern void radeon_agp_disable(struct radeon_device *rdev);
  1022. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  1023. extern int radeon_modeset_init(struct radeon_device *rdev);
  1024. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1025. extern bool radeon_card_posted(struct radeon_device *rdev);
  1026. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1027. extern int radeon_clocks_init(struct radeon_device *rdev);
  1028. extern void radeon_clocks_fini(struct radeon_device *rdev);
  1029. extern void radeon_scratch_init(struct radeon_device *rdev);
  1030. extern void radeon_surface_init(struct radeon_device *rdev);
  1031. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1032. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1033. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1034. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1035. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1036. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  1037. struct r100_mc_save {
  1038. u32 GENMO_WT;
  1039. u32 CRTC_EXT_CNTL;
  1040. u32 CRTC_GEN_CNTL;
  1041. u32 CRTC2_GEN_CNTL;
  1042. u32 CUR_OFFSET;
  1043. u32 CUR2_OFFSET;
  1044. };
  1045. extern void r100_cp_disable(struct radeon_device *rdev);
  1046. extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  1047. extern void r100_cp_fini(struct radeon_device *rdev);
  1048. extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  1049. extern int r100_pci_gart_init(struct radeon_device *rdev);
  1050. extern void r100_pci_gart_fini(struct radeon_device *rdev);
  1051. extern int r100_pci_gart_enable(struct radeon_device *rdev);
  1052. extern void r100_pci_gart_disable(struct radeon_device *rdev);
  1053. extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  1054. extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  1055. extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
  1056. extern void r100_ib_fini(struct radeon_device *rdev);
  1057. extern int r100_ib_init(struct radeon_device *rdev);
  1058. extern void r100_irq_disable(struct radeon_device *rdev);
  1059. extern int r100_irq_set(struct radeon_device *rdev);
  1060. extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
  1061. extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
  1062. extern void r100_vram_init_sizes(struct radeon_device *rdev);
  1063. extern void r100_wb_disable(struct radeon_device *rdev);
  1064. extern void r100_wb_fini(struct radeon_device *rdev);
  1065. extern int r100_wb_init(struct radeon_device *rdev);
  1066. extern void r100_hdp_reset(struct radeon_device *rdev);
  1067. extern int r100_rb2d_reset(struct radeon_device *rdev);
  1068. extern int r100_cp_reset(struct radeon_device *rdev);
  1069. extern void r100_vga_render_disable(struct radeon_device *rdev);
  1070. extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1071. struct radeon_cs_packet *pkt,
  1072. struct radeon_bo *robj);
  1073. extern int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1074. struct radeon_cs_packet *pkt,
  1075. const unsigned *auth, unsigned n,
  1076. radeon_packet0_check_t check);
  1077. extern int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1078. struct radeon_cs_packet *pkt,
  1079. unsigned idx);
  1080. extern void r100_enable_bm(struct radeon_device *rdev);
  1081. extern void r100_set_common_regs(struct radeon_device *rdev);
  1082. /* rv200,rv250,rv280 */
  1083. extern void r200_set_safe_registers(struct radeon_device *rdev);
  1084. /* r300,r350,rv350,rv370,rv380 */
  1085. extern void r300_set_reg_safe(struct radeon_device *rdev);
  1086. extern void r300_mc_program(struct radeon_device *rdev);
  1087. extern void r300_vram_info(struct radeon_device *rdev);
  1088. extern void r300_clock_startup(struct radeon_device *rdev);
  1089. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  1090. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  1091. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  1092. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  1093. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  1094. /* r420,r423,rv410 */
  1095. extern int r420_mc_init(struct radeon_device *rdev);
  1096. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  1097. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1098. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  1099. extern void r420_pipes_init(struct radeon_device *rdev);
  1100. /* rv515 */
  1101. struct rv515_mc_save {
  1102. u32 d1vga_control;
  1103. u32 d2vga_control;
  1104. u32 vga_render_control;
  1105. u32 vga_hdp_control;
  1106. u32 d1crtc_control;
  1107. u32 d2crtc_control;
  1108. };
  1109. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  1110. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  1111. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  1112. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  1113. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  1114. extern void rv515_clock_startup(struct radeon_device *rdev);
  1115. extern void rv515_debugfs(struct radeon_device *rdev);
  1116. extern int rv515_suspend(struct radeon_device *rdev);
  1117. /* rs400 */
  1118. extern int rs400_gart_init(struct radeon_device *rdev);
  1119. extern int rs400_gart_enable(struct radeon_device *rdev);
  1120. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  1121. extern void rs400_gart_disable(struct radeon_device *rdev);
  1122. extern void rs400_gart_fini(struct radeon_device *rdev);
  1123. /* rs600 */
  1124. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  1125. extern int rs600_irq_set(struct radeon_device *rdev);
  1126. extern void rs600_irq_disable(struct radeon_device *rdev);
  1127. /* rs690, rs740 */
  1128. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1129. struct drm_display_mode *mode1,
  1130. struct drm_display_mode *mode2);
  1131. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1132. extern bool r600_card_posted(struct radeon_device *rdev);
  1133. extern void r600_cp_stop(struct radeon_device *rdev);
  1134. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1135. extern int r600_cp_resume(struct radeon_device *rdev);
  1136. extern void r600_cp_fini(struct radeon_device *rdev);
  1137. extern int r600_count_pipe_bits(uint32_t val);
  1138. extern int r600_gart_clear_page(struct radeon_device *rdev, int i);
  1139. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1140. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1141. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1142. extern int r600_ib_test(struct radeon_device *rdev);
  1143. extern int r600_ring_test(struct radeon_device *rdev);
  1144. extern void r600_wb_fini(struct radeon_device *rdev);
  1145. extern int r600_wb_enable(struct radeon_device *rdev);
  1146. extern void r600_wb_disable(struct radeon_device *rdev);
  1147. extern void r600_scratch_init(struct radeon_device *rdev);
  1148. extern int r600_blit_init(struct radeon_device *rdev);
  1149. extern void r600_blit_fini(struct radeon_device *rdev);
  1150. extern int r600_init_microcode(struct radeon_device *rdev);
  1151. extern int r600_gpu_reset(struct radeon_device *rdev);
  1152. /* r600 irq */
  1153. extern int r600_irq_init(struct radeon_device *rdev);
  1154. extern void r600_irq_fini(struct radeon_device *rdev);
  1155. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1156. extern int r600_irq_set(struct radeon_device *rdev);
  1157. extern void r600_irq_suspend(struct radeon_device *rdev);
  1158. /* r600 audio */
  1159. extern int r600_audio_init(struct radeon_device *rdev);
  1160. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1161. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1162. extern void r600_audio_fini(struct radeon_device *rdev);
  1163. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1164. extern void r600_hdmi_enable(struct drm_encoder *encoder, int enable);
  1165. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1166. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1167. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder,
  1168. int channels,
  1169. int rate,
  1170. int bps,
  1171. uint8_t status_bits,
  1172. uint8_t category_code);
  1173. #include "radeon_object.h"
  1174. #endif