r100.c 98 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "r100d.h"
  35. #include "rs100d.h"
  36. #include "rv200d.h"
  37. #include "rv250d.h"
  38. #include <linux/firmware.h>
  39. #include <linux/platform_device.h>
  40. #include "r100_reg_safe.h"
  41. #include "rn50_reg_safe.h"
  42. /* Firmware Names */
  43. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  44. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  45. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  46. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  47. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  48. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  49. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  50. MODULE_FIRMWARE(FIRMWARE_R100);
  51. MODULE_FIRMWARE(FIRMWARE_R200);
  52. MODULE_FIRMWARE(FIRMWARE_R300);
  53. MODULE_FIRMWARE(FIRMWARE_R420);
  54. MODULE_FIRMWARE(FIRMWARE_RS690);
  55. MODULE_FIRMWARE(FIRMWARE_RS600);
  56. MODULE_FIRMWARE(FIRMWARE_R520);
  57. #include "r100_track.h"
  58. /* This files gather functions specifics to:
  59. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  60. */
  61. /* hpd for digital panel detect/disconnect */
  62. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  63. {
  64. bool connected = false;
  65. switch (hpd) {
  66. case RADEON_HPD_1:
  67. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  68. connected = true;
  69. break;
  70. case RADEON_HPD_2:
  71. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  72. connected = true;
  73. break;
  74. default:
  75. break;
  76. }
  77. return connected;
  78. }
  79. void r100_hpd_set_polarity(struct radeon_device *rdev,
  80. enum radeon_hpd_id hpd)
  81. {
  82. u32 tmp;
  83. bool connected = r100_hpd_sense(rdev, hpd);
  84. switch (hpd) {
  85. case RADEON_HPD_1:
  86. tmp = RREG32(RADEON_FP_GEN_CNTL);
  87. if (connected)
  88. tmp &= ~RADEON_FP_DETECT_INT_POL;
  89. else
  90. tmp |= RADEON_FP_DETECT_INT_POL;
  91. WREG32(RADEON_FP_GEN_CNTL, tmp);
  92. break;
  93. case RADEON_HPD_2:
  94. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  95. if (connected)
  96. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  97. else
  98. tmp |= RADEON_FP2_DETECT_INT_POL;
  99. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  100. break;
  101. default:
  102. break;
  103. }
  104. }
  105. void r100_hpd_init(struct radeon_device *rdev)
  106. {
  107. struct drm_device *dev = rdev->ddev;
  108. struct drm_connector *connector;
  109. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  110. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  111. switch (radeon_connector->hpd.hpd) {
  112. case RADEON_HPD_1:
  113. rdev->irq.hpd[0] = true;
  114. break;
  115. case RADEON_HPD_2:
  116. rdev->irq.hpd[1] = true;
  117. break;
  118. default:
  119. break;
  120. }
  121. }
  122. if (rdev->irq.installed)
  123. r100_irq_set(rdev);
  124. }
  125. void r100_hpd_fini(struct radeon_device *rdev)
  126. {
  127. struct drm_device *dev = rdev->ddev;
  128. struct drm_connector *connector;
  129. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  130. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  131. switch (radeon_connector->hpd.hpd) {
  132. case RADEON_HPD_1:
  133. rdev->irq.hpd[0] = false;
  134. break;
  135. case RADEON_HPD_2:
  136. rdev->irq.hpd[1] = false;
  137. break;
  138. default:
  139. break;
  140. }
  141. }
  142. }
  143. /*
  144. * PCI GART
  145. */
  146. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  147. {
  148. /* TODO: can we do somethings here ? */
  149. /* It seems hw only cache one entry so we should discard this
  150. * entry otherwise if first GPU GART read hit this entry it
  151. * could end up in wrong address. */
  152. }
  153. int r100_pci_gart_init(struct radeon_device *rdev)
  154. {
  155. int r;
  156. if (rdev->gart.table.ram.ptr) {
  157. WARN(1, "R100 PCI GART already initialized.\n");
  158. return 0;
  159. }
  160. /* Initialize common gart structure */
  161. r = radeon_gart_init(rdev);
  162. if (r)
  163. return r;
  164. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  165. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  166. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  167. return radeon_gart_table_ram_alloc(rdev);
  168. }
  169. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  170. void r100_enable_bm(struct radeon_device *rdev)
  171. {
  172. uint32_t tmp;
  173. /* Enable bus mastering */
  174. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  175. WREG32(RADEON_BUS_CNTL, tmp);
  176. }
  177. int r100_pci_gart_enable(struct radeon_device *rdev)
  178. {
  179. uint32_t tmp;
  180. /* discard memory request outside of configured range */
  181. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  182. WREG32(RADEON_AIC_CNTL, tmp);
  183. /* set address range for PCI address translate */
  184. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  185. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  186. WREG32(RADEON_AIC_HI_ADDR, tmp);
  187. /* set PCI GART page-table base address */
  188. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  189. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  190. WREG32(RADEON_AIC_CNTL, tmp);
  191. r100_pci_gart_tlb_flush(rdev);
  192. rdev->gart.ready = true;
  193. return 0;
  194. }
  195. void r100_pci_gart_disable(struct radeon_device *rdev)
  196. {
  197. uint32_t tmp;
  198. /* discard memory request outside of configured range */
  199. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  200. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  201. WREG32(RADEON_AIC_LO_ADDR, 0);
  202. WREG32(RADEON_AIC_HI_ADDR, 0);
  203. }
  204. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  205. {
  206. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  207. return -EINVAL;
  208. }
  209. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  210. return 0;
  211. }
  212. void r100_pci_gart_fini(struct radeon_device *rdev)
  213. {
  214. r100_pci_gart_disable(rdev);
  215. radeon_gart_table_ram_free(rdev);
  216. radeon_gart_fini(rdev);
  217. }
  218. int r100_irq_set(struct radeon_device *rdev)
  219. {
  220. uint32_t tmp = 0;
  221. if (!rdev->irq.installed) {
  222. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  223. WREG32(R_000040_GEN_INT_CNTL, 0);
  224. return -EINVAL;
  225. }
  226. if (rdev->irq.sw_int) {
  227. tmp |= RADEON_SW_INT_ENABLE;
  228. }
  229. if (rdev->irq.crtc_vblank_int[0]) {
  230. tmp |= RADEON_CRTC_VBLANK_MASK;
  231. }
  232. if (rdev->irq.crtc_vblank_int[1]) {
  233. tmp |= RADEON_CRTC2_VBLANK_MASK;
  234. }
  235. if (rdev->irq.hpd[0]) {
  236. tmp |= RADEON_FP_DETECT_MASK;
  237. }
  238. if (rdev->irq.hpd[1]) {
  239. tmp |= RADEON_FP2_DETECT_MASK;
  240. }
  241. WREG32(RADEON_GEN_INT_CNTL, tmp);
  242. return 0;
  243. }
  244. void r100_irq_disable(struct radeon_device *rdev)
  245. {
  246. u32 tmp;
  247. WREG32(R_000040_GEN_INT_CNTL, 0);
  248. /* Wait and acknowledge irq */
  249. mdelay(1);
  250. tmp = RREG32(R_000044_GEN_INT_STATUS);
  251. WREG32(R_000044_GEN_INT_STATUS, tmp);
  252. }
  253. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  254. {
  255. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  256. uint32_t irq_mask = RADEON_SW_INT_TEST |
  257. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  258. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  259. if (irqs) {
  260. WREG32(RADEON_GEN_INT_STATUS, irqs);
  261. }
  262. return irqs & irq_mask;
  263. }
  264. int r100_irq_process(struct radeon_device *rdev)
  265. {
  266. uint32_t status, msi_rearm;
  267. bool queue_hotplug = false;
  268. status = r100_irq_ack(rdev);
  269. if (!status) {
  270. return IRQ_NONE;
  271. }
  272. if (rdev->shutdown) {
  273. return IRQ_NONE;
  274. }
  275. while (status) {
  276. /* SW interrupt */
  277. if (status & RADEON_SW_INT_TEST) {
  278. radeon_fence_process(rdev);
  279. }
  280. /* Vertical blank interrupts */
  281. if (status & RADEON_CRTC_VBLANK_STAT) {
  282. drm_handle_vblank(rdev->ddev, 0);
  283. wake_up(&rdev->irq.vblank_queue);
  284. }
  285. if (status & RADEON_CRTC2_VBLANK_STAT) {
  286. drm_handle_vblank(rdev->ddev, 1);
  287. wake_up(&rdev->irq.vblank_queue);
  288. }
  289. if (status & RADEON_FP_DETECT_STAT) {
  290. queue_hotplug = true;
  291. DRM_DEBUG("HPD1\n");
  292. }
  293. if (status & RADEON_FP2_DETECT_STAT) {
  294. queue_hotplug = true;
  295. DRM_DEBUG("HPD2\n");
  296. }
  297. status = r100_irq_ack(rdev);
  298. }
  299. if (queue_hotplug)
  300. queue_work(rdev->wq, &rdev->hotplug_work);
  301. if (rdev->msi_enabled) {
  302. switch (rdev->family) {
  303. case CHIP_RS400:
  304. case CHIP_RS480:
  305. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  306. WREG32(RADEON_AIC_CNTL, msi_rearm);
  307. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  308. break;
  309. default:
  310. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  311. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  312. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  313. break;
  314. }
  315. }
  316. return IRQ_HANDLED;
  317. }
  318. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  319. {
  320. if (crtc == 0)
  321. return RREG32(RADEON_CRTC_CRNT_FRAME);
  322. else
  323. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  324. }
  325. /* Who ever call radeon_fence_emit should call ring_lock and ask
  326. * for enough space (today caller are ib schedule and buffer move) */
  327. void r100_fence_ring_emit(struct radeon_device *rdev,
  328. struct radeon_fence *fence)
  329. {
  330. /* We have to make sure that caches are flushed before
  331. * CPU might read something from VRAM. */
  332. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  333. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  334. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  335. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  336. /* Wait until IDLE & CLEAN */
  337. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  338. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  339. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  340. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  341. RADEON_HDP_READ_BUFFER_INVALIDATE);
  342. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  343. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  344. /* Emit fence sequence & fire IRQ */
  345. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  346. radeon_ring_write(rdev, fence->seq);
  347. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  348. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  349. }
  350. int r100_wb_init(struct radeon_device *rdev)
  351. {
  352. int r;
  353. if (rdev->wb.wb_obj == NULL) {
  354. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  355. RADEON_GEM_DOMAIN_GTT,
  356. &rdev->wb.wb_obj);
  357. if (r) {
  358. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  359. return r;
  360. }
  361. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  362. if (unlikely(r != 0))
  363. return r;
  364. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  365. &rdev->wb.gpu_addr);
  366. if (r) {
  367. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  368. radeon_bo_unreserve(rdev->wb.wb_obj);
  369. return r;
  370. }
  371. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  372. radeon_bo_unreserve(rdev->wb.wb_obj);
  373. if (r) {
  374. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  375. return r;
  376. }
  377. }
  378. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  379. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  380. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  381. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  382. return 0;
  383. }
  384. void r100_wb_disable(struct radeon_device *rdev)
  385. {
  386. WREG32(R_000770_SCRATCH_UMSK, 0);
  387. }
  388. void r100_wb_fini(struct radeon_device *rdev)
  389. {
  390. int r;
  391. r100_wb_disable(rdev);
  392. if (rdev->wb.wb_obj) {
  393. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  394. if (unlikely(r != 0)) {
  395. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  396. return;
  397. }
  398. radeon_bo_kunmap(rdev->wb.wb_obj);
  399. radeon_bo_unpin(rdev->wb.wb_obj);
  400. radeon_bo_unreserve(rdev->wb.wb_obj);
  401. radeon_bo_unref(&rdev->wb.wb_obj);
  402. rdev->wb.wb = NULL;
  403. rdev->wb.wb_obj = NULL;
  404. }
  405. }
  406. int r100_copy_blit(struct radeon_device *rdev,
  407. uint64_t src_offset,
  408. uint64_t dst_offset,
  409. unsigned num_pages,
  410. struct radeon_fence *fence)
  411. {
  412. uint32_t cur_pages;
  413. uint32_t stride_bytes = PAGE_SIZE;
  414. uint32_t pitch;
  415. uint32_t stride_pixels;
  416. unsigned ndw;
  417. int num_loops;
  418. int r = 0;
  419. /* radeon limited to 16k stride */
  420. stride_bytes &= 0x3fff;
  421. /* radeon pitch is /64 */
  422. pitch = stride_bytes / 64;
  423. stride_pixels = stride_bytes / 4;
  424. num_loops = DIV_ROUND_UP(num_pages, 8191);
  425. /* Ask for enough room for blit + flush + fence */
  426. ndw = 64 + (10 * num_loops);
  427. r = radeon_ring_lock(rdev, ndw);
  428. if (r) {
  429. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  430. return -EINVAL;
  431. }
  432. while (num_pages > 0) {
  433. cur_pages = num_pages;
  434. if (cur_pages > 8191) {
  435. cur_pages = 8191;
  436. }
  437. num_pages -= cur_pages;
  438. /* pages are in Y direction - height
  439. page width in X direction - width */
  440. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  441. radeon_ring_write(rdev,
  442. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  443. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  444. RADEON_GMC_SRC_CLIPPING |
  445. RADEON_GMC_DST_CLIPPING |
  446. RADEON_GMC_BRUSH_NONE |
  447. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  448. RADEON_GMC_SRC_DATATYPE_COLOR |
  449. RADEON_ROP3_S |
  450. RADEON_DP_SRC_SOURCE_MEMORY |
  451. RADEON_GMC_CLR_CMP_CNTL_DIS |
  452. RADEON_GMC_WR_MSK_DIS);
  453. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  454. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  455. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  456. radeon_ring_write(rdev, 0);
  457. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  458. radeon_ring_write(rdev, num_pages);
  459. radeon_ring_write(rdev, num_pages);
  460. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  461. }
  462. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  463. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  464. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  465. radeon_ring_write(rdev,
  466. RADEON_WAIT_2D_IDLECLEAN |
  467. RADEON_WAIT_HOST_IDLECLEAN |
  468. RADEON_WAIT_DMA_GUI_IDLE);
  469. if (fence) {
  470. r = radeon_fence_emit(rdev, fence);
  471. }
  472. radeon_ring_unlock_commit(rdev);
  473. return r;
  474. }
  475. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  476. {
  477. unsigned i;
  478. u32 tmp;
  479. for (i = 0; i < rdev->usec_timeout; i++) {
  480. tmp = RREG32(R_000E40_RBBM_STATUS);
  481. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  482. return 0;
  483. }
  484. udelay(1);
  485. }
  486. return -1;
  487. }
  488. void r100_ring_start(struct radeon_device *rdev)
  489. {
  490. int r;
  491. r = radeon_ring_lock(rdev, 2);
  492. if (r) {
  493. return;
  494. }
  495. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  496. radeon_ring_write(rdev,
  497. RADEON_ISYNC_ANY2D_IDLE3D |
  498. RADEON_ISYNC_ANY3D_IDLE2D |
  499. RADEON_ISYNC_WAIT_IDLEGUI |
  500. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  501. radeon_ring_unlock_commit(rdev);
  502. }
  503. /* Load the microcode for the CP */
  504. static int r100_cp_init_microcode(struct radeon_device *rdev)
  505. {
  506. struct platform_device *pdev;
  507. const char *fw_name = NULL;
  508. int err;
  509. DRM_DEBUG("\n");
  510. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  511. err = IS_ERR(pdev);
  512. if (err) {
  513. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  514. return -EINVAL;
  515. }
  516. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  517. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  518. (rdev->family == CHIP_RS200)) {
  519. DRM_INFO("Loading R100 Microcode\n");
  520. fw_name = FIRMWARE_R100;
  521. } else if ((rdev->family == CHIP_R200) ||
  522. (rdev->family == CHIP_RV250) ||
  523. (rdev->family == CHIP_RV280) ||
  524. (rdev->family == CHIP_RS300)) {
  525. DRM_INFO("Loading R200 Microcode\n");
  526. fw_name = FIRMWARE_R200;
  527. } else if ((rdev->family == CHIP_R300) ||
  528. (rdev->family == CHIP_R350) ||
  529. (rdev->family == CHIP_RV350) ||
  530. (rdev->family == CHIP_RV380) ||
  531. (rdev->family == CHIP_RS400) ||
  532. (rdev->family == CHIP_RS480)) {
  533. DRM_INFO("Loading R300 Microcode\n");
  534. fw_name = FIRMWARE_R300;
  535. } else if ((rdev->family == CHIP_R420) ||
  536. (rdev->family == CHIP_R423) ||
  537. (rdev->family == CHIP_RV410)) {
  538. DRM_INFO("Loading R400 Microcode\n");
  539. fw_name = FIRMWARE_R420;
  540. } else if ((rdev->family == CHIP_RS690) ||
  541. (rdev->family == CHIP_RS740)) {
  542. DRM_INFO("Loading RS690/RS740 Microcode\n");
  543. fw_name = FIRMWARE_RS690;
  544. } else if (rdev->family == CHIP_RS600) {
  545. DRM_INFO("Loading RS600 Microcode\n");
  546. fw_name = FIRMWARE_RS600;
  547. } else if ((rdev->family == CHIP_RV515) ||
  548. (rdev->family == CHIP_R520) ||
  549. (rdev->family == CHIP_RV530) ||
  550. (rdev->family == CHIP_R580) ||
  551. (rdev->family == CHIP_RV560) ||
  552. (rdev->family == CHIP_RV570)) {
  553. DRM_INFO("Loading R500 Microcode\n");
  554. fw_name = FIRMWARE_R520;
  555. }
  556. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  557. platform_device_unregister(pdev);
  558. if (err) {
  559. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  560. fw_name);
  561. } else if (rdev->me_fw->size % 8) {
  562. printk(KERN_ERR
  563. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  564. rdev->me_fw->size, fw_name);
  565. err = -EINVAL;
  566. release_firmware(rdev->me_fw);
  567. rdev->me_fw = NULL;
  568. }
  569. return err;
  570. }
  571. static void r100_cp_load_microcode(struct radeon_device *rdev)
  572. {
  573. const __be32 *fw_data;
  574. int i, size;
  575. if (r100_gui_wait_for_idle(rdev)) {
  576. printk(KERN_WARNING "Failed to wait GUI idle while "
  577. "programming pipes. Bad things might happen.\n");
  578. }
  579. if (rdev->me_fw) {
  580. size = rdev->me_fw->size / 4;
  581. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  582. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  583. for (i = 0; i < size; i += 2) {
  584. WREG32(RADEON_CP_ME_RAM_DATAH,
  585. be32_to_cpup(&fw_data[i]));
  586. WREG32(RADEON_CP_ME_RAM_DATAL,
  587. be32_to_cpup(&fw_data[i + 1]));
  588. }
  589. }
  590. }
  591. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  592. {
  593. unsigned rb_bufsz;
  594. unsigned rb_blksz;
  595. unsigned max_fetch;
  596. unsigned pre_write_timer;
  597. unsigned pre_write_limit;
  598. unsigned indirect2_start;
  599. unsigned indirect1_start;
  600. uint32_t tmp;
  601. int r;
  602. if (r100_debugfs_cp_init(rdev)) {
  603. DRM_ERROR("Failed to register debugfs file for CP !\n");
  604. }
  605. /* Reset CP */
  606. tmp = RREG32(RADEON_CP_CSQ_STAT);
  607. if ((tmp & (1 << 31))) {
  608. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  609. WREG32(RADEON_CP_CSQ_MODE, 0);
  610. WREG32(RADEON_CP_CSQ_CNTL, 0);
  611. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  612. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  613. mdelay(2);
  614. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  615. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  616. mdelay(2);
  617. tmp = RREG32(RADEON_CP_CSQ_STAT);
  618. if ((tmp & (1 << 31))) {
  619. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  620. }
  621. } else {
  622. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  623. }
  624. if (!rdev->me_fw) {
  625. r = r100_cp_init_microcode(rdev);
  626. if (r) {
  627. DRM_ERROR("Failed to load firmware!\n");
  628. return r;
  629. }
  630. }
  631. /* Align ring size */
  632. rb_bufsz = drm_order(ring_size / 8);
  633. ring_size = (1 << (rb_bufsz + 1)) * 4;
  634. r100_cp_load_microcode(rdev);
  635. r = radeon_ring_init(rdev, ring_size);
  636. if (r) {
  637. return r;
  638. }
  639. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  640. * the rptr copy in system ram */
  641. rb_blksz = 9;
  642. /* cp will read 128bytes at a time (4 dwords) */
  643. max_fetch = 1;
  644. rdev->cp.align_mask = 16 - 1;
  645. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  646. pre_write_timer = 64;
  647. /* Force CP_RB_WPTR write if written more than one time before the
  648. * delay expire
  649. */
  650. pre_write_limit = 0;
  651. /* Setup the cp cache like this (cache size is 96 dwords) :
  652. * RING 0 to 15
  653. * INDIRECT1 16 to 79
  654. * INDIRECT2 80 to 95
  655. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  656. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  657. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  658. * Idea being that most of the gpu cmd will be through indirect1 buffer
  659. * so it gets the bigger cache.
  660. */
  661. indirect2_start = 80;
  662. indirect1_start = 16;
  663. /* cp setup */
  664. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  665. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  666. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  667. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  668. RADEON_RB_NO_UPDATE);
  669. #ifdef __BIG_ENDIAN
  670. tmp |= RADEON_BUF_SWAP_32BIT;
  671. #endif
  672. WREG32(RADEON_CP_RB_CNTL, tmp);
  673. /* Set ring address */
  674. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  675. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  676. /* Force read & write ptr to 0 */
  677. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  678. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  679. WREG32(RADEON_CP_RB_WPTR, 0);
  680. WREG32(RADEON_CP_RB_CNTL, tmp);
  681. udelay(10);
  682. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  683. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  684. /* Set cp mode to bus mastering & enable cp*/
  685. WREG32(RADEON_CP_CSQ_MODE,
  686. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  687. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  688. WREG32(0x718, 0);
  689. WREG32(0x744, 0x00004D4D);
  690. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  691. radeon_ring_start(rdev);
  692. r = radeon_ring_test(rdev);
  693. if (r) {
  694. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  695. return r;
  696. }
  697. rdev->cp.ready = true;
  698. return 0;
  699. }
  700. void r100_cp_fini(struct radeon_device *rdev)
  701. {
  702. if (r100_cp_wait_for_idle(rdev)) {
  703. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  704. }
  705. /* Disable ring */
  706. r100_cp_disable(rdev);
  707. radeon_ring_fini(rdev);
  708. DRM_INFO("radeon: cp finalized\n");
  709. }
  710. void r100_cp_disable(struct radeon_device *rdev)
  711. {
  712. /* Disable ring */
  713. rdev->cp.ready = false;
  714. WREG32(RADEON_CP_CSQ_MODE, 0);
  715. WREG32(RADEON_CP_CSQ_CNTL, 0);
  716. if (r100_gui_wait_for_idle(rdev)) {
  717. printk(KERN_WARNING "Failed to wait GUI idle while "
  718. "programming pipes. Bad things might happen.\n");
  719. }
  720. }
  721. int r100_cp_reset(struct radeon_device *rdev)
  722. {
  723. uint32_t tmp;
  724. bool reinit_cp;
  725. int i;
  726. reinit_cp = rdev->cp.ready;
  727. rdev->cp.ready = false;
  728. WREG32(RADEON_CP_CSQ_MODE, 0);
  729. WREG32(RADEON_CP_CSQ_CNTL, 0);
  730. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  731. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  732. udelay(200);
  733. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  734. /* Wait to prevent race in RBBM_STATUS */
  735. mdelay(1);
  736. for (i = 0; i < rdev->usec_timeout; i++) {
  737. tmp = RREG32(RADEON_RBBM_STATUS);
  738. if (!(tmp & (1 << 16))) {
  739. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  740. tmp);
  741. if (reinit_cp) {
  742. return r100_cp_init(rdev, rdev->cp.ring_size);
  743. }
  744. return 0;
  745. }
  746. DRM_UDELAY(1);
  747. }
  748. tmp = RREG32(RADEON_RBBM_STATUS);
  749. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  750. return -1;
  751. }
  752. void r100_cp_commit(struct radeon_device *rdev)
  753. {
  754. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  755. (void)RREG32(RADEON_CP_RB_WPTR);
  756. }
  757. /*
  758. * CS functions
  759. */
  760. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  761. struct radeon_cs_packet *pkt,
  762. const unsigned *auth, unsigned n,
  763. radeon_packet0_check_t check)
  764. {
  765. unsigned reg;
  766. unsigned i, j, m;
  767. unsigned idx;
  768. int r;
  769. idx = pkt->idx + 1;
  770. reg = pkt->reg;
  771. /* Check that register fall into register range
  772. * determined by the number of entry (n) in the
  773. * safe register bitmap.
  774. */
  775. if (pkt->one_reg_wr) {
  776. if ((reg >> 7) > n) {
  777. return -EINVAL;
  778. }
  779. } else {
  780. if (((reg + (pkt->count << 2)) >> 7) > n) {
  781. return -EINVAL;
  782. }
  783. }
  784. for (i = 0; i <= pkt->count; i++, idx++) {
  785. j = (reg >> 7);
  786. m = 1 << ((reg >> 2) & 31);
  787. if (auth[j] & m) {
  788. r = check(p, pkt, idx, reg);
  789. if (r) {
  790. return r;
  791. }
  792. }
  793. if (pkt->one_reg_wr) {
  794. if (!(auth[j] & m)) {
  795. break;
  796. }
  797. } else {
  798. reg += 4;
  799. }
  800. }
  801. return 0;
  802. }
  803. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  804. struct radeon_cs_packet *pkt)
  805. {
  806. volatile uint32_t *ib;
  807. unsigned i;
  808. unsigned idx;
  809. ib = p->ib->ptr;
  810. idx = pkt->idx;
  811. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  812. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  813. }
  814. }
  815. /**
  816. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  817. * @parser: parser structure holding parsing context.
  818. * @pkt: where to store packet informations
  819. *
  820. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  821. * if packet is bigger than remaining ib size. or if packets is unknown.
  822. **/
  823. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  824. struct radeon_cs_packet *pkt,
  825. unsigned idx)
  826. {
  827. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  828. uint32_t header;
  829. if (idx >= ib_chunk->length_dw) {
  830. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  831. idx, ib_chunk->length_dw);
  832. return -EINVAL;
  833. }
  834. header = radeon_get_ib_value(p, idx);
  835. pkt->idx = idx;
  836. pkt->type = CP_PACKET_GET_TYPE(header);
  837. pkt->count = CP_PACKET_GET_COUNT(header);
  838. switch (pkt->type) {
  839. case PACKET_TYPE0:
  840. pkt->reg = CP_PACKET0_GET_REG(header);
  841. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  842. break;
  843. case PACKET_TYPE3:
  844. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  845. break;
  846. case PACKET_TYPE2:
  847. pkt->count = -1;
  848. break;
  849. default:
  850. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  851. return -EINVAL;
  852. }
  853. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  854. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  855. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  856. return -EINVAL;
  857. }
  858. return 0;
  859. }
  860. /**
  861. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  862. * @parser: parser structure holding parsing context.
  863. *
  864. * Userspace sends a special sequence for VLINE waits.
  865. * PACKET0 - VLINE_START_END + value
  866. * PACKET0 - WAIT_UNTIL +_value
  867. * RELOC (P3) - crtc_id in reloc.
  868. *
  869. * This function parses this and relocates the VLINE START END
  870. * and WAIT UNTIL packets to the correct crtc.
  871. * It also detects a switched off crtc and nulls out the
  872. * wait in that case.
  873. */
  874. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  875. {
  876. struct drm_mode_object *obj;
  877. struct drm_crtc *crtc;
  878. struct radeon_crtc *radeon_crtc;
  879. struct radeon_cs_packet p3reloc, waitreloc;
  880. int crtc_id;
  881. int r;
  882. uint32_t header, h_idx, reg;
  883. volatile uint32_t *ib;
  884. ib = p->ib->ptr;
  885. /* parse the wait until */
  886. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  887. if (r)
  888. return r;
  889. /* check its a wait until and only 1 count */
  890. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  891. waitreloc.count != 0) {
  892. DRM_ERROR("vline wait had illegal wait until segment\n");
  893. r = -EINVAL;
  894. return r;
  895. }
  896. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  897. DRM_ERROR("vline wait had illegal wait until\n");
  898. r = -EINVAL;
  899. return r;
  900. }
  901. /* jump over the NOP */
  902. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  903. if (r)
  904. return r;
  905. h_idx = p->idx - 2;
  906. p->idx += waitreloc.count + 2;
  907. p->idx += p3reloc.count + 2;
  908. header = radeon_get_ib_value(p, h_idx);
  909. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  910. reg = CP_PACKET0_GET_REG(header);
  911. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  912. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  913. if (!obj) {
  914. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  915. r = -EINVAL;
  916. goto out;
  917. }
  918. crtc = obj_to_crtc(obj);
  919. radeon_crtc = to_radeon_crtc(crtc);
  920. crtc_id = radeon_crtc->crtc_id;
  921. if (!crtc->enabled) {
  922. /* if the CRTC isn't enabled - we need to nop out the wait until */
  923. ib[h_idx + 2] = PACKET2(0);
  924. ib[h_idx + 3] = PACKET2(0);
  925. } else if (crtc_id == 1) {
  926. switch (reg) {
  927. case AVIVO_D1MODE_VLINE_START_END:
  928. header &= ~R300_CP_PACKET0_REG_MASK;
  929. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  930. break;
  931. case RADEON_CRTC_GUI_TRIG_VLINE:
  932. header &= ~R300_CP_PACKET0_REG_MASK;
  933. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  934. break;
  935. default:
  936. DRM_ERROR("unknown crtc reloc\n");
  937. r = -EINVAL;
  938. goto out;
  939. }
  940. ib[h_idx] = header;
  941. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  942. }
  943. out:
  944. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  945. return r;
  946. }
  947. /**
  948. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  949. * @parser: parser structure holding parsing context.
  950. * @data: pointer to relocation data
  951. * @offset_start: starting offset
  952. * @offset_mask: offset mask (to align start offset on)
  953. * @reloc: reloc informations
  954. *
  955. * Check next packet is relocation packet3, do bo validation and compute
  956. * GPU offset using the provided start.
  957. **/
  958. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  959. struct radeon_cs_reloc **cs_reloc)
  960. {
  961. struct radeon_cs_chunk *relocs_chunk;
  962. struct radeon_cs_packet p3reloc;
  963. unsigned idx;
  964. int r;
  965. if (p->chunk_relocs_idx == -1) {
  966. DRM_ERROR("No relocation chunk !\n");
  967. return -EINVAL;
  968. }
  969. *cs_reloc = NULL;
  970. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  971. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  972. if (r) {
  973. return r;
  974. }
  975. p->idx += p3reloc.count + 2;
  976. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  977. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  978. p3reloc.idx);
  979. r100_cs_dump_packet(p, &p3reloc);
  980. return -EINVAL;
  981. }
  982. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  983. if (idx >= relocs_chunk->length_dw) {
  984. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  985. idx, relocs_chunk->length_dw);
  986. r100_cs_dump_packet(p, &p3reloc);
  987. return -EINVAL;
  988. }
  989. /* FIXME: we assume reloc size is 4 dwords */
  990. *cs_reloc = p->relocs_ptr[(idx / 4)];
  991. return 0;
  992. }
  993. static int r100_get_vtx_size(uint32_t vtx_fmt)
  994. {
  995. int vtx_size;
  996. vtx_size = 2;
  997. /* ordered according to bits in spec */
  998. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  999. vtx_size++;
  1000. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1001. vtx_size += 3;
  1002. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1003. vtx_size++;
  1004. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1005. vtx_size++;
  1006. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1007. vtx_size += 3;
  1008. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1009. vtx_size++;
  1010. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1011. vtx_size++;
  1012. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1013. vtx_size += 2;
  1014. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1015. vtx_size += 2;
  1016. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1017. vtx_size++;
  1018. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1019. vtx_size += 2;
  1020. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1021. vtx_size++;
  1022. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1023. vtx_size += 2;
  1024. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1025. vtx_size++;
  1026. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1027. vtx_size++;
  1028. /* blend weight */
  1029. if (vtx_fmt & (0x7 << 15))
  1030. vtx_size += (vtx_fmt >> 15) & 0x7;
  1031. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1032. vtx_size += 3;
  1033. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1034. vtx_size += 2;
  1035. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1036. vtx_size++;
  1037. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1038. vtx_size++;
  1039. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1040. vtx_size++;
  1041. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1042. vtx_size++;
  1043. return vtx_size;
  1044. }
  1045. static int r100_packet0_check(struct radeon_cs_parser *p,
  1046. struct radeon_cs_packet *pkt,
  1047. unsigned idx, unsigned reg)
  1048. {
  1049. struct radeon_cs_reloc *reloc;
  1050. struct r100_cs_track *track;
  1051. volatile uint32_t *ib;
  1052. uint32_t tmp;
  1053. int r;
  1054. int i, face;
  1055. u32 tile_flags = 0;
  1056. u32 idx_value;
  1057. ib = p->ib->ptr;
  1058. track = (struct r100_cs_track *)p->track;
  1059. idx_value = radeon_get_ib_value(p, idx);
  1060. switch (reg) {
  1061. case RADEON_CRTC_GUI_TRIG_VLINE:
  1062. r = r100_cs_packet_parse_vline(p);
  1063. if (r) {
  1064. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1065. idx, reg);
  1066. r100_cs_dump_packet(p, pkt);
  1067. return r;
  1068. }
  1069. break;
  1070. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1071. * range access */
  1072. case RADEON_DST_PITCH_OFFSET:
  1073. case RADEON_SRC_PITCH_OFFSET:
  1074. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1075. if (r)
  1076. return r;
  1077. break;
  1078. case RADEON_RB3D_DEPTHOFFSET:
  1079. r = r100_cs_packet_next_reloc(p, &reloc);
  1080. if (r) {
  1081. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1082. idx, reg);
  1083. r100_cs_dump_packet(p, pkt);
  1084. return r;
  1085. }
  1086. track->zb.robj = reloc->robj;
  1087. track->zb.offset = idx_value;
  1088. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1089. break;
  1090. case RADEON_RB3D_COLOROFFSET:
  1091. r = r100_cs_packet_next_reloc(p, &reloc);
  1092. if (r) {
  1093. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1094. idx, reg);
  1095. r100_cs_dump_packet(p, pkt);
  1096. return r;
  1097. }
  1098. track->cb[0].robj = reloc->robj;
  1099. track->cb[0].offset = idx_value;
  1100. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1101. break;
  1102. case RADEON_PP_TXOFFSET_0:
  1103. case RADEON_PP_TXOFFSET_1:
  1104. case RADEON_PP_TXOFFSET_2:
  1105. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1106. r = r100_cs_packet_next_reloc(p, &reloc);
  1107. if (r) {
  1108. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1109. idx, reg);
  1110. r100_cs_dump_packet(p, pkt);
  1111. return r;
  1112. }
  1113. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1114. track->textures[i].robj = reloc->robj;
  1115. break;
  1116. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1117. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1118. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1119. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1120. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1121. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1122. r = r100_cs_packet_next_reloc(p, &reloc);
  1123. if (r) {
  1124. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1125. idx, reg);
  1126. r100_cs_dump_packet(p, pkt);
  1127. return r;
  1128. }
  1129. track->textures[0].cube_info[i].offset = idx_value;
  1130. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1131. track->textures[0].cube_info[i].robj = reloc->robj;
  1132. break;
  1133. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1134. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1135. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1136. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1137. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1138. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1139. r = r100_cs_packet_next_reloc(p, &reloc);
  1140. if (r) {
  1141. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1142. idx, reg);
  1143. r100_cs_dump_packet(p, pkt);
  1144. return r;
  1145. }
  1146. track->textures[1].cube_info[i].offset = idx_value;
  1147. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1148. track->textures[1].cube_info[i].robj = reloc->robj;
  1149. break;
  1150. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1151. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1152. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1153. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1154. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1155. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1156. r = r100_cs_packet_next_reloc(p, &reloc);
  1157. if (r) {
  1158. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1159. idx, reg);
  1160. r100_cs_dump_packet(p, pkt);
  1161. return r;
  1162. }
  1163. track->textures[2].cube_info[i].offset = idx_value;
  1164. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1165. track->textures[2].cube_info[i].robj = reloc->robj;
  1166. break;
  1167. case RADEON_RE_WIDTH_HEIGHT:
  1168. track->maxy = ((idx_value >> 16) & 0x7FF);
  1169. break;
  1170. case RADEON_RB3D_COLORPITCH:
  1171. r = r100_cs_packet_next_reloc(p, &reloc);
  1172. if (r) {
  1173. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1174. idx, reg);
  1175. r100_cs_dump_packet(p, pkt);
  1176. return r;
  1177. }
  1178. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1179. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1180. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1181. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1182. tmp = idx_value & ~(0x7 << 16);
  1183. tmp |= tile_flags;
  1184. ib[idx] = tmp;
  1185. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1186. break;
  1187. case RADEON_RB3D_DEPTHPITCH:
  1188. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1189. break;
  1190. case RADEON_RB3D_CNTL:
  1191. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1192. case 7:
  1193. case 8:
  1194. case 9:
  1195. case 11:
  1196. case 12:
  1197. track->cb[0].cpp = 1;
  1198. break;
  1199. case 3:
  1200. case 4:
  1201. case 15:
  1202. track->cb[0].cpp = 2;
  1203. break;
  1204. case 6:
  1205. track->cb[0].cpp = 4;
  1206. break;
  1207. default:
  1208. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1209. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1210. return -EINVAL;
  1211. }
  1212. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1213. break;
  1214. case RADEON_RB3D_ZSTENCILCNTL:
  1215. switch (idx_value & 0xf) {
  1216. case 0:
  1217. track->zb.cpp = 2;
  1218. break;
  1219. case 2:
  1220. case 3:
  1221. case 4:
  1222. case 5:
  1223. case 9:
  1224. case 11:
  1225. track->zb.cpp = 4;
  1226. break;
  1227. default:
  1228. break;
  1229. }
  1230. break;
  1231. case RADEON_RB3D_ZPASS_ADDR:
  1232. r = r100_cs_packet_next_reloc(p, &reloc);
  1233. if (r) {
  1234. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1235. idx, reg);
  1236. r100_cs_dump_packet(p, pkt);
  1237. return r;
  1238. }
  1239. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1240. break;
  1241. case RADEON_PP_CNTL:
  1242. {
  1243. uint32_t temp = idx_value >> 4;
  1244. for (i = 0; i < track->num_texture; i++)
  1245. track->textures[i].enabled = !!(temp & (1 << i));
  1246. }
  1247. break;
  1248. case RADEON_SE_VF_CNTL:
  1249. track->vap_vf_cntl = idx_value;
  1250. break;
  1251. case RADEON_SE_VTX_FMT:
  1252. track->vtx_size = r100_get_vtx_size(idx_value);
  1253. break;
  1254. case RADEON_PP_TEX_SIZE_0:
  1255. case RADEON_PP_TEX_SIZE_1:
  1256. case RADEON_PP_TEX_SIZE_2:
  1257. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1258. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1259. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1260. break;
  1261. case RADEON_PP_TEX_PITCH_0:
  1262. case RADEON_PP_TEX_PITCH_1:
  1263. case RADEON_PP_TEX_PITCH_2:
  1264. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1265. track->textures[i].pitch = idx_value + 32;
  1266. break;
  1267. case RADEON_PP_TXFILTER_0:
  1268. case RADEON_PP_TXFILTER_1:
  1269. case RADEON_PP_TXFILTER_2:
  1270. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1271. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1272. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1273. tmp = (idx_value >> 23) & 0x7;
  1274. if (tmp == 2 || tmp == 6)
  1275. track->textures[i].roundup_w = false;
  1276. tmp = (idx_value >> 27) & 0x7;
  1277. if (tmp == 2 || tmp == 6)
  1278. track->textures[i].roundup_h = false;
  1279. break;
  1280. case RADEON_PP_TXFORMAT_0:
  1281. case RADEON_PP_TXFORMAT_1:
  1282. case RADEON_PP_TXFORMAT_2:
  1283. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1284. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1285. track->textures[i].use_pitch = 1;
  1286. } else {
  1287. track->textures[i].use_pitch = 0;
  1288. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1289. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1290. }
  1291. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1292. track->textures[i].tex_coord_type = 2;
  1293. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1294. case RADEON_TXFORMAT_I8:
  1295. case RADEON_TXFORMAT_RGB332:
  1296. case RADEON_TXFORMAT_Y8:
  1297. track->textures[i].cpp = 1;
  1298. break;
  1299. case RADEON_TXFORMAT_AI88:
  1300. case RADEON_TXFORMAT_ARGB1555:
  1301. case RADEON_TXFORMAT_RGB565:
  1302. case RADEON_TXFORMAT_ARGB4444:
  1303. case RADEON_TXFORMAT_VYUY422:
  1304. case RADEON_TXFORMAT_YVYU422:
  1305. case RADEON_TXFORMAT_SHADOW16:
  1306. case RADEON_TXFORMAT_LDUDV655:
  1307. case RADEON_TXFORMAT_DUDV88:
  1308. track->textures[i].cpp = 2;
  1309. break;
  1310. case RADEON_TXFORMAT_ARGB8888:
  1311. case RADEON_TXFORMAT_RGBA8888:
  1312. case RADEON_TXFORMAT_SHADOW32:
  1313. case RADEON_TXFORMAT_LDUDUV8888:
  1314. track->textures[i].cpp = 4;
  1315. break;
  1316. case RADEON_TXFORMAT_DXT1:
  1317. track->textures[i].cpp = 1;
  1318. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1319. break;
  1320. case RADEON_TXFORMAT_DXT23:
  1321. case RADEON_TXFORMAT_DXT45:
  1322. track->textures[i].cpp = 1;
  1323. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1324. break;
  1325. }
  1326. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1327. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1328. break;
  1329. case RADEON_PP_CUBIC_FACES_0:
  1330. case RADEON_PP_CUBIC_FACES_1:
  1331. case RADEON_PP_CUBIC_FACES_2:
  1332. tmp = idx_value;
  1333. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1334. for (face = 0; face < 4; face++) {
  1335. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1336. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1337. }
  1338. break;
  1339. default:
  1340. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1341. reg, idx);
  1342. return -EINVAL;
  1343. }
  1344. return 0;
  1345. }
  1346. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1347. struct radeon_cs_packet *pkt,
  1348. struct radeon_bo *robj)
  1349. {
  1350. unsigned idx;
  1351. u32 value;
  1352. idx = pkt->idx + 1;
  1353. value = radeon_get_ib_value(p, idx + 2);
  1354. if ((value + 1) > radeon_bo_size(robj)) {
  1355. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1356. "(need %u have %lu) !\n",
  1357. value + 1,
  1358. radeon_bo_size(robj));
  1359. return -EINVAL;
  1360. }
  1361. return 0;
  1362. }
  1363. static int r100_packet3_check(struct radeon_cs_parser *p,
  1364. struct radeon_cs_packet *pkt)
  1365. {
  1366. struct radeon_cs_reloc *reloc;
  1367. struct r100_cs_track *track;
  1368. unsigned idx;
  1369. volatile uint32_t *ib;
  1370. int r;
  1371. ib = p->ib->ptr;
  1372. idx = pkt->idx + 1;
  1373. track = (struct r100_cs_track *)p->track;
  1374. switch (pkt->opcode) {
  1375. case PACKET3_3D_LOAD_VBPNTR:
  1376. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1377. if (r)
  1378. return r;
  1379. break;
  1380. case PACKET3_INDX_BUFFER:
  1381. r = r100_cs_packet_next_reloc(p, &reloc);
  1382. if (r) {
  1383. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1384. r100_cs_dump_packet(p, pkt);
  1385. return r;
  1386. }
  1387. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1388. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1389. if (r) {
  1390. return r;
  1391. }
  1392. break;
  1393. case 0x23:
  1394. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1395. r = r100_cs_packet_next_reloc(p, &reloc);
  1396. if (r) {
  1397. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1398. r100_cs_dump_packet(p, pkt);
  1399. return r;
  1400. }
  1401. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1402. track->num_arrays = 1;
  1403. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1404. track->arrays[0].robj = reloc->robj;
  1405. track->arrays[0].esize = track->vtx_size;
  1406. track->max_indx = radeon_get_ib_value(p, idx+1);
  1407. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1408. track->immd_dwords = pkt->count - 1;
  1409. r = r100_cs_track_check(p->rdev, track);
  1410. if (r)
  1411. return r;
  1412. break;
  1413. case PACKET3_3D_DRAW_IMMD:
  1414. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1415. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1416. return -EINVAL;
  1417. }
  1418. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1419. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1420. track->immd_dwords = pkt->count - 1;
  1421. r = r100_cs_track_check(p->rdev, track);
  1422. if (r)
  1423. return r;
  1424. break;
  1425. /* triggers drawing using in-packet vertex data */
  1426. case PACKET3_3D_DRAW_IMMD_2:
  1427. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1428. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1429. return -EINVAL;
  1430. }
  1431. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1432. track->immd_dwords = pkt->count;
  1433. r = r100_cs_track_check(p->rdev, track);
  1434. if (r)
  1435. return r;
  1436. break;
  1437. /* triggers drawing using in-packet vertex data */
  1438. case PACKET3_3D_DRAW_VBUF_2:
  1439. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1440. r = r100_cs_track_check(p->rdev, track);
  1441. if (r)
  1442. return r;
  1443. break;
  1444. /* triggers drawing of vertex buffers setup elsewhere */
  1445. case PACKET3_3D_DRAW_INDX_2:
  1446. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1447. r = r100_cs_track_check(p->rdev, track);
  1448. if (r)
  1449. return r;
  1450. break;
  1451. /* triggers drawing using indices to vertex buffer */
  1452. case PACKET3_3D_DRAW_VBUF:
  1453. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1454. r = r100_cs_track_check(p->rdev, track);
  1455. if (r)
  1456. return r;
  1457. break;
  1458. /* triggers drawing of vertex buffers setup elsewhere */
  1459. case PACKET3_3D_DRAW_INDX:
  1460. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1461. r = r100_cs_track_check(p->rdev, track);
  1462. if (r)
  1463. return r;
  1464. break;
  1465. /* triggers drawing using indices to vertex buffer */
  1466. case PACKET3_NOP:
  1467. break;
  1468. default:
  1469. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1470. return -EINVAL;
  1471. }
  1472. return 0;
  1473. }
  1474. int r100_cs_parse(struct radeon_cs_parser *p)
  1475. {
  1476. struct radeon_cs_packet pkt;
  1477. struct r100_cs_track *track;
  1478. int r;
  1479. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1480. r100_cs_track_clear(p->rdev, track);
  1481. p->track = track;
  1482. do {
  1483. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1484. if (r) {
  1485. return r;
  1486. }
  1487. p->idx += pkt.count + 2;
  1488. switch (pkt.type) {
  1489. case PACKET_TYPE0:
  1490. if (p->rdev->family >= CHIP_R200)
  1491. r = r100_cs_parse_packet0(p, &pkt,
  1492. p->rdev->config.r100.reg_safe_bm,
  1493. p->rdev->config.r100.reg_safe_bm_size,
  1494. &r200_packet0_check);
  1495. else
  1496. r = r100_cs_parse_packet0(p, &pkt,
  1497. p->rdev->config.r100.reg_safe_bm,
  1498. p->rdev->config.r100.reg_safe_bm_size,
  1499. &r100_packet0_check);
  1500. break;
  1501. case PACKET_TYPE2:
  1502. break;
  1503. case PACKET_TYPE3:
  1504. r = r100_packet3_check(p, &pkt);
  1505. break;
  1506. default:
  1507. DRM_ERROR("Unknown packet type %d !\n",
  1508. pkt.type);
  1509. return -EINVAL;
  1510. }
  1511. if (r) {
  1512. return r;
  1513. }
  1514. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1515. return 0;
  1516. }
  1517. /*
  1518. * Global GPU functions
  1519. */
  1520. void r100_errata(struct radeon_device *rdev)
  1521. {
  1522. rdev->pll_errata = 0;
  1523. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1524. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1525. }
  1526. if (rdev->family == CHIP_RV100 ||
  1527. rdev->family == CHIP_RS100 ||
  1528. rdev->family == CHIP_RS200) {
  1529. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1530. }
  1531. }
  1532. /* Wait for vertical sync on primary CRTC */
  1533. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1534. {
  1535. uint32_t crtc_gen_cntl, tmp;
  1536. int i;
  1537. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1538. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1539. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1540. return;
  1541. }
  1542. /* Clear the CRTC_VBLANK_SAVE bit */
  1543. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1544. for (i = 0; i < rdev->usec_timeout; i++) {
  1545. tmp = RREG32(RADEON_CRTC_STATUS);
  1546. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1547. return;
  1548. }
  1549. DRM_UDELAY(1);
  1550. }
  1551. }
  1552. /* Wait for vertical sync on secondary CRTC */
  1553. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1554. {
  1555. uint32_t crtc2_gen_cntl, tmp;
  1556. int i;
  1557. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1558. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1559. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1560. return;
  1561. /* Clear the CRTC_VBLANK_SAVE bit */
  1562. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1563. for (i = 0; i < rdev->usec_timeout; i++) {
  1564. tmp = RREG32(RADEON_CRTC2_STATUS);
  1565. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1566. return;
  1567. }
  1568. DRM_UDELAY(1);
  1569. }
  1570. }
  1571. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1572. {
  1573. unsigned i;
  1574. uint32_t tmp;
  1575. for (i = 0; i < rdev->usec_timeout; i++) {
  1576. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1577. if (tmp >= n) {
  1578. return 0;
  1579. }
  1580. DRM_UDELAY(1);
  1581. }
  1582. return -1;
  1583. }
  1584. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1585. {
  1586. unsigned i;
  1587. uint32_t tmp;
  1588. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1589. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1590. " Bad things might happen.\n");
  1591. }
  1592. for (i = 0; i < rdev->usec_timeout; i++) {
  1593. tmp = RREG32(RADEON_RBBM_STATUS);
  1594. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1595. return 0;
  1596. }
  1597. DRM_UDELAY(1);
  1598. }
  1599. return -1;
  1600. }
  1601. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1602. {
  1603. unsigned i;
  1604. uint32_t tmp;
  1605. for (i = 0; i < rdev->usec_timeout; i++) {
  1606. /* read MC_STATUS */
  1607. tmp = RREG32(RADEON_MC_STATUS);
  1608. if (tmp & RADEON_MC_IDLE) {
  1609. return 0;
  1610. }
  1611. DRM_UDELAY(1);
  1612. }
  1613. return -1;
  1614. }
  1615. void r100_gpu_init(struct radeon_device *rdev)
  1616. {
  1617. /* TODO: anythings to do here ? pipes ? */
  1618. r100_hdp_reset(rdev);
  1619. }
  1620. void r100_hdp_reset(struct radeon_device *rdev)
  1621. {
  1622. uint32_t tmp;
  1623. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1624. tmp |= (7 << 28);
  1625. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1626. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1627. udelay(200);
  1628. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1629. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1630. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1631. }
  1632. int r100_rb2d_reset(struct radeon_device *rdev)
  1633. {
  1634. uint32_t tmp;
  1635. int i;
  1636. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1637. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1638. udelay(200);
  1639. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1640. /* Wait to prevent race in RBBM_STATUS */
  1641. mdelay(1);
  1642. for (i = 0; i < rdev->usec_timeout; i++) {
  1643. tmp = RREG32(RADEON_RBBM_STATUS);
  1644. if (!(tmp & (1 << 26))) {
  1645. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1646. tmp);
  1647. return 0;
  1648. }
  1649. DRM_UDELAY(1);
  1650. }
  1651. tmp = RREG32(RADEON_RBBM_STATUS);
  1652. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1653. return -1;
  1654. }
  1655. int r100_gpu_reset(struct radeon_device *rdev)
  1656. {
  1657. uint32_t status;
  1658. /* reset order likely matter */
  1659. status = RREG32(RADEON_RBBM_STATUS);
  1660. /* reset HDP */
  1661. r100_hdp_reset(rdev);
  1662. /* reset rb2d */
  1663. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1664. r100_rb2d_reset(rdev);
  1665. }
  1666. /* TODO: reset 3D engine */
  1667. /* reset CP */
  1668. status = RREG32(RADEON_RBBM_STATUS);
  1669. if (status & (1 << 16)) {
  1670. r100_cp_reset(rdev);
  1671. }
  1672. /* Check if GPU is idle */
  1673. status = RREG32(RADEON_RBBM_STATUS);
  1674. if (status & RADEON_RBBM_ACTIVE) {
  1675. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1676. return -1;
  1677. }
  1678. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1679. return 0;
  1680. }
  1681. void r100_set_common_regs(struct radeon_device *rdev)
  1682. {
  1683. struct drm_device *dev = rdev->ddev;
  1684. bool force_dac2 = false;
  1685. /* set these so they don't interfere with anything */
  1686. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  1687. WREG32(RADEON_SUBPIC_CNTL, 0);
  1688. WREG32(RADEON_VIPH_CONTROL, 0);
  1689. WREG32(RADEON_I2C_CNTL_1, 0);
  1690. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  1691. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  1692. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  1693. /* always set up dac2 on rn50 and some rv100 as lots
  1694. * of servers seem to wire it up to a VGA port but
  1695. * don't report it in the bios connector
  1696. * table.
  1697. */
  1698. switch (dev->pdev->device) {
  1699. /* RN50 */
  1700. case 0x515e:
  1701. case 0x5969:
  1702. force_dac2 = true;
  1703. break;
  1704. /* RV100*/
  1705. case 0x5159:
  1706. case 0x515a:
  1707. /* DELL triple head servers */
  1708. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  1709. ((dev->pdev->subsystem_device == 0x016c) ||
  1710. (dev->pdev->subsystem_device == 0x016d) ||
  1711. (dev->pdev->subsystem_device == 0x016e) ||
  1712. (dev->pdev->subsystem_device == 0x016f) ||
  1713. (dev->pdev->subsystem_device == 0x0170) ||
  1714. (dev->pdev->subsystem_device == 0x017d) ||
  1715. (dev->pdev->subsystem_device == 0x017e) ||
  1716. (dev->pdev->subsystem_device == 0x0183) ||
  1717. (dev->pdev->subsystem_device == 0x018a) ||
  1718. (dev->pdev->subsystem_device == 0x019a)))
  1719. force_dac2 = true;
  1720. break;
  1721. }
  1722. if (force_dac2) {
  1723. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  1724. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1725. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  1726. /* For CRT on DAC2, don't turn it on if BIOS didn't
  1727. enable it, even it's detected.
  1728. */
  1729. /* force it to crtc0 */
  1730. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  1731. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  1732. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1733. /* set up the TV DAC */
  1734. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  1735. RADEON_TV_DAC_STD_MASK |
  1736. RADEON_TV_DAC_RDACPD |
  1737. RADEON_TV_DAC_GDACPD |
  1738. RADEON_TV_DAC_BDACPD |
  1739. RADEON_TV_DAC_BGADJ_MASK |
  1740. RADEON_TV_DAC_DACADJ_MASK);
  1741. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  1742. RADEON_TV_DAC_NHOLD |
  1743. RADEON_TV_DAC_STD_PS2 |
  1744. (0x58 << 16));
  1745. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1746. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1747. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1748. }
  1749. }
  1750. /*
  1751. * VRAM info
  1752. */
  1753. static void r100_vram_get_type(struct radeon_device *rdev)
  1754. {
  1755. uint32_t tmp;
  1756. rdev->mc.vram_is_ddr = false;
  1757. if (rdev->flags & RADEON_IS_IGP)
  1758. rdev->mc.vram_is_ddr = true;
  1759. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1760. rdev->mc.vram_is_ddr = true;
  1761. if ((rdev->family == CHIP_RV100) ||
  1762. (rdev->family == CHIP_RS100) ||
  1763. (rdev->family == CHIP_RS200)) {
  1764. tmp = RREG32(RADEON_MEM_CNTL);
  1765. if (tmp & RV100_HALF_MODE) {
  1766. rdev->mc.vram_width = 32;
  1767. } else {
  1768. rdev->mc.vram_width = 64;
  1769. }
  1770. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1771. rdev->mc.vram_width /= 4;
  1772. rdev->mc.vram_is_ddr = true;
  1773. }
  1774. } else if (rdev->family <= CHIP_RV280) {
  1775. tmp = RREG32(RADEON_MEM_CNTL);
  1776. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1777. rdev->mc.vram_width = 128;
  1778. } else {
  1779. rdev->mc.vram_width = 64;
  1780. }
  1781. } else {
  1782. /* newer IGPs */
  1783. rdev->mc.vram_width = 128;
  1784. }
  1785. }
  1786. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1787. {
  1788. u32 aper_size;
  1789. u8 byte;
  1790. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1791. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1792. * that is has the 2nd generation multifunction PCI interface
  1793. */
  1794. if (rdev->family == CHIP_RV280 ||
  1795. rdev->family >= CHIP_RV350) {
  1796. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1797. ~RADEON_HDP_APER_CNTL);
  1798. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1799. return aper_size * 2;
  1800. }
  1801. /* Older cards have all sorts of funny issues to deal with. First
  1802. * check if it's a multifunction card by reading the PCI config
  1803. * header type... Limit those to one aperture size
  1804. */
  1805. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1806. if (byte & 0x80) {
  1807. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1808. DRM_INFO("Limiting VRAM to one aperture\n");
  1809. return aper_size;
  1810. }
  1811. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1812. * have set it up. We don't write this as it's broken on some ASICs but
  1813. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1814. */
  1815. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1816. return aper_size * 2;
  1817. return aper_size;
  1818. }
  1819. void r100_vram_init_sizes(struct radeon_device *rdev)
  1820. {
  1821. u64 config_aper_size;
  1822. u32 accessible;
  1823. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1824. if (rdev->flags & RADEON_IS_IGP) {
  1825. uint32_t tom;
  1826. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1827. tom = RREG32(RADEON_NB_TOM);
  1828. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1829. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1830. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1831. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1832. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1833. } else {
  1834. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1835. /* Some production boards of m6 will report 0
  1836. * if it's 8 MB
  1837. */
  1838. if (rdev->mc.real_vram_size == 0) {
  1839. rdev->mc.real_vram_size = 8192 * 1024;
  1840. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1841. }
  1842. /* let driver place VRAM */
  1843. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1844. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1845. * Novell bug 204882 + along with lots of ubuntu ones */
  1846. if (config_aper_size > rdev->mc.real_vram_size)
  1847. rdev->mc.mc_vram_size = config_aper_size;
  1848. else
  1849. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1850. }
  1851. /* work out accessible VRAM */
  1852. accessible = r100_get_accessible_vram(rdev);
  1853. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1854. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1855. if (accessible > rdev->mc.aper_size)
  1856. accessible = rdev->mc.aper_size;
  1857. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1858. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1859. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1860. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1861. }
  1862. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  1863. {
  1864. uint32_t temp;
  1865. temp = RREG32(RADEON_CONFIG_CNTL);
  1866. if (state == false) {
  1867. temp &= ~(1<<8);
  1868. temp |= (1<<9);
  1869. } else {
  1870. temp &= ~(1<<9);
  1871. }
  1872. WREG32(RADEON_CONFIG_CNTL, temp);
  1873. }
  1874. void r100_vram_info(struct radeon_device *rdev)
  1875. {
  1876. r100_vram_get_type(rdev);
  1877. r100_vram_init_sizes(rdev);
  1878. }
  1879. /*
  1880. * Indirect registers accessor
  1881. */
  1882. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1883. {
  1884. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1885. return;
  1886. }
  1887. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1888. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1889. }
  1890. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1891. {
  1892. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1893. * or the chip could hang on a subsequent access
  1894. */
  1895. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1896. udelay(5000);
  1897. }
  1898. /* This function is required to workaround a hardware bug in some (all?)
  1899. * revisions of the R300. This workaround should be called after every
  1900. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1901. * may not be correct.
  1902. */
  1903. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1904. uint32_t save, tmp;
  1905. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1906. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1907. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1908. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1909. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1910. }
  1911. }
  1912. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1913. {
  1914. uint32_t data;
  1915. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1916. r100_pll_errata_after_index(rdev);
  1917. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1918. r100_pll_errata_after_data(rdev);
  1919. return data;
  1920. }
  1921. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1922. {
  1923. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1924. r100_pll_errata_after_index(rdev);
  1925. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1926. r100_pll_errata_after_data(rdev);
  1927. }
  1928. void r100_set_safe_registers(struct radeon_device *rdev)
  1929. {
  1930. if (ASIC_IS_RN50(rdev)) {
  1931. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1932. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1933. } else if (rdev->family < CHIP_R200) {
  1934. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1935. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1936. } else {
  1937. r200_set_safe_registers(rdev);
  1938. }
  1939. }
  1940. /*
  1941. * Debugfs info
  1942. */
  1943. #if defined(CONFIG_DEBUG_FS)
  1944. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1945. {
  1946. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1947. struct drm_device *dev = node->minor->dev;
  1948. struct radeon_device *rdev = dev->dev_private;
  1949. uint32_t reg, value;
  1950. unsigned i;
  1951. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1952. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1953. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1954. for (i = 0; i < 64; i++) {
  1955. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1956. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1957. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1958. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1959. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1960. }
  1961. return 0;
  1962. }
  1963. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1964. {
  1965. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1966. struct drm_device *dev = node->minor->dev;
  1967. struct radeon_device *rdev = dev->dev_private;
  1968. uint32_t rdp, wdp;
  1969. unsigned count, i, j;
  1970. radeon_ring_free_size(rdev);
  1971. rdp = RREG32(RADEON_CP_RB_RPTR);
  1972. wdp = RREG32(RADEON_CP_RB_WPTR);
  1973. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1974. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1975. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1976. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1977. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1978. seq_printf(m, "%u dwords in ring\n", count);
  1979. for (j = 0; j <= count; j++) {
  1980. i = (rdp + j) & rdev->cp.ptr_mask;
  1981. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1982. }
  1983. return 0;
  1984. }
  1985. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1986. {
  1987. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1988. struct drm_device *dev = node->minor->dev;
  1989. struct radeon_device *rdev = dev->dev_private;
  1990. uint32_t csq_stat, csq2_stat, tmp;
  1991. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1992. unsigned i;
  1993. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1994. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1995. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1996. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1997. r_rptr = (csq_stat >> 0) & 0x3ff;
  1998. r_wptr = (csq_stat >> 10) & 0x3ff;
  1999. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2000. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2001. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2002. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2003. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2004. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2005. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2006. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2007. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2008. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2009. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2010. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2011. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2012. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2013. seq_printf(m, "Ring fifo:\n");
  2014. for (i = 0; i < 256; i++) {
  2015. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2016. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2017. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2018. }
  2019. seq_printf(m, "Indirect1 fifo:\n");
  2020. for (i = 256; i <= 512; i++) {
  2021. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2022. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2023. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2024. }
  2025. seq_printf(m, "Indirect2 fifo:\n");
  2026. for (i = 640; i < ib1_wptr; i++) {
  2027. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2028. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2029. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2030. }
  2031. return 0;
  2032. }
  2033. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2034. {
  2035. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2036. struct drm_device *dev = node->minor->dev;
  2037. struct radeon_device *rdev = dev->dev_private;
  2038. uint32_t tmp;
  2039. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2040. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2041. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2042. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2043. tmp = RREG32(RADEON_BUS_CNTL);
  2044. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2045. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2046. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2047. tmp = RREG32(RADEON_AGP_BASE);
  2048. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2049. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2050. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2051. tmp = RREG32(0x01D0);
  2052. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2053. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2054. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2055. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2056. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2057. tmp = RREG32(0x01E4);
  2058. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2059. return 0;
  2060. }
  2061. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2062. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2063. };
  2064. static struct drm_info_list r100_debugfs_cp_list[] = {
  2065. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2066. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2067. };
  2068. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2069. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2070. };
  2071. #endif
  2072. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2073. {
  2074. #if defined(CONFIG_DEBUG_FS)
  2075. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2076. #else
  2077. return 0;
  2078. #endif
  2079. }
  2080. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2081. {
  2082. #if defined(CONFIG_DEBUG_FS)
  2083. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2084. #else
  2085. return 0;
  2086. #endif
  2087. }
  2088. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2089. {
  2090. #if defined(CONFIG_DEBUG_FS)
  2091. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2092. #else
  2093. return 0;
  2094. #endif
  2095. }
  2096. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2097. uint32_t tiling_flags, uint32_t pitch,
  2098. uint32_t offset, uint32_t obj_size)
  2099. {
  2100. int surf_index = reg * 16;
  2101. int flags = 0;
  2102. /* r100/r200 divide by 16 */
  2103. if (rdev->family < CHIP_R300)
  2104. flags = pitch / 16;
  2105. else
  2106. flags = pitch / 8;
  2107. if (rdev->family <= CHIP_RS200) {
  2108. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2109. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2110. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2111. if (tiling_flags & RADEON_TILING_MACRO)
  2112. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2113. } else if (rdev->family <= CHIP_RV280) {
  2114. if (tiling_flags & (RADEON_TILING_MACRO))
  2115. flags |= R200_SURF_TILE_COLOR_MACRO;
  2116. if (tiling_flags & RADEON_TILING_MICRO)
  2117. flags |= R200_SURF_TILE_COLOR_MICRO;
  2118. } else {
  2119. if (tiling_flags & RADEON_TILING_MACRO)
  2120. flags |= R300_SURF_TILE_MACRO;
  2121. if (tiling_flags & RADEON_TILING_MICRO)
  2122. flags |= R300_SURF_TILE_MICRO;
  2123. }
  2124. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2125. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2126. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2127. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2128. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2129. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2130. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2131. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2132. return 0;
  2133. }
  2134. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2135. {
  2136. int surf_index = reg * 16;
  2137. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2138. }
  2139. void r100_bandwidth_update(struct radeon_device *rdev)
  2140. {
  2141. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2142. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2143. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2144. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2145. fixed20_12 memtcas_ff[8] = {
  2146. fixed_init(1),
  2147. fixed_init(2),
  2148. fixed_init(3),
  2149. fixed_init(0),
  2150. fixed_init_half(1),
  2151. fixed_init_half(2),
  2152. fixed_init(0),
  2153. };
  2154. fixed20_12 memtcas_rs480_ff[8] = {
  2155. fixed_init(0),
  2156. fixed_init(1),
  2157. fixed_init(2),
  2158. fixed_init(3),
  2159. fixed_init(0),
  2160. fixed_init_half(1),
  2161. fixed_init_half(2),
  2162. fixed_init_half(3),
  2163. };
  2164. fixed20_12 memtcas2_ff[8] = {
  2165. fixed_init(0),
  2166. fixed_init(1),
  2167. fixed_init(2),
  2168. fixed_init(3),
  2169. fixed_init(4),
  2170. fixed_init(5),
  2171. fixed_init(6),
  2172. fixed_init(7),
  2173. };
  2174. fixed20_12 memtrbs[8] = {
  2175. fixed_init(1),
  2176. fixed_init_half(1),
  2177. fixed_init(2),
  2178. fixed_init_half(2),
  2179. fixed_init(3),
  2180. fixed_init_half(3),
  2181. fixed_init(4),
  2182. fixed_init_half(4)
  2183. };
  2184. fixed20_12 memtrbs_r4xx[8] = {
  2185. fixed_init(4),
  2186. fixed_init(5),
  2187. fixed_init(6),
  2188. fixed_init(7),
  2189. fixed_init(8),
  2190. fixed_init(9),
  2191. fixed_init(10),
  2192. fixed_init(11)
  2193. };
  2194. fixed20_12 min_mem_eff;
  2195. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2196. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2197. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2198. disp_drain_rate2, read_return_rate;
  2199. fixed20_12 time_disp1_drop_priority;
  2200. int c;
  2201. int cur_size = 16; /* in octawords */
  2202. int critical_point = 0, critical_point2;
  2203. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2204. int stop_req, max_stop_req;
  2205. struct drm_display_mode *mode1 = NULL;
  2206. struct drm_display_mode *mode2 = NULL;
  2207. uint32_t pixel_bytes1 = 0;
  2208. uint32_t pixel_bytes2 = 0;
  2209. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2210. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2211. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2212. }
  2213. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2214. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2215. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2216. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2217. }
  2218. }
  2219. min_mem_eff.full = rfixed_const_8(0);
  2220. /* get modes */
  2221. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2222. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2223. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2224. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2225. /* check crtc enables */
  2226. if (mode2)
  2227. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2228. if (mode1)
  2229. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2230. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2231. }
  2232. /*
  2233. * determine is there is enough bw for current mode
  2234. */
  2235. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2236. temp_ff.full = rfixed_const(100);
  2237. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2238. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2239. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2240. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2241. temp_ff.full = rfixed_const(temp);
  2242. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2243. pix_clk.full = 0;
  2244. pix_clk2.full = 0;
  2245. peak_disp_bw.full = 0;
  2246. if (mode1) {
  2247. temp_ff.full = rfixed_const(1000);
  2248. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2249. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2250. temp_ff.full = rfixed_const(pixel_bytes1);
  2251. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2252. }
  2253. if (mode2) {
  2254. temp_ff.full = rfixed_const(1000);
  2255. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2256. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2257. temp_ff.full = rfixed_const(pixel_bytes2);
  2258. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2259. }
  2260. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2261. if (peak_disp_bw.full >= mem_bw.full) {
  2262. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2263. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2264. }
  2265. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2266. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2267. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2268. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2269. mem_trp = ((temp & 0x3)) + 1;
  2270. mem_tras = ((temp & 0x70) >> 4) + 1;
  2271. } else if (rdev->family == CHIP_R300 ||
  2272. rdev->family == CHIP_R350) { /* r300, r350 */
  2273. mem_trcd = (temp & 0x7) + 1;
  2274. mem_trp = ((temp >> 8) & 0x7) + 1;
  2275. mem_tras = ((temp >> 11) & 0xf) + 4;
  2276. } else if (rdev->family == CHIP_RV350 ||
  2277. rdev->family <= CHIP_RV380) {
  2278. /* rv3x0 */
  2279. mem_trcd = (temp & 0x7) + 3;
  2280. mem_trp = ((temp >> 8) & 0x7) + 3;
  2281. mem_tras = ((temp >> 11) & 0xf) + 6;
  2282. } else if (rdev->family == CHIP_R420 ||
  2283. rdev->family == CHIP_R423 ||
  2284. rdev->family == CHIP_RV410) {
  2285. /* r4xx */
  2286. mem_trcd = (temp & 0xf) + 3;
  2287. if (mem_trcd > 15)
  2288. mem_trcd = 15;
  2289. mem_trp = ((temp >> 8) & 0xf) + 3;
  2290. if (mem_trp > 15)
  2291. mem_trp = 15;
  2292. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2293. if (mem_tras > 31)
  2294. mem_tras = 31;
  2295. } else { /* RV200, R200 */
  2296. mem_trcd = (temp & 0x7) + 1;
  2297. mem_trp = ((temp >> 8) & 0x7) + 1;
  2298. mem_tras = ((temp >> 12) & 0xf) + 4;
  2299. }
  2300. /* convert to FF */
  2301. trcd_ff.full = rfixed_const(mem_trcd);
  2302. trp_ff.full = rfixed_const(mem_trp);
  2303. tras_ff.full = rfixed_const(mem_tras);
  2304. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2305. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2306. data = (temp & (7 << 20)) >> 20;
  2307. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2308. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2309. tcas_ff = memtcas_rs480_ff[data];
  2310. else
  2311. tcas_ff = memtcas_ff[data];
  2312. } else
  2313. tcas_ff = memtcas2_ff[data];
  2314. if (rdev->family == CHIP_RS400 ||
  2315. rdev->family == CHIP_RS480) {
  2316. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2317. data = (temp >> 23) & 0x7;
  2318. if (data < 5)
  2319. tcas_ff.full += rfixed_const(data);
  2320. }
  2321. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2322. /* on the R300, Tcas is included in Trbs.
  2323. */
  2324. temp = RREG32(RADEON_MEM_CNTL);
  2325. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2326. if (data == 1) {
  2327. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2328. temp = RREG32(R300_MC_IND_INDEX);
  2329. temp &= ~R300_MC_IND_ADDR_MASK;
  2330. temp |= R300_MC_READ_CNTL_CD_mcind;
  2331. WREG32(R300_MC_IND_INDEX, temp);
  2332. temp = RREG32(R300_MC_IND_DATA);
  2333. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2334. } else {
  2335. temp = RREG32(R300_MC_READ_CNTL_AB);
  2336. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2337. }
  2338. } else {
  2339. temp = RREG32(R300_MC_READ_CNTL_AB);
  2340. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2341. }
  2342. if (rdev->family == CHIP_RV410 ||
  2343. rdev->family == CHIP_R420 ||
  2344. rdev->family == CHIP_R423)
  2345. trbs_ff = memtrbs_r4xx[data];
  2346. else
  2347. trbs_ff = memtrbs[data];
  2348. tcas_ff.full += trbs_ff.full;
  2349. }
  2350. sclk_eff_ff.full = sclk_ff.full;
  2351. if (rdev->flags & RADEON_IS_AGP) {
  2352. fixed20_12 agpmode_ff;
  2353. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2354. temp_ff.full = rfixed_const_666(16);
  2355. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2356. }
  2357. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2358. if (ASIC_IS_R300(rdev)) {
  2359. sclk_delay_ff.full = rfixed_const(250);
  2360. } else {
  2361. if ((rdev->family == CHIP_RV100) ||
  2362. rdev->flags & RADEON_IS_IGP) {
  2363. if (rdev->mc.vram_is_ddr)
  2364. sclk_delay_ff.full = rfixed_const(41);
  2365. else
  2366. sclk_delay_ff.full = rfixed_const(33);
  2367. } else {
  2368. if (rdev->mc.vram_width == 128)
  2369. sclk_delay_ff.full = rfixed_const(57);
  2370. else
  2371. sclk_delay_ff.full = rfixed_const(41);
  2372. }
  2373. }
  2374. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2375. if (rdev->mc.vram_is_ddr) {
  2376. if (rdev->mc.vram_width == 32) {
  2377. k1.full = rfixed_const(40);
  2378. c = 3;
  2379. } else {
  2380. k1.full = rfixed_const(20);
  2381. c = 1;
  2382. }
  2383. } else {
  2384. k1.full = rfixed_const(40);
  2385. c = 3;
  2386. }
  2387. temp_ff.full = rfixed_const(2);
  2388. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2389. temp_ff.full = rfixed_const(c);
  2390. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2391. temp_ff.full = rfixed_const(4);
  2392. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2393. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2394. mc_latency_mclk.full += k1.full;
  2395. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2396. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2397. /*
  2398. HW cursor time assuming worst case of full size colour cursor.
  2399. */
  2400. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2401. temp_ff.full += trcd_ff.full;
  2402. if (temp_ff.full < tras_ff.full)
  2403. temp_ff.full = tras_ff.full;
  2404. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2405. temp_ff.full = rfixed_const(cur_size);
  2406. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2407. /*
  2408. Find the total latency for the display data.
  2409. */
  2410. disp_latency_overhead.full = rfixed_const(8);
  2411. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2412. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2413. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2414. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2415. disp_latency.full = mc_latency_mclk.full;
  2416. else
  2417. disp_latency.full = mc_latency_sclk.full;
  2418. /* setup Max GRPH_STOP_REQ default value */
  2419. if (ASIC_IS_RV100(rdev))
  2420. max_stop_req = 0x5c;
  2421. else
  2422. max_stop_req = 0x7c;
  2423. if (mode1) {
  2424. /* CRTC1
  2425. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2426. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2427. */
  2428. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2429. if (stop_req > max_stop_req)
  2430. stop_req = max_stop_req;
  2431. /*
  2432. Find the drain rate of the display buffer.
  2433. */
  2434. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2435. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2436. /*
  2437. Find the critical point of the display buffer.
  2438. */
  2439. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2440. crit_point_ff.full += rfixed_const_half(0);
  2441. critical_point = rfixed_trunc(crit_point_ff);
  2442. if (rdev->disp_priority == 2) {
  2443. critical_point = 0;
  2444. }
  2445. /*
  2446. The critical point should never be above max_stop_req-4. Setting
  2447. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2448. */
  2449. if (max_stop_req - critical_point < 4)
  2450. critical_point = 0;
  2451. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2452. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2453. critical_point = 0x10;
  2454. }
  2455. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2456. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2457. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2458. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2459. if ((rdev->family == CHIP_R350) &&
  2460. (stop_req > 0x15)) {
  2461. stop_req -= 0x10;
  2462. }
  2463. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2464. temp |= RADEON_GRPH_BUFFER_SIZE;
  2465. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2466. RADEON_GRPH_CRITICAL_AT_SOF |
  2467. RADEON_GRPH_STOP_CNTL);
  2468. /*
  2469. Write the result into the register.
  2470. */
  2471. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2472. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2473. #if 0
  2474. if ((rdev->family == CHIP_RS400) ||
  2475. (rdev->family == CHIP_RS480)) {
  2476. /* attempt to program RS400 disp regs correctly ??? */
  2477. temp = RREG32(RS400_DISP1_REG_CNTL);
  2478. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2479. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2480. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2481. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2482. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2483. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2484. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2485. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2486. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2487. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2488. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2489. }
  2490. #endif
  2491. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2492. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2493. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2494. }
  2495. if (mode2) {
  2496. u32 grph2_cntl;
  2497. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2498. if (stop_req > max_stop_req)
  2499. stop_req = max_stop_req;
  2500. /*
  2501. Find the drain rate of the display buffer.
  2502. */
  2503. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2504. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2505. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2506. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2507. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2508. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2509. if ((rdev->family == CHIP_R350) &&
  2510. (stop_req > 0x15)) {
  2511. stop_req -= 0x10;
  2512. }
  2513. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2514. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2515. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2516. RADEON_GRPH_CRITICAL_AT_SOF |
  2517. RADEON_GRPH_STOP_CNTL);
  2518. if ((rdev->family == CHIP_RS100) ||
  2519. (rdev->family == CHIP_RS200))
  2520. critical_point2 = 0;
  2521. else {
  2522. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2523. temp_ff.full = rfixed_const(temp);
  2524. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2525. if (sclk_ff.full < temp_ff.full)
  2526. temp_ff.full = sclk_ff.full;
  2527. read_return_rate.full = temp_ff.full;
  2528. if (mode1) {
  2529. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2530. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2531. } else {
  2532. time_disp1_drop_priority.full = 0;
  2533. }
  2534. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2535. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2536. crit_point_ff.full += rfixed_const_half(0);
  2537. critical_point2 = rfixed_trunc(crit_point_ff);
  2538. if (rdev->disp_priority == 2) {
  2539. critical_point2 = 0;
  2540. }
  2541. if (max_stop_req - critical_point2 < 4)
  2542. critical_point2 = 0;
  2543. }
  2544. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2545. /* some R300 cards have problem with this set to 0 */
  2546. critical_point2 = 0x10;
  2547. }
  2548. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2549. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2550. if ((rdev->family == CHIP_RS400) ||
  2551. (rdev->family == CHIP_RS480)) {
  2552. #if 0
  2553. /* attempt to program RS400 disp2 regs correctly ??? */
  2554. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2555. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2556. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2557. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2558. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2559. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2560. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2561. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2562. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2563. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2564. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2565. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2566. #endif
  2567. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2568. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2569. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2570. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2571. }
  2572. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2573. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2574. }
  2575. }
  2576. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2577. {
  2578. DRM_ERROR("pitch %d\n", t->pitch);
  2579. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2580. DRM_ERROR("width %d\n", t->width);
  2581. DRM_ERROR("width_11 %d\n", t->width_11);
  2582. DRM_ERROR("height %d\n", t->height);
  2583. DRM_ERROR("height_11 %d\n", t->height_11);
  2584. DRM_ERROR("num levels %d\n", t->num_levels);
  2585. DRM_ERROR("depth %d\n", t->txdepth);
  2586. DRM_ERROR("bpp %d\n", t->cpp);
  2587. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2588. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2589. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2590. DRM_ERROR("compress format %d\n", t->compress_format);
  2591. }
  2592. static int r100_cs_track_cube(struct radeon_device *rdev,
  2593. struct r100_cs_track *track, unsigned idx)
  2594. {
  2595. unsigned face, w, h;
  2596. struct radeon_bo *cube_robj;
  2597. unsigned long size;
  2598. for (face = 0; face < 5; face++) {
  2599. cube_robj = track->textures[idx].cube_info[face].robj;
  2600. w = track->textures[idx].cube_info[face].width;
  2601. h = track->textures[idx].cube_info[face].height;
  2602. size = w * h;
  2603. size *= track->textures[idx].cpp;
  2604. size += track->textures[idx].cube_info[face].offset;
  2605. if (size > radeon_bo_size(cube_robj)) {
  2606. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2607. size, radeon_bo_size(cube_robj));
  2608. r100_cs_track_texture_print(&track->textures[idx]);
  2609. return -1;
  2610. }
  2611. }
  2612. return 0;
  2613. }
  2614. static int r100_track_compress_size(int compress_format, int w, int h)
  2615. {
  2616. int block_width, block_height, block_bytes;
  2617. int wblocks, hblocks;
  2618. int min_wblocks;
  2619. int sz;
  2620. block_width = 4;
  2621. block_height = 4;
  2622. switch (compress_format) {
  2623. case R100_TRACK_COMP_DXT1:
  2624. block_bytes = 8;
  2625. min_wblocks = 4;
  2626. break;
  2627. default:
  2628. case R100_TRACK_COMP_DXT35:
  2629. block_bytes = 16;
  2630. min_wblocks = 2;
  2631. break;
  2632. }
  2633. hblocks = (h + block_height - 1) / block_height;
  2634. wblocks = (w + block_width - 1) / block_width;
  2635. if (wblocks < min_wblocks)
  2636. wblocks = min_wblocks;
  2637. sz = wblocks * hblocks * block_bytes;
  2638. return sz;
  2639. }
  2640. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2641. struct r100_cs_track *track)
  2642. {
  2643. struct radeon_bo *robj;
  2644. unsigned long size;
  2645. unsigned u, i, w, h;
  2646. int ret;
  2647. for (u = 0; u < track->num_texture; u++) {
  2648. if (!track->textures[u].enabled)
  2649. continue;
  2650. robj = track->textures[u].robj;
  2651. if (robj == NULL) {
  2652. DRM_ERROR("No texture bound to unit %u\n", u);
  2653. return -EINVAL;
  2654. }
  2655. size = 0;
  2656. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2657. if (track->textures[u].use_pitch) {
  2658. if (rdev->family < CHIP_R300)
  2659. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2660. else
  2661. w = track->textures[u].pitch / (1 << i);
  2662. } else {
  2663. w = track->textures[u].width;
  2664. if (rdev->family >= CHIP_RV515)
  2665. w |= track->textures[u].width_11;
  2666. w = w / (1 << i);
  2667. if (track->textures[u].roundup_w)
  2668. w = roundup_pow_of_two(w);
  2669. }
  2670. h = track->textures[u].height;
  2671. if (rdev->family >= CHIP_RV515)
  2672. h |= track->textures[u].height_11;
  2673. h = h / (1 << i);
  2674. if (track->textures[u].roundup_h)
  2675. h = roundup_pow_of_two(h);
  2676. if (track->textures[u].compress_format) {
  2677. size += r100_track_compress_size(track->textures[u].compress_format, w, h);
  2678. /* compressed textures are block based */
  2679. } else
  2680. size += w * h;
  2681. }
  2682. size *= track->textures[u].cpp;
  2683. switch (track->textures[u].tex_coord_type) {
  2684. case 0:
  2685. break;
  2686. case 1:
  2687. size *= (1 << track->textures[u].txdepth);
  2688. break;
  2689. case 2:
  2690. if (track->separate_cube) {
  2691. ret = r100_cs_track_cube(rdev, track, u);
  2692. if (ret)
  2693. return ret;
  2694. } else
  2695. size *= 6;
  2696. break;
  2697. default:
  2698. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2699. "%u\n", track->textures[u].tex_coord_type, u);
  2700. return -EINVAL;
  2701. }
  2702. if (size > radeon_bo_size(robj)) {
  2703. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2704. "%lu\n", u, size, radeon_bo_size(robj));
  2705. r100_cs_track_texture_print(&track->textures[u]);
  2706. return -EINVAL;
  2707. }
  2708. }
  2709. return 0;
  2710. }
  2711. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2712. {
  2713. unsigned i;
  2714. unsigned long size;
  2715. unsigned prim_walk;
  2716. unsigned nverts;
  2717. for (i = 0; i < track->num_cb; i++) {
  2718. if (track->cb[i].robj == NULL) {
  2719. if (!(track->fastfill || track->color_channel_mask ||
  2720. track->blend_read_enable)) {
  2721. continue;
  2722. }
  2723. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2724. return -EINVAL;
  2725. }
  2726. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2727. size += track->cb[i].offset;
  2728. if (size > radeon_bo_size(track->cb[i].robj)) {
  2729. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2730. "(need %lu have %lu) !\n", i, size,
  2731. radeon_bo_size(track->cb[i].robj));
  2732. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2733. i, track->cb[i].pitch, track->cb[i].cpp,
  2734. track->cb[i].offset, track->maxy);
  2735. return -EINVAL;
  2736. }
  2737. }
  2738. if (track->z_enabled) {
  2739. if (track->zb.robj == NULL) {
  2740. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2741. return -EINVAL;
  2742. }
  2743. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2744. size += track->zb.offset;
  2745. if (size > radeon_bo_size(track->zb.robj)) {
  2746. DRM_ERROR("[drm] Buffer too small for z buffer "
  2747. "(need %lu have %lu) !\n", size,
  2748. radeon_bo_size(track->zb.robj));
  2749. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2750. track->zb.pitch, track->zb.cpp,
  2751. track->zb.offset, track->maxy);
  2752. return -EINVAL;
  2753. }
  2754. }
  2755. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2756. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2757. switch (prim_walk) {
  2758. case 1:
  2759. for (i = 0; i < track->num_arrays; i++) {
  2760. size = track->arrays[i].esize * track->max_indx * 4;
  2761. if (track->arrays[i].robj == NULL) {
  2762. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2763. "bound\n", prim_walk, i);
  2764. return -EINVAL;
  2765. }
  2766. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2767. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2768. "need %lu dwords have %lu dwords\n",
  2769. prim_walk, i, size >> 2,
  2770. radeon_bo_size(track->arrays[i].robj)
  2771. >> 2);
  2772. DRM_ERROR("Max indices %u\n", track->max_indx);
  2773. return -EINVAL;
  2774. }
  2775. }
  2776. break;
  2777. case 2:
  2778. for (i = 0; i < track->num_arrays; i++) {
  2779. size = track->arrays[i].esize * (nverts - 1) * 4;
  2780. if (track->arrays[i].robj == NULL) {
  2781. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2782. "bound\n", prim_walk, i);
  2783. return -EINVAL;
  2784. }
  2785. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2786. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2787. "need %lu dwords have %lu dwords\n",
  2788. prim_walk, i, size >> 2,
  2789. radeon_bo_size(track->arrays[i].robj)
  2790. >> 2);
  2791. return -EINVAL;
  2792. }
  2793. }
  2794. break;
  2795. case 3:
  2796. size = track->vtx_size * nverts;
  2797. if (size != track->immd_dwords) {
  2798. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2799. track->immd_dwords, size);
  2800. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2801. nverts, track->vtx_size);
  2802. return -EINVAL;
  2803. }
  2804. break;
  2805. default:
  2806. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2807. prim_walk);
  2808. return -EINVAL;
  2809. }
  2810. return r100_cs_track_texture_check(rdev, track);
  2811. }
  2812. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2813. {
  2814. unsigned i, face;
  2815. if (rdev->family < CHIP_R300) {
  2816. track->num_cb = 1;
  2817. if (rdev->family <= CHIP_RS200)
  2818. track->num_texture = 3;
  2819. else
  2820. track->num_texture = 6;
  2821. track->maxy = 2048;
  2822. track->separate_cube = 1;
  2823. } else {
  2824. track->num_cb = 4;
  2825. track->num_texture = 16;
  2826. track->maxy = 4096;
  2827. track->separate_cube = 0;
  2828. }
  2829. for (i = 0; i < track->num_cb; i++) {
  2830. track->cb[i].robj = NULL;
  2831. track->cb[i].pitch = 8192;
  2832. track->cb[i].cpp = 16;
  2833. track->cb[i].offset = 0;
  2834. }
  2835. track->z_enabled = true;
  2836. track->zb.robj = NULL;
  2837. track->zb.pitch = 8192;
  2838. track->zb.cpp = 4;
  2839. track->zb.offset = 0;
  2840. track->vtx_size = 0x7F;
  2841. track->immd_dwords = 0xFFFFFFFFUL;
  2842. track->num_arrays = 11;
  2843. track->max_indx = 0x00FFFFFFUL;
  2844. for (i = 0; i < track->num_arrays; i++) {
  2845. track->arrays[i].robj = NULL;
  2846. track->arrays[i].esize = 0x7F;
  2847. }
  2848. for (i = 0; i < track->num_texture; i++) {
  2849. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2850. track->textures[i].pitch = 16536;
  2851. track->textures[i].width = 16536;
  2852. track->textures[i].height = 16536;
  2853. track->textures[i].width_11 = 1 << 11;
  2854. track->textures[i].height_11 = 1 << 11;
  2855. track->textures[i].num_levels = 12;
  2856. if (rdev->family <= CHIP_RS200) {
  2857. track->textures[i].tex_coord_type = 0;
  2858. track->textures[i].txdepth = 0;
  2859. } else {
  2860. track->textures[i].txdepth = 16;
  2861. track->textures[i].tex_coord_type = 1;
  2862. }
  2863. track->textures[i].cpp = 64;
  2864. track->textures[i].robj = NULL;
  2865. /* CS IB emission code makes sure texture unit are disabled */
  2866. track->textures[i].enabled = false;
  2867. track->textures[i].roundup_w = true;
  2868. track->textures[i].roundup_h = true;
  2869. if (track->separate_cube)
  2870. for (face = 0; face < 5; face++) {
  2871. track->textures[i].cube_info[face].robj = NULL;
  2872. track->textures[i].cube_info[face].width = 16536;
  2873. track->textures[i].cube_info[face].height = 16536;
  2874. track->textures[i].cube_info[face].offset = 0;
  2875. }
  2876. }
  2877. }
  2878. int r100_ring_test(struct radeon_device *rdev)
  2879. {
  2880. uint32_t scratch;
  2881. uint32_t tmp = 0;
  2882. unsigned i;
  2883. int r;
  2884. r = radeon_scratch_get(rdev, &scratch);
  2885. if (r) {
  2886. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2887. return r;
  2888. }
  2889. WREG32(scratch, 0xCAFEDEAD);
  2890. r = radeon_ring_lock(rdev, 2);
  2891. if (r) {
  2892. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2893. radeon_scratch_free(rdev, scratch);
  2894. return r;
  2895. }
  2896. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2897. radeon_ring_write(rdev, 0xDEADBEEF);
  2898. radeon_ring_unlock_commit(rdev);
  2899. for (i = 0; i < rdev->usec_timeout; i++) {
  2900. tmp = RREG32(scratch);
  2901. if (tmp == 0xDEADBEEF) {
  2902. break;
  2903. }
  2904. DRM_UDELAY(1);
  2905. }
  2906. if (i < rdev->usec_timeout) {
  2907. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2908. } else {
  2909. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2910. scratch, tmp);
  2911. r = -EINVAL;
  2912. }
  2913. radeon_scratch_free(rdev, scratch);
  2914. return r;
  2915. }
  2916. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2917. {
  2918. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2919. radeon_ring_write(rdev, ib->gpu_addr);
  2920. radeon_ring_write(rdev, ib->length_dw);
  2921. }
  2922. int r100_ib_test(struct radeon_device *rdev)
  2923. {
  2924. struct radeon_ib *ib;
  2925. uint32_t scratch;
  2926. uint32_t tmp = 0;
  2927. unsigned i;
  2928. int r;
  2929. r = radeon_scratch_get(rdev, &scratch);
  2930. if (r) {
  2931. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2932. return r;
  2933. }
  2934. WREG32(scratch, 0xCAFEDEAD);
  2935. r = radeon_ib_get(rdev, &ib);
  2936. if (r) {
  2937. return r;
  2938. }
  2939. ib->ptr[0] = PACKET0(scratch, 0);
  2940. ib->ptr[1] = 0xDEADBEEF;
  2941. ib->ptr[2] = PACKET2(0);
  2942. ib->ptr[3] = PACKET2(0);
  2943. ib->ptr[4] = PACKET2(0);
  2944. ib->ptr[5] = PACKET2(0);
  2945. ib->ptr[6] = PACKET2(0);
  2946. ib->ptr[7] = PACKET2(0);
  2947. ib->length_dw = 8;
  2948. r = radeon_ib_schedule(rdev, ib);
  2949. if (r) {
  2950. radeon_scratch_free(rdev, scratch);
  2951. radeon_ib_free(rdev, &ib);
  2952. return r;
  2953. }
  2954. r = radeon_fence_wait(ib->fence, false);
  2955. if (r) {
  2956. return r;
  2957. }
  2958. for (i = 0; i < rdev->usec_timeout; i++) {
  2959. tmp = RREG32(scratch);
  2960. if (tmp == 0xDEADBEEF) {
  2961. break;
  2962. }
  2963. DRM_UDELAY(1);
  2964. }
  2965. if (i < rdev->usec_timeout) {
  2966. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2967. } else {
  2968. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2969. scratch, tmp);
  2970. r = -EINVAL;
  2971. }
  2972. radeon_scratch_free(rdev, scratch);
  2973. radeon_ib_free(rdev, &ib);
  2974. return r;
  2975. }
  2976. void r100_ib_fini(struct radeon_device *rdev)
  2977. {
  2978. radeon_ib_pool_fini(rdev);
  2979. }
  2980. int r100_ib_init(struct radeon_device *rdev)
  2981. {
  2982. int r;
  2983. r = radeon_ib_pool_init(rdev);
  2984. if (r) {
  2985. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  2986. r100_ib_fini(rdev);
  2987. return r;
  2988. }
  2989. r = r100_ib_test(rdev);
  2990. if (r) {
  2991. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  2992. r100_ib_fini(rdev);
  2993. return r;
  2994. }
  2995. return 0;
  2996. }
  2997. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  2998. {
  2999. /* Shutdown CP we shouldn't need to do that but better be safe than
  3000. * sorry
  3001. */
  3002. rdev->cp.ready = false;
  3003. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3004. /* Save few CRTC registers */
  3005. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3006. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3007. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3008. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3009. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3010. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3011. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3012. }
  3013. /* Disable VGA aperture access */
  3014. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3015. /* Disable cursor, overlay, crtc */
  3016. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3017. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3018. S_000054_CRTC_DISPLAY_DIS(1));
  3019. WREG32(R_000050_CRTC_GEN_CNTL,
  3020. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3021. S_000050_CRTC_DISP_REQ_EN_B(1));
  3022. WREG32(R_000420_OV0_SCALE_CNTL,
  3023. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3024. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3025. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3026. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3027. S_000360_CUR2_LOCK(1));
  3028. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3029. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3030. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3031. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3032. WREG32(R_000360_CUR2_OFFSET,
  3033. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3034. }
  3035. }
  3036. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3037. {
  3038. /* Update base address for crtc */
  3039. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_location);
  3040. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3041. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR,
  3042. rdev->mc.vram_location);
  3043. }
  3044. /* Restore CRTC registers */
  3045. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3046. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3047. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3048. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3049. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3050. }
  3051. }
  3052. void r100_vga_render_disable(struct radeon_device *rdev)
  3053. {
  3054. u32 tmp;
  3055. tmp = RREG8(R_0003C2_GENMO_WT);
  3056. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3057. }
  3058. static void r100_debugfs(struct radeon_device *rdev)
  3059. {
  3060. int r;
  3061. r = r100_debugfs_mc_info_init(rdev);
  3062. if (r)
  3063. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3064. }
  3065. static void r100_mc_program(struct radeon_device *rdev)
  3066. {
  3067. struct r100_mc_save save;
  3068. /* Stops all mc clients */
  3069. r100_mc_stop(rdev, &save);
  3070. if (rdev->flags & RADEON_IS_AGP) {
  3071. WREG32(R_00014C_MC_AGP_LOCATION,
  3072. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3073. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3074. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3075. if (rdev->family > CHIP_RV200)
  3076. WREG32(R_00015C_AGP_BASE_2,
  3077. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3078. } else {
  3079. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3080. WREG32(R_000170_AGP_BASE, 0);
  3081. if (rdev->family > CHIP_RV200)
  3082. WREG32(R_00015C_AGP_BASE_2, 0);
  3083. }
  3084. /* Wait for mc idle */
  3085. if (r100_mc_wait_for_idle(rdev))
  3086. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3087. /* Program MC, should be a 32bits limited address space */
  3088. WREG32(R_000148_MC_FB_LOCATION,
  3089. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3090. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3091. r100_mc_resume(rdev, &save);
  3092. }
  3093. void r100_clock_startup(struct radeon_device *rdev)
  3094. {
  3095. u32 tmp;
  3096. if (radeon_dynclks != -1 && radeon_dynclks)
  3097. radeon_legacy_set_clock_gating(rdev, 1);
  3098. /* We need to force on some of the block */
  3099. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3100. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3101. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3102. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3103. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3104. }
  3105. static int r100_startup(struct radeon_device *rdev)
  3106. {
  3107. int r;
  3108. /* set common regs */
  3109. r100_set_common_regs(rdev);
  3110. /* program mc */
  3111. r100_mc_program(rdev);
  3112. /* Resume clock */
  3113. r100_clock_startup(rdev);
  3114. /* Initialize GPU configuration (# pipes, ...) */
  3115. r100_gpu_init(rdev);
  3116. /* Initialize GART (initialize after TTM so we can allocate
  3117. * memory through TTM but finalize after TTM) */
  3118. r100_enable_bm(rdev);
  3119. if (rdev->flags & RADEON_IS_PCI) {
  3120. r = r100_pci_gart_enable(rdev);
  3121. if (r)
  3122. return r;
  3123. }
  3124. /* Enable IRQ */
  3125. r100_irq_set(rdev);
  3126. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3127. /* 1M ring buffer */
  3128. r = r100_cp_init(rdev, 1024 * 1024);
  3129. if (r) {
  3130. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3131. return r;
  3132. }
  3133. r = r100_wb_init(rdev);
  3134. if (r)
  3135. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3136. r = r100_ib_init(rdev);
  3137. if (r) {
  3138. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3139. return r;
  3140. }
  3141. return 0;
  3142. }
  3143. int r100_resume(struct radeon_device *rdev)
  3144. {
  3145. /* Make sur GART are not working */
  3146. if (rdev->flags & RADEON_IS_PCI)
  3147. r100_pci_gart_disable(rdev);
  3148. /* Resume clock before doing reset */
  3149. r100_clock_startup(rdev);
  3150. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3151. if (radeon_gpu_reset(rdev)) {
  3152. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3153. RREG32(R_000E40_RBBM_STATUS),
  3154. RREG32(R_0007C0_CP_STAT));
  3155. }
  3156. /* post */
  3157. radeon_combios_asic_init(rdev->ddev);
  3158. /* Resume clock after posting */
  3159. r100_clock_startup(rdev);
  3160. /* Initialize surface registers */
  3161. radeon_surface_init(rdev);
  3162. return r100_startup(rdev);
  3163. }
  3164. int r100_suspend(struct radeon_device *rdev)
  3165. {
  3166. r100_cp_disable(rdev);
  3167. r100_wb_disable(rdev);
  3168. r100_irq_disable(rdev);
  3169. if (rdev->flags & RADEON_IS_PCI)
  3170. r100_pci_gart_disable(rdev);
  3171. return 0;
  3172. }
  3173. void r100_fini(struct radeon_device *rdev)
  3174. {
  3175. r100_cp_fini(rdev);
  3176. r100_wb_fini(rdev);
  3177. r100_ib_fini(rdev);
  3178. radeon_gem_fini(rdev);
  3179. if (rdev->flags & RADEON_IS_PCI)
  3180. r100_pci_gart_fini(rdev);
  3181. radeon_agp_fini(rdev);
  3182. radeon_irq_kms_fini(rdev);
  3183. radeon_fence_driver_fini(rdev);
  3184. radeon_bo_fini(rdev);
  3185. radeon_atombios_fini(rdev);
  3186. kfree(rdev->bios);
  3187. rdev->bios = NULL;
  3188. }
  3189. int r100_mc_init(struct radeon_device *rdev)
  3190. {
  3191. int r;
  3192. u32 tmp;
  3193. /* Setup GPU memory space */
  3194. rdev->mc.vram_location = 0xFFFFFFFFUL;
  3195. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  3196. if (rdev->flags & RADEON_IS_IGP) {
  3197. tmp = G_00015C_MC_FB_START(RREG32(R_00015C_NB_TOM));
  3198. rdev->mc.vram_location = tmp << 16;
  3199. }
  3200. if (rdev->flags & RADEON_IS_AGP) {
  3201. r = radeon_agp_init(rdev);
  3202. if (r) {
  3203. radeon_agp_disable(rdev);
  3204. } else {
  3205. rdev->mc.gtt_location = rdev->mc.agp_base;
  3206. }
  3207. }
  3208. r = radeon_mc_setup(rdev);
  3209. if (r)
  3210. return r;
  3211. return 0;
  3212. }
  3213. int r100_init(struct radeon_device *rdev)
  3214. {
  3215. int r;
  3216. /* Register debugfs file specific to this group of asics */
  3217. r100_debugfs(rdev);
  3218. /* Disable VGA */
  3219. r100_vga_render_disable(rdev);
  3220. /* Initialize scratch registers */
  3221. radeon_scratch_init(rdev);
  3222. /* Initialize surface registers */
  3223. radeon_surface_init(rdev);
  3224. /* TODO: disable VGA need to use VGA request */
  3225. /* BIOS*/
  3226. if (!radeon_get_bios(rdev)) {
  3227. if (ASIC_IS_AVIVO(rdev))
  3228. return -EINVAL;
  3229. }
  3230. if (rdev->is_atom_bios) {
  3231. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3232. return -EINVAL;
  3233. } else {
  3234. r = radeon_combios_init(rdev);
  3235. if (r)
  3236. return r;
  3237. }
  3238. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3239. if (radeon_gpu_reset(rdev)) {
  3240. dev_warn(rdev->dev,
  3241. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3242. RREG32(R_000E40_RBBM_STATUS),
  3243. RREG32(R_0007C0_CP_STAT));
  3244. }
  3245. /* check if cards are posted or not */
  3246. if (radeon_boot_test_post_card(rdev) == false)
  3247. return -EINVAL;
  3248. /* Set asic errata */
  3249. r100_errata(rdev);
  3250. /* Initialize clocks */
  3251. radeon_get_clock_info(rdev->ddev);
  3252. /* Initialize power management */
  3253. radeon_pm_init(rdev);
  3254. /* Get vram informations */
  3255. r100_vram_info(rdev);
  3256. /* Initialize memory controller (also test AGP) */
  3257. r = r100_mc_init(rdev);
  3258. if (r)
  3259. return r;
  3260. /* Fence driver */
  3261. r = radeon_fence_driver_init(rdev);
  3262. if (r)
  3263. return r;
  3264. r = radeon_irq_kms_init(rdev);
  3265. if (r)
  3266. return r;
  3267. /* Memory manager */
  3268. r = radeon_bo_init(rdev);
  3269. if (r)
  3270. return r;
  3271. if (rdev->flags & RADEON_IS_PCI) {
  3272. r = r100_pci_gart_init(rdev);
  3273. if (r)
  3274. return r;
  3275. }
  3276. r100_set_safe_registers(rdev);
  3277. rdev->accel_working = true;
  3278. r = r100_startup(rdev);
  3279. if (r) {
  3280. /* Somethings want wront with the accel init stop accel */
  3281. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3282. r100_cp_fini(rdev);
  3283. r100_wb_fini(rdev);
  3284. r100_ib_fini(rdev);
  3285. radeon_irq_kms_fini(rdev);
  3286. if (rdev->flags & RADEON_IS_PCI)
  3287. r100_pci_gart_fini(rdev);
  3288. rdev->accel_working = false;
  3289. }
  3290. return 0;
  3291. }