efx.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2005-2008 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/pci.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/etherdevice.h>
  14. #include <linux/delay.h>
  15. #include <linux/notifier.h>
  16. #include <linux/ip.h>
  17. #include <linux/tcp.h>
  18. #include <linux/in.h>
  19. #include <linux/crc32.h>
  20. #include <linux/ethtool.h>
  21. #include <linux/topology.h>
  22. #include "net_driver.h"
  23. #include "gmii.h"
  24. #include "ethtool.h"
  25. #include "tx.h"
  26. #include "rx.h"
  27. #include "efx.h"
  28. #include "mdio_10g.h"
  29. #include "falcon.h"
  30. #include "mac.h"
  31. #define EFX_MAX_MTU (9 * 1024)
  32. /* RX slow fill workqueue. If memory allocation fails in the fast path,
  33. * a work item is pushed onto this work queue to retry the allocation later,
  34. * to avoid the NIC being starved of RX buffers. Since this is a per cpu
  35. * workqueue, there is nothing to be gained in making it per NIC
  36. */
  37. static struct workqueue_struct *refill_workqueue;
  38. /**************************************************************************
  39. *
  40. * Configurable values
  41. *
  42. *************************************************************************/
  43. /*
  44. * Enable large receive offload (LRO) aka soft segment reassembly (SSR)
  45. *
  46. * This sets the default for new devices. It can be controlled later
  47. * using ethtool.
  48. */
  49. static int lro = true;
  50. module_param(lro, int, 0644);
  51. MODULE_PARM_DESC(lro, "Large receive offload acceleration");
  52. /*
  53. * Use separate channels for TX and RX events
  54. *
  55. * Set this to 1 to use separate channels for TX and RX. It allows us to
  56. * apply a higher level of interrupt moderation to TX events.
  57. *
  58. * This is forced to 0 for MSI interrupt mode as the interrupt vector
  59. * is not written
  60. */
  61. static unsigned int separate_tx_and_rx_channels = true;
  62. /* This is the weight assigned to each of the (per-channel) virtual
  63. * NAPI devices.
  64. */
  65. static int napi_weight = 64;
  66. /* This is the time (in jiffies) between invocations of the hardware
  67. * monitor, which checks for known hardware bugs and resets the
  68. * hardware and driver as necessary.
  69. */
  70. unsigned int efx_monitor_interval = 1 * HZ;
  71. /* This controls whether or not the driver will initialise devices
  72. * with invalid MAC addresses stored in the EEPROM or flash. If true,
  73. * such devices will be initialised with a random locally-generated
  74. * MAC address. This allows for loading the sfc_mtd driver to
  75. * reprogram the flash, even if the flash contents (including the MAC
  76. * address) have previously been erased.
  77. */
  78. static unsigned int allow_bad_hwaddr;
  79. /* Initial interrupt moderation settings. They can be modified after
  80. * module load with ethtool.
  81. *
  82. * The default for RX should strike a balance between increasing the
  83. * round-trip latency and reducing overhead.
  84. */
  85. static unsigned int rx_irq_mod_usec = 60;
  86. /* Initial interrupt moderation settings. They can be modified after
  87. * module load with ethtool.
  88. *
  89. * This default is chosen to ensure that a 10G link does not go idle
  90. * while a TX queue is stopped after it has become full. A queue is
  91. * restarted when it drops below half full. The time this takes (assuming
  92. * worst case 3 descriptors per packet and 1024 descriptors) is
  93. * 512 / 3 * 1.2 = 205 usec.
  94. */
  95. static unsigned int tx_irq_mod_usec = 150;
  96. /* This is the first interrupt mode to try out of:
  97. * 0 => MSI-X
  98. * 1 => MSI
  99. * 2 => legacy
  100. */
  101. static unsigned int interrupt_mode;
  102. /* This is the requested number of CPUs to use for Receive-Side Scaling (RSS),
  103. * i.e. the number of CPUs among which we may distribute simultaneous
  104. * interrupt handling.
  105. *
  106. * Cards without MSI-X will only target one CPU via legacy or MSI interrupt.
  107. * The default (0) means to assign an interrupt to each package (level II cache)
  108. */
  109. static unsigned int rss_cpus;
  110. module_param(rss_cpus, uint, 0444);
  111. MODULE_PARM_DESC(rss_cpus, "Number of CPUs to use for Receive-Side Scaling");
  112. /**************************************************************************
  113. *
  114. * Utility functions and prototypes
  115. *
  116. *************************************************************************/
  117. static void efx_remove_channel(struct efx_channel *channel);
  118. static void efx_remove_port(struct efx_nic *efx);
  119. static void efx_fini_napi(struct efx_nic *efx);
  120. static void efx_fini_channels(struct efx_nic *efx);
  121. #define EFX_ASSERT_RESET_SERIALISED(efx) \
  122. do { \
  123. if (efx->state == STATE_RUNNING) \
  124. ASSERT_RTNL(); \
  125. } while (0)
  126. /**************************************************************************
  127. *
  128. * Event queue processing
  129. *
  130. *************************************************************************/
  131. /* Process channel's event queue
  132. *
  133. * This function is responsible for processing the event queue of a
  134. * single channel. The caller must guarantee that this function will
  135. * never be concurrently called more than once on the same channel,
  136. * though different channels may be being processed concurrently.
  137. */
  138. static int efx_process_channel(struct efx_channel *channel, int rx_quota)
  139. {
  140. struct efx_nic *efx = channel->efx;
  141. int rx_packets;
  142. if (unlikely(efx->reset_pending != RESET_TYPE_NONE ||
  143. !channel->enabled))
  144. return 0;
  145. rx_packets = falcon_process_eventq(channel, rx_quota);
  146. if (rx_packets == 0)
  147. return 0;
  148. /* Deliver last RX packet. */
  149. if (channel->rx_pkt) {
  150. __efx_rx_packet(channel, channel->rx_pkt,
  151. channel->rx_pkt_csummed);
  152. channel->rx_pkt = NULL;
  153. }
  154. efx_flush_lro(channel);
  155. efx_rx_strategy(channel);
  156. efx_fast_push_rx_descriptors(&efx->rx_queue[channel->channel]);
  157. return rx_packets;
  158. }
  159. /* Mark channel as finished processing
  160. *
  161. * Note that since we will not receive further interrupts for this
  162. * channel before we finish processing and call the eventq_read_ack()
  163. * method, there is no need to use the interrupt hold-off timers.
  164. */
  165. static inline void efx_channel_processed(struct efx_channel *channel)
  166. {
  167. /* The interrupt handler for this channel may set work_pending
  168. * as soon as we acknowledge the events we've seen. Make sure
  169. * it's cleared before then. */
  170. channel->work_pending = false;
  171. smp_wmb();
  172. falcon_eventq_read_ack(channel);
  173. }
  174. /* NAPI poll handler
  175. *
  176. * NAPI guarantees serialisation of polls of the same device, which
  177. * provides the guarantee required by efx_process_channel().
  178. */
  179. static int efx_poll(struct napi_struct *napi, int budget)
  180. {
  181. struct efx_channel *channel =
  182. container_of(napi, struct efx_channel, napi_str);
  183. struct net_device *napi_dev = channel->napi_dev;
  184. int rx_packets;
  185. EFX_TRACE(channel->efx, "channel %d NAPI poll executing on CPU %d\n",
  186. channel->channel, raw_smp_processor_id());
  187. rx_packets = efx_process_channel(channel, budget);
  188. if (rx_packets < budget) {
  189. /* There is no race here; although napi_disable() will
  190. * only wait for netif_rx_complete(), this isn't a problem
  191. * since efx_channel_processed() will have no effect if
  192. * interrupts have already been disabled.
  193. */
  194. netif_rx_complete(napi_dev, napi);
  195. efx_channel_processed(channel);
  196. }
  197. return rx_packets;
  198. }
  199. /* Process the eventq of the specified channel immediately on this CPU
  200. *
  201. * Disable hardware generated interrupts, wait for any existing
  202. * processing to finish, then directly poll (and ack ) the eventq.
  203. * Finally reenable NAPI and interrupts.
  204. *
  205. * Since we are touching interrupts the caller should hold the suspend lock
  206. */
  207. void efx_process_channel_now(struct efx_channel *channel)
  208. {
  209. struct efx_nic *efx = channel->efx;
  210. BUG_ON(!channel->used_flags);
  211. BUG_ON(!channel->enabled);
  212. /* Disable interrupts and wait for ISRs to complete */
  213. falcon_disable_interrupts(efx);
  214. if (efx->legacy_irq)
  215. synchronize_irq(efx->legacy_irq);
  216. if (channel->irq)
  217. synchronize_irq(channel->irq);
  218. /* Wait for any NAPI processing to complete */
  219. napi_disable(&channel->napi_str);
  220. /* Poll the channel */
  221. efx_process_channel(channel, efx->type->evq_size);
  222. /* Ack the eventq. This may cause an interrupt to be generated
  223. * when they are reenabled */
  224. efx_channel_processed(channel);
  225. napi_enable(&channel->napi_str);
  226. falcon_enable_interrupts(efx);
  227. }
  228. /* Create event queue
  229. * Event queue memory allocations are done only once. If the channel
  230. * is reset, the memory buffer will be reused; this guards against
  231. * errors during channel reset and also simplifies interrupt handling.
  232. */
  233. static int efx_probe_eventq(struct efx_channel *channel)
  234. {
  235. EFX_LOG(channel->efx, "chan %d create event queue\n", channel->channel);
  236. return falcon_probe_eventq(channel);
  237. }
  238. /* Prepare channel's event queue */
  239. static void efx_init_eventq(struct efx_channel *channel)
  240. {
  241. EFX_LOG(channel->efx, "chan %d init event queue\n", channel->channel);
  242. channel->eventq_read_ptr = 0;
  243. falcon_init_eventq(channel);
  244. }
  245. static void efx_fini_eventq(struct efx_channel *channel)
  246. {
  247. EFX_LOG(channel->efx, "chan %d fini event queue\n", channel->channel);
  248. falcon_fini_eventq(channel);
  249. }
  250. static void efx_remove_eventq(struct efx_channel *channel)
  251. {
  252. EFX_LOG(channel->efx, "chan %d remove event queue\n", channel->channel);
  253. falcon_remove_eventq(channel);
  254. }
  255. /**************************************************************************
  256. *
  257. * Channel handling
  258. *
  259. *************************************************************************/
  260. static int efx_probe_channel(struct efx_channel *channel)
  261. {
  262. struct efx_tx_queue *tx_queue;
  263. struct efx_rx_queue *rx_queue;
  264. int rc;
  265. EFX_LOG(channel->efx, "creating channel %d\n", channel->channel);
  266. rc = efx_probe_eventq(channel);
  267. if (rc)
  268. goto fail1;
  269. efx_for_each_channel_tx_queue(tx_queue, channel) {
  270. rc = efx_probe_tx_queue(tx_queue);
  271. if (rc)
  272. goto fail2;
  273. }
  274. efx_for_each_channel_rx_queue(rx_queue, channel) {
  275. rc = efx_probe_rx_queue(rx_queue);
  276. if (rc)
  277. goto fail3;
  278. }
  279. channel->n_rx_frm_trunc = 0;
  280. return 0;
  281. fail3:
  282. efx_for_each_channel_rx_queue(rx_queue, channel)
  283. efx_remove_rx_queue(rx_queue);
  284. fail2:
  285. efx_for_each_channel_tx_queue(tx_queue, channel)
  286. efx_remove_tx_queue(tx_queue);
  287. fail1:
  288. return rc;
  289. }
  290. /* Channels are shutdown and reinitialised whilst the NIC is running
  291. * to propagate configuration changes (mtu, checksum offload), or
  292. * to clear hardware error conditions
  293. */
  294. static void efx_init_channels(struct efx_nic *efx)
  295. {
  296. struct efx_tx_queue *tx_queue;
  297. struct efx_rx_queue *rx_queue;
  298. struct efx_channel *channel;
  299. /* Calculate the rx buffer allocation parameters required to
  300. * support the current MTU, including padding for header
  301. * alignment and overruns.
  302. */
  303. efx->rx_buffer_len = (max(EFX_PAGE_IP_ALIGN, NET_IP_ALIGN) +
  304. EFX_MAX_FRAME_LEN(efx->net_dev->mtu) +
  305. efx->type->rx_buffer_padding);
  306. efx->rx_buffer_order = get_order(efx->rx_buffer_len);
  307. /* Initialise the channels */
  308. efx_for_each_channel(channel, efx) {
  309. EFX_LOG(channel->efx, "init chan %d\n", channel->channel);
  310. efx_init_eventq(channel);
  311. efx_for_each_channel_tx_queue(tx_queue, channel)
  312. efx_init_tx_queue(tx_queue);
  313. /* The rx buffer allocation strategy is MTU dependent */
  314. efx_rx_strategy(channel);
  315. efx_for_each_channel_rx_queue(rx_queue, channel)
  316. efx_init_rx_queue(rx_queue);
  317. WARN_ON(channel->rx_pkt != NULL);
  318. efx_rx_strategy(channel);
  319. }
  320. }
  321. /* This enables event queue processing and packet transmission.
  322. *
  323. * Note that this function is not allowed to fail, since that would
  324. * introduce too much complexity into the suspend/resume path.
  325. */
  326. static void efx_start_channel(struct efx_channel *channel)
  327. {
  328. struct efx_rx_queue *rx_queue;
  329. EFX_LOG(channel->efx, "starting chan %d\n", channel->channel);
  330. if (!(channel->efx->net_dev->flags & IFF_UP))
  331. netif_napi_add(channel->napi_dev, &channel->napi_str,
  332. efx_poll, napi_weight);
  333. /* The interrupt handler for this channel may set work_pending
  334. * as soon as we enable it. Make sure it's cleared before
  335. * then. Similarly, make sure it sees the enabled flag set. */
  336. channel->work_pending = false;
  337. channel->enabled = true;
  338. smp_wmb();
  339. napi_enable(&channel->napi_str);
  340. /* Load up RX descriptors */
  341. efx_for_each_channel_rx_queue(rx_queue, channel)
  342. efx_fast_push_rx_descriptors(rx_queue);
  343. }
  344. /* This disables event queue processing and packet transmission.
  345. * This function does not guarantee that all queue processing
  346. * (e.g. RX refill) is complete.
  347. */
  348. static void efx_stop_channel(struct efx_channel *channel)
  349. {
  350. struct efx_rx_queue *rx_queue;
  351. if (!channel->enabled)
  352. return;
  353. EFX_LOG(channel->efx, "stop chan %d\n", channel->channel);
  354. channel->enabled = false;
  355. napi_disable(&channel->napi_str);
  356. /* Ensure that any worker threads have exited or will be no-ops */
  357. efx_for_each_channel_rx_queue(rx_queue, channel) {
  358. spin_lock_bh(&rx_queue->add_lock);
  359. spin_unlock_bh(&rx_queue->add_lock);
  360. }
  361. }
  362. static void efx_fini_channels(struct efx_nic *efx)
  363. {
  364. struct efx_channel *channel;
  365. struct efx_tx_queue *tx_queue;
  366. struct efx_rx_queue *rx_queue;
  367. int rc;
  368. EFX_ASSERT_RESET_SERIALISED(efx);
  369. BUG_ON(efx->port_enabled);
  370. rc = falcon_flush_queues(efx);
  371. if (rc)
  372. EFX_ERR(efx, "failed to flush queues\n");
  373. else
  374. EFX_LOG(efx, "successfully flushed all queues\n");
  375. efx_for_each_channel(channel, efx) {
  376. EFX_LOG(channel->efx, "shut down chan %d\n", channel->channel);
  377. efx_for_each_channel_rx_queue(rx_queue, channel)
  378. efx_fini_rx_queue(rx_queue);
  379. efx_for_each_channel_tx_queue(tx_queue, channel)
  380. efx_fini_tx_queue(tx_queue);
  381. efx_fini_eventq(channel);
  382. }
  383. }
  384. static void efx_remove_channel(struct efx_channel *channel)
  385. {
  386. struct efx_tx_queue *tx_queue;
  387. struct efx_rx_queue *rx_queue;
  388. EFX_LOG(channel->efx, "destroy chan %d\n", channel->channel);
  389. efx_for_each_channel_rx_queue(rx_queue, channel)
  390. efx_remove_rx_queue(rx_queue);
  391. efx_for_each_channel_tx_queue(tx_queue, channel)
  392. efx_remove_tx_queue(tx_queue);
  393. efx_remove_eventq(channel);
  394. channel->used_flags = 0;
  395. }
  396. void efx_schedule_slow_fill(struct efx_rx_queue *rx_queue, int delay)
  397. {
  398. queue_delayed_work(refill_workqueue, &rx_queue->work, delay);
  399. }
  400. /**************************************************************************
  401. *
  402. * Port handling
  403. *
  404. **************************************************************************/
  405. /* This ensures that the kernel is kept informed (via
  406. * netif_carrier_on/off) of the link status, and also maintains the
  407. * link status's stop on the port's TX queue.
  408. */
  409. static void efx_link_status_changed(struct efx_nic *efx)
  410. {
  411. /* SFC Bug 5356: A net_dev notifier is registered, so we must ensure
  412. * that no events are triggered between unregister_netdev() and the
  413. * driver unloading. A more general condition is that NETDEV_CHANGE
  414. * can only be generated between NETDEV_UP and NETDEV_DOWN */
  415. if (!netif_running(efx->net_dev))
  416. return;
  417. if (efx->port_inhibited) {
  418. netif_carrier_off(efx->net_dev);
  419. return;
  420. }
  421. if (efx->link_up != netif_carrier_ok(efx->net_dev)) {
  422. efx->n_link_state_changes++;
  423. if (efx->link_up)
  424. netif_carrier_on(efx->net_dev);
  425. else
  426. netif_carrier_off(efx->net_dev);
  427. }
  428. /* Status message for kernel log */
  429. if (efx->link_up) {
  430. struct mii_if_info *gmii = &efx->mii;
  431. unsigned adv, lpa;
  432. /* NONE here means direct XAUI from the controller, with no
  433. * MDIO-attached device we can query. */
  434. if (efx->phy_type != PHY_TYPE_NONE) {
  435. adv = gmii_advertised(gmii);
  436. lpa = gmii_lpa(gmii);
  437. } else {
  438. lpa = GM_LPA_10000 | LPA_DUPLEX;
  439. adv = lpa;
  440. }
  441. EFX_INFO(efx, "link up at %dMbps %s-duplex "
  442. "(adv %04x lpa %04x) (MTU %d)%s\n",
  443. (efx->link_options & GM_LPA_10000 ? 10000 :
  444. (efx->link_options & GM_LPA_1000 ? 1000 :
  445. (efx->link_options & GM_LPA_100 ? 100 :
  446. 10))),
  447. (efx->link_options & GM_LPA_DUPLEX ?
  448. "full" : "half"),
  449. adv, lpa,
  450. efx->net_dev->mtu,
  451. (efx->promiscuous ? " [PROMISC]" : ""));
  452. } else {
  453. EFX_INFO(efx, "link down\n");
  454. }
  455. }
  456. /* This call reinitialises the MAC to pick up new PHY settings. The
  457. * caller must hold the mac_lock */
  458. void __efx_reconfigure_port(struct efx_nic *efx)
  459. {
  460. WARN_ON(!mutex_is_locked(&efx->mac_lock));
  461. EFX_LOG(efx, "reconfiguring MAC from PHY settings on CPU %d\n",
  462. raw_smp_processor_id());
  463. /* Serialise the promiscuous flag with efx_set_multicast_list. */
  464. if (efx_dev_registered(efx)) {
  465. netif_addr_lock_bh(efx->net_dev);
  466. netif_addr_unlock_bh(efx->net_dev);
  467. }
  468. falcon_reconfigure_xmac(efx);
  469. /* Inform kernel of loss/gain of carrier */
  470. efx_link_status_changed(efx);
  471. }
  472. /* Reinitialise the MAC to pick up new PHY settings, even if the port is
  473. * disabled. */
  474. void efx_reconfigure_port(struct efx_nic *efx)
  475. {
  476. EFX_ASSERT_RESET_SERIALISED(efx);
  477. mutex_lock(&efx->mac_lock);
  478. __efx_reconfigure_port(efx);
  479. mutex_unlock(&efx->mac_lock);
  480. }
  481. /* Asynchronous efx_reconfigure_port work item. To speed up efx_flush_all()
  482. * we don't efx_reconfigure_port() if the port is disabled. Care is taken
  483. * in efx_stop_all() and efx_start_port() to prevent PHY events being lost */
  484. static void efx_reconfigure_work(struct work_struct *data)
  485. {
  486. struct efx_nic *efx = container_of(data, struct efx_nic,
  487. reconfigure_work);
  488. mutex_lock(&efx->mac_lock);
  489. if (efx->port_enabled)
  490. __efx_reconfigure_port(efx);
  491. mutex_unlock(&efx->mac_lock);
  492. }
  493. static int efx_probe_port(struct efx_nic *efx)
  494. {
  495. int rc;
  496. EFX_LOG(efx, "create port\n");
  497. /* Connect up MAC/PHY operations table and read MAC address */
  498. rc = falcon_probe_port(efx);
  499. if (rc)
  500. goto err;
  501. /* Sanity check MAC address */
  502. if (is_valid_ether_addr(efx->mac_address)) {
  503. memcpy(efx->net_dev->dev_addr, efx->mac_address, ETH_ALEN);
  504. } else {
  505. EFX_ERR(efx, "invalid MAC address %pM\n",
  506. efx->mac_address);
  507. if (!allow_bad_hwaddr) {
  508. rc = -EINVAL;
  509. goto err;
  510. }
  511. random_ether_addr(efx->net_dev->dev_addr);
  512. EFX_INFO(efx, "using locally-generated MAC %pM\n",
  513. efx->net_dev->dev_addr);
  514. }
  515. return 0;
  516. err:
  517. efx_remove_port(efx);
  518. return rc;
  519. }
  520. static int efx_init_port(struct efx_nic *efx)
  521. {
  522. int rc;
  523. EFX_LOG(efx, "init port\n");
  524. /* Initialise the MAC and PHY */
  525. rc = falcon_init_xmac(efx);
  526. if (rc)
  527. return rc;
  528. efx->port_initialized = true;
  529. efx->stats_enabled = true;
  530. /* Reconfigure port to program MAC registers */
  531. falcon_reconfigure_xmac(efx);
  532. return 0;
  533. }
  534. /* Allow efx_reconfigure_port() to be scheduled, and close the window
  535. * between efx_stop_port and efx_flush_all whereby a previously scheduled
  536. * efx_reconfigure_port() may have been cancelled */
  537. static void efx_start_port(struct efx_nic *efx)
  538. {
  539. EFX_LOG(efx, "start port\n");
  540. BUG_ON(efx->port_enabled);
  541. mutex_lock(&efx->mac_lock);
  542. efx->port_enabled = true;
  543. __efx_reconfigure_port(efx);
  544. mutex_unlock(&efx->mac_lock);
  545. }
  546. /* Prevent efx_reconfigure_work and efx_monitor() from executing, and
  547. * efx_set_multicast_list() from scheduling efx_reconfigure_work.
  548. * efx_reconfigure_work can still be scheduled via NAPI processing
  549. * until efx_flush_all() is called */
  550. static void efx_stop_port(struct efx_nic *efx)
  551. {
  552. EFX_LOG(efx, "stop port\n");
  553. mutex_lock(&efx->mac_lock);
  554. efx->port_enabled = false;
  555. mutex_unlock(&efx->mac_lock);
  556. /* Serialise against efx_set_multicast_list() */
  557. if (efx_dev_registered(efx)) {
  558. netif_addr_lock_bh(efx->net_dev);
  559. netif_addr_unlock_bh(efx->net_dev);
  560. }
  561. }
  562. static void efx_fini_port(struct efx_nic *efx)
  563. {
  564. EFX_LOG(efx, "shut down port\n");
  565. if (!efx->port_initialized)
  566. return;
  567. falcon_fini_xmac(efx);
  568. efx->port_initialized = false;
  569. efx->link_up = false;
  570. efx_link_status_changed(efx);
  571. }
  572. static void efx_remove_port(struct efx_nic *efx)
  573. {
  574. EFX_LOG(efx, "destroying port\n");
  575. falcon_remove_port(efx);
  576. }
  577. /**************************************************************************
  578. *
  579. * NIC handling
  580. *
  581. **************************************************************************/
  582. /* This configures the PCI device to enable I/O and DMA. */
  583. static int efx_init_io(struct efx_nic *efx)
  584. {
  585. struct pci_dev *pci_dev = efx->pci_dev;
  586. dma_addr_t dma_mask = efx->type->max_dma_mask;
  587. int rc;
  588. EFX_LOG(efx, "initialising I/O\n");
  589. rc = pci_enable_device(pci_dev);
  590. if (rc) {
  591. EFX_ERR(efx, "failed to enable PCI device\n");
  592. goto fail1;
  593. }
  594. pci_set_master(pci_dev);
  595. /* Set the PCI DMA mask. Try all possibilities from our
  596. * genuine mask down to 32 bits, because some architectures
  597. * (e.g. x86_64 with iommu_sac_force set) will allow 40 bit
  598. * masks event though they reject 46 bit masks.
  599. */
  600. while (dma_mask > 0x7fffffffUL) {
  601. if (pci_dma_supported(pci_dev, dma_mask) &&
  602. ((rc = pci_set_dma_mask(pci_dev, dma_mask)) == 0))
  603. break;
  604. dma_mask >>= 1;
  605. }
  606. if (rc) {
  607. EFX_ERR(efx, "could not find a suitable DMA mask\n");
  608. goto fail2;
  609. }
  610. EFX_LOG(efx, "using DMA mask %llx\n", (unsigned long long) dma_mask);
  611. rc = pci_set_consistent_dma_mask(pci_dev, dma_mask);
  612. if (rc) {
  613. /* pci_set_consistent_dma_mask() is not *allowed* to
  614. * fail with a mask that pci_set_dma_mask() accepted,
  615. * but just in case...
  616. */
  617. EFX_ERR(efx, "failed to set consistent DMA mask\n");
  618. goto fail2;
  619. }
  620. efx->membase_phys = pci_resource_start(efx->pci_dev,
  621. efx->type->mem_bar);
  622. rc = pci_request_region(pci_dev, efx->type->mem_bar, "sfc");
  623. if (rc) {
  624. EFX_ERR(efx, "request for memory BAR failed\n");
  625. rc = -EIO;
  626. goto fail3;
  627. }
  628. efx->membase = ioremap_nocache(efx->membase_phys,
  629. efx->type->mem_map_size);
  630. if (!efx->membase) {
  631. EFX_ERR(efx, "could not map memory BAR %d at %llx+%x\n",
  632. efx->type->mem_bar,
  633. (unsigned long long)efx->membase_phys,
  634. efx->type->mem_map_size);
  635. rc = -ENOMEM;
  636. goto fail4;
  637. }
  638. EFX_LOG(efx, "memory BAR %u at %llx+%x (virtual %p)\n",
  639. efx->type->mem_bar, (unsigned long long)efx->membase_phys,
  640. efx->type->mem_map_size, efx->membase);
  641. return 0;
  642. fail4:
  643. pci_release_region(efx->pci_dev, efx->type->mem_bar);
  644. fail3:
  645. efx->membase_phys = 0;
  646. fail2:
  647. pci_disable_device(efx->pci_dev);
  648. fail1:
  649. return rc;
  650. }
  651. static void efx_fini_io(struct efx_nic *efx)
  652. {
  653. EFX_LOG(efx, "shutting down I/O\n");
  654. if (efx->membase) {
  655. iounmap(efx->membase);
  656. efx->membase = NULL;
  657. }
  658. if (efx->membase_phys) {
  659. pci_release_region(efx->pci_dev, efx->type->mem_bar);
  660. efx->membase_phys = 0;
  661. }
  662. pci_disable_device(efx->pci_dev);
  663. }
  664. /* Get number of RX queues wanted. Return number of online CPU
  665. * packages in the expectation that an IRQ balancer will spread
  666. * interrupts across them. */
  667. static int efx_wanted_rx_queues(void)
  668. {
  669. cpumask_t core_mask;
  670. int count;
  671. int cpu;
  672. cpus_clear(core_mask);
  673. count = 0;
  674. for_each_online_cpu(cpu) {
  675. if (!cpu_isset(cpu, core_mask)) {
  676. ++count;
  677. cpus_or(core_mask, core_mask,
  678. topology_core_siblings(cpu));
  679. }
  680. }
  681. return count;
  682. }
  683. /* Probe the number and type of interrupts we are able to obtain, and
  684. * the resulting numbers of channels and RX queues.
  685. */
  686. static void efx_probe_interrupts(struct efx_nic *efx)
  687. {
  688. int max_channels =
  689. min_t(int, efx->type->phys_addr_channels, EFX_MAX_CHANNELS);
  690. int rc, i;
  691. if (efx->interrupt_mode == EFX_INT_MODE_MSIX) {
  692. struct msix_entry xentries[EFX_MAX_CHANNELS];
  693. int wanted_ints;
  694. /* We want one RX queue and interrupt per CPU package
  695. * (or as specified by the rss_cpus module parameter).
  696. * We will need one channel per interrupt.
  697. */
  698. wanted_ints = rss_cpus ? rss_cpus : efx_wanted_rx_queues();
  699. efx->n_rx_queues = min(wanted_ints, max_channels);
  700. for (i = 0; i < efx->n_rx_queues; i++)
  701. xentries[i].entry = i;
  702. rc = pci_enable_msix(efx->pci_dev, xentries, efx->n_rx_queues);
  703. if (rc > 0) {
  704. EFX_BUG_ON_PARANOID(rc >= efx->n_rx_queues);
  705. efx->n_rx_queues = rc;
  706. rc = pci_enable_msix(efx->pci_dev, xentries,
  707. efx->n_rx_queues);
  708. }
  709. if (rc == 0) {
  710. for (i = 0; i < efx->n_rx_queues; i++)
  711. efx->channel[i].irq = xentries[i].vector;
  712. } else {
  713. /* Fall back to single channel MSI */
  714. efx->interrupt_mode = EFX_INT_MODE_MSI;
  715. EFX_ERR(efx, "could not enable MSI-X\n");
  716. }
  717. }
  718. /* Try single interrupt MSI */
  719. if (efx->interrupt_mode == EFX_INT_MODE_MSI) {
  720. efx->n_rx_queues = 1;
  721. rc = pci_enable_msi(efx->pci_dev);
  722. if (rc == 0) {
  723. efx->channel[0].irq = efx->pci_dev->irq;
  724. } else {
  725. EFX_ERR(efx, "could not enable MSI\n");
  726. efx->interrupt_mode = EFX_INT_MODE_LEGACY;
  727. }
  728. }
  729. /* Assume legacy interrupts */
  730. if (efx->interrupt_mode == EFX_INT_MODE_LEGACY) {
  731. efx->n_rx_queues = 1;
  732. efx->legacy_irq = efx->pci_dev->irq;
  733. }
  734. }
  735. static void efx_remove_interrupts(struct efx_nic *efx)
  736. {
  737. struct efx_channel *channel;
  738. /* Remove MSI/MSI-X interrupts */
  739. efx_for_each_channel(channel, efx)
  740. channel->irq = 0;
  741. pci_disable_msi(efx->pci_dev);
  742. pci_disable_msix(efx->pci_dev);
  743. /* Remove legacy interrupt */
  744. efx->legacy_irq = 0;
  745. }
  746. static void efx_set_channels(struct efx_nic *efx)
  747. {
  748. struct efx_tx_queue *tx_queue;
  749. struct efx_rx_queue *rx_queue;
  750. efx_for_each_tx_queue(tx_queue, efx) {
  751. if (!EFX_INT_MODE_USE_MSI(efx) && separate_tx_and_rx_channels)
  752. tx_queue->channel = &efx->channel[1];
  753. else
  754. tx_queue->channel = &efx->channel[0];
  755. tx_queue->channel->used_flags |= EFX_USED_BY_TX;
  756. }
  757. efx_for_each_rx_queue(rx_queue, efx) {
  758. rx_queue->channel = &efx->channel[rx_queue->queue];
  759. rx_queue->channel->used_flags |= EFX_USED_BY_RX;
  760. }
  761. }
  762. static int efx_probe_nic(struct efx_nic *efx)
  763. {
  764. int rc;
  765. EFX_LOG(efx, "creating NIC\n");
  766. /* Carry out hardware-type specific initialisation */
  767. rc = falcon_probe_nic(efx);
  768. if (rc)
  769. return rc;
  770. /* Determine the number of channels and RX queues by trying to hook
  771. * in MSI-X interrupts. */
  772. efx_probe_interrupts(efx);
  773. efx_set_channels(efx);
  774. /* Initialise the interrupt moderation settings */
  775. efx_init_irq_moderation(efx, tx_irq_mod_usec, rx_irq_mod_usec);
  776. return 0;
  777. }
  778. static void efx_remove_nic(struct efx_nic *efx)
  779. {
  780. EFX_LOG(efx, "destroying NIC\n");
  781. efx_remove_interrupts(efx);
  782. falcon_remove_nic(efx);
  783. }
  784. /**************************************************************************
  785. *
  786. * NIC startup/shutdown
  787. *
  788. *************************************************************************/
  789. static int efx_probe_all(struct efx_nic *efx)
  790. {
  791. struct efx_channel *channel;
  792. int rc;
  793. /* Create NIC */
  794. rc = efx_probe_nic(efx);
  795. if (rc) {
  796. EFX_ERR(efx, "failed to create NIC\n");
  797. goto fail1;
  798. }
  799. /* Create port */
  800. rc = efx_probe_port(efx);
  801. if (rc) {
  802. EFX_ERR(efx, "failed to create port\n");
  803. goto fail2;
  804. }
  805. /* Create channels */
  806. efx_for_each_channel(channel, efx) {
  807. rc = efx_probe_channel(channel);
  808. if (rc) {
  809. EFX_ERR(efx, "failed to create channel %d\n",
  810. channel->channel);
  811. goto fail3;
  812. }
  813. }
  814. return 0;
  815. fail3:
  816. efx_for_each_channel(channel, efx)
  817. efx_remove_channel(channel);
  818. efx_remove_port(efx);
  819. fail2:
  820. efx_remove_nic(efx);
  821. fail1:
  822. return rc;
  823. }
  824. /* Called after previous invocation(s) of efx_stop_all, restarts the
  825. * port, kernel transmit queue, NAPI processing and hardware interrupts,
  826. * and ensures that the port is scheduled to be reconfigured.
  827. * This function is safe to call multiple times when the NIC is in any
  828. * state. */
  829. static void efx_start_all(struct efx_nic *efx)
  830. {
  831. struct efx_channel *channel;
  832. EFX_ASSERT_RESET_SERIALISED(efx);
  833. /* Check that it is appropriate to restart the interface. All
  834. * of these flags are safe to read under just the rtnl lock */
  835. if (efx->port_enabled)
  836. return;
  837. if ((efx->state != STATE_RUNNING) && (efx->state != STATE_INIT))
  838. return;
  839. if (efx_dev_registered(efx) && !netif_running(efx->net_dev))
  840. return;
  841. /* Mark the port as enabled so port reconfigurations can start, then
  842. * restart the transmit interface early so the watchdog timer stops */
  843. efx_start_port(efx);
  844. if (efx_dev_registered(efx))
  845. efx_wake_queue(efx);
  846. efx_for_each_channel(channel, efx)
  847. efx_start_channel(channel);
  848. falcon_enable_interrupts(efx);
  849. /* Start hardware monitor if we're in RUNNING */
  850. if (efx->state == STATE_RUNNING)
  851. queue_delayed_work(efx->workqueue, &efx->monitor_work,
  852. efx_monitor_interval);
  853. }
  854. /* Flush all delayed work. Should only be called when no more delayed work
  855. * will be scheduled. This doesn't flush pending online resets (efx_reset),
  856. * since we're holding the rtnl_lock at this point. */
  857. static void efx_flush_all(struct efx_nic *efx)
  858. {
  859. struct efx_rx_queue *rx_queue;
  860. /* Make sure the hardware monitor is stopped */
  861. cancel_delayed_work_sync(&efx->monitor_work);
  862. /* Ensure that all RX slow refills are complete. */
  863. efx_for_each_rx_queue(rx_queue, efx)
  864. cancel_delayed_work_sync(&rx_queue->work);
  865. /* Stop scheduled port reconfigurations */
  866. cancel_work_sync(&efx->reconfigure_work);
  867. }
  868. /* Quiesce hardware and software without bringing the link down.
  869. * Safe to call multiple times, when the nic and interface is in any
  870. * state. The caller is guaranteed to subsequently be in a position
  871. * to modify any hardware and software state they see fit without
  872. * taking locks. */
  873. static void efx_stop_all(struct efx_nic *efx)
  874. {
  875. struct efx_channel *channel;
  876. EFX_ASSERT_RESET_SERIALISED(efx);
  877. /* port_enabled can be read safely under the rtnl lock */
  878. if (!efx->port_enabled)
  879. return;
  880. /* Disable interrupts and wait for ISR to complete */
  881. falcon_disable_interrupts(efx);
  882. if (efx->legacy_irq)
  883. synchronize_irq(efx->legacy_irq);
  884. efx_for_each_channel(channel, efx) {
  885. if (channel->irq)
  886. synchronize_irq(channel->irq);
  887. }
  888. /* Stop all NAPI processing and synchronous rx refills */
  889. efx_for_each_channel(channel, efx)
  890. efx_stop_channel(channel);
  891. /* Stop all asynchronous port reconfigurations. Since all
  892. * event processing has already been stopped, there is no
  893. * window to loose phy events */
  894. efx_stop_port(efx);
  895. /* Flush reconfigure_work, refill_workqueue, monitor_work */
  896. efx_flush_all(efx);
  897. /* Isolate the MAC from the TX and RX engines, so that queue
  898. * flushes will complete in a timely fashion. */
  899. falcon_drain_tx_fifo(efx);
  900. /* Stop the kernel transmit interface late, so the watchdog
  901. * timer isn't ticking over the flush */
  902. if (efx_dev_registered(efx)) {
  903. efx_stop_queue(efx);
  904. netif_tx_lock_bh(efx->net_dev);
  905. netif_tx_unlock_bh(efx->net_dev);
  906. }
  907. }
  908. static void efx_remove_all(struct efx_nic *efx)
  909. {
  910. struct efx_channel *channel;
  911. efx_for_each_channel(channel, efx)
  912. efx_remove_channel(channel);
  913. efx_remove_port(efx);
  914. efx_remove_nic(efx);
  915. }
  916. /* A convinience function to safely flush all the queues */
  917. void efx_flush_queues(struct efx_nic *efx)
  918. {
  919. EFX_ASSERT_RESET_SERIALISED(efx);
  920. efx_stop_all(efx);
  921. efx_fini_channels(efx);
  922. efx_init_channels(efx);
  923. efx_start_all(efx);
  924. }
  925. /**************************************************************************
  926. *
  927. * Interrupt moderation
  928. *
  929. **************************************************************************/
  930. /* Set interrupt moderation parameters */
  931. void efx_init_irq_moderation(struct efx_nic *efx, int tx_usecs, int rx_usecs)
  932. {
  933. struct efx_tx_queue *tx_queue;
  934. struct efx_rx_queue *rx_queue;
  935. EFX_ASSERT_RESET_SERIALISED(efx);
  936. efx_for_each_tx_queue(tx_queue, efx)
  937. tx_queue->channel->irq_moderation = tx_usecs;
  938. efx_for_each_rx_queue(rx_queue, efx)
  939. rx_queue->channel->irq_moderation = rx_usecs;
  940. }
  941. /**************************************************************************
  942. *
  943. * Hardware monitor
  944. *
  945. **************************************************************************/
  946. /* Run periodically off the general workqueue. Serialised against
  947. * efx_reconfigure_port via the mac_lock */
  948. static void efx_monitor(struct work_struct *data)
  949. {
  950. struct efx_nic *efx = container_of(data, struct efx_nic,
  951. monitor_work.work);
  952. int rc = 0;
  953. EFX_TRACE(efx, "hardware monitor executing on CPU %d\n",
  954. raw_smp_processor_id());
  955. /* If the mac_lock is already held then it is likely a port
  956. * reconfiguration is already in place, which will likely do
  957. * most of the work of check_hw() anyway. */
  958. if (!mutex_trylock(&efx->mac_lock)) {
  959. queue_delayed_work(efx->workqueue, &efx->monitor_work,
  960. efx_monitor_interval);
  961. return;
  962. }
  963. if (efx->port_enabled)
  964. rc = falcon_check_xmac(efx);
  965. mutex_unlock(&efx->mac_lock);
  966. queue_delayed_work(efx->workqueue, &efx->monitor_work,
  967. efx_monitor_interval);
  968. }
  969. /**************************************************************************
  970. *
  971. * ioctls
  972. *
  973. *************************************************************************/
  974. /* Net device ioctl
  975. * Context: process, rtnl_lock() held.
  976. */
  977. static int efx_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
  978. {
  979. struct efx_nic *efx = netdev_priv(net_dev);
  980. EFX_ASSERT_RESET_SERIALISED(efx);
  981. return generic_mii_ioctl(&efx->mii, if_mii(ifr), cmd, NULL);
  982. }
  983. /**************************************************************************
  984. *
  985. * NAPI interface
  986. *
  987. **************************************************************************/
  988. static int efx_init_napi(struct efx_nic *efx)
  989. {
  990. struct efx_channel *channel;
  991. int rc;
  992. efx_for_each_channel(channel, efx) {
  993. channel->napi_dev = efx->net_dev;
  994. rc = efx_lro_init(&channel->lro_mgr, efx);
  995. if (rc)
  996. goto err;
  997. }
  998. return 0;
  999. err:
  1000. efx_fini_napi(efx);
  1001. return rc;
  1002. }
  1003. static void efx_fini_napi(struct efx_nic *efx)
  1004. {
  1005. struct efx_channel *channel;
  1006. efx_for_each_channel(channel, efx) {
  1007. efx_lro_fini(&channel->lro_mgr);
  1008. channel->napi_dev = NULL;
  1009. }
  1010. }
  1011. /**************************************************************************
  1012. *
  1013. * Kernel netpoll interface
  1014. *
  1015. *************************************************************************/
  1016. #ifdef CONFIG_NET_POLL_CONTROLLER
  1017. /* Although in the common case interrupts will be disabled, this is not
  1018. * guaranteed. However, all our work happens inside the NAPI callback,
  1019. * so no locking is required.
  1020. */
  1021. static void efx_netpoll(struct net_device *net_dev)
  1022. {
  1023. struct efx_nic *efx = netdev_priv(net_dev);
  1024. struct efx_channel *channel;
  1025. efx_for_each_channel(channel, efx)
  1026. efx_schedule_channel(channel);
  1027. }
  1028. #endif
  1029. /**************************************************************************
  1030. *
  1031. * Kernel net device interface
  1032. *
  1033. *************************************************************************/
  1034. /* Context: process, rtnl_lock() held. */
  1035. static int efx_net_open(struct net_device *net_dev)
  1036. {
  1037. struct efx_nic *efx = netdev_priv(net_dev);
  1038. EFX_ASSERT_RESET_SERIALISED(efx);
  1039. EFX_LOG(efx, "opening device %s on CPU %d\n", net_dev->name,
  1040. raw_smp_processor_id());
  1041. if (efx->phy_mode & PHY_MODE_SPECIAL)
  1042. return -EBUSY;
  1043. efx_start_all(efx);
  1044. return 0;
  1045. }
  1046. /* Context: process, rtnl_lock() held.
  1047. * Note that the kernel will ignore our return code; this method
  1048. * should really be a void.
  1049. */
  1050. static int efx_net_stop(struct net_device *net_dev)
  1051. {
  1052. struct efx_nic *efx = netdev_priv(net_dev);
  1053. EFX_LOG(efx, "closing %s on CPU %d\n", net_dev->name,
  1054. raw_smp_processor_id());
  1055. /* Stop the device and flush all the channels */
  1056. efx_stop_all(efx);
  1057. efx_fini_channels(efx);
  1058. efx_init_channels(efx);
  1059. return 0;
  1060. }
  1061. /* Context: process, dev_base_lock or RTNL held, non-blocking. */
  1062. static struct net_device_stats *efx_net_stats(struct net_device *net_dev)
  1063. {
  1064. struct efx_nic *efx = netdev_priv(net_dev);
  1065. struct efx_mac_stats *mac_stats = &efx->mac_stats;
  1066. struct net_device_stats *stats = &net_dev->stats;
  1067. /* Update stats if possible, but do not wait if another thread
  1068. * is updating them (or resetting the NIC); slightly stale
  1069. * stats are acceptable.
  1070. */
  1071. if (!spin_trylock(&efx->stats_lock))
  1072. return stats;
  1073. if (efx->stats_enabled) {
  1074. falcon_update_stats_xmac(efx);
  1075. falcon_update_nic_stats(efx);
  1076. }
  1077. spin_unlock(&efx->stats_lock);
  1078. stats->rx_packets = mac_stats->rx_packets;
  1079. stats->tx_packets = mac_stats->tx_packets;
  1080. stats->rx_bytes = mac_stats->rx_bytes;
  1081. stats->tx_bytes = mac_stats->tx_bytes;
  1082. stats->multicast = mac_stats->rx_multicast;
  1083. stats->collisions = mac_stats->tx_collision;
  1084. stats->rx_length_errors = (mac_stats->rx_gtjumbo +
  1085. mac_stats->rx_length_error);
  1086. stats->rx_over_errors = efx->n_rx_nodesc_drop_cnt;
  1087. stats->rx_crc_errors = mac_stats->rx_bad;
  1088. stats->rx_frame_errors = mac_stats->rx_align_error;
  1089. stats->rx_fifo_errors = mac_stats->rx_overflow;
  1090. stats->rx_missed_errors = mac_stats->rx_missed;
  1091. stats->tx_window_errors = mac_stats->tx_late_collision;
  1092. stats->rx_errors = (stats->rx_length_errors +
  1093. stats->rx_over_errors +
  1094. stats->rx_crc_errors +
  1095. stats->rx_frame_errors +
  1096. stats->rx_fifo_errors +
  1097. stats->rx_missed_errors +
  1098. mac_stats->rx_symbol_error);
  1099. stats->tx_errors = (stats->tx_window_errors +
  1100. mac_stats->tx_bad);
  1101. return stats;
  1102. }
  1103. /* Context: netif_tx_lock held, BHs disabled. */
  1104. static void efx_watchdog(struct net_device *net_dev)
  1105. {
  1106. struct efx_nic *efx = netdev_priv(net_dev);
  1107. EFX_ERR(efx, "TX stuck with stop_count=%d port_enabled=%d:"
  1108. " resetting channels\n",
  1109. atomic_read(&efx->netif_stop_count), efx->port_enabled);
  1110. efx_schedule_reset(efx, RESET_TYPE_TX_WATCHDOG);
  1111. }
  1112. /* Context: process, rtnl_lock() held. */
  1113. static int efx_change_mtu(struct net_device *net_dev, int new_mtu)
  1114. {
  1115. struct efx_nic *efx = netdev_priv(net_dev);
  1116. int rc = 0;
  1117. EFX_ASSERT_RESET_SERIALISED(efx);
  1118. if (new_mtu > EFX_MAX_MTU)
  1119. return -EINVAL;
  1120. efx_stop_all(efx);
  1121. EFX_LOG(efx, "changing MTU to %d\n", new_mtu);
  1122. efx_fini_channels(efx);
  1123. net_dev->mtu = new_mtu;
  1124. efx_init_channels(efx);
  1125. efx_start_all(efx);
  1126. return rc;
  1127. }
  1128. static int efx_set_mac_address(struct net_device *net_dev, void *data)
  1129. {
  1130. struct efx_nic *efx = netdev_priv(net_dev);
  1131. struct sockaddr *addr = data;
  1132. char *new_addr = addr->sa_data;
  1133. EFX_ASSERT_RESET_SERIALISED(efx);
  1134. if (!is_valid_ether_addr(new_addr)) {
  1135. EFX_ERR(efx, "invalid ethernet MAC address requested: %pM\n",
  1136. new_addr);
  1137. return -EINVAL;
  1138. }
  1139. memcpy(net_dev->dev_addr, new_addr, net_dev->addr_len);
  1140. /* Reconfigure the MAC */
  1141. efx_reconfigure_port(efx);
  1142. return 0;
  1143. }
  1144. /* Context: netif_addr_lock held, BHs disabled. */
  1145. static void efx_set_multicast_list(struct net_device *net_dev)
  1146. {
  1147. struct efx_nic *efx = netdev_priv(net_dev);
  1148. struct dev_mc_list *mc_list = net_dev->mc_list;
  1149. union efx_multicast_hash *mc_hash = &efx->multicast_hash;
  1150. bool promiscuous = !!(net_dev->flags & IFF_PROMISC);
  1151. bool changed = (efx->promiscuous != promiscuous);
  1152. u32 crc;
  1153. int bit;
  1154. int i;
  1155. efx->promiscuous = promiscuous;
  1156. /* Build multicast hash table */
  1157. if (promiscuous || (net_dev->flags & IFF_ALLMULTI)) {
  1158. memset(mc_hash, 0xff, sizeof(*mc_hash));
  1159. } else {
  1160. memset(mc_hash, 0x00, sizeof(*mc_hash));
  1161. for (i = 0; i < net_dev->mc_count; i++) {
  1162. crc = ether_crc_le(ETH_ALEN, mc_list->dmi_addr);
  1163. bit = crc & (EFX_MCAST_HASH_ENTRIES - 1);
  1164. set_bit_le(bit, mc_hash->byte);
  1165. mc_list = mc_list->next;
  1166. }
  1167. }
  1168. if (!efx->port_enabled)
  1169. /* Delay pushing settings until efx_start_port() */
  1170. return;
  1171. if (changed)
  1172. queue_work(efx->workqueue, &efx->reconfigure_work);
  1173. /* Create and activate new global multicast hash table */
  1174. falcon_set_multicast_hash(efx);
  1175. }
  1176. static int efx_netdev_event(struct notifier_block *this,
  1177. unsigned long event, void *ptr)
  1178. {
  1179. struct net_device *net_dev = ptr;
  1180. if (net_dev->open == efx_net_open && event == NETDEV_CHANGENAME) {
  1181. struct efx_nic *efx = netdev_priv(net_dev);
  1182. strcpy(efx->name, net_dev->name);
  1183. efx_mtd_rename(efx);
  1184. }
  1185. return NOTIFY_DONE;
  1186. }
  1187. static struct notifier_block efx_netdev_notifier = {
  1188. .notifier_call = efx_netdev_event,
  1189. };
  1190. static int efx_register_netdev(struct efx_nic *efx)
  1191. {
  1192. struct net_device *net_dev = efx->net_dev;
  1193. int rc;
  1194. net_dev->watchdog_timeo = 5 * HZ;
  1195. net_dev->irq = efx->pci_dev->irq;
  1196. net_dev->open = efx_net_open;
  1197. net_dev->stop = efx_net_stop;
  1198. net_dev->get_stats = efx_net_stats;
  1199. net_dev->tx_timeout = &efx_watchdog;
  1200. net_dev->hard_start_xmit = efx_hard_start_xmit;
  1201. net_dev->do_ioctl = efx_ioctl;
  1202. net_dev->change_mtu = efx_change_mtu;
  1203. net_dev->set_mac_address = efx_set_mac_address;
  1204. net_dev->set_multicast_list = efx_set_multicast_list;
  1205. #ifdef CONFIG_NET_POLL_CONTROLLER
  1206. net_dev->poll_controller = efx_netpoll;
  1207. #endif
  1208. SET_NETDEV_DEV(net_dev, &efx->pci_dev->dev);
  1209. SET_ETHTOOL_OPS(net_dev, &efx_ethtool_ops);
  1210. /* Always start with carrier off; PHY events will detect the link */
  1211. netif_carrier_off(efx->net_dev);
  1212. /* Clear MAC statistics */
  1213. falcon_update_stats_xmac(efx);
  1214. memset(&efx->mac_stats, 0, sizeof(efx->mac_stats));
  1215. rc = register_netdev(net_dev);
  1216. if (rc) {
  1217. EFX_ERR(efx, "could not register net dev\n");
  1218. return rc;
  1219. }
  1220. strcpy(efx->name, net_dev->name);
  1221. return 0;
  1222. }
  1223. static void efx_unregister_netdev(struct efx_nic *efx)
  1224. {
  1225. struct efx_tx_queue *tx_queue;
  1226. if (!efx->net_dev)
  1227. return;
  1228. BUG_ON(netdev_priv(efx->net_dev) != efx);
  1229. /* Free up any skbs still remaining. This has to happen before
  1230. * we try to unregister the netdev as running their destructors
  1231. * may be needed to get the device ref. count to 0. */
  1232. efx_for_each_tx_queue(tx_queue, efx)
  1233. efx_release_tx_buffers(tx_queue);
  1234. if (efx_dev_registered(efx)) {
  1235. strlcpy(efx->name, pci_name(efx->pci_dev), sizeof(efx->name));
  1236. unregister_netdev(efx->net_dev);
  1237. }
  1238. }
  1239. /**************************************************************************
  1240. *
  1241. * Device reset and suspend
  1242. *
  1243. **************************************************************************/
  1244. /* Tears down the entire software state and most of the hardware state
  1245. * before reset. */
  1246. void efx_reset_down(struct efx_nic *efx, struct ethtool_cmd *ecmd)
  1247. {
  1248. int rc;
  1249. EFX_ASSERT_RESET_SERIALISED(efx);
  1250. /* The net_dev->get_stats handler is quite slow, and will fail
  1251. * if a fetch is pending over reset. Serialise against it. */
  1252. spin_lock(&efx->stats_lock);
  1253. efx->stats_enabled = false;
  1254. spin_unlock(&efx->stats_lock);
  1255. efx_stop_all(efx);
  1256. mutex_lock(&efx->mac_lock);
  1257. mutex_lock(&efx->spi_lock);
  1258. rc = falcon_xmac_get_settings(efx, ecmd);
  1259. if (rc)
  1260. EFX_ERR(efx, "could not back up PHY settings\n");
  1261. efx_fini_channels(efx);
  1262. }
  1263. /* This function will always ensure that the locks acquired in
  1264. * efx_reset_down() are released. A failure return code indicates
  1265. * that we were unable to reinitialise the hardware, and the
  1266. * driver should be disabled. If ok is false, then the rx and tx
  1267. * engines are not restarted, pending a RESET_DISABLE. */
  1268. int efx_reset_up(struct efx_nic *efx, struct ethtool_cmd *ecmd, bool ok)
  1269. {
  1270. int rc;
  1271. EFX_ASSERT_RESET_SERIALISED(efx);
  1272. rc = falcon_init_nic(efx);
  1273. if (rc) {
  1274. EFX_ERR(efx, "failed to initialise NIC\n");
  1275. ok = false;
  1276. }
  1277. if (ok) {
  1278. efx_init_channels(efx);
  1279. if (falcon_xmac_set_settings(efx, ecmd))
  1280. EFX_ERR(efx, "could not restore PHY settings\n");
  1281. }
  1282. mutex_unlock(&efx->spi_lock);
  1283. mutex_unlock(&efx->mac_lock);
  1284. if (ok) {
  1285. efx_start_all(efx);
  1286. efx->stats_enabled = true;
  1287. }
  1288. return rc;
  1289. }
  1290. /* Reset the NIC as transparently as possible. Do not reset the PHY
  1291. * Note that the reset may fail, in which case the card will be left
  1292. * in a most-probably-unusable state.
  1293. *
  1294. * This function will sleep. You cannot reset from within an atomic
  1295. * state; use efx_schedule_reset() instead.
  1296. *
  1297. * Grabs the rtnl_lock.
  1298. */
  1299. static int efx_reset(struct efx_nic *efx)
  1300. {
  1301. struct ethtool_cmd ecmd;
  1302. enum reset_type method = efx->reset_pending;
  1303. int rc;
  1304. /* Serialise with kernel interfaces */
  1305. rtnl_lock();
  1306. /* If we're not RUNNING then don't reset. Leave the reset_pending
  1307. * flag set so that efx_pci_probe_main will be retried */
  1308. if (efx->state != STATE_RUNNING) {
  1309. EFX_INFO(efx, "scheduled reset quenched. NIC not RUNNING\n");
  1310. goto unlock_rtnl;
  1311. }
  1312. EFX_INFO(efx, "resetting (%d)\n", method);
  1313. efx_reset_down(efx, &ecmd);
  1314. rc = falcon_reset_hw(efx, method);
  1315. if (rc) {
  1316. EFX_ERR(efx, "failed to reset hardware\n");
  1317. goto fail;
  1318. }
  1319. /* Allow resets to be rescheduled. */
  1320. efx->reset_pending = RESET_TYPE_NONE;
  1321. /* Reinitialise bus-mastering, which may have been turned off before
  1322. * the reset was scheduled. This is still appropriate, even in the
  1323. * RESET_TYPE_DISABLE since this driver generally assumes the hardware
  1324. * can respond to requests. */
  1325. pci_set_master(efx->pci_dev);
  1326. /* Leave device stopped if necessary */
  1327. if (method == RESET_TYPE_DISABLE) {
  1328. rc = -EIO;
  1329. goto fail;
  1330. }
  1331. rc = efx_reset_up(efx, &ecmd, true);
  1332. if (rc)
  1333. goto disable;
  1334. EFX_LOG(efx, "reset complete\n");
  1335. unlock_rtnl:
  1336. rtnl_unlock();
  1337. return 0;
  1338. fail:
  1339. efx_reset_up(efx, &ecmd, false);
  1340. disable:
  1341. EFX_ERR(efx, "has been disabled\n");
  1342. efx->state = STATE_DISABLED;
  1343. rtnl_unlock();
  1344. efx_unregister_netdev(efx);
  1345. efx_fini_port(efx);
  1346. return rc;
  1347. }
  1348. /* The worker thread exists so that code that cannot sleep can
  1349. * schedule a reset for later.
  1350. */
  1351. static void efx_reset_work(struct work_struct *data)
  1352. {
  1353. struct efx_nic *nic = container_of(data, struct efx_nic, reset_work);
  1354. efx_reset(nic);
  1355. }
  1356. void efx_schedule_reset(struct efx_nic *efx, enum reset_type type)
  1357. {
  1358. enum reset_type method;
  1359. if (efx->reset_pending != RESET_TYPE_NONE) {
  1360. EFX_INFO(efx, "quenching already scheduled reset\n");
  1361. return;
  1362. }
  1363. switch (type) {
  1364. case RESET_TYPE_INVISIBLE:
  1365. case RESET_TYPE_ALL:
  1366. case RESET_TYPE_WORLD:
  1367. case RESET_TYPE_DISABLE:
  1368. method = type;
  1369. break;
  1370. case RESET_TYPE_RX_RECOVERY:
  1371. case RESET_TYPE_RX_DESC_FETCH:
  1372. case RESET_TYPE_TX_DESC_FETCH:
  1373. case RESET_TYPE_TX_SKIP:
  1374. method = RESET_TYPE_INVISIBLE;
  1375. break;
  1376. default:
  1377. method = RESET_TYPE_ALL;
  1378. break;
  1379. }
  1380. if (method != type)
  1381. EFX_LOG(efx, "scheduling reset (%d:%d)\n", type, method);
  1382. else
  1383. EFX_LOG(efx, "scheduling reset (%d)\n", method);
  1384. efx->reset_pending = method;
  1385. queue_work(efx->reset_workqueue, &efx->reset_work);
  1386. }
  1387. /**************************************************************************
  1388. *
  1389. * List of NICs we support
  1390. *
  1391. **************************************************************************/
  1392. /* PCI device ID table */
  1393. static struct pci_device_id efx_pci_table[] __devinitdata = {
  1394. {PCI_DEVICE(EFX_VENDID_SFC, FALCON_A_P_DEVID),
  1395. .driver_data = (unsigned long) &falcon_a_nic_type},
  1396. {PCI_DEVICE(EFX_VENDID_SFC, FALCON_B_P_DEVID),
  1397. .driver_data = (unsigned long) &falcon_b_nic_type},
  1398. {0} /* end of list */
  1399. };
  1400. /**************************************************************************
  1401. *
  1402. * Dummy PHY/MAC/Board operations
  1403. *
  1404. * Can be used for some unimplemented operations
  1405. * Needed so all function pointers are valid and do not have to be tested
  1406. * before use
  1407. *
  1408. **************************************************************************/
  1409. int efx_port_dummy_op_int(struct efx_nic *efx)
  1410. {
  1411. return 0;
  1412. }
  1413. void efx_port_dummy_op_void(struct efx_nic *efx) {}
  1414. void efx_port_dummy_op_blink(struct efx_nic *efx, bool blink) {}
  1415. static struct efx_phy_operations efx_dummy_phy_operations = {
  1416. .init = efx_port_dummy_op_int,
  1417. .reconfigure = efx_port_dummy_op_void,
  1418. .check_hw = efx_port_dummy_op_int,
  1419. .fini = efx_port_dummy_op_void,
  1420. .clear_interrupt = efx_port_dummy_op_void,
  1421. };
  1422. static struct efx_board efx_dummy_board_info = {
  1423. .init = efx_port_dummy_op_int,
  1424. .init_leds = efx_port_dummy_op_int,
  1425. .set_fault_led = efx_port_dummy_op_blink,
  1426. .blink = efx_port_dummy_op_blink,
  1427. .fini = efx_port_dummy_op_void,
  1428. };
  1429. /**************************************************************************
  1430. *
  1431. * Data housekeeping
  1432. *
  1433. **************************************************************************/
  1434. /* This zeroes out and then fills in the invariants in a struct
  1435. * efx_nic (including all sub-structures).
  1436. */
  1437. static int efx_init_struct(struct efx_nic *efx, struct efx_nic_type *type,
  1438. struct pci_dev *pci_dev, struct net_device *net_dev)
  1439. {
  1440. struct efx_channel *channel;
  1441. struct efx_tx_queue *tx_queue;
  1442. struct efx_rx_queue *rx_queue;
  1443. int i, rc;
  1444. /* Initialise common structures */
  1445. memset(efx, 0, sizeof(*efx));
  1446. spin_lock_init(&efx->biu_lock);
  1447. spin_lock_init(&efx->phy_lock);
  1448. mutex_init(&efx->spi_lock);
  1449. INIT_WORK(&efx->reset_work, efx_reset_work);
  1450. INIT_DELAYED_WORK(&efx->monitor_work, efx_monitor);
  1451. efx->pci_dev = pci_dev;
  1452. efx->state = STATE_INIT;
  1453. efx->reset_pending = RESET_TYPE_NONE;
  1454. strlcpy(efx->name, pci_name(pci_dev), sizeof(efx->name));
  1455. efx->board_info = efx_dummy_board_info;
  1456. efx->net_dev = net_dev;
  1457. efx->rx_checksum_enabled = true;
  1458. spin_lock_init(&efx->netif_stop_lock);
  1459. spin_lock_init(&efx->stats_lock);
  1460. mutex_init(&efx->mac_lock);
  1461. efx->phy_op = &efx_dummy_phy_operations;
  1462. efx->mii.dev = net_dev;
  1463. INIT_WORK(&efx->reconfigure_work, efx_reconfigure_work);
  1464. atomic_set(&efx->netif_stop_count, 1);
  1465. for (i = 0; i < EFX_MAX_CHANNELS; i++) {
  1466. channel = &efx->channel[i];
  1467. channel->efx = efx;
  1468. channel->channel = i;
  1469. channel->work_pending = false;
  1470. }
  1471. for (i = 0; i < EFX_TX_QUEUE_COUNT; i++) {
  1472. tx_queue = &efx->tx_queue[i];
  1473. tx_queue->efx = efx;
  1474. tx_queue->queue = i;
  1475. tx_queue->buffer = NULL;
  1476. tx_queue->channel = &efx->channel[0]; /* for safety */
  1477. tx_queue->tso_headers_free = NULL;
  1478. }
  1479. for (i = 0; i < EFX_MAX_RX_QUEUES; i++) {
  1480. rx_queue = &efx->rx_queue[i];
  1481. rx_queue->efx = efx;
  1482. rx_queue->queue = i;
  1483. rx_queue->channel = &efx->channel[0]; /* for safety */
  1484. rx_queue->buffer = NULL;
  1485. spin_lock_init(&rx_queue->add_lock);
  1486. INIT_DELAYED_WORK(&rx_queue->work, efx_rx_work);
  1487. }
  1488. efx->type = type;
  1489. /* Sanity-check NIC type */
  1490. EFX_BUG_ON_PARANOID(efx->type->txd_ring_mask &
  1491. (efx->type->txd_ring_mask + 1));
  1492. EFX_BUG_ON_PARANOID(efx->type->rxd_ring_mask &
  1493. (efx->type->rxd_ring_mask + 1));
  1494. EFX_BUG_ON_PARANOID(efx->type->evq_size &
  1495. (efx->type->evq_size - 1));
  1496. /* As close as we can get to guaranteeing that we don't overflow */
  1497. EFX_BUG_ON_PARANOID(efx->type->evq_size <
  1498. (efx->type->txd_ring_mask + 1 +
  1499. efx->type->rxd_ring_mask + 1));
  1500. EFX_BUG_ON_PARANOID(efx->type->phys_addr_channels > EFX_MAX_CHANNELS);
  1501. /* Higher numbered interrupt modes are less capable! */
  1502. efx->interrupt_mode = max(efx->type->max_interrupt_mode,
  1503. interrupt_mode);
  1504. efx->workqueue = create_singlethread_workqueue("sfc_work");
  1505. if (!efx->workqueue) {
  1506. rc = -ENOMEM;
  1507. goto fail1;
  1508. }
  1509. efx->reset_workqueue = create_singlethread_workqueue("sfc_reset");
  1510. if (!efx->reset_workqueue) {
  1511. rc = -ENOMEM;
  1512. goto fail2;
  1513. }
  1514. return 0;
  1515. fail2:
  1516. destroy_workqueue(efx->workqueue);
  1517. efx->workqueue = NULL;
  1518. fail1:
  1519. return rc;
  1520. }
  1521. static void efx_fini_struct(struct efx_nic *efx)
  1522. {
  1523. if (efx->reset_workqueue) {
  1524. destroy_workqueue(efx->reset_workqueue);
  1525. efx->reset_workqueue = NULL;
  1526. }
  1527. if (efx->workqueue) {
  1528. destroy_workqueue(efx->workqueue);
  1529. efx->workqueue = NULL;
  1530. }
  1531. }
  1532. /**************************************************************************
  1533. *
  1534. * PCI interface
  1535. *
  1536. **************************************************************************/
  1537. /* Main body of final NIC shutdown code
  1538. * This is called only at module unload (or hotplug removal).
  1539. */
  1540. static void efx_pci_remove_main(struct efx_nic *efx)
  1541. {
  1542. EFX_ASSERT_RESET_SERIALISED(efx);
  1543. /* Skip everything if we never obtained a valid membase */
  1544. if (!efx->membase)
  1545. return;
  1546. efx_fini_channels(efx);
  1547. efx_fini_port(efx);
  1548. /* Shutdown the board, then the NIC and board state */
  1549. efx->board_info.fini(efx);
  1550. falcon_fini_interrupt(efx);
  1551. efx_fini_napi(efx);
  1552. efx_remove_all(efx);
  1553. }
  1554. /* Final NIC shutdown
  1555. * This is called only at module unload (or hotplug removal).
  1556. */
  1557. static void efx_pci_remove(struct pci_dev *pci_dev)
  1558. {
  1559. struct efx_nic *efx;
  1560. efx = pci_get_drvdata(pci_dev);
  1561. if (!efx)
  1562. return;
  1563. efx_mtd_remove(efx);
  1564. /* Mark the NIC as fini, then stop the interface */
  1565. rtnl_lock();
  1566. efx->state = STATE_FINI;
  1567. dev_close(efx->net_dev);
  1568. /* Allow any queued efx_resets() to complete */
  1569. rtnl_unlock();
  1570. if (efx->membase == NULL)
  1571. goto out;
  1572. efx_unregister_netdev(efx);
  1573. /* Wait for any scheduled resets to complete. No more will be
  1574. * scheduled from this point because efx_stop_all() has been
  1575. * called, we are no longer registered with driverlink, and
  1576. * the net_device's have been removed. */
  1577. flush_workqueue(efx->reset_workqueue);
  1578. efx_pci_remove_main(efx);
  1579. out:
  1580. efx_fini_io(efx);
  1581. EFX_LOG(efx, "shutdown successful\n");
  1582. pci_set_drvdata(pci_dev, NULL);
  1583. efx_fini_struct(efx);
  1584. free_netdev(efx->net_dev);
  1585. };
  1586. /* Main body of NIC initialisation
  1587. * This is called at module load (or hotplug insertion, theoretically).
  1588. */
  1589. static int efx_pci_probe_main(struct efx_nic *efx)
  1590. {
  1591. int rc;
  1592. /* Do start-of-day initialisation */
  1593. rc = efx_probe_all(efx);
  1594. if (rc)
  1595. goto fail1;
  1596. rc = efx_init_napi(efx);
  1597. if (rc)
  1598. goto fail2;
  1599. /* Initialise the board */
  1600. rc = efx->board_info.init(efx);
  1601. if (rc) {
  1602. EFX_ERR(efx, "failed to initialise board\n");
  1603. goto fail3;
  1604. }
  1605. rc = falcon_init_nic(efx);
  1606. if (rc) {
  1607. EFX_ERR(efx, "failed to initialise NIC\n");
  1608. goto fail4;
  1609. }
  1610. rc = efx_init_port(efx);
  1611. if (rc) {
  1612. EFX_ERR(efx, "failed to initialise port\n");
  1613. goto fail5;
  1614. }
  1615. efx_init_channels(efx);
  1616. rc = falcon_init_interrupt(efx);
  1617. if (rc)
  1618. goto fail6;
  1619. return 0;
  1620. fail6:
  1621. efx_fini_channels(efx);
  1622. efx_fini_port(efx);
  1623. fail5:
  1624. fail4:
  1625. fail3:
  1626. efx_fini_napi(efx);
  1627. fail2:
  1628. efx_remove_all(efx);
  1629. fail1:
  1630. return rc;
  1631. }
  1632. /* NIC initialisation
  1633. *
  1634. * This is called at module load (or hotplug insertion,
  1635. * theoretically). It sets up PCI mappings, tests and resets the NIC,
  1636. * sets up and registers the network devices with the kernel and hooks
  1637. * the interrupt service routine. It does not prepare the device for
  1638. * transmission; this is left to the first time one of the network
  1639. * interfaces is brought up (i.e. efx_net_open).
  1640. */
  1641. static int __devinit efx_pci_probe(struct pci_dev *pci_dev,
  1642. const struct pci_device_id *entry)
  1643. {
  1644. struct efx_nic_type *type = (struct efx_nic_type *) entry->driver_data;
  1645. struct net_device *net_dev;
  1646. struct efx_nic *efx;
  1647. int i, rc;
  1648. /* Allocate and initialise a struct net_device and struct efx_nic */
  1649. net_dev = alloc_etherdev(sizeof(*efx));
  1650. if (!net_dev)
  1651. return -ENOMEM;
  1652. net_dev->features |= (NETIF_F_IP_CSUM | NETIF_F_SG |
  1653. NETIF_F_HIGHDMA | NETIF_F_TSO);
  1654. if (lro)
  1655. net_dev->features |= NETIF_F_LRO;
  1656. /* Mask for features that also apply to VLAN devices */
  1657. net_dev->vlan_features |= (NETIF_F_ALL_CSUM | NETIF_F_SG |
  1658. NETIF_F_HIGHDMA | NETIF_F_TSO);
  1659. efx = netdev_priv(net_dev);
  1660. pci_set_drvdata(pci_dev, efx);
  1661. rc = efx_init_struct(efx, type, pci_dev, net_dev);
  1662. if (rc)
  1663. goto fail1;
  1664. EFX_INFO(efx, "Solarflare Communications NIC detected\n");
  1665. /* Set up basic I/O (BAR mappings etc) */
  1666. rc = efx_init_io(efx);
  1667. if (rc)
  1668. goto fail2;
  1669. /* No serialisation is required with the reset path because
  1670. * we're in STATE_INIT. */
  1671. for (i = 0; i < 5; i++) {
  1672. rc = efx_pci_probe_main(efx);
  1673. if (rc == 0)
  1674. break;
  1675. /* Serialise against efx_reset(). No more resets will be
  1676. * scheduled since efx_stop_all() has been called, and we
  1677. * have not and never have been registered with either
  1678. * the rtnetlink or driverlink layers. */
  1679. flush_workqueue(efx->reset_workqueue);
  1680. /* Retry if a recoverably reset event has been scheduled */
  1681. if ((efx->reset_pending != RESET_TYPE_INVISIBLE) &&
  1682. (efx->reset_pending != RESET_TYPE_ALL))
  1683. goto fail3;
  1684. efx->reset_pending = RESET_TYPE_NONE;
  1685. }
  1686. if (rc) {
  1687. EFX_ERR(efx, "Could not reset NIC\n");
  1688. goto fail4;
  1689. }
  1690. /* Switch to the running state before we expose the device to
  1691. * the OS. This is to ensure that the initial gathering of
  1692. * MAC stats succeeds. */
  1693. rtnl_lock();
  1694. efx->state = STATE_RUNNING;
  1695. rtnl_unlock();
  1696. rc = efx_register_netdev(efx);
  1697. if (rc)
  1698. goto fail5;
  1699. EFX_LOG(efx, "initialisation successful\n");
  1700. efx_mtd_probe(efx); /* allowed to fail */
  1701. return 0;
  1702. fail5:
  1703. efx_pci_remove_main(efx);
  1704. fail4:
  1705. fail3:
  1706. efx_fini_io(efx);
  1707. fail2:
  1708. efx_fini_struct(efx);
  1709. fail1:
  1710. EFX_LOG(efx, "initialisation failed. rc=%d\n", rc);
  1711. free_netdev(net_dev);
  1712. return rc;
  1713. }
  1714. static struct pci_driver efx_pci_driver = {
  1715. .name = EFX_DRIVER_NAME,
  1716. .id_table = efx_pci_table,
  1717. .probe = efx_pci_probe,
  1718. .remove = efx_pci_remove,
  1719. };
  1720. /**************************************************************************
  1721. *
  1722. * Kernel module interface
  1723. *
  1724. *************************************************************************/
  1725. module_param(interrupt_mode, uint, 0444);
  1726. MODULE_PARM_DESC(interrupt_mode,
  1727. "Interrupt mode (0=>MSIX 1=>MSI 2=>legacy)");
  1728. static int __init efx_init_module(void)
  1729. {
  1730. int rc;
  1731. printk(KERN_INFO "Solarflare NET driver v" EFX_DRIVER_VERSION "\n");
  1732. rc = register_netdevice_notifier(&efx_netdev_notifier);
  1733. if (rc)
  1734. goto err_notifier;
  1735. refill_workqueue = create_workqueue("sfc_refill");
  1736. if (!refill_workqueue) {
  1737. rc = -ENOMEM;
  1738. goto err_refill;
  1739. }
  1740. rc = pci_register_driver(&efx_pci_driver);
  1741. if (rc < 0)
  1742. goto err_pci;
  1743. return 0;
  1744. err_pci:
  1745. destroy_workqueue(refill_workqueue);
  1746. err_refill:
  1747. unregister_netdevice_notifier(&efx_netdev_notifier);
  1748. err_notifier:
  1749. return rc;
  1750. }
  1751. static void __exit efx_exit_module(void)
  1752. {
  1753. printk(KERN_INFO "Solarflare NET driver unloading\n");
  1754. pci_unregister_driver(&efx_pci_driver);
  1755. destroy_workqueue(refill_workqueue);
  1756. unregister_netdevice_notifier(&efx_netdev_notifier);
  1757. }
  1758. module_init(efx_init_module);
  1759. module_exit(efx_exit_module);
  1760. MODULE_AUTHOR("Michael Brown <mbrown@fensystems.co.uk> and "
  1761. "Solarflare Communications");
  1762. MODULE_DESCRIPTION("Solarflare Communications network driver");
  1763. MODULE_LICENSE("GPL");
  1764. MODULE_DEVICE_TABLE(pci, efx_pci_table);