rtl2832.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919
  1. /*
  2. * Realtek RTL2832 DVB-T demodulator driver
  3. *
  4. * Copyright (C) 2012 Thomas Mair <thomas.mair86@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. */
  20. #include "rtl2832_priv.h"
  21. #include "dvb_math.h"
  22. #include <linux/bitops.h>
  23. int rtl2832_debug;
  24. module_param_named(debug, rtl2832_debug, int, 0644);
  25. MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
  26. #define REG_MASK(b) (BIT(b + 1) - 1)
  27. static const struct rtl2832_reg_entry registers[] = {
  28. [DVBT_SOFT_RST] = {0x1, 0x1, 2, 2},
  29. [DVBT_IIC_REPEAT] = {0x1, 0x1, 3, 3},
  30. [DVBT_TR_WAIT_MIN_8K] = {0x1, 0x88, 11, 2},
  31. [DVBT_RSD_BER_FAIL_VAL] = {0x1, 0x8f, 15, 0},
  32. [DVBT_EN_BK_TRK] = {0x1, 0xa6, 7, 7},
  33. [DVBT_AD_EN_REG] = {0x0, 0x8, 7, 7},
  34. [DVBT_AD_EN_REG1] = {0x0, 0x8, 6, 6},
  35. [DVBT_EN_BBIN] = {0x1, 0xb1, 0, 0},
  36. [DVBT_MGD_THD0] = {0x1, 0x95, 7, 0},
  37. [DVBT_MGD_THD1] = {0x1, 0x96, 7, 0},
  38. [DVBT_MGD_THD2] = {0x1, 0x97, 7, 0},
  39. [DVBT_MGD_THD3] = {0x1, 0x98, 7, 0},
  40. [DVBT_MGD_THD4] = {0x1, 0x99, 7, 0},
  41. [DVBT_MGD_THD5] = {0x1, 0x9a, 7, 0},
  42. [DVBT_MGD_THD6] = {0x1, 0x9b, 7, 0},
  43. [DVBT_MGD_THD7] = {0x1, 0x9c, 7, 0},
  44. [DVBT_EN_CACQ_NOTCH] = {0x1, 0x61, 4, 4},
  45. [DVBT_AD_AV_REF] = {0x0, 0x9, 6, 0},
  46. [DVBT_REG_PI] = {0x0, 0xa, 2, 0},
  47. [DVBT_PIP_ON] = {0x0, 0x21, 3, 3},
  48. [DVBT_SCALE1_B92] = {0x2, 0x92, 7, 0},
  49. [DVBT_SCALE1_B93] = {0x2, 0x93, 7, 0},
  50. [DVBT_SCALE1_BA7] = {0x2, 0xa7, 7, 0},
  51. [DVBT_SCALE1_BA9] = {0x2, 0xa9, 7, 0},
  52. [DVBT_SCALE1_BAA] = {0x2, 0xaa, 7, 0},
  53. [DVBT_SCALE1_BAB] = {0x2, 0xab, 7, 0},
  54. [DVBT_SCALE1_BAC] = {0x2, 0xac, 7, 0},
  55. [DVBT_SCALE1_BB0] = {0x2, 0xb0, 7, 0},
  56. [DVBT_SCALE1_BB1] = {0x2, 0xb1, 7, 0},
  57. [DVBT_KB_P1] = {0x1, 0x64, 3, 1},
  58. [DVBT_KB_P2] = {0x1, 0x64, 6, 4},
  59. [DVBT_KB_P3] = {0x1, 0x65, 2, 0},
  60. [DVBT_OPT_ADC_IQ] = {0x0, 0x6, 5, 4},
  61. [DVBT_AD_AVI] = {0x0, 0x9, 1, 0},
  62. [DVBT_AD_AVQ] = {0x0, 0x9, 3, 2},
  63. [DVBT_K1_CR_STEP12] = {0x2, 0xad, 9, 4},
  64. [DVBT_TRK_KS_P2] = {0x1, 0x6f, 2, 0},
  65. [DVBT_TRK_KS_I2] = {0x1, 0x70, 5, 3},
  66. [DVBT_TR_THD_SET2] = {0x1, 0x72, 3, 0},
  67. [DVBT_TRK_KC_P2] = {0x1, 0x73, 5, 3},
  68. [DVBT_TRK_KC_I2] = {0x1, 0x75, 2, 0},
  69. [DVBT_CR_THD_SET2] = {0x1, 0x76, 7, 6},
  70. [DVBT_PSET_IFFREQ] = {0x1, 0x19, 21, 0},
  71. [DVBT_SPEC_INV] = {0x1, 0x15, 0, 0},
  72. [DVBT_RSAMP_RATIO] = {0x1, 0x9f, 27, 2},
  73. [DVBT_CFREQ_OFF_RATIO] = {0x1, 0x9d, 23, 4},
  74. [DVBT_FSM_STAGE] = {0x3, 0x51, 6, 3},
  75. [DVBT_RX_CONSTEL] = {0x3, 0x3c, 3, 2},
  76. [DVBT_RX_HIER] = {0x3, 0x3c, 6, 4},
  77. [DVBT_RX_C_RATE_LP] = {0x3, 0x3d, 2, 0},
  78. [DVBT_RX_C_RATE_HP] = {0x3, 0x3d, 5, 3},
  79. [DVBT_GI_IDX] = {0x3, 0x51, 1, 0},
  80. [DVBT_FFT_MODE_IDX] = {0x3, 0x51, 2, 2},
  81. [DVBT_RSD_BER_EST] = {0x3, 0x4e, 15, 0},
  82. [DVBT_CE_EST_EVM] = {0x4, 0xc, 15, 0},
  83. [DVBT_RF_AGC_VAL] = {0x3, 0x5b, 13, 0},
  84. [DVBT_IF_AGC_VAL] = {0x3, 0x59, 13, 0},
  85. [DVBT_DAGC_VAL] = {0x3, 0x5, 7, 0},
  86. [DVBT_SFREQ_OFF] = {0x3, 0x18, 13, 0},
  87. [DVBT_CFREQ_OFF] = {0x3, 0x5f, 17, 0},
  88. [DVBT_POLAR_RF_AGC] = {0x0, 0xe, 1, 1},
  89. [DVBT_POLAR_IF_AGC] = {0x0, 0xe, 0, 0},
  90. [DVBT_AAGC_HOLD] = {0x1, 0x4, 5, 5},
  91. [DVBT_EN_RF_AGC] = {0x1, 0x4, 6, 6},
  92. [DVBT_EN_IF_AGC] = {0x1, 0x4, 7, 7},
  93. [DVBT_IF_AGC_MIN] = {0x1, 0x8, 7, 0},
  94. [DVBT_IF_AGC_MAX] = {0x1, 0x9, 7, 0},
  95. [DVBT_RF_AGC_MIN] = {0x1, 0xa, 7, 0},
  96. [DVBT_RF_AGC_MAX] = {0x1, 0xb, 7, 0},
  97. [DVBT_IF_AGC_MAN] = {0x1, 0xc, 6, 6},
  98. [DVBT_IF_AGC_MAN_VAL] = {0x1, 0xc, 13, 0},
  99. [DVBT_RF_AGC_MAN] = {0x1, 0xe, 6, 6},
  100. [DVBT_RF_AGC_MAN_VAL] = {0x1, 0xe, 13, 0},
  101. [DVBT_DAGC_TRG_VAL] = {0x1, 0x12, 7, 0},
  102. [DVBT_AGC_TARG_VAL_0] = {0x1, 0x2, 0, 0},
  103. [DVBT_AGC_TARG_VAL_8_1] = {0x1, 0x3, 7, 0},
  104. [DVBT_AAGC_LOOP_GAIN] = {0x1, 0xc7, 5, 1},
  105. [DVBT_LOOP_GAIN2_3_0] = {0x1, 0x4, 4, 1},
  106. [DVBT_LOOP_GAIN2_4] = {0x1, 0x5, 7, 7},
  107. [DVBT_LOOP_GAIN3] = {0x1, 0xc8, 4, 0},
  108. [DVBT_VTOP1] = {0x1, 0x6, 5, 0},
  109. [DVBT_VTOP2] = {0x1, 0xc9, 5, 0},
  110. [DVBT_VTOP3] = {0x1, 0xca, 5, 0},
  111. [DVBT_KRF1] = {0x1, 0xcb, 7, 0},
  112. [DVBT_KRF2] = {0x1, 0x7, 7, 0},
  113. [DVBT_KRF3] = {0x1, 0xcd, 7, 0},
  114. [DVBT_KRF4] = {0x1, 0xce, 7, 0},
  115. [DVBT_EN_GI_PGA] = {0x1, 0xe5, 0, 0},
  116. [DVBT_THD_LOCK_UP] = {0x1, 0xd9, 8, 0},
  117. [DVBT_THD_LOCK_DW] = {0x1, 0xdb, 8, 0},
  118. [DVBT_THD_UP1] = {0x1, 0xdd, 7, 0},
  119. [DVBT_THD_DW1] = {0x1, 0xde, 7, 0},
  120. [DVBT_INTER_CNT_LEN] = {0x1, 0xd8, 3, 0},
  121. [DVBT_GI_PGA_STATE] = {0x1, 0xe6, 3, 3},
  122. [DVBT_EN_AGC_PGA] = {0x1, 0xd7, 0, 0},
  123. [DVBT_CKOUTPAR] = {0x1, 0x7b, 5, 5},
  124. [DVBT_CKOUT_PWR] = {0x1, 0x7b, 6, 6},
  125. [DVBT_SYNC_DUR] = {0x1, 0x7b, 7, 7},
  126. [DVBT_ERR_DUR] = {0x1, 0x7c, 0, 0},
  127. [DVBT_SYNC_LVL] = {0x1, 0x7c, 1, 1},
  128. [DVBT_ERR_LVL] = {0x1, 0x7c, 2, 2},
  129. [DVBT_VAL_LVL] = {0x1, 0x7c, 3, 3},
  130. [DVBT_SERIAL] = {0x1, 0x7c, 4, 4},
  131. [DVBT_SER_LSB] = {0x1, 0x7c, 5, 5},
  132. [DVBT_CDIV_PH0] = {0x1, 0x7d, 3, 0},
  133. [DVBT_CDIV_PH1] = {0x1, 0x7d, 7, 4},
  134. [DVBT_MPEG_IO_OPT_2_2] = {0x0, 0x6, 7, 7},
  135. [DVBT_MPEG_IO_OPT_1_0] = {0x0, 0x7, 7, 6},
  136. [DVBT_CKOUTPAR_PIP] = {0x0, 0xb7, 4, 4},
  137. [DVBT_CKOUT_PWR_PIP] = {0x0, 0xb7, 3, 3},
  138. [DVBT_SYNC_LVL_PIP] = {0x0, 0xb7, 2, 2},
  139. [DVBT_ERR_LVL_PIP] = {0x0, 0xb7, 1, 1},
  140. [DVBT_VAL_LVL_PIP] = {0x0, 0xb7, 0, 0},
  141. [DVBT_CKOUTPAR_PID] = {0x0, 0xb9, 4, 4},
  142. [DVBT_CKOUT_PWR_PID] = {0x0, 0xb9, 3, 3},
  143. [DVBT_SYNC_LVL_PID] = {0x0, 0xb9, 2, 2},
  144. [DVBT_ERR_LVL_PID] = {0x0, 0xb9, 1, 1},
  145. [DVBT_VAL_LVL_PID] = {0x0, 0xb9, 0, 0},
  146. [DVBT_SM_PASS] = {0x1, 0x93, 11, 0},
  147. [DVBT_AD7_SETTING] = {0x0, 0x11, 15, 0},
  148. [DVBT_RSSI_R] = {0x3, 0x1, 6, 0},
  149. [DVBT_ACI_DET_IND] = {0x3, 0x12, 0, 0},
  150. [DVBT_REG_MON] = {0x0, 0xd, 1, 0},
  151. [DVBT_REG_MONSEL] = {0x0, 0xd, 2, 2},
  152. [DVBT_REG_GPE] = {0x0, 0xd, 7, 7},
  153. [DVBT_REG_GPO] = {0x0, 0x10, 0, 0},
  154. [DVBT_REG_4MSEL] = {0x0, 0x13, 0, 0},
  155. };
  156. /* write multiple hardware registers */
  157. static int rtl2832_wr(struct rtl2832_priv *priv, u8 reg, u8 *val, int len)
  158. {
  159. int ret;
  160. u8 buf[1+len];
  161. struct i2c_msg msg[1] = {
  162. {
  163. .addr = priv->cfg.i2c_addr,
  164. .flags = 0,
  165. .len = 1+len,
  166. .buf = buf,
  167. }
  168. };
  169. buf[0] = reg;
  170. memcpy(&buf[1], val, len);
  171. ret = i2c_transfer(priv->i2c, msg, 1);
  172. if (ret == 1) {
  173. ret = 0;
  174. } else {
  175. warn("i2c wr failed=%d reg=%02x len=%d", ret, reg, len);
  176. ret = -EREMOTEIO;
  177. }
  178. return ret;
  179. }
  180. /* read multiple hardware registers */
  181. static int rtl2832_rd(struct rtl2832_priv *priv, u8 reg, u8 *val, int len)
  182. {
  183. int ret;
  184. struct i2c_msg msg[2] = {
  185. {
  186. .addr = priv->cfg.i2c_addr,
  187. .flags = 0,
  188. .len = 1,
  189. .buf = &reg,
  190. }, {
  191. .addr = priv->cfg.i2c_addr,
  192. .flags = I2C_M_RD,
  193. .len = len,
  194. .buf = val,
  195. }
  196. };
  197. ret = i2c_transfer(priv->i2c, msg, 2);
  198. if (ret == 2) {
  199. ret = 0;
  200. } else {
  201. warn("i2c rd failed=%d reg=%02x len=%d", ret, reg, len);
  202. ret = -EREMOTEIO;
  203. }
  204. return ret;
  205. }
  206. /* write multiple registers */
  207. static int rtl2832_wr_regs(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val,
  208. int len)
  209. {
  210. int ret;
  211. /* switch bank if needed */
  212. if (page != priv->page) {
  213. ret = rtl2832_wr(priv, 0x00, &page, 1);
  214. if (ret)
  215. return ret;
  216. priv->page = page;
  217. }
  218. return rtl2832_wr(priv, reg, val, len);
  219. }
  220. /* read multiple registers */
  221. static int rtl2832_rd_regs(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val,
  222. int len)
  223. {
  224. int ret;
  225. /* switch bank if needed */
  226. if (page != priv->page) {
  227. ret = rtl2832_wr(priv, 0x00, &page, 1);
  228. if (ret)
  229. return ret;
  230. priv->page = page;
  231. }
  232. return rtl2832_rd(priv, reg, val, len);
  233. }
  234. #if 0 /* currently not used */
  235. /* write single register */
  236. static int rtl2832_wr_reg(struct rtl2832_priv *priv, u8 reg, u8 page, u8 val)
  237. {
  238. return rtl2832_wr_regs(priv, reg, page, &val, 1);
  239. }
  240. #endif
  241. /* read single register */
  242. static int rtl2832_rd_reg(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val)
  243. {
  244. return rtl2832_rd_regs(priv, reg, page, val, 1);
  245. }
  246. int rtl2832_rd_demod_reg(struct rtl2832_priv *priv, int reg, u32 *val)
  247. {
  248. int ret;
  249. u8 reg_start_addr;
  250. u8 msb, lsb;
  251. u8 page;
  252. u8 reading[4];
  253. u32 reading_tmp;
  254. int i;
  255. u8 len;
  256. u32 mask;
  257. reg_start_addr = registers[reg].start_address;
  258. msb = registers[reg].msb;
  259. lsb = registers[reg].lsb;
  260. page = registers[reg].page;
  261. len = (msb >> 3) + 1;
  262. mask = REG_MASK(msb - lsb);
  263. ret = rtl2832_rd_regs(priv, reg_start_addr, page, &reading[0], len);
  264. if (ret)
  265. goto err;
  266. reading_tmp = 0;
  267. for (i = 0; i < len; i++)
  268. reading_tmp |= reading[i] << ((len - 1 - i) * 8);
  269. *val = (reading_tmp >> lsb) & mask;
  270. return ret;
  271. err:
  272. dbg("%s: failed=%d", __func__, ret);
  273. return ret;
  274. }
  275. int rtl2832_wr_demod_reg(struct rtl2832_priv *priv, int reg, u32 val)
  276. {
  277. int ret, i;
  278. u8 len;
  279. u8 reg_start_addr;
  280. u8 msb, lsb;
  281. u8 page;
  282. u32 mask;
  283. u8 reading[4];
  284. u8 writing[4];
  285. u32 reading_tmp;
  286. u32 writing_tmp;
  287. reg_start_addr = registers[reg].start_address;
  288. msb = registers[reg].msb;
  289. lsb = registers[reg].lsb;
  290. page = registers[reg].page;
  291. len = (msb >> 3) + 1;
  292. mask = REG_MASK(msb - lsb);
  293. ret = rtl2832_rd_regs(priv, reg_start_addr, page, &reading[0], len);
  294. if (ret)
  295. goto err;
  296. reading_tmp = 0;
  297. for (i = 0; i < len; i++)
  298. reading_tmp |= reading[i] << ((len - 1 - i) * 8);
  299. writing_tmp = reading_tmp & ~(mask << lsb);
  300. writing_tmp |= ((val & mask) << lsb);
  301. for (i = 0; i < len; i++)
  302. writing[i] = (writing_tmp >> ((len - 1 - i) * 8)) & 0xff;
  303. ret = rtl2832_wr_regs(priv, reg_start_addr, page, &writing[0], len);
  304. if (ret)
  305. goto err;
  306. return ret;
  307. err:
  308. dbg("%s: failed=%d", __func__, ret);
  309. return ret;
  310. }
  311. static int rtl2832_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  312. {
  313. int ret;
  314. struct rtl2832_priv *priv = fe->demodulator_priv;
  315. dbg("%s: enable=%d", __func__, enable);
  316. /* gate already open or close */
  317. if (priv->i2c_gate_state == enable)
  318. return 0;
  319. ret = rtl2832_wr_demod_reg(priv, DVBT_IIC_REPEAT, (enable ? 0x1 : 0x0));
  320. if (ret)
  321. goto err;
  322. priv->i2c_gate_state = enable;
  323. return ret;
  324. err:
  325. dbg("%s: failed=%d", __func__, ret);
  326. return ret;
  327. }
  328. static int rtl2832_init(struct dvb_frontend *fe)
  329. {
  330. struct rtl2832_priv *priv = fe->demodulator_priv;
  331. int i, ret;
  332. u8 en_bbin;
  333. u64 pset_iffreq;
  334. /* initialization values for the demodulator registers */
  335. struct rtl2832_reg_value rtl2832_initial_regs[] = {
  336. {DVBT_AD_EN_REG, 0x1},
  337. {DVBT_AD_EN_REG1, 0x1},
  338. {DVBT_RSD_BER_FAIL_VAL, 0x2800},
  339. {DVBT_MGD_THD0, 0x10},
  340. {DVBT_MGD_THD1, 0x20},
  341. {DVBT_MGD_THD2, 0x20},
  342. {DVBT_MGD_THD3, 0x40},
  343. {DVBT_MGD_THD4, 0x22},
  344. {DVBT_MGD_THD5, 0x32},
  345. {DVBT_MGD_THD6, 0x37},
  346. {DVBT_MGD_THD7, 0x39},
  347. {DVBT_EN_BK_TRK, 0x0},
  348. {DVBT_EN_CACQ_NOTCH, 0x0},
  349. {DVBT_AD_AV_REF, 0x2a},
  350. {DVBT_REG_PI, 0x6},
  351. {DVBT_PIP_ON, 0x0},
  352. {DVBT_CDIV_PH0, 0x8},
  353. {DVBT_CDIV_PH1, 0x8},
  354. {DVBT_SCALE1_B92, 0x4},
  355. {DVBT_SCALE1_B93, 0xb0},
  356. {DVBT_SCALE1_BA7, 0x78},
  357. {DVBT_SCALE1_BA9, 0x28},
  358. {DVBT_SCALE1_BAA, 0x59},
  359. {DVBT_SCALE1_BAB, 0x83},
  360. {DVBT_SCALE1_BAC, 0xd4},
  361. {DVBT_SCALE1_BB0, 0x65},
  362. {DVBT_SCALE1_BB1, 0x43},
  363. {DVBT_KB_P1, 0x1},
  364. {DVBT_KB_P2, 0x4},
  365. {DVBT_KB_P3, 0x7},
  366. {DVBT_K1_CR_STEP12, 0xa},
  367. {DVBT_REG_GPE, 0x1},
  368. {DVBT_SERIAL, 0x0},
  369. {DVBT_CDIV_PH0, 0x9},
  370. {DVBT_CDIV_PH1, 0x9},
  371. {DVBT_MPEG_IO_OPT_2_2, 0x0},
  372. {DVBT_MPEG_IO_OPT_1_0, 0x0},
  373. {DVBT_TRK_KS_P2, 0x4},
  374. {DVBT_TRK_KS_I2, 0x7},
  375. {DVBT_TR_THD_SET2, 0x6},
  376. {DVBT_TRK_KC_I2, 0x5},
  377. {DVBT_CR_THD_SET2, 0x1},
  378. {DVBT_SPEC_INV, 0x0},
  379. {DVBT_DAGC_TRG_VAL, 0x5a},
  380. {DVBT_AGC_TARG_VAL_0, 0x0},
  381. {DVBT_AGC_TARG_VAL_8_1, 0x5a},
  382. {DVBT_AAGC_LOOP_GAIN, 0x16},
  383. {DVBT_LOOP_GAIN2_3_0, 0x6},
  384. {DVBT_LOOP_GAIN2_4, 0x1},
  385. {DVBT_LOOP_GAIN3, 0x16},
  386. {DVBT_VTOP1, 0x35},
  387. {DVBT_VTOP2, 0x21},
  388. {DVBT_VTOP3, 0x21},
  389. {DVBT_KRF1, 0x0},
  390. {DVBT_KRF2, 0x40},
  391. {DVBT_KRF3, 0x10},
  392. {DVBT_KRF4, 0x10},
  393. {DVBT_IF_AGC_MIN, 0x80},
  394. {DVBT_IF_AGC_MAX, 0x7f},
  395. {DVBT_RF_AGC_MIN, 0x80},
  396. {DVBT_RF_AGC_MAX, 0x7f},
  397. {DVBT_POLAR_RF_AGC, 0x0},
  398. {DVBT_POLAR_IF_AGC, 0x0},
  399. {DVBT_AD7_SETTING, 0xe9bf},
  400. {DVBT_EN_GI_PGA, 0x0},
  401. {DVBT_THD_LOCK_UP, 0x0},
  402. {DVBT_THD_LOCK_DW, 0x0},
  403. {DVBT_THD_UP1, 0x11},
  404. {DVBT_THD_DW1, 0xef},
  405. {DVBT_INTER_CNT_LEN, 0xc},
  406. {DVBT_GI_PGA_STATE, 0x0},
  407. {DVBT_EN_AGC_PGA, 0x1},
  408. {DVBT_IF_AGC_MAN, 0x0},
  409. };
  410. dbg("%s", __func__);
  411. en_bbin = (priv->cfg.if_dvbt == 0 ? 0x1 : 0x0);
  412. /*
  413. * PSET_IFFREQ = - floor((IfFreqHz % CrystalFreqHz) * pow(2, 22)
  414. * / CrystalFreqHz)
  415. */
  416. pset_iffreq = priv->cfg.if_dvbt % priv->cfg.xtal;
  417. pset_iffreq *= 0x400000;
  418. pset_iffreq = div_u64(pset_iffreq, priv->cfg.xtal);
  419. pset_iffreq = pset_iffreq & 0x3fffff;
  420. for (i = 0; i < ARRAY_SIZE(rtl2832_initial_regs); i++) {
  421. ret = rtl2832_wr_demod_reg(priv, rtl2832_initial_regs[i].reg,
  422. rtl2832_initial_regs[i].value);
  423. if (ret)
  424. goto err;
  425. }
  426. /* if frequency settings */
  427. ret = rtl2832_wr_demod_reg(priv, DVBT_EN_BBIN, en_bbin);
  428. if (ret)
  429. goto err;
  430. ret = rtl2832_wr_demod_reg(priv, DVBT_PSET_IFFREQ, pset_iffreq);
  431. if (ret)
  432. goto err;
  433. priv->sleeping = false;
  434. return ret;
  435. err:
  436. dbg("%s: failed=%d", __func__, ret);
  437. return ret;
  438. }
  439. static int rtl2832_sleep(struct dvb_frontend *fe)
  440. {
  441. struct rtl2832_priv *priv = fe->demodulator_priv;
  442. dbg("%s", __func__);
  443. priv->sleeping = true;
  444. return 0;
  445. }
  446. int rtl2832_get_tune_settings(struct dvb_frontend *fe,
  447. struct dvb_frontend_tune_settings *s)
  448. {
  449. dbg("%s", __func__);
  450. s->min_delay_ms = 1000;
  451. s->step_size = fe->ops.info.frequency_stepsize * 2;
  452. s->max_drift = (fe->ops.info.frequency_stepsize * 2) + 1;
  453. return 0;
  454. }
  455. static int rtl2832_set_frontend(struct dvb_frontend *fe)
  456. {
  457. struct rtl2832_priv *priv = fe->demodulator_priv;
  458. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  459. int ret, i, j;
  460. u64 bw_mode, num, num2;
  461. u32 resamp_ratio, cfreq_off_ratio;
  462. static u8 bw_params[3][32] = {
  463. /* 6 MHz bandwidth */
  464. {
  465. 0xf5, 0xff, 0x15, 0x38, 0x5d, 0x6d, 0x52, 0x07, 0xfa, 0x2f,
  466. 0x53, 0xf5, 0x3f, 0xca, 0x0b, 0x91, 0xea, 0x30, 0x63, 0xb2,
  467. 0x13, 0xda, 0x0b, 0xc4, 0x18, 0x7e, 0x16, 0x66, 0x08, 0x67,
  468. 0x19, 0xe0,
  469. },
  470. /* 7 MHz bandwidth */
  471. {
  472. 0xe7, 0xcc, 0xb5, 0xba, 0xe8, 0x2f, 0x67, 0x61, 0x00, 0xaf,
  473. 0x86, 0xf2, 0xbf, 0x59, 0x04, 0x11, 0xb6, 0x33, 0xa4, 0x30,
  474. 0x15, 0x10, 0x0a, 0x42, 0x18, 0xf8, 0x17, 0xd9, 0x07, 0x22,
  475. 0x19, 0x10,
  476. },
  477. /* 8 MHz bandwidth */
  478. {
  479. 0x09, 0xf6, 0xd2, 0xa7, 0x9a, 0xc9, 0x27, 0x77, 0x06, 0xbf,
  480. 0xec, 0xf4, 0x4f, 0x0b, 0xfc, 0x01, 0x63, 0x35, 0x54, 0xa7,
  481. 0x16, 0x66, 0x08, 0xb4, 0x19, 0x6e, 0x19, 0x65, 0x05, 0xc8,
  482. 0x19, 0xe0,
  483. },
  484. };
  485. dbg("%s: frequency=%d bandwidth_hz=%d inversion=%d", __func__,
  486. c->frequency, c->bandwidth_hz, c->inversion);
  487. /* program tuner */
  488. if (fe->ops.tuner_ops.set_params)
  489. fe->ops.tuner_ops.set_params(fe);
  490. switch (c->bandwidth_hz) {
  491. case 6000000:
  492. i = 0;
  493. bw_mode = 48000000;
  494. break;
  495. case 7000000:
  496. i = 1;
  497. bw_mode = 56000000;
  498. break;
  499. case 8000000:
  500. i = 2;
  501. bw_mode = 64000000;
  502. break;
  503. default:
  504. dbg("invalid bandwidth");
  505. return -EINVAL;
  506. }
  507. for (j = 0; j < sizeof(bw_params[0]); j++) {
  508. ret = rtl2832_wr_regs(priv, 0x1c+j, 1, &bw_params[i][j], 1);
  509. if (ret)
  510. goto err;
  511. }
  512. /* calculate and set resample ratio
  513. * RSAMP_RATIO = floor(CrystalFreqHz * 7 * pow(2, 22)
  514. * / ConstWithBandwidthMode)
  515. */
  516. num = priv->cfg.xtal * 7;
  517. num *= 0x400000;
  518. num = div_u64(num, bw_mode);
  519. resamp_ratio = num & 0x3ffffff;
  520. ret = rtl2832_wr_demod_reg(priv, DVBT_RSAMP_RATIO, resamp_ratio);
  521. if (ret)
  522. goto err;
  523. /* calculate and set cfreq off ratio
  524. * CFREQ_OFF_RATIO = - floor(ConstWithBandwidthMode * pow(2, 20)
  525. * / (CrystalFreqHz * 7))
  526. */
  527. num = bw_mode << 20;
  528. num2 = priv->cfg.xtal * 7;
  529. num = div_u64(num, num2);
  530. num = -num;
  531. cfreq_off_ratio = num & 0xfffff;
  532. ret = rtl2832_wr_demod_reg(priv, DVBT_CFREQ_OFF_RATIO, cfreq_off_ratio);
  533. if (ret)
  534. goto err;
  535. /* soft reset */
  536. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x1);
  537. if (ret)
  538. goto err;
  539. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x0);
  540. if (ret)
  541. goto err;
  542. return ret;
  543. err:
  544. info("%s: failed=%d", __func__, ret);
  545. return ret;
  546. }
  547. static int rtl2832_get_frontend(struct dvb_frontend *fe)
  548. {
  549. struct rtl2832_priv *priv = fe->demodulator_priv;
  550. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  551. int ret;
  552. u8 buf[3];
  553. if (priv->sleeping)
  554. return 0;
  555. ret = rtl2832_rd_regs(priv, 0x3c, 3, buf, 2);
  556. if (ret)
  557. goto err;
  558. ret = rtl2832_rd_reg(priv, 0x51, 3, &buf[2]);
  559. if (ret)
  560. goto err;
  561. dbg("%s: TPS=%*ph", __func__, 3, buf);
  562. switch ((buf[0] >> 2) & 3) {
  563. case 0:
  564. c->modulation = QPSK;
  565. break;
  566. case 1:
  567. c->modulation = QAM_16;
  568. break;
  569. case 2:
  570. c->modulation = QAM_64;
  571. break;
  572. }
  573. switch ((buf[2] >> 2) & 1) {
  574. case 0:
  575. c->transmission_mode = TRANSMISSION_MODE_2K;
  576. break;
  577. case 1:
  578. c->transmission_mode = TRANSMISSION_MODE_8K;
  579. }
  580. switch ((buf[2] >> 0) & 3) {
  581. case 0:
  582. c->guard_interval = GUARD_INTERVAL_1_32;
  583. break;
  584. case 1:
  585. c->guard_interval = GUARD_INTERVAL_1_16;
  586. break;
  587. case 2:
  588. c->guard_interval = GUARD_INTERVAL_1_8;
  589. break;
  590. case 3:
  591. c->guard_interval = GUARD_INTERVAL_1_4;
  592. break;
  593. }
  594. switch ((buf[0] >> 4) & 7) {
  595. case 0:
  596. c->hierarchy = HIERARCHY_NONE;
  597. break;
  598. case 1:
  599. c->hierarchy = HIERARCHY_1;
  600. break;
  601. case 2:
  602. c->hierarchy = HIERARCHY_2;
  603. break;
  604. case 3:
  605. c->hierarchy = HIERARCHY_4;
  606. break;
  607. }
  608. switch ((buf[1] >> 3) & 7) {
  609. case 0:
  610. c->code_rate_HP = FEC_1_2;
  611. break;
  612. case 1:
  613. c->code_rate_HP = FEC_2_3;
  614. break;
  615. case 2:
  616. c->code_rate_HP = FEC_3_4;
  617. break;
  618. case 3:
  619. c->code_rate_HP = FEC_5_6;
  620. break;
  621. case 4:
  622. c->code_rate_HP = FEC_7_8;
  623. break;
  624. }
  625. switch ((buf[1] >> 0) & 7) {
  626. case 0:
  627. c->code_rate_LP = FEC_1_2;
  628. break;
  629. case 1:
  630. c->code_rate_LP = FEC_2_3;
  631. break;
  632. case 2:
  633. c->code_rate_LP = FEC_3_4;
  634. break;
  635. case 3:
  636. c->code_rate_LP = FEC_5_6;
  637. break;
  638. case 4:
  639. c->code_rate_LP = FEC_7_8;
  640. break;
  641. }
  642. return 0;
  643. err:
  644. dbg("%s: failed=%d", __func__, ret);
  645. return ret;
  646. }
  647. static int rtl2832_read_status(struct dvb_frontend *fe, fe_status_t *status)
  648. {
  649. struct rtl2832_priv *priv = fe->demodulator_priv;
  650. int ret;
  651. u32 tmp;
  652. *status = 0;
  653. dbg("%s", __func__);
  654. if (priv->sleeping)
  655. return 0;
  656. ret = rtl2832_rd_demod_reg(priv, DVBT_FSM_STAGE, &tmp);
  657. if (ret)
  658. goto err;
  659. if (tmp == 11) {
  660. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
  661. FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
  662. }
  663. /* TODO find out if this is also true for rtl2832? */
  664. /*else if (tmp == 10) {
  665. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
  666. FE_HAS_VITERBI;
  667. }*/
  668. return ret;
  669. err:
  670. info("%s: failed=%d", __func__, ret);
  671. return ret;
  672. }
  673. static int rtl2832_read_snr(struct dvb_frontend *fe, u16 *snr)
  674. {
  675. struct rtl2832_priv *priv = fe->demodulator_priv;
  676. int ret, hierarchy, constellation;
  677. u8 buf[2], tmp;
  678. u16 tmp16;
  679. #define CONSTELLATION_NUM 3
  680. #define HIERARCHY_NUM 4
  681. static const u32 snr_constant[CONSTELLATION_NUM][HIERARCHY_NUM] = {
  682. { 85387325, 85387325, 85387325, 85387325 },
  683. { 86676178, 86676178, 87167949, 87795660 },
  684. { 87659938, 87659938, 87885178, 88241743 },
  685. };
  686. /* reports SNR in resolution of 0.1 dB */
  687. ret = rtl2832_rd_reg(priv, 0x3c, 3, &tmp);
  688. if (ret)
  689. goto err;
  690. constellation = (tmp >> 2) & 0x03; /* [3:2] */
  691. if (constellation > CONSTELLATION_NUM - 1)
  692. goto err;
  693. hierarchy = (tmp >> 4) & 0x07; /* [6:4] */
  694. if (hierarchy > HIERARCHY_NUM - 1)
  695. goto err;
  696. ret = rtl2832_rd_regs(priv, 0x0c, 4, buf, 2);
  697. if (ret)
  698. goto err;
  699. tmp16 = buf[0] << 8 | buf[1];
  700. if (tmp16)
  701. *snr = (snr_constant[constellation][hierarchy] -
  702. intlog10(tmp16)) / ((1 << 24) / 100);
  703. else
  704. *snr = 0;
  705. return 0;
  706. err:
  707. dbg("%s: failed=%d", __func__, ret);
  708. return ret;
  709. }
  710. static struct dvb_frontend_ops rtl2832_ops;
  711. static void rtl2832_release(struct dvb_frontend *fe)
  712. {
  713. struct rtl2832_priv *priv = fe->demodulator_priv;
  714. dbg("%s", __func__);
  715. kfree(priv);
  716. }
  717. struct dvb_frontend *rtl2832_attach(const struct rtl2832_config *cfg,
  718. struct i2c_adapter *i2c)
  719. {
  720. struct rtl2832_priv *priv = NULL;
  721. int ret = 0;
  722. u8 tmp;
  723. dbg("%s", __func__);
  724. /* allocate memory for the internal state */
  725. priv = kzalloc(sizeof(struct rtl2832_priv), GFP_KERNEL);
  726. if (priv == NULL)
  727. goto err;
  728. /* setup the priv */
  729. priv->i2c = i2c;
  730. priv->tuner = cfg->tuner;
  731. memcpy(&priv->cfg, cfg, sizeof(struct rtl2832_config));
  732. /* check if the demod is there */
  733. ret = rtl2832_rd_reg(priv, 0x00, 0x0, &tmp);
  734. if (ret)
  735. goto err;
  736. /* create dvb_frontend */
  737. memcpy(&priv->fe.ops, &rtl2832_ops, sizeof(struct dvb_frontend_ops));
  738. priv->fe.demodulator_priv = priv;
  739. /* TODO implement sleep mode */
  740. priv->sleeping = true;
  741. return &priv->fe;
  742. err:
  743. dbg("%s: failed=%d", __func__, ret);
  744. kfree(priv);
  745. return NULL;
  746. }
  747. EXPORT_SYMBOL(rtl2832_attach);
  748. static struct dvb_frontend_ops rtl2832_ops = {
  749. .delsys = { SYS_DVBT },
  750. .info = {
  751. .name = "Realtek RTL2832 (DVB-T)",
  752. .frequency_min = 174000000,
  753. .frequency_max = 862000000,
  754. .frequency_stepsize = 166667,
  755. .caps = FE_CAN_FEC_1_2 |
  756. FE_CAN_FEC_2_3 |
  757. FE_CAN_FEC_3_4 |
  758. FE_CAN_FEC_5_6 |
  759. FE_CAN_FEC_7_8 |
  760. FE_CAN_FEC_AUTO |
  761. FE_CAN_QPSK |
  762. FE_CAN_QAM_16 |
  763. FE_CAN_QAM_64 |
  764. FE_CAN_QAM_AUTO |
  765. FE_CAN_TRANSMISSION_MODE_AUTO |
  766. FE_CAN_GUARD_INTERVAL_AUTO |
  767. FE_CAN_HIERARCHY_AUTO |
  768. FE_CAN_RECOVER |
  769. FE_CAN_MUTE_TS
  770. },
  771. .release = rtl2832_release,
  772. .init = rtl2832_init,
  773. .sleep = rtl2832_sleep,
  774. .get_tune_settings = rtl2832_get_tune_settings,
  775. .set_frontend = rtl2832_set_frontend,
  776. .get_frontend = rtl2832_get_frontend,
  777. .read_status = rtl2832_read_status,
  778. .read_snr = rtl2832_read_snr,
  779. .i2c_gate_ctrl = rtl2832_i2c_gate_ctrl,
  780. };
  781. MODULE_AUTHOR("Thomas Mair <mair.thomas86@gmail.com>");
  782. MODULE_DESCRIPTION("Realtek RTL2832 DVB-T demodulator driver");
  783. MODULE_LICENSE("GPL");
  784. MODULE_VERSION("0.5");