radeon_display.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include <asm/div64.h>
  31. #include "drm_crtc_helper.h"
  32. #include "drm_edid.h"
  33. static int radeon_ddc_dump(struct drm_connector *connector);
  34. static void avivo_crtc_load_lut(struct drm_crtc *crtc)
  35. {
  36. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. int i;
  40. DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
  41. WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
  42. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
  43. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
  44. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
  45. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
  46. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
  47. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
  48. WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
  49. WREG32(AVIVO_DC_LUT_RW_MODE, 0);
  50. WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
  51. WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
  52. for (i = 0; i < 256; i++) {
  53. WREG32(AVIVO_DC_LUT_30_COLOR,
  54. (radeon_crtc->lut_r[i] << 20) |
  55. (radeon_crtc->lut_g[i] << 10) |
  56. (radeon_crtc->lut_b[i] << 0));
  57. }
  58. WREG32(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id);
  59. }
  60. static void evergreen_crtc_load_lut(struct drm_crtc *crtc)
  61. {
  62. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  63. struct drm_device *dev = crtc->dev;
  64. struct radeon_device *rdev = dev->dev_private;
  65. int i;
  66. DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
  67. WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
  68. WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
  69. WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
  70. WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
  71. WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
  72. WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
  73. WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
  74. WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
  75. WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
  76. WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
  77. for (i = 0; i < 256; i++) {
  78. WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
  79. (radeon_crtc->lut_r[i] << 20) |
  80. (radeon_crtc->lut_g[i] << 10) |
  81. (radeon_crtc->lut_b[i] << 0));
  82. }
  83. }
  84. static void legacy_crtc_load_lut(struct drm_crtc *crtc)
  85. {
  86. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  87. struct drm_device *dev = crtc->dev;
  88. struct radeon_device *rdev = dev->dev_private;
  89. int i;
  90. uint32_t dac2_cntl;
  91. dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  92. if (radeon_crtc->crtc_id == 0)
  93. dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
  94. else
  95. dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
  96. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  97. WREG8(RADEON_PALETTE_INDEX, 0);
  98. for (i = 0; i < 256; i++) {
  99. WREG32(RADEON_PALETTE_30_DATA,
  100. (radeon_crtc->lut_r[i] << 20) |
  101. (radeon_crtc->lut_g[i] << 10) |
  102. (radeon_crtc->lut_b[i] << 0));
  103. }
  104. }
  105. void radeon_crtc_load_lut(struct drm_crtc *crtc)
  106. {
  107. struct drm_device *dev = crtc->dev;
  108. struct radeon_device *rdev = dev->dev_private;
  109. if (!crtc->enabled)
  110. return;
  111. if (ASIC_IS_DCE4(rdev))
  112. evergreen_crtc_load_lut(crtc);
  113. else if (ASIC_IS_AVIVO(rdev))
  114. avivo_crtc_load_lut(crtc);
  115. else
  116. legacy_crtc_load_lut(crtc);
  117. }
  118. /** Sets the color ramps on behalf of fbcon */
  119. void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  120. u16 blue, int regno)
  121. {
  122. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  123. radeon_crtc->lut_r[regno] = red >> 6;
  124. radeon_crtc->lut_g[regno] = green >> 6;
  125. radeon_crtc->lut_b[regno] = blue >> 6;
  126. }
  127. /** Gets the color ramps on behalf of fbcon */
  128. void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  129. u16 *blue, int regno)
  130. {
  131. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  132. *red = radeon_crtc->lut_r[regno] << 6;
  133. *green = radeon_crtc->lut_g[regno] << 6;
  134. *blue = radeon_crtc->lut_b[regno] << 6;
  135. }
  136. static void radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  137. u16 *blue, uint32_t start, uint32_t size)
  138. {
  139. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  140. int end = (start + size > 256) ? 256 : start + size, i;
  141. /* userspace palettes are always correct as is */
  142. for (i = start; i < end; i++) {
  143. radeon_crtc->lut_r[i] = red[i] >> 6;
  144. radeon_crtc->lut_g[i] = green[i] >> 6;
  145. radeon_crtc->lut_b[i] = blue[i] >> 6;
  146. }
  147. radeon_crtc_load_lut(crtc);
  148. }
  149. static void radeon_crtc_destroy(struct drm_crtc *crtc)
  150. {
  151. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  152. drm_crtc_cleanup(crtc);
  153. kfree(radeon_crtc);
  154. }
  155. static const struct drm_crtc_funcs radeon_crtc_funcs = {
  156. .cursor_set = radeon_crtc_cursor_set,
  157. .cursor_move = radeon_crtc_cursor_move,
  158. .gamma_set = radeon_crtc_gamma_set,
  159. .set_config = drm_crtc_helper_set_config,
  160. .destroy = radeon_crtc_destroy,
  161. };
  162. static void radeon_crtc_init(struct drm_device *dev, int index)
  163. {
  164. struct radeon_device *rdev = dev->dev_private;
  165. struct radeon_crtc *radeon_crtc;
  166. int i;
  167. radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  168. if (radeon_crtc == NULL)
  169. return;
  170. drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
  171. drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
  172. radeon_crtc->crtc_id = index;
  173. rdev->mode_info.crtcs[index] = radeon_crtc;
  174. #if 0
  175. radeon_crtc->mode_set.crtc = &radeon_crtc->base;
  176. radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
  177. radeon_crtc->mode_set.num_connectors = 0;
  178. #endif
  179. for (i = 0; i < 256; i++) {
  180. radeon_crtc->lut_r[i] = i << 2;
  181. radeon_crtc->lut_g[i] = i << 2;
  182. radeon_crtc->lut_b[i] = i << 2;
  183. }
  184. if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
  185. radeon_atombios_init_crtc(dev, radeon_crtc);
  186. else
  187. radeon_legacy_init_crtc(dev, radeon_crtc);
  188. }
  189. static const char *encoder_names[34] = {
  190. "NONE",
  191. "INTERNAL_LVDS",
  192. "INTERNAL_TMDS1",
  193. "INTERNAL_TMDS2",
  194. "INTERNAL_DAC1",
  195. "INTERNAL_DAC2",
  196. "INTERNAL_SDVOA",
  197. "INTERNAL_SDVOB",
  198. "SI170B",
  199. "CH7303",
  200. "CH7301",
  201. "INTERNAL_DVO1",
  202. "EXTERNAL_SDVOA",
  203. "EXTERNAL_SDVOB",
  204. "TITFP513",
  205. "INTERNAL_LVTM1",
  206. "VT1623",
  207. "HDMI_SI1930",
  208. "HDMI_INTERNAL",
  209. "INTERNAL_KLDSCP_TMDS1",
  210. "INTERNAL_KLDSCP_DVO1",
  211. "INTERNAL_KLDSCP_DAC1",
  212. "INTERNAL_KLDSCP_DAC2",
  213. "SI178",
  214. "MVPU_FPGA",
  215. "INTERNAL_DDI",
  216. "VT1625",
  217. "HDMI_SI1932",
  218. "DP_AN9801",
  219. "DP_DP501",
  220. "INTERNAL_UNIPHY",
  221. "INTERNAL_KLDSCP_LVTMA",
  222. "INTERNAL_UNIPHY1",
  223. "INTERNAL_UNIPHY2",
  224. };
  225. static const char *connector_names[15] = {
  226. "Unknown",
  227. "VGA",
  228. "DVI-I",
  229. "DVI-D",
  230. "DVI-A",
  231. "Composite",
  232. "S-video",
  233. "LVDS",
  234. "Component",
  235. "DIN",
  236. "DisplayPort",
  237. "HDMI-A",
  238. "HDMI-B",
  239. "TV",
  240. "eDP",
  241. };
  242. static const char *hpd_names[6] = {
  243. "HPD1",
  244. "HPD2",
  245. "HPD3",
  246. "HPD4",
  247. "HPD5",
  248. "HPD6",
  249. };
  250. static void radeon_print_display_setup(struct drm_device *dev)
  251. {
  252. struct drm_connector *connector;
  253. struct radeon_connector *radeon_connector;
  254. struct drm_encoder *encoder;
  255. struct radeon_encoder *radeon_encoder;
  256. uint32_t devices;
  257. int i = 0;
  258. DRM_INFO("Radeon Display Connectors\n");
  259. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  260. radeon_connector = to_radeon_connector(connector);
  261. DRM_INFO("Connector %d:\n", i);
  262. DRM_INFO(" %s\n", connector_names[connector->connector_type]);
  263. if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
  264. DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
  265. if (radeon_connector->ddc_bus) {
  266. DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
  267. radeon_connector->ddc_bus->rec.mask_clk_reg,
  268. radeon_connector->ddc_bus->rec.mask_data_reg,
  269. radeon_connector->ddc_bus->rec.a_clk_reg,
  270. radeon_connector->ddc_bus->rec.a_data_reg,
  271. radeon_connector->ddc_bus->rec.en_clk_reg,
  272. radeon_connector->ddc_bus->rec.en_data_reg,
  273. radeon_connector->ddc_bus->rec.y_clk_reg,
  274. radeon_connector->ddc_bus->rec.y_data_reg);
  275. if (radeon_connector->router_bus)
  276. DRM_INFO(" DDC Router 0x%x/0x%x\n",
  277. radeon_connector->router.mux_control_pin,
  278. radeon_connector->router.mux_state);
  279. } else {
  280. if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
  281. connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
  282. connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
  283. connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
  284. connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
  285. connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
  286. DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
  287. }
  288. DRM_INFO(" Encoders:\n");
  289. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  290. radeon_encoder = to_radeon_encoder(encoder);
  291. devices = radeon_encoder->devices & radeon_connector->devices;
  292. if (devices) {
  293. if (devices & ATOM_DEVICE_CRT1_SUPPORT)
  294. DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  295. if (devices & ATOM_DEVICE_CRT2_SUPPORT)
  296. DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
  297. if (devices & ATOM_DEVICE_LCD1_SUPPORT)
  298. DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  299. if (devices & ATOM_DEVICE_DFP1_SUPPORT)
  300. DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  301. if (devices & ATOM_DEVICE_DFP2_SUPPORT)
  302. DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
  303. if (devices & ATOM_DEVICE_DFP3_SUPPORT)
  304. DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
  305. if (devices & ATOM_DEVICE_DFP4_SUPPORT)
  306. DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
  307. if (devices & ATOM_DEVICE_DFP5_SUPPORT)
  308. DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
  309. if (devices & ATOM_DEVICE_DFP6_SUPPORT)
  310. DRM_INFO(" DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]);
  311. if (devices & ATOM_DEVICE_TV1_SUPPORT)
  312. DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  313. if (devices & ATOM_DEVICE_CV_SUPPORT)
  314. DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
  315. }
  316. }
  317. i++;
  318. }
  319. }
  320. static bool radeon_setup_enc_conn(struct drm_device *dev)
  321. {
  322. struct radeon_device *rdev = dev->dev_private;
  323. struct drm_connector *drm_connector;
  324. bool ret = false;
  325. if (rdev->bios) {
  326. if (rdev->is_atom_bios) {
  327. ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
  328. if (ret == false)
  329. ret = radeon_get_atom_connector_info_from_object_table(dev);
  330. } else {
  331. ret = radeon_get_legacy_connector_info_from_bios(dev);
  332. if (ret == false)
  333. ret = radeon_get_legacy_connector_info_from_table(dev);
  334. }
  335. } else {
  336. if (!ASIC_IS_AVIVO(rdev))
  337. ret = radeon_get_legacy_connector_info_from_table(dev);
  338. }
  339. if (ret) {
  340. radeon_setup_encoder_clones(dev);
  341. radeon_print_display_setup(dev);
  342. list_for_each_entry(drm_connector, &dev->mode_config.connector_list, head)
  343. radeon_ddc_dump(drm_connector);
  344. }
  345. return ret;
  346. }
  347. int radeon_ddc_get_modes(struct radeon_connector *radeon_connector)
  348. {
  349. struct drm_device *dev = radeon_connector->base.dev;
  350. struct radeon_device *rdev = dev->dev_private;
  351. int ret = 0;
  352. /* on hw with routers, select right port */
  353. if (radeon_connector->router.valid)
  354. radeon_router_select_port(radeon_connector);
  355. if ((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
  356. (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)) {
  357. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  358. if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
  359. dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) && dig->dp_i2c_bus)
  360. radeon_connector->edid = drm_get_edid(&radeon_connector->base, &dig->dp_i2c_bus->adapter);
  361. }
  362. if (!radeon_connector->ddc_bus)
  363. return -1;
  364. if (!radeon_connector->edid) {
  365. radeon_connector->edid = drm_get_edid(&radeon_connector->base, &radeon_connector->ddc_bus->adapter);
  366. }
  367. /* some servers provide a hardcoded edid in rom for KVMs */
  368. if (!radeon_connector->edid)
  369. radeon_connector->edid = radeon_combios_get_hardcoded_edid(rdev);
  370. if (radeon_connector->edid) {
  371. drm_mode_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid);
  372. ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid);
  373. return ret;
  374. }
  375. drm_mode_connector_update_edid_property(&radeon_connector->base, NULL);
  376. return 0;
  377. }
  378. static int radeon_ddc_dump(struct drm_connector *connector)
  379. {
  380. struct edid *edid;
  381. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  382. int ret = 0;
  383. /* on hw with routers, select right port */
  384. if (radeon_connector->router.valid)
  385. radeon_router_select_port(radeon_connector);
  386. if (!radeon_connector->ddc_bus)
  387. return -1;
  388. edid = drm_get_edid(connector, &radeon_connector->ddc_bus->adapter);
  389. if (edid) {
  390. kfree(edid);
  391. }
  392. return ret;
  393. }
  394. static inline uint32_t radeon_div(uint64_t n, uint32_t d)
  395. {
  396. uint64_t mod;
  397. n += d / 2;
  398. mod = do_div(n, d);
  399. return n;
  400. }
  401. static void radeon_compute_pll_legacy(struct radeon_pll *pll,
  402. uint64_t freq,
  403. uint32_t *dot_clock_p,
  404. uint32_t *fb_div_p,
  405. uint32_t *frac_fb_div_p,
  406. uint32_t *ref_div_p,
  407. uint32_t *post_div_p)
  408. {
  409. uint32_t min_ref_div = pll->min_ref_div;
  410. uint32_t max_ref_div = pll->max_ref_div;
  411. uint32_t min_post_div = pll->min_post_div;
  412. uint32_t max_post_div = pll->max_post_div;
  413. uint32_t min_fractional_feed_div = 0;
  414. uint32_t max_fractional_feed_div = 0;
  415. uint32_t best_vco = pll->best_vco;
  416. uint32_t best_post_div = 1;
  417. uint32_t best_ref_div = 1;
  418. uint32_t best_feedback_div = 1;
  419. uint32_t best_frac_feedback_div = 0;
  420. uint32_t best_freq = -1;
  421. uint32_t best_error = 0xffffffff;
  422. uint32_t best_vco_diff = 1;
  423. uint32_t post_div;
  424. u32 pll_out_min, pll_out_max;
  425. DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
  426. freq = freq * 1000;
  427. if (pll->flags & RADEON_PLL_IS_LCD) {
  428. pll_out_min = pll->lcd_pll_out_min;
  429. pll_out_max = pll->lcd_pll_out_max;
  430. } else {
  431. pll_out_min = pll->pll_out_min;
  432. pll_out_max = pll->pll_out_max;
  433. }
  434. if (pll->flags & RADEON_PLL_USE_REF_DIV)
  435. min_ref_div = max_ref_div = pll->reference_div;
  436. else {
  437. while (min_ref_div < max_ref_div-1) {
  438. uint32_t mid = (min_ref_div + max_ref_div) / 2;
  439. uint32_t pll_in = pll->reference_freq / mid;
  440. if (pll_in < pll->pll_in_min)
  441. max_ref_div = mid;
  442. else if (pll_in > pll->pll_in_max)
  443. min_ref_div = mid;
  444. else
  445. break;
  446. }
  447. }
  448. if (pll->flags & RADEON_PLL_USE_POST_DIV)
  449. min_post_div = max_post_div = pll->post_div;
  450. if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
  451. min_fractional_feed_div = pll->min_frac_feedback_div;
  452. max_fractional_feed_div = pll->max_frac_feedback_div;
  453. }
  454. for (post_div = min_post_div; post_div <= max_post_div; ++post_div) {
  455. uint32_t ref_div;
  456. if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
  457. continue;
  458. /* legacy radeons only have a few post_divs */
  459. if (pll->flags & RADEON_PLL_LEGACY) {
  460. if ((post_div == 5) ||
  461. (post_div == 7) ||
  462. (post_div == 9) ||
  463. (post_div == 10) ||
  464. (post_div == 11) ||
  465. (post_div == 13) ||
  466. (post_div == 14) ||
  467. (post_div == 15))
  468. continue;
  469. }
  470. for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
  471. uint32_t feedback_div, current_freq = 0, error, vco_diff;
  472. uint32_t pll_in = pll->reference_freq / ref_div;
  473. uint32_t min_feed_div = pll->min_feedback_div;
  474. uint32_t max_feed_div = pll->max_feedback_div + 1;
  475. if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
  476. continue;
  477. while (min_feed_div < max_feed_div) {
  478. uint32_t vco;
  479. uint32_t min_frac_feed_div = min_fractional_feed_div;
  480. uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
  481. uint32_t frac_feedback_div;
  482. uint64_t tmp;
  483. feedback_div = (min_feed_div + max_feed_div) / 2;
  484. tmp = (uint64_t)pll->reference_freq * feedback_div;
  485. vco = radeon_div(tmp, ref_div);
  486. if (vco < pll_out_min) {
  487. min_feed_div = feedback_div + 1;
  488. continue;
  489. } else if (vco > pll_out_max) {
  490. max_feed_div = feedback_div;
  491. continue;
  492. }
  493. while (min_frac_feed_div < max_frac_feed_div) {
  494. frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
  495. tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
  496. tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
  497. current_freq = radeon_div(tmp, ref_div * post_div);
  498. if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
  499. if (freq < current_freq)
  500. error = 0xffffffff;
  501. else
  502. error = freq - current_freq;
  503. } else
  504. error = abs(current_freq - freq);
  505. vco_diff = abs(vco - best_vco);
  506. if ((best_vco == 0 && error < best_error) ||
  507. (best_vco != 0 &&
  508. ((best_error > 100 && error < best_error - 100) ||
  509. (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
  510. best_post_div = post_div;
  511. best_ref_div = ref_div;
  512. best_feedback_div = feedback_div;
  513. best_frac_feedback_div = frac_feedback_div;
  514. best_freq = current_freq;
  515. best_error = error;
  516. best_vco_diff = vco_diff;
  517. } else if (current_freq == freq) {
  518. if (best_freq == -1) {
  519. best_post_div = post_div;
  520. best_ref_div = ref_div;
  521. best_feedback_div = feedback_div;
  522. best_frac_feedback_div = frac_feedback_div;
  523. best_freq = current_freq;
  524. best_error = error;
  525. best_vco_diff = vco_diff;
  526. } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
  527. ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
  528. ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
  529. ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
  530. ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
  531. ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
  532. best_post_div = post_div;
  533. best_ref_div = ref_div;
  534. best_feedback_div = feedback_div;
  535. best_frac_feedback_div = frac_feedback_div;
  536. best_freq = current_freq;
  537. best_error = error;
  538. best_vco_diff = vco_diff;
  539. }
  540. }
  541. if (current_freq < freq)
  542. min_frac_feed_div = frac_feedback_div + 1;
  543. else
  544. max_frac_feed_div = frac_feedback_div;
  545. }
  546. if (current_freq < freq)
  547. min_feed_div = feedback_div + 1;
  548. else
  549. max_feed_div = feedback_div;
  550. }
  551. }
  552. }
  553. *dot_clock_p = best_freq / 10000;
  554. *fb_div_p = best_feedback_div;
  555. *frac_fb_div_p = best_frac_feedback_div;
  556. *ref_div_p = best_ref_div;
  557. *post_div_p = best_post_div;
  558. }
  559. static bool
  560. calc_fb_div(struct radeon_pll *pll,
  561. uint32_t freq,
  562. uint32_t post_div,
  563. uint32_t ref_div,
  564. uint32_t *fb_div,
  565. uint32_t *fb_div_frac)
  566. {
  567. fixed20_12 feedback_divider, a, b;
  568. u32 vco_freq;
  569. vco_freq = freq * post_div;
  570. /* feedback_divider = vco_freq * ref_div / pll->reference_freq; */
  571. a.full = dfixed_const(pll->reference_freq);
  572. feedback_divider.full = dfixed_const(vco_freq);
  573. feedback_divider.full = dfixed_div(feedback_divider, a);
  574. a.full = dfixed_const(ref_div);
  575. feedback_divider.full = dfixed_mul(feedback_divider, a);
  576. if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
  577. /* feedback_divider = floor((feedback_divider * 10.0) + 0.5) * 0.1; */
  578. a.full = dfixed_const(10);
  579. feedback_divider.full = dfixed_mul(feedback_divider, a);
  580. feedback_divider.full += dfixed_const_half(0);
  581. feedback_divider.full = dfixed_floor(feedback_divider);
  582. feedback_divider.full = dfixed_div(feedback_divider, a);
  583. /* *fb_div = floor(feedback_divider); */
  584. a.full = dfixed_floor(feedback_divider);
  585. *fb_div = dfixed_trunc(a);
  586. /* *fb_div_frac = fmod(feedback_divider, 1.0) * 10.0; */
  587. a.full = dfixed_const(10);
  588. b.full = dfixed_mul(feedback_divider, a);
  589. feedback_divider.full = dfixed_floor(feedback_divider);
  590. feedback_divider.full = dfixed_mul(feedback_divider, a);
  591. feedback_divider.full = b.full - feedback_divider.full;
  592. *fb_div_frac = dfixed_trunc(feedback_divider);
  593. } else {
  594. /* *fb_div = floor(feedback_divider + 0.5); */
  595. feedback_divider.full += dfixed_const_half(0);
  596. feedback_divider.full = dfixed_floor(feedback_divider);
  597. *fb_div = dfixed_trunc(feedback_divider);
  598. *fb_div_frac = 0;
  599. }
  600. if (((*fb_div) < pll->min_feedback_div) || ((*fb_div) > pll->max_feedback_div))
  601. return false;
  602. else
  603. return true;
  604. }
  605. static bool
  606. calc_fb_ref_div(struct radeon_pll *pll,
  607. uint32_t freq,
  608. uint32_t post_div,
  609. uint32_t *fb_div,
  610. uint32_t *fb_div_frac,
  611. uint32_t *ref_div)
  612. {
  613. fixed20_12 ffreq, max_error, error, pll_out, a;
  614. u32 vco;
  615. u32 pll_out_min, pll_out_max;
  616. if (pll->flags & RADEON_PLL_IS_LCD) {
  617. pll_out_min = pll->lcd_pll_out_min;
  618. pll_out_max = pll->lcd_pll_out_max;
  619. } else {
  620. pll_out_min = pll->pll_out_min;
  621. pll_out_max = pll->pll_out_max;
  622. }
  623. ffreq.full = dfixed_const(freq);
  624. /* max_error = ffreq * 0.0025; */
  625. a.full = dfixed_const(400);
  626. max_error.full = dfixed_div(ffreq, a);
  627. for ((*ref_div) = pll->min_ref_div; (*ref_div) < pll->max_ref_div; ++(*ref_div)) {
  628. if (calc_fb_div(pll, freq, post_div, (*ref_div), fb_div, fb_div_frac)) {
  629. vco = pll->reference_freq * (((*fb_div) * 10) + (*fb_div_frac));
  630. vco = vco / ((*ref_div) * 10);
  631. if ((vco < pll_out_min) || (vco > pll_out_max))
  632. continue;
  633. /* pll_out = vco / post_div; */
  634. a.full = dfixed_const(post_div);
  635. pll_out.full = dfixed_const(vco);
  636. pll_out.full = dfixed_div(pll_out, a);
  637. if (pll_out.full >= ffreq.full) {
  638. error.full = pll_out.full - ffreq.full;
  639. if (error.full <= max_error.full)
  640. return true;
  641. }
  642. }
  643. }
  644. return false;
  645. }
  646. static void radeon_compute_pll_new(struct radeon_pll *pll,
  647. uint64_t freq,
  648. uint32_t *dot_clock_p,
  649. uint32_t *fb_div_p,
  650. uint32_t *frac_fb_div_p,
  651. uint32_t *ref_div_p,
  652. uint32_t *post_div_p)
  653. {
  654. u32 fb_div = 0, fb_div_frac = 0, post_div = 0, ref_div = 0;
  655. u32 best_freq = 0, vco_frequency;
  656. u32 pll_out_min, pll_out_max;
  657. if (pll->flags & RADEON_PLL_IS_LCD) {
  658. pll_out_min = pll->lcd_pll_out_min;
  659. pll_out_max = pll->lcd_pll_out_max;
  660. } else {
  661. pll_out_min = pll->pll_out_min;
  662. pll_out_max = pll->pll_out_max;
  663. }
  664. /* freq = freq / 10; */
  665. do_div(freq, 10);
  666. if (pll->flags & RADEON_PLL_USE_POST_DIV) {
  667. post_div = pll->post_div;
  668. if ((post_div < pll->min_post_div) || (post_div > pll->max_post_div))
  669. goto done;
  670. vco_frequency = freq * post_div;
  671. if ((vco_frequency < pll_out_min) || (vco_frequency > pll_out_max))
  672. goto done;
  673. if (pll->flags & RADEON_PLL_USE_REF_DIV) {
  674. ref_div = pll->reference_div;
  675. if ((ref_div < pll->min_ref_div) || (ref_div > pll->max_ref_div))
  676. goto done;
  677. if (!calc_fb_div(pll, freq, post_div, ref_div, &fb_div, &fb_div_frac))
  678. goto done;
  679. }
  680. } else {
  681. for (post_div = pll->max_post_div; post_div >= pll->min_post_div; --post_div) {
  682. if (pll->flags & RADEON_PLL_LEGACY) {
  683. if ((post_div == 5) ||
  684. (post_div == 7) ||
  685. (post_div == 9) ||
  686. (post_div == 10) ||
  687. (post_div == 11))
  688. continue;
  689. }
  690. if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
  691. continue;
  692. vco_frequency = freq * post_div;
  693. if ((vco_frequency < pll_out_min) || (vco_frequency > pll_out_max))
  694. continue;
  695. if (pll->flags & RADEON_PLL_USE_REF_DIV) {
  696. ref_div = pll->reference_div;
  697. if ((ref_div < pll->min_ref_div) || (ref_div > pll->max_ref_div))
  698. goto done;
  699. if (calc_fb_div(pll, freq, post_div, ref_div, &fb_div, &fb_div_frac))
  700. break;
  701. } else {
  702. if (calc_fb_ref_div(pll, freq, post_div, &fb_div, &fb_div_frac, &ref_div))
  703. break;
  704. }
  705. }
  706. }
  707. best_freq = pll->reference_freq * 10 * fb_div;
  708. best_freq += pll->reference_freq * fb_div_frac;
  709. best_freq = best_freq / (ref_div * post_div);
  710. done:
  711. if (best_freq == 0)
  712. DRM_ERROR("Couldn't find valid PLL dividers\n");
  713. *dot_clock_p = best_freq / 10;
  714. *fb_div_p = fb_div;
  715. *frac_fb_div_p = fb_div_frac;
  716. *ref_div_p = ref_div;
  717. *post_div_p = post_div;
  718. DRM_DEBUG_KMS("%u %d.%d, %d, %d\n", *dot_clock_p, *fb_div_p, *frac_fb_div_p, *ref_div_p, *post_div_p);
  719. }
  720. void radeon_compute_pll(struct radeon_pll *pll,
  721. uint64_t freq,
  722. uint32_t *dot_clock_p,
  723. uint32_t *fb_div_p,
  724. uint32_t *frac_fb_div_p,
  725. uint32_t *ref_div_p,
  726. uint32_t *post_div_p)
  727. {
  728. switch (pll->algo) {
  729. case PLL_ALGO_NEW:
  730. radeon_compute_pll_new(pll, freq, dot_clock_p, fb_div_p,
  731. frac_fb_div_p, ref_div_p, post_div_p);
  732. break;
  733. case PLL_ALGO_LEGACY:
  734. default:
  735. radeon_compute_pll_legacy(pll, freq, dot_clock_p, fb_div_p,
  736. frac_fb_div_p, ref_div_p, post_div_p);
  737. break;
  738. }
  739. }
  740. static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
  741. {
  742. struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
  743. if (radeon_fb->obj)
  744. drm_gem_object_unreference_unlocked(radeon_fb->obj);
  745. drm_framebuffer_cleanup(fb);
  746. kfree(radeon_fb);
  747. }
  748. static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  749. struct drm_file *file_priv,
  750. unsigned int *handle)
  751. {
  752. struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
  753. return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
  754. }
  755. static const struct drm_framebuffer_funcs radeon_fb_funcs = {
  756. .destroy = radeon_user_framebuffer_destroy,
  757. .create_handle = radeon_user_framebuffer_create_handle,
  758. };
  759. void
  760. radeon_framebuffer_init(struct drm_device *dev,
  761. struct radeon_framebuffer *rfb,
  762. struct drm_mode_fb_cmd *mode_cmd,
  763. struct drm_gem_object *obj)
  764. {
  765. rfb->obj = obj;
  766. drm_framebuffer_init(dev, &rfb->base, &radeon_fb_funcs);
  767. drm_helper_mode_fill_fb_struct(&rfb->base, mode_cmd);
  768. }
  769. static struct drm_framebuffer *
  770. radeon_user_framebuffer_create(struct drm_device *dev,
  771. struct drm_file *file_priv,
  772. struct drm_mode_fb_cmd *mode_cmd)
  773. {
  774. struct drm_gem_object *obj;
  775. struct radeon_framebuffer *radeon_fb;
  776. obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handle);
  777. if (obj == NULL) {
  778. dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
  779. "can't create framebuffer\n", mode_cmd->handle);
  780. return ERR_PTR(-ENOENT);
  781. }
  782. radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
  783. if (radeon_fb == NULL)
  784. return ERR_PTR(-ENOMEM);
  785. radeon_framebuffer_init(dev, radeon_fb, mode_cmd, obj);
  786. return &radeon_fb->base;
  787. }
  788. static void radeon_output_poll_changed(struct drm_device *dev)
  789. {
  790. struct radeon_device *rdev = dev->dev_private;
  791. radeon_fb_output_poll_changed(rdev);
  792. }
  793. static const struct drm_mode_config_funcs radeon_mode_funcs = {
  794. .fb_create = radeon_user_framebuffer_create,
  795. .output_poll_changed = radeon_output_poll_changed
  796. };
  797. struct drm_prop_enum_list {
  798. int type;
  799. char *name;
  800. };
  801. static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
  802. { { 0, "driver" },
  803. { 1, "bios" },
  804. };
  805. static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
  806. { { TV_STD_NTSC, "ntsc" },
  807. { TV_STD_PAL, "pal" },
  808. { TV_STD_PAL_M, "pal-m" },
  809. { TV_STD_PAL_60, "pal-60" },
  810. { TV_STD_NTSC_J, "ntsc-j" },
  811. { TV_STD_SCART_PAL, "scart-pal" },
  812. { TV_STD_PAL_CN, "pal-cn" },
  813. { TV_STD_SECAM, "secam" },
  814. };
  815. static struct drm_prop_enum_list radeon_underscan_enum_list[] =
  816. { { UNDERSCAN_OFF, "off" },
  817. { UNDERSCAN_ON, "on" },
  818. { UNDERSCAN_AUTO, "auto" },
  819. };
  820. static int radeon_modeset_create_props(struct radeon_device *rdev)
  821. {
  822. int i, sz;
  823. if (rdev->is_atom_bios) {
  824. rdev->mode_info.coherent_mode_property =
  825. drm_property_create(rdev->ddev,
  826. DRM_MODE_PROP_RANGE,
  827. "coherent", 2);
  828. if (!rdev->mode_info.coherent_mode_property)
  829. return -ENOMEM;
  830. rdev->mode_info.coherent_mode_property->values[0] = 0;
  831. rdev->mode_info.coherent_mode_property->values[1] = 1;
  832. }
  833. if (!ASIC_IS_AVIVO(rdev)) {
  834. sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
  835. rdev->mode_info.tmds_pll_property =
  836. drm_property_create(rdev->ddev,
  837. DRM_MODE_PROP_ENUM,
  838. "tmds_pll", sz);
  839. for (i = 0; i < sz; i++) {
  840. drm_property_add_enum(rdev->mode_info.tmds_pll_property,
  841. i,
  842. radeon_tmds_pll_enum_list[i].type,
  843. radeon_tmds_pll_enum_list[i].name);
  844. }
  845. }
  846. rdev->mode_info.load_detect_property =
  847. drm_property_create(rdev->ddev,
  848. DRM_MODE_PROP_RANGE,
  849. "load detection", 2);
  850. if (!rdev->mode_info.load_detect_property)
  851. return -ENOMEM;
  852. rdev->mode_info.load_detect_property->values[0] = 0;
  853. rdev->mode_info.load_detect_property->values[1] = 1;
  854. drm_mode_create_scaling_mode_property(rdev->ddev);
  855. sz = ARRAY_SIZE(radeon_tv_std_enum_list);
  856. rdev->mode_info.tv_std_property =
  857. drm_property_create(rdev->ddev,
  858. DRM_MODE_PROP_ENUM,
  859. "tv standard", sz);
  860. for (i = 0; i < sz; i++) {
  861. drm_property_add_enum(rdev->mode_info.tv_std_property,
  862. i,
  863. radeon_tv_std_enum_list[i].type,
  864. radeon_tv_std_enum_list[i].name);
  865. }
  866. sz = ARRAY_SIZE(radeon_underscan_enum_list);
  867. rdev->mode_info.underscan_property =
  868. drm_property_create(rdev->ddev,
  869. DRM_MODE_PROP_ENUM,
  870. "underscan", sz);
  871. for (i = 0; i < sz; i++) {
  872. drm_property_add_enum(rdev->mode_info.underscan_property,
  873. i,
  874. radeon_underscan_enum_list[i].type,
  875. radeon_underscan_enum_list[i].name);
  876. }
  877. return 0;
  878. }
  879. void radeon_update_display_priority(struct radeon_device *rdev)
  880. {
  881. /* adjustment options for the display watermarks */
  882. if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) {
  883. /* set display priority to high for r3xx, rv515 chips
  884. * this avoids flickering due to underflow to the
  885. * display controllers during heavy acceleration.
  886. * Don't force high on rs4xx igp chips as it seems to
  887. * affect the sound card. See kernel bug 15982.
  888. */
  889. if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) &&
  890. !(rdev->flags & RADEON_IS_IGP))
  891. rdev->disp_priority = 2;
  892. else
  893. rdev->disp_priority = 0;
  894. } else
  895. rdev->disp_priority = radeon_disp_priority;
  896. }
  897. int radeon_modeset_init(struct radeon_device *rdev)
  898. {
  899. int i;
  900. int ret;
  901. drm_mode_config_init(rdev->ddev);
  902. rdev->mode_info.mode_config_initialized = true;
  903. rdev->ddev->mode_config.funcs = (void *)&radeon_mode_funcs;
  904. if (ASIC_IS_AVIVO(rdev)) {
  905. rdev->ddev->mode_config.max_width = 8192;
  906. rdev->ddev->mode_config.max_height = 8192;
  907. } else {
  908. rdev->ddev->mode_config.max_width = 4096;
  909. rdev->ddev->mode_config.max_height = 4096;
  910. }
  911. rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
  912. ret = radeon_modeset_create_props(rdev);
  913. if (ret) {
  914. return ret;
  915. }
  916. /* init i2c buses */
  917. radeon_i2c_init(rdev);
  918. /* check combios for a valid hardcoded EDID - Sun servers */
  919. if (!rdev->is_atom_bios) {
  920. /* check for hardcoded EDID in BIOS */
  921. radeon_combios_check_hardcoded_edid(rdev);
  922. }
  923. /* allocate crtcs */
  924. for (i = 0; i < rdev->num_crtc; i++) {
  925. radeon_crtc_init(rdev->ddev, i);
  926. }
  927. /* okay we should have all the bios connectors */
  928. ret = radeon_setup_enc_conn(rdev->ddev);
  929. if (!ret) {
  930. return ret;
  931. }
  932. /* initialize hpd */
  933. radeon_hpd_init(rdev);
  934. /* Initialize power management */
  935. radeon_pm_init(rdev);
  936. radeon_fbdev_init(rdev);
  937. drm_kms_helper_poll_init(rdev->ddev);
  938. return 0;
  939. }
  940. void radeon_modeset_fini(struct radeon_device *rdev)
  941. {
  942. radeon_fbdev_fini(rdev);
  943. kfree(rdev->mode_info.bios_hardcoded_edid);
  944. radeon_pm_fini(rdev);
  945. if (rdev->mode_info.mode_config_initialized) {
  946. drm_kms_helper_poll_fini(rdev->ddev);
  947. radeon_hpd_fini(rdev);
  948. drm_mode_config_cleanup(rdev->ddev);
  949. rdev->mode_info.mode_config_initialized = false;
  950. }
  951. /* free i2c buses */
  952. radeon_i2c_fini(rdev);
  953. }
  954. static bool is_hdtv_mode(struct drm_display_mode *mode)
  955. {
  956. /* try and guess if this is a tv or a monitor */
  957. if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
  958. (mode->vdisplay == 576) || /* 576p */
  959. (mode->vdisplay == 720) || /* 720p */
  960. (mode->vdisplay == 1080)) /* 1080p */
  961. return true;
  962. else
  963. return false;
  964. }
  965. bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  966. struct drm_display_mode *mode,
  967. struct drm_display_mode *adjusted_mode)
  968. {
  969. struct drm_device *dev = crtc->dev;
  970. struct radeon_device *rdev = dev->dev_private;
  971. struct drm_encoder *encoder;
  972. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  973. struct radeon_encoder *radeon_encoder;
  974. struct drm_connector *connector;
  975. struct radeon_connector *radeon_connector;
  976. bool first = true;
  977. u32 src_v = 1, dst_v = 1;
  978. u32 src_h = 1, dst_h = 1;
  979. radeon_crtc->h_border = 0;
  980. radeon_crtc->v_border = 0;
  981. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  982. if (encoder->crtc != crtc)
  983. continue;
  984. radeon_encoder = to_radeon_encoder(encoder);
  985. connector = radeon_get_connector_for_encoder(encoder);
  986. radeon_connector = to_radeon_connector(connector);
  987. if (first) {
  988. /* set scaling */
  989. if (radeon_encoder->rmx_type == RMX_OFF)
  990. radeon_crtc->rmx_type = RMX_OFF;
  991. else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
  992. mode->vdisplay < radeon_encoder->native_mode.vdisplay)
  993. radeon_crtc->rmx_type = radeon_encoder->rmx_type;
  994. else
  995. radeon_crtc->rmx_type = RMX_OFF;
  996. /* copy native mode */
  997. memcpy(&radeon_crtc->native_mode,
  998. &radeon_encoder->native_mode,
  999. sizeof(struct drm_display_mode));
  1000. src_v = crtc->mode.vdisplay;
  1001. dst_v = radeon_crtc->native_mode.vdisplay;
  1002. src_h = crtc->mode.hdisplay;
  1003. dst_h = radeon_crtc->native_mode.hdisplay;
  1004. /* fix up for overscan on hdmi */
  1005. if (ASIC_IS_AVIVO(rdev) &&
  1006. (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
  1007. ((radeon_encoder->underscan_type == UNDERSCAN_ON) ||
  1008. ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) &&
  1009. drm_detect_hdmi_monitor(radeon_connector->edid) &&
  1010. is_hdtv_mode(mode)))) {
  1011. radeon_crtc->h_border = (mode->hdisplay >> 5) + 16;
  1012. radeon_crtc->v_border = (mode->vdisplay >> 5) + 16;
  1013. radeon_crtc->rmx_type = RMX_FULL;
  1014. src_v = crtc->mode.vdisplay;
  1015. dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2);
  1016. src_h = crtc->mode.hdisplay;
  1017. dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2);
  1018. }
  1019. first = false;
  1020. } else {
  1021. if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
  1022. /* WARNING: Right now this can't happen but
  1023. * in the future we need to check that scaling
  1024. * are consistent across different encoder
  1025. * (ie all encoder can work with the same
  1026. * scaling).
  1027. */
  1028. DRM_ERROR("Scaling not consistent across encoder.\n");
  1029. return false;
  1030. }
  1031. }
  1032. }
  1033. if (radeon_crtc->rmx_type != RMX_OFF) {
  1034. fixed20_12 a, b;
  1035. a.full = dfixed_const(src_v);
  1036. b.full = dfixed_const(dst_v);
  1037. radeon_crtc->vsc.full = dfixed_div(a, b);
  1038. a.full = dfixed_const(src_h);
  1039. b.full = dfixed_const(dst_h);
  1040. radeon_crtc->hsc.full = dfixed_div(a, b);
  1041. } else {
  1042. radeon_crtc->vsc.full = dfixed_const(1);
  1043. radeon_crtc->hsc.full = dfixed_const(1);
  1044. }
  1045. return true;
  1046. }