evergreen.c 108 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  42. int ring, u32 cp_int_cntl);
  43. void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  44. unsigned *bankh, unsigned *mtaspect,
  45. unsigned *tile_split)
  46. {
  47. *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  48. *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  49. *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  50. *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  51. switch (*bankw) {
  52. default:
  53. case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
  54. case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
  55. case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
  56. case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
  57. }
  58. switch (*bankh) {
  59. default:
  60. case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
  61. case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
  62. case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
  63. case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
  64. }
  65. switch (*mtaspect) {
  66. default:
  67. case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
  68. case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
  69. case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
  70. case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
  71. }
  72. }
  73. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  74. {
  75. u16 ctl, v;
  76. int cap, err;
  77. cap = pci_pcie_cap(rdev->pdev);
  78. if (!cap)
  79. return;
  80. err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
  81. if (err)
  82. return;
  83. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  84. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  85. * to avoid hangs or perfomance issues
  86. */
  87. if ((v == 0) || (v == 6) || (v == 7)) {
  88. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  89. ctl |= (2 << 12);
  90. pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
  91. }
  92. }
  93. void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
  94. {
  95. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  96. int i;
  97. if (RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_MASTER_EN) {
  98. for (i = 0; i < rdev->usec_timeout; i++) {
  99. if (!(RREG32(EVERGREEN_CRTC_STATUS + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_V_BLANK))
  100. break;
  101. udelay(1);
  102. }
  103. for (i = 0; i < rdev->usec_timeout; i++) {
  104. if (RREG32(EVERGREEN_CRTC_STATUS + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_V_BLANK)
  105. break;
  106. udelay(1);
  107. }
  108. }
  109. }
  110. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  111. {
  112. /* enable the pflip int */
  113. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  114. }
  115. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  116. {
  117. /* disable the pflip int */
  118. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  119. }
  120. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  121. {
  122. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  123. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  124. int i;
  125. /* Lock the graphics update lock */
  126. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  127. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  128. /* update the scanout addresses */
  129. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  130. upper_32_bits(crtc_base));
  131. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  132. (u32)crtc_base);
  133. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  134. upper_32_bits(crtc_base));
  135. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  136. (u32)crtc_base);
  137. /* Wait for update_pending to go high. */
  138. for (i = 0; i < rdev->usec_timeout; i++) {
  139. if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
  140. break;
  141. udelay(1);
  142. }
  143. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  144. /* Unlock the lock, so double-buffering can take place inside vblank */
  145. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  146. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  147. /* Return current update_pending status: */
  148. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  149. }
  150. /* get temperature in millidegrees */
  151. int evergreen_get_temp(struct radeon_device *rdev)
  152. {
  153. u32 temp, toffset;
  154. int actual_temp = 0;
  155. if (rdev->family == CHIP_JUNIPER) {
  156. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  157. TOFFSET_SHIFT;
  158. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  159. TS0_ADC_DOUT_SHIFT;
  160. if (toffset & 0x100)
  161. actual_temp = temp / 2 - (0x200 - toffset);
  162. else
  163. actual_temp = temp / 2 + toffset;
  164. actual_temp = actual_temp * 1000;
  165. } else {
  166. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  167. ASIC_T_SHIFT;
  168. if (temp & 0x400)
  169. actual_temp = -256;
  170. else if (temp & 0x200)
  171. actual_temp = 255;
  172. else if (temp & 0x100) {
  173. actual_temp = temp & 0x1ff;
  174. actual_temp |= ~0x1ff;
  175. } else
  176. actual_temp = temp & 0xff;
  177. actual_temp = (actual_temp * 1000) / 2;
  178. }
  179. return actual_temp;
  180. }
  181. int sumo_get_temp(struct radeon_device *rdev)
  182. {
  183. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  184. int actual_temp = temp - 49;
  185. return actual_temp * 1000;
  186. }
  187. void sumo_pm_init_profile(struct radeon_device *rdev)
  188. {
  189. int idx;
  190. /* default */
  191. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  192. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  193. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  194. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  195. /* low,mid sh/mh */
  196. if (rdev->flags & RADEON_IS_MOBILITY)
  197. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  198. else
  199. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  200. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  201. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  202. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  203. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  204. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  205. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  206. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  207. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  208. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  209. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  210. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  211. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  212. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  213. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  214. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  215. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  216. /* high sh/mh */
  217. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  218. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  219. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  220. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  221. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
  222. rdev->pm.power_state[idx].num_clock_modes - 1;
  223. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  224. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  225. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  226. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
  227. rdev->pm.power_state[idx].num_clock_modes - 1;
  228. }
  229. void evergreen_pm_misc(struct radeon_device *rdev)
  230. {
  231. int req_ps_idx = rdev->pm.requested_power_state_index;
  232. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  233. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  234. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  235. if (voltage->type == VOLTAGE_SW) {
  236. /* 0xff01 is a flag rather then an actual voltage */
  237. if (voltage->voltage == 0xff01)
  238. return;
  239. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  240. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  241. rdev->pm.current_vddc = voltage->voltage;
  242. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  243. }
  244. /* 0xff01 is a flag rather then an actual voltage */
  245. if (voltage->vddci == 0xff01)
  246. return;
  247. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  248. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  249. rdev->pm.current_vddci = voltage->vddci;
  250. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  251. }
  252. }
  253. }
  254. void evergreen_pm_prepare(struct radeon_device *rdev)
  255. {
  256. struct drm_device *ddev = rdev->ddev;
  257. struct drm_crtc *crtc;
  258. struct radeon_crtc *radeon_crtc;
  259. u32 tmp;
  260. /* disable any active CRTCs */
  261. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  262. radeon_crtc = to_radeon_crtc(crtc);
  263. if (radeon_crtc->enabled) {
  264. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  265. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  266. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  267. }
  268. }
  269. }
  270. void evergreen_pm_finish(struct radeon_device *rdev)
  271. {
  272. struct drm_device *ddev = rdev->ddev;
  273. struct drm_crtc *crtc;
  274. struct radeon_crtc *radeon_crtc;
  275. u32 tmp;
  276. /* enable any active CRTCs */
  277. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  278. radeon_crtc = to_radeon_crtc(crtc);
  279. if (radeon_crtc->enabled) {
  280. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  281. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  282. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  283. }
  284. }
  285. }
  286. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  287. {
  288. bool connected = false;
  289. switch (hpd) {
  290. case RADEON_HPD_1:
  291. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  292. connected = true;
  293. break;
  294. case RADEON_HPD_2:
  295. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  296. connected = true;
  297. break;
  298. case RADEON_HPD_3:
  299. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  300. connected = true;
  301. break;
  302. case RADEON_HPD_4:
  303. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  304. connected = true;
  305. break;
  306. case RADEON_HPD_5:
  307. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  308. connected = true;
  309. break;
  310. case RADEON_HPD_6:
  311. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  312. connected = true;
  313. break;
  314. default:
  315. break;
  316. }
  317. return connected;
  318. }
  319. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  320. enum radeon_hpd_id hpd)
  321. {
  322. u32 tmp;
  323. bool connected = evergreen_hpd_sense(rdev, hpd);
  324. switch (hpd) {
  325. case RADEON_HPD_1:
  326. tmp = RREG32(DC_HPD1_INT_CONTROL);
  327. if (connected)
  328. tmp &= ~DC_HPDx_INT_POLARITY;
  329. else
  330. tmp |= DC_HPDx_INT_POLARITY;
  331. WREG32(DC_HPD1_INT_CONTROL, tmp);
  332. break;
  333. case RADEON_HPD_2:
  334. tmp = RREG32(DC_HPD2_INT_CONTROL);
  335. if (connected)
  336. tmp &= ~DC_HPDx_INT_POLARITY;
  337. else
  338. tmp |= DC_HPDx_INT_POLARITY;
  339. WREG32(DC_HPD2_INT_CONTROL, tmp);
  340. break;
  341. case RADEON_HPD_3:
  342. tmp = RREG32(DC_HPD3_INT_CONTROL);
  343. if (connected)
  344. tmp &= ~DC_HPDx_INT_POLARITY;
  345. else
  346. tmp |= DC_HPDx_INT_POLARITY;
  347. WREG32(DC_HPD3_INT_CONTROL, tmp);
  348. break;
  349. case RADEON_HPD_4:
  350. tmp = RREG32(DC_HPD4_INT_CONTROL);
  351. if (connected)
  352. tmp &= ~DC_HPDx_INT_POLARITY;
  353. else
  354. tmp |= DC_HPDx_INT_POLARITY;
  355. WREG32(DC_HPD4_INT_CONTROL, tmp);
  356. break;
  357. case RADEON_HPD_5:
  358. tmp = RREG32(DC_HPD5_INT_CONTROL);
  359. if (connected)
  360. tmp &= ~DC_HPDx_INT_POLARITY;
  361. else
  362. tmp |= DC_HPDx_INT_POLARITY;
  363. WREG32(DC_HPD5_INT_CONTROL, tmp);
  364. break;
  365. case RADEON_HPD_6:
  366. tmp = RREG32(DC_HPD6_INT_CONTROL);
  367. if (connected)
  368. tmp &= ~DC_HPDx_INT_POLARITY;
  369. else
  370. tmp |= DC_HPDx_INT_POLARITY;
  371. WREG32(DC_HPD6_INT_CONTROL, tmp);
  372. break;
  373. default:
  374. break;
  375. }
  376. }
  377. void evergreen_hpd_init(struct radeon_device *rdev)
  378. {
  379. struct drm_device *dev = rdev->ddev;
  380. struct drm_connector *connector;
  381. unsigned enabled = 0;
  382. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  383. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  384. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  385. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  386. switch (radeon_connector->hpd.hpd) {
  387. case RADEON_HPD_1:
  388. WREG32(DC_HPD1_CONTROL, tmp);
  389. break;
  390. case RADEON_HPD_2:
  391. WREG32(DC_HPD2_CONTROL, tmp);
  392. break;
  393. case RADEON_HPD_3:
  394. WREG32(DC_HPD3_CONTROL, tmp);
  395. break;
  396. case RADEON_HPD_4:
  397. WREG32(DC_HPD4_CONTROL, tmp);
  398. break;
  399. case RADEON_HPD_5:
  400. WREG32(DC_HPD5_CONTROL, tmp);
  401. break;
  402. case RADEON_HPD_6:
  403. WREG32(DC_HPD6_CONTROL, tmp);
  404. break;
  405. default:
  406. break;
  407. }
  408. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  409. enabled |= 1 << radeon_connector->hpd.hpd;
  410. }
  411. radeon_irq_kms_enable_hpd(rdev, enabled);
  412. }
  413. void evergreen_hpd_fini(struct radeon_device *rdev)
  414. {
  415. struct drm_device *dev = rdev->ddev;
  416. struct drm_connector *connector;
  417. unsigned disabled = 0;
  418. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  419. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  420. switch (radeon_connector->hpd.hpd) {
  421. case RADEON_HPD_1:
  422. WREG32(DC_HPD1_CONTROL, 0);
  423. break;
  424. case RADEON_HPD_2:
  425. WREG32(DC_HPD2_CONTROL, 0);
  426. break;
  427. case RADEON_HPD_3:
  428. WREG32(DC_HPD3_CONTROL, 0);
  429. break;
  430. case RADEON_HPD_4:
  431. WREG32(DC_HPD4_CONTROL, 0);
  432. break;
  433. case RADEON_HPD_5:
  434. WREG32(DC_HPD5_CONTROL, 0);
  435. break;
  436. case RADEON_HPD_6:
  437. WREG32(DC_HPD6_CONTROL, 0);
  438. break;
  439. default:
  440. break;
  441. }
  442. disabled |= 1 << radeon_connector->hpd.hpd;
  443. }
  444. radeon_irq_kms_disable_hpd(rdev, disabled);
  445. }
  446. /* watermark setup */
  447. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  448. struct radeon_crtc *radeon_crtc,
  449. struct drm_display_mode *mode,
  450. struct drm_display_mode *other_mode)
  451. {
  452. u32 tmp;
  453. /*
  454. * Line Buffer Setup
  455. * There are 3 line buffers, each one shared by 2 display controllers.
  456. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  457. * the display controllers. The paritioning is done via one of four
  458. * preset allocations specified in bits 2:0:
  459. * first display controller
  460. * 0 - first half of lb (3840 * 2)
  461. * 1 - first 3/4 of lb (5760 * 2)
  462. * 2 - whole lb (7680 * 2), other crtc must be disabled
  463. * 3 - first 1/4 of lb (1920 * 2)
  464. * second display controller
  465. * 4 - second half of lb (3840 * 2)
  466. * 5 - second 3/4 of lb (5760 * 2)
  467. * 6 - whole lb (7680 * 2), other crtc must be disabled
  468. * 7 - last 1/4 of lb (1920 * 2)
  469. */
  470. /* this can get tricky if we have two large displays on a paired group
  471. * of crtcs. Ideally for multiple large displays we'd assign them to
  472. * non-linked crtcs for maximum line buffer allocation.
  473. */
  474. if (radeon_crtc->base.enabled && mode) {
  475. if (other_mode)
  476. tmp = 0; /* 1/2 */
  477. else
  478. tmp = 2; /* whole */
  479. } else
  480. tmp = 0;
  481. /* second controller of the pair uses second half of the lb */
  482. if (radeon_crtc->crtc_id % 2)
  483. tmp += 4;
  484. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  485. if (radeon_crtc->base.enabled && mode) {
  486. switch (tmp) {
  487. case 0:
  488. case 4:
  489. default:
  490. if (ASIC_IS_DCE5(rdev))
  491. return 4096 * 2;
  492. else
  493. return 3840 * 2;
  494. case 1:
  495. case 5:
  496. if (ASIC_IS_DCE5(rdev))
  497. return 6144 * 2;
  498. else
  499. return 5760 * 2;
  500. case 2:
  501. case 6:
  502. if (ASIC_IS_DCE5(rdev))
  503. return 8192 * 2;
  504. else
  505. return 7680 * 2;
  506. case 3:
  507. case 7:
  508. if (ASIC_IS_DCE5(rdev))
  509. return 2048 * 2;
  510. else
  511. return 1920 * 2;
  512. }
  513. }
  514. /* controller not enabled, so no lb used */
  515. return 0;
  516. }
  517. u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  518. {
  519. u32 tmp = RREG32(MC_SHARED_CHMAP);
  520. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  521. case 0:
  522. default:
  523. return 1;
  524. case 1:
  525. return 2;
  526. case 2:
  527. return 4;
  528. case 3:
  529. return 8;
  530. }
  531. }
  532. struct evergreen_wm_params {
  533. u32 dram_channels; /* number of dram channels */
  534. u32 yclk; /* bandwidth per dram data pin in kHz */
  535. u32 sclk; /* engine clock in kHz */
  536. u32 disp_clk; /* display clock in kHz */
  537. u32 src_width; /* viewport width */
  538. u32 active_time; /* active display time in ns */
  539. u32 blank_time; /* blank time in ns */
  540. bool interlaced; /* mode is interlaced */
  541. fixed20_12 vsc; /* vertical scale ratio */
  542. u32 num_heads; /* number of active crtcs */
  543. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  544. u32 lb_size; /* line buffer allocated to pipe */
  545. u32 vtaps; /* vertical scaler taps */
  546. };
  547. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  548. {
  549. /* Calculate DRAM Bandwidth and the part allocated to display. */
  550. fixed20_12 dram_efficiency; /* 0.7 */
  551. fixed20_12 yclk, dram_channels, bandwidth;
  552. fixed20_12 a;
  553. a.full = dfixed_const(1000);
  554. yclk.full = dfixed_const(wm->yclk);
  555. yclk.full = dfixed_div(yclk, a);
  556. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  557. a.full = dfixed_const(10);
  558. dram_efficiency.full = dfixed_const(7);
  559. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  560. bandwidth.full = dfixed_mul(dram_channels, yclk);
  561. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  562. return dfixed_trunc(bandwidth);
  563. }
  564. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  565. {
  566. /* Calculate DRAM Bandwidth and the part allocated to display. */
  567. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  568. fixed20_12 yclk, dram_channels, bandwidth;
  569. fixed20_12 a;
  570. a.full = dfixed_const(1000);
  571. yclk.full = dfixed_const(wm->yclk);
  572. yclk.full = dfixed_div(yclk, a);
  573. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  574. a.full = dfixed_const(10);
  575. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  576. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  577. bandwidth.full = dfixed_mul(dram_channels, yclk);
  578. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  579. return dfixed_trunc(bandwidth);
  580. }
  581. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  582. {
  583. /* Calculate the display Data return Bandwidth */
  584. fixed20_12 return_efficiency; /* 0.8 */
  585. fixed20_12 sclk, bandwidth;
  586. fixed20_12 a;
  587. a.full = dfixed_const(1000);
  588. sclk.full = dfixed_const(wm->sclk);
  589. sclk.full = dfixed_div(sclk, a);
  590. a.full = dfixed_const(10);
  591. return_efficiency.full = dfixed_const(8);
  592. return_efficiency.full = dfixed_div(return_efficiency, a);
  593. a.full = dfixed_const(32);
  594. bandwidth.full = dfixed_mul(a, sclk);
  595. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  596. return dfixed_trunc(bandwidth);
  597. }
  598. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  599. {
  600. /* Calculate the DMIF Request Bandwidth */
  601. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  602. fixed20_12 disp_clk, bandwidth;
  603. fixed20_12 a;
  604. a.full = dfixed_const(1000);
  605. disp_clk.full = dfixed_const(wm->disp_clk);
  606. disp_clk.full = dfixed_div(disp_clk, a);
  607. a.full = dfixed_const(10);
  608. disp_clk_request_efficiency.full = dfixed_const(8);
  609. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  610. a.full = dfixed_const(32);
  611. bandwidth.full = dfixed_mul(a, disp_clk);
  612. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  613. return dfixed_trunc(bandwidth);
  614. }
  615. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  616. {
  617. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  618. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  619. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  620. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  621. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  622. }
  623. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  624. {
  625. /* Calculate the display mode Average Bandwidth
  626. * DisplayMode should contain the source and destination dimensions,
  627. * timing, etc.
  628. */
  629. fixed20_12 bpp;
  630. fixed20_12 line_time;
  631. fixed20_12 src_width;
  632. fixed20_12 bandwidth;
  633. fixed20_12 a;
  634. a.full = dfixed_const(1000);
  635. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  636. line_time.full = dfixed_div(line_time, a);
  637. bpp.full = dfixed_const(wm->bytes_per_pixel);
  638. src_width.full = dfixed_const(wm->src_width);
  639. bandwidth.full = dfixed_mul(src_width, bpp);
  640. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  641. bandwidth.full = dfixed_div(bandwidth, line_time);
  642. return dfixed_trunc(bandwidth);
  643. }
  644. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  645. {
  646. /* First calcualte the latency in ns */
  647. u32 mc_latency = 2000; /* 2000 ns. */
  648. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  649. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  650. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  651. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  652. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  653. (wm->num_heads * cursor_line_pair_return_time);
  654. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  655. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  656. fixed20_12 a, b, c;
  657. if (wm->num_heads == 0)
  658. return 0;
  659. a.full = dfixed_const(2);
  660. b.full = dfixed_const(1);
  661. if ((wm->vsc.full > a.full) ||
  662. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  663. (wm->vtaps >= 5) ||
  664. ((wm->vsc.full >= a.full) && wm->interlaced))
  665. max_src_lines_per_dst_line = 4;
  666. else
  667. max_src_lines_per_dst_line = 2;
  668. a.full = dfixed_const(available_bandwidth);
  669. b.full = dfixed_const(wm->num_heads);
  670. a.full = dfixed_div(a, b);
  671. b.full = dfixed_const(1000);
  672. c.full = dfixed_const(wm->disp_clk);
  673. b.full = dfixed_div(c, b);
  674. c.full = dfixed_const(wm->bytes_per_pixel);
  675. b.full = dfixed_mul(b, c);
  676. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  677. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  678. b.full = dfixed_const(1000);
  679. c.full = dfixed_const(lb_fill_bw);
  680. b.full = dfixed_div(c, b);
  681. a.full = dfixed_div(a, b);
  682. line_fill_time = dfixed_trunc(a);
  683. if (line_fill_time < wm->active_time)
  684. return latency;
  685. else
  686. return latency + (line_fill_time - wm->active_time);
  687. }
  688. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  689. {
  690. if (evergreen_average_bandwidth(wm) <=
  691. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  692. return true;
  693. else
  694. return false;
  695. };
  696. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  697. {
  698. if (evergreen_average_bandwidth(wm) <=
  699. (evergreen_available_bandwidth(wm) / wm->num_heads))
  700. return true;
  701. else
  702. return false;
  703. };
  704. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  705. {
  706. u32 lb_partitions = wm->lb_size / wm->src_width;
  707. u32 line_time = wm->active_time + wm->blank_time;
  708. u32 latency_tolerant_lines;
  709. u32 latency_hiding;
  710. fixed20_12 a;
  711. a.full = dfixed_const(1);
  712. if (wm->vsc.full > a.full)
  713. latency_tolerant_lines = 1;
  714. else {
  715. if (lb_partitions <= (wm->vtaps + 1))
  716. latency_tolerant_lines = 1;
  717. else
  718. latency_tolerant_lines = 2;
  719. }
  720. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  721. if (evergreen_latency_watermark(wm) <= latency_hiding)
  722. return true;
  723. else
  724. return false;
  725. }
  726. static void evergreen_program_watermarks(struct radeon_device *rdev,
  727. struct radeon_crtc *radeon_crtc,
  728. u32 lb_size, u32 num_heads)
  729. {
  730. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  731. struct evergreen_wm_params wm;
  732. u32 pixel_period;
  733. u32 line_time = 0;
  734. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  735. u32 priority_a_mark = 0, priority_b_mark = 0;
  736. u32 priority_a_cnt = PRIORITY_OFF;
  737. u32 priority_b_cnt = PRIORITY_OFF;
  738. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  739. u32 tmp, arb_control3;
  740. fixed20_12 a, b, c;
  741. if (radeon_crtc->base.enabled && num_heads && mode) {
  742. pixel_period = 1000000 / (u32)mode->clock;
  743. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  744. priority_a_cnt = 0;
  745. priority_b_cnt = 0;
  746. wm.yclk = rdev->pm.current_mclk * 10;
  747. wm.sclk = rdev->pm.current_sclk * 10;
  748. wm.disp_clk = mode->clock;
  749. wm.src_width = mode->crtc_hdisplay;
  750. wm.active_time = mode->crtc_hdisplay * pixel_period;
  751. wm.blank_time = line_time - wm.active_time;
  752. wm.interlaced = false;
  753. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  754. wm.interlaced = true;
  755. wm.vsc = radeon_crtc->vsc;
  756. wm.vtaps = 1;
  757. if (radeon_crtc->rmx_type != RMX_OFF)
  758. wm.vtaps = 2;
  759. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  760. wm.lb_size = lb_size;
  761. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  762. wm.num_heads = num_heads;
  763. /* set for high clocks */
  764. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  765. /* set for low clocks */
  766. /* wm.yclk = low clk; wm.sclk = low clk */
  767. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  768. /* possibly force display priority to high */
  769. /* should really do this at mode validation time... */
  770. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  771. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  772. !evergreen_check_latency_hiding(&wm) ||
  773. (rdev->disp_priority == 2)) {
  774. DRM_DEBUG_KMS("force priority to high\n");
  775. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  776. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  777. }
  778. a.full = dfixed_const(1000);
  779. b.full = dfixed_const(mode->clock);
  780. b.full = dfixed_div(b, a);
  781. c.full = dfixed_const(latency_watermark_a);
  782. c.full = dfixed_mul(c, b);
  783. c.full = dfixed_mul(c, radeon_crtc->hsc);
  784. c.full = dfixed_div(c, a);
  785. a.full = dfixed_const(16);
  786. c.full = dfixed_div(c, a);
  787. priority_a_mark = dfixed_trunc(c);
  788. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  789. a.full = dfixed_const(1000);
  790. b.full = dfixed_const(mode->clock);
  791. b.full = dfixed_div(b, a);
  792. c.full = dfixed_const(latency_watermark_b);
  793. c.full = dfixed_mul(c, b);
  794. c.full = dfixed_mul(c, radeon_crtc->hsc);
  795. c.full = dfixed_div(c, a);
  796. a.full = dfixed_const(16);
  797. c.full = dfixed_div(c, a);
  798. priority_b_mark = dfixed_trunc(c);
  799. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  800. }
  801. /* select wm A */
  802. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  803. tmp = arb_control3;
  804. tmp &= ~LATENCY_WATERMARK_MASK(3);
  805. tmp |= LATENCY_WATERMARK_MASK(1);
  806. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  807. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  808. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  809. LATENCY_HIGH_WATERMARK(line_time)));
  810. /* select wm B */
  811. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  812. tmp &= ~LATENCY_WATERMARK_MASK(3);
  813. tmp |= LATENCY_WATERMARK_MASK(2);
  814. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  815. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  816. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  817. LATENCY_HIGH_WATERMARK(line_time)));
  818. /* restore original selection */
  819. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  820. /* write the priority marks */
  821. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  822. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  823. }
  824. void evergreen_bandwidth_update(struct radeon_device *rdev)
  825. {
  826. struct drm_display_mode *mode0 = NULL;
  827. struct drm_display_mode *mode1 = NULL;
  828. u32 num_heads = 0, lb_size;
  829. int i;
  830. radeon_update_display_priority(rdev);
  831. for (i = 0; i < rdev->num_crtc; i++) {
  832. if (rdev->mode_info.crtcs[i]->base.enabled)
  833. num_heads++;
  834. }
  835. for (i = 0; i < rdev->num_crtc; i += 2) {
  836. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  837. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  838. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  839. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  840. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  841. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  842. }
  843. }
  844. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  845. {
  846. unsigned i;
  847. u32 tmp;
  848. for (i = 0; i < rdev->usec_timeout; i++) {
  849. /* read MC_STATUS */
  850. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  851. if (!tmp)
  852. return 0;
  853. udelay(1);
  854. }
  855. return -1;
  856. }
  857. /*
  858. * GART
  859. */
  860. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  861. {
  862. unsigned i;
  863. u32 tmp;
  864. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  865. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  866. for (i = 0; i < rdev->usec_timeout; i++) {
  867. /* read MC_STATUS */
  868. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  869. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  870. if (tmp == 2) {
  871. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  872. return;
  873. }
  874. if (tmp) {
  875. return;
  876. }
  877. udelay(1);
  878. }
  879. }
  880. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  881. {
  882. u32 tmp;
  883. int r;
  884. if (rdev->gart.robj == NULL) {
  885. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  886. return -EINVAL;
  887. }
  888. r = radeon_gart_table_vram_pin(rdev);
  889. if (r)
  890. return r;
  891. radeon_gart_restore(rdev);
  892. /* Setup L2 cache */
  893. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  894. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  895. EFFECTIVE_L2_QUEUE_SIZE(7));
  896. WREG32(VM_L2_CNTL2, 0);
  897. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  898. /* Setup TLB control */
  899. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  900. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  901. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  902. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  903. if (rdev->flags & RADEON_IS_IGP) {
  904. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  905. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  906. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  907. } else {
  908. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  909. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  910. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  911. if ((rdev->family == CHIP_JUNIPER) ||
  912. (rdev->family == CHIP_CYPRESS) ||
  913. (rdev->family == CHIP_HEMLOCK) ||
  914. (rdev->family == CHIP_BARTS))
  915. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  916. }
  917. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  918. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  919. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  920. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  921. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  922. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  923. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  924. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  925. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  926. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  927. (u32)(rdev->dummy_page.addr >> 12));
  928. WREG32(VM_CONTEXT1_CNTL, 0);
  929. evergreen_pcie_gart_tlb_flush(rdev);
  930. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  931. (unsigned)(rdev->mc.gtt_size >> 20),
  932. (unsigned long long)rdev->gart.table_addr);
  933. rdev->gart.ready = true;
  934. return 0;
  935. }
  936. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  937. {
  938. u32 tmp;
  939. /* Disable all tables */
  940. WREG32(VM_CONTEXT0_CNTL, 0);
  941. WREG32(VM_CONTEXT1_CNTL, 0);
  942. /* Setup L2 cache */
  943. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  944. EFFECTIVE_L2_QUEUE_SIZE(7));
  945. WREG32(VM_L2_CNTL2, 0);
  946. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  947. /* Setup TLB control */
  948. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  949. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  950. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  951. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  952. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  953. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  954. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  955. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  956. radeon_gart_table_vram_unpin(rdev);
  957. }
  958. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  959. {
  960. evergreen_pcie_gart_disable(rdev);
  961. radeon_gart_table_vram_free(rdev);
  962. radeon_gart_fini(rdev);
  963. }
  964. void evergreen_agp_enable(struct radeon_device *rdev)
  965. {
  966. u32 tmp;
  967. /* Setup L2 cache */
  968. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  969. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  970. EFFECTIVE_L2_QUEUE_SIZE(7));
  971. WREG32(VM_L2_CNTL2, 0);
  972. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  973. /* Setup TLB control */
  974. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  975. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  976. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  977. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  978. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  979. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  980. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  981. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  982. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  983. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  984. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  985. WREG32(VM_CONTEXT0_CNTL, 0);
  986. WREG32(VM_CONTEXT1_CNTL, 0);
  987. }
  988. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  989. {
  990. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  991. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  992. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  993. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  994. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  995. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  996. if (rdev->num_crtc >= 4) {
  997. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  998. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  999. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1000. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1001. }
  1002. if (rdev->num_crtc >= 6) {
  1003. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  1004. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  1005. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1006. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1007. }
  1008. /* Stop all video */
  1009. WREG32(VGA_RENDER_CONTROL, 0);
  1010. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1011. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1012. if (rdev->num_crtc >= 4) {
  1013. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1014. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1015. }
  1016. if (rdev->num_crtc >= 6) {
  1017. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1018. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1019. }
  1020. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1021. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1022. if (rdev->num_crtc >= 4) {
  1023. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1024. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1025. }
  1026. if (rdev->num_crtc >= 6) {
  1027. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1028. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1029. }
  1030. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1031. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1032. if (rdev->num_crtc >= 4) {
  1033. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1034. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1035. }
  1036. if (rdev->num_crtc >= 6) {
  1037. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1038. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1039. }
  1040. WREG32(D1VGA_CONTROL, 0);
  1041. WREG32(D2VGA_CONTROL, 0);
  1042. if (rdev->num_crtc >= 4) {
  1043. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1044. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1045. }
  1046. if (rdev->num_crtc >= 6) {
  1047. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1048. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1049. }
  1050. }
  1051. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1052. {
  1053. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1054. upper_32_bits(rdev->mc.vram_start));
  1055. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1056. upper_32_bits(rdev->mc.vram_start));
  1057. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1058. (u32)rdev->mc.vram_start);
  1059. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1060. (u32)rdev->mc.vram_start);
  1061. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1062. upper_32_bits(rdev->mc.vram_start));
  1063. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1064. upper_32_bits(rdev->mc.vram_start));
  1065. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1066. (u32)rdev->mc.vram_start);
  1067. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1068. (u32)rdev->mc.vram_start);
  1069. if (rdev->num_crtc >= 4) {
  1070. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1071. upper_32_bits(rdev->mc.vram_start));
  1072. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1073. upper_32_bits(rdev->mc.vram_start));
  1074. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1075. (u32)rdev->mc.vram_start);
  1076. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1077. (u32)rdev->mc.vram_start);
  1078. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1079. upper_32_bits(rdev->mc.vram_start));
  1080. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1081. upper_32_bits(rdev->mc.vram_start));
  1082. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1083. (u32)rdev->mc.vram_start);
  1084. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1085. (u32)rdev->mc.vram_start);
  1086. }
  1087. if (rdev->num_crtc >= 6) {
  1088. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1089. upper_32_bits(rdev->mc.vram_start));
  1090. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1091. upper_32_bits(rdev->mc.vram_start));
  1092. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1093. (u32)rdev->mc.vram_start);
  1094. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1095. (u32)rdev->mc.vram_start);
  1096. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1097. upper_32_bits(rdev->mc.vram_start));
  1098. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1099. upper_32_bits(rdev->mc.vram_start));
  1100. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1101. (u32)rdev->mc.vram_start);
  1102. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1103. (u32)rdev->mc.vram_start);
  1104. }
  1105. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1106. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1107. /* Unlock host access */
  1108. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1109. mdelay(1);
  1110. /* Restore video state */
  1111. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  1112. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  1113. if (rdev->num_crtc >= 4) {
  1114. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  1115. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  1116. }
  1117. if (rdev->num_crtc >= 6) {
  1118. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  1119. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  1120. }
  1121. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1122. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1123. if (rdev->num_crtc >= 4) {
  1124. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1125. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1126. }
  1127. if (rdev->num_crtc >= 6) {
  1128. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1129. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1130. }
  1131. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  1132. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  1133. if (rdev->num_crtc >= 4) {
  1134. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  1135. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  1136. }
  1137. if (rdev->num_crtc >= 6) {
  1138. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  1139. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  1140. }
  1141. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1142. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1143. if (rdev->num_crtc >= 4) {
  1144. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1145. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1146. }
  1147. if (rdev->num_crtc >= 6) {
  1148. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1149. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1150. }
  1151. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1152. }
  1153. void evergreen_mc_program(struct radeon_device *rdev)
  1154. {
  1155. struct evergreen_mc_save save;
  1156. u32 tmp;
  1157. int i, j;
  1158. /* Initialize HDP */
  1159. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1160. WREG32((0x2c14 + j), 0x00000000);
  1161. WREG32((0x2c18 + j), 0x00000000);
  1162. WREG32((0x2c1c + j), 0x00000000);
  1163. WREG32((0x2c20 + j), 0x00000000);
  1164. WREG32((0x2c24 + j), 0x00000000);
  1165. }
  1166. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1167. evergreen_mc_stop(rdev, &save);
  1168. if (evergreen_mc_wait_for_idle(rdev)) {
  1169. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1170. }
  1171. /* Lockout access through VGA aperture*/
  1172. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1173. /* Update configuration */
  1174. if (rdev->flags & RADEON_IS_AGP) {
  1175. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1176. /* VRAM before AGP */
  1177. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1178. rdev->mc.vram_start >> 12);
  1179. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1180. rdev->mc.gtt_end >> 12);
  1181. } else {
  1182. /* VRAM after AGP */
  1183. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1184. rdev->mc.gtt_start >> 12);
  1185. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1186. rdev->mc.vram_end >> 12);
  1187. }
  1188. } else {
  1189. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1190. rdev->mc.vram_start >> 12);
  1191. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1192. rdev->mc.vram_end >> 12);
  1193. }
  1194. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1195. /* llano/ontario only */
  1196. if ((rdev->family == CHIP_PALM) ||
  1197. (rdev->family == CHIP_SUMO) ||
  1198. (rdev->family == CHIP_SUMO2)) {
  1199. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1200. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1201. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1202. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1203. }
  1204. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1205. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1206. WREG32(MC_VM_FB_LOCATION, tmp);
  1207. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1208. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1209. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1210. if (rdev->flags & RADEON_IS_AGP) {
  1211. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1212. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1213. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1214. } else {
  1215. WREG32(MC_VM_AGP_BASE, 0);
  1216. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1217. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1218. }
  1219. if (evergreen_mc_wait_for_idle(rdev)) {
  1220. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1221. }
  1222. evergreen_mc_resume(rdev, &save);
  1223. /* we need to own VRAM, so turn off the VGA renderer here
  1224. * to stop it overwriting our objects */
  1225. rv515_vga_render_disable(rdev);
  1226. }
  1227. /*
  1228. * CP.
  1229. */
  1230. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1231. {
  1232. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1233. /* set to DX10/11 mode */
  1234. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1235. radeon_ring_write(ring, 1);
  1236. /* FIXME: implement */
  1237. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1238. radeon_ring_write(ring,
  1239. #ifdef __BIG_ENDIAN
  1240. (2 << 0) |
  1241. #endif
  1242. (ib->gpu_addr & 0xFFFFFFFC));
  1243. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1244. radeon_ring_write(ring, ib->length_dw);
  1245. }
  1246. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1247. {
  1248. const __be32 *fw_data;
  1249. int i;
  1250. if (!rdev->me_fw || !rdev->pfp_fw)
  1251. return -EINVAL;
  1252. r700_cp_stop(rdev);
  1253. WREG32(CP_RB_CNTL,
  1254. #ifdef __BIG_ENDIAN
  1255. BUF_SWAP_32BIT |
  1256. #endif
  1257. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1258. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1259. WREG32(CP_PFP_UCODE_ADDR, 0);
  1260. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1261. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1262. WREG32(CP_PFP_UCODE_ADDR, 0);
  1263. fw_data = (const __be32 *)rdev->me_fw->data;
  1264. WREG32(CP_ME_RAM_WADDR, 0);
  1265. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1266. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1267. WREG32(CP_PFP_UCODE_ADDR, 0);
  1268. WREG32(CP_ME_RAM_WADDR, 0);
  1269. WREG32(CP_ME_RAM_RADDR, 0);
  1270. return 0;
  1271. }
  1272. static int evergreen_cp_start(struct radeon_device *rdev)
  1273. {
  1274. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1275. int r, i;
  1276. uint32_t cp_me;
  1277. r = radeon_ring_lock(rdev, ring, 7);
  1278. if (r) {
  1279. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1280. return r;
  1281. }
  1282. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1283. radeon_ring_write(ring, 0x1);
  1284. radeon_ring_write(ring, 0x0);
  1285. radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
  1286. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1287. radeon_ring_write(ring, 0);
  1288. radeon_ring_write(ring, 0);
  1289. radeon_ring_unlock_commit(rdev, ring);
  1290. cp_me = 0xff;
  1291. WREG32(CP_ME_CNTL, cp_me);
  1292. r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
  1293. if (r) {
  1294. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1295. return r;
  1296. }
  1297. /* setup clear context state */
  1298. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1299. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1300. for (i = 0; i < evergreen_default_size; i++)
  1301. radeon_ring_write(ring, evergreen_default_state[i]);
  1302. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1303. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1304. /* set clear context state */
  1305. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1306. radeon_ring_write(ring, 0);
  1307. /* SQ_VTX_BASE_VTX_LOC */
  1308. radeon_ring_write(ring, 0xc0026f00);
  1309. radeon_ring_write(ring, 0x00000000);
  1310. radeon_ring_write(ring, 0x00000000);
  1311. radeon_ring_write(ring, 0x00000000);
  1312. /* Clear consts */
  1313. radeon_ring_write(ring, 0xc0036f00);
  1314. radeon_ring_write(ring, 0x00000bc4);
  1315. radeon_ring_write(ring, 0xffffffff);
  1316. radeon_ring_write(ring, 0xffffffff);
  1317. radeon_ring_write(ring, 0xffffffff);
  1318. radeon_ring_write(ring, 0xc0026900);
  1319. radeon_ring_write(ring, 0x00000316);
  1320. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1321. radeon_ring_write(ring, 0x00000010); /* */
  1322. radeon_ring_unlock_commit(rdev, ring);
  1323. return 0;
  1324. }
  1325. int evergreen_cp_resume(struct radeon_device *rdev)
  1326. {
  1327. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1328. u32 tmp;
  1329. u32 rb_bufsz;
  1330. int r;
  1331. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1332. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1333. SOFT_RESET_PA |
  1334. SOFT_RESET_SH |
  1335. SOFT_RESET_VGT |
  1336. SOFT_RESET_SPI |
  1337. SOFT_RESET_SX));
  1338. RREG32(GRBM_SOFT_RESET);
  1339. mdelay(15);
  1340. WREG32(GRBM_SOFT_RESET, 0);
  1341. RREG32(GRBM_SOFT_RESET);
  1342. /* Set ring buffer size */
  1343. rb_bufsz = drm_order(ring->ring_size / 8);
  1344. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1345. #ifdef __BIG_ENDIAN
  1346. tmp |= BUF_SWAP_32BIT;
  1347. #endif
  1348. WREG32(CP_RB_CNTL, tmp);
  1349. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1350. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1351. /* Set the write pointer delay */
  1352. WREG32(CP_RB_WPTR_DELAY, 0);
  1353. /* Initialize the ring buffer's read and write pointers */
  1354. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1355. WREG32(CP_RB_RPTR_WR, 0);
  1356. ring->wptr = 0;
  1357. WREG32(CP_RB_WPTR, ring->wptr);
  1358. /* set the wb address wether it's enabled or not */
  1359. WREG32(CP_RB_RPTR_ADDR,
  1360. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1361. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1362. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1363. if (rdev->wb.enabled)
  1364. WREG32(SCRATCH_UMSK, 0xff);
  1365. else {
  1366. tmp |= RB_NO_UPDATE;
  1367. WREG32(SCRATCH_UMSK, 0);
  1368. }
  1369. mdelay(1);
  1370. WREG32(CP_RB_CNTL, tmp);
  1371. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  1372. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1373. ring->rptr = RREG32(CP_RB_RPTR);
  1374. evergreen_cp_start(rdev);
  1375. ring->ready = true;
  1376. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1377. if (r) {
  1378. ring->ready = false;
  1379. return r;
  1380. }
  1381. return 0;
  1382. }
  1383. /*
  1384. * Core functions
  1385. */
  1386. static void evergreen_gpu_init(struct radeon_device *rdev)
  1387. {
  1388. u32 gb_addr_config;
  1389. u32 mc_shared_chmap, mc_arb_ramcfg;
  1390. u32 sx_debug_1;
  1391. u32 smx_dc_ctl0;
  1392. u32 sq_config;
  1393. u32 sq_lds_resource_mgmt;
  1394. u32 sq_gpr_resource_mgmt_1;
  1395. u32 sq_gpr_resource_mgmt_2;
  1396. u32 sq_gpr_resource_mgmt_3;
  1397. u32 sq_thread_resource_mgmt;
  1398. u32 sq_thread_resource_mgmt_2;
  1399. u32 sq_stack_resource_mgmt_1;
  1400. u32 sq_stack_resource_mgmt_2;
  1401. u32 sq_stack_resource_mgmt_3;
  1402. u32 vgt_cache_invalidation;
  1403. u32 hdp_host_path_cntl, tmp;
  1404. u32 disabled_rb_mask;
  1405. int i, j, num_shader_engines, ps_thread_count;
  1406. switch (rdev->family) {
  1407. case CHIP_CYPRESS:
  1408. case CHIP_HEMLOCK:
  1409. rdev->config.evergreen.num_ses = 2;
  1410. rdev->config.evergreen.max_pipes = 4;
  1411. rdev->config.evergreen.max_tile_pipes = 8;
  1412. rdev->config.evergreen.max_simds = 10;
  1413. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1414. rdev->config.evergreen.max_gprs = 256;
  1415. rdev->config.evergreen.max_threads = 248;
  1416. rdev->config.evergreen.max_gs_threads = 32;
  1417. rdev->config.evergreen.max_stack_entries = 512;
  1418. rdev->config.evergreen.sx_num_of_sets = 4;
  1419. rdev->config.evergreen.sx_max_export_size = 256;
  1420. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1421. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1422. rdev->config.evergreen.max_hw_contexts = 8;
  1423. rdev->config.evergreen.sq_num_cf_insts = 2;
  1424. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1425. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1426. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1427. gb_addr_config = CYPRESS_GB_ADDR_CONFIG_GOLDEN;
  1428. break;
  1429. case CHIP_JUNIPER:
  1430. rdev->config.evergreen.num_ses = 1;
  1431. rdev->config.evergreen.max_pipes = 4;
  1432. rdev->config.evergreen.max_tile_pipes = 4;
  1433. rdev->config.evergreen.max_simds = 10;
  1434. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1435. rdev->config.evergreen.max_gprs = 256;
  1436. rdev->config.evergreen.max_threads = 248;
  1437. rdev->config.evergreen.max_gs_threads = 32;
  1438. rdev->config.evergreen.max_stack_entries = 512;
  1439. rdev->config.evergreen.sx_num_of_sets = 4;
  1440. rdev->config.evergreen.sx_max_export_size = 256;
  1441. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1442. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1443. rdev->config.evergreen.max_hw_contexts = 8;
  1444. rdev->config.evergreen.sq_num_cf_insts = 2;
  1445. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1446. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1447. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1448. gb_addr_config = JUNIPER_GB_ADDR_CONFIG_GOLDEN;
  1449. break;
  1450. case CHIP_REDWOOD:
  1451. rdev->config.evergreen.num_ses = 1;
  1452. rdev->config.evergreen.max_pipes = 4;
  1453. rdev->config.evergreen.max_tile_pipes = 4;
  1454. rdev->config.evergreen.max_simds = 5;
  1455. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1456. rdev->config.evergreen.max_gprs = 256;
  1457. rdev->config.evergreen.max_threads = 248;
  1458. rdev->config.evergreen.max_gs_threads = 32;
  1459. rdev->config.evergreen.max_stack_entries = 256;
  1460. rdev->config.evergreen.sx_num_of_sets = 4;
  1461. rdev->config.evergreen.sx_max_export_size = 256;
  1462. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1463. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1464. rdev->config.evergreen.max_hw_contexts = 8;
  1465. rdev->config.evergreen.sq_num_cf_insts = 2;
  1466. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1467. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1468. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1469. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1470. break;
  1471. case CHIP_CEDAR:
  1472. default:
  1473. rdev->config.evergreen.num_ses = 1;
  1474. rdev->config.evergreen.max_pipes = 2;
  1475. rdev->config.evergreen.max_tile_pipes = 2;
  1476. rdev->config.evergreen.max_simds = 2;
  1477. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1478. rdev->config.evergreen.max_gprs = 256;
  1479. rdev->config.evergreen.max_threads = 192;
  1480. rdev->config.evergreen.max_gs_threads = 16;
  1481. rdev->config.evergreen.max_stack_entries = 256;
  1482. rdev->config.evergreen.sx_num_of_sets = 4;
  1483. rdev->config.evergreen.sx_max_export_size = 128;
  1484. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1485. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1486. rdev->config.evergreen.max_hw_contexts = 4;
  1487. rdev->config.evergreen.sq_num_cf_insts = 1;
  1488. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1489. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1490. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1491. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1492. break;
  1493. case CHIP_PALM:
  1494. rdev->config.evergreen.num_ses = 1;
  1495. rdev->config.evergreen.max_pipes = 2;
  1496. rdev->config.evergreen.max_tile_pipes = 2;
  1497. rdev->config.evergreen.max_simds = 2;
  1498. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1499. rdev->config.evergreen.max_gprs = 256;
  1500. rdev->config.evergreen.max_threads = 192;
  1501. rdev->config.evergreen.max_gs_threads = 16;
  1502. rdev->config.evergreen.max_stack_entries = 256;
  1503. rdev->config.evergreen.sx_num_of_sets = 4;
  1504. rdev->config.evergreen.sx_max_export_size = 128;
  1505. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1506. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1507. rdev->config.evergreen.max_hw_contexts = 4;
  1508. rdev->config.evergreen.sq_num_cf_insts = 1;
  1509. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1510. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1511. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1512. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1513. break;
  1514. case CHIP_SUMO:
  1515. rdev->config.evergreen.num_ses = 1;
  1516. rdev->config.evergreen.max_pipes = 4;
  1517. rdev->config.evergreen.max_tile_pipes = 2;
  1518. if (rdev->pdev->device == 0x9648)
  1519. rdev->config.evergreen.max_simds = 3;
  1520. else if ((rdev->pdev->device == 0x9647) ||
  1521. (rdev->pdev->device == 0x964a))
  1522. rdev->config.evergreen.max_simds = 4;
  1523. else
  1524. rdev->config.evergreen.max_simds = 5;
  1525. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1526. rdev->config.evergreen.max_gprs = 256;
  1527. rdev->config.evergreen.max_threads = 248;
  1528. rdev->config.evergreen.max_gs_threads = 32;
  1529. rdev->config.evergreen.max_stack_entries = 256;
  1530. rdev->config.evergreen.sx_num_of_sets = 4;
  1531. rdev->config.evergreen.sx_max_export_size = 256;
  1532. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1533. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1534. rdev->config.evergreen.max_hw_contexts = 8;
  1535. rdev->config.evergreen.sq_num_cf_insts = 2;
  1536. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1537. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1538. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1539. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1540. break;
  1541. case CHIP_SUMO2:
  1542. rdev->config.evergreen.num_ses = 1;
  1543. rdev->config.evergreen.max_pipes = 4;
  1544. rdev->config.evergreen.max_tile_pipes = 4;
  1545. rdev->config.evergreen.max_simds = 2;
  1546. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1547. rdev->config.evergreen.max_gprs = 256;
  1548. rdev->config.evergreen.max_threads = 248;
  1549. rdev->config.evergreen.max_gs_threads = 32;
  1550. rdev->config.evergreen.max_stack_entries = 512;
  1551. rdev->config.evergreen.sx_num_of_sets = 4;
  1552. rdev->config.evergreen.sx_max_export_size = 256;
  1553. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1554. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1555. rdev->config.evergreen.max_hw_contexts = 8;
  1556. rdev->config.evergreen.sq_num_cf_insts = 2;
  1557. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1558. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1559. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1560. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1561. break;
  1562. case CHIP_BARTS:
  1563. rdev->config.evergreen.num_ses = 2;
  1564. rdev->config.evergreen.max_pipes = 4;
  1565. rdev->config.evergreen.max_tile_pipes = 8;
  1566. rdev->config.evergreen.max_simds = 7;
  1567. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1568. rdev->config.evergreen.max_gprs = 256;
  1569. rdev->config.evergreen.max_threads = 248;
  1570. rdev->config.evergreen.max_gs_threads = 32;
  1571. rdev->config.evergreen.max_stack_entries = 512;
  1572. rdev->config.evergreen.sx_num_of_sets = 4;
  1573. rdev->config.evergreen.sx_max_export_size = 256;
  1574. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1575. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1576. rdev->config.evergreen.max_hw_contexts = 8;
  1577. rdev->config.evergreen.sq_num_cf_insts = 2;
  1578. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1579. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1580. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1581. gb_addr_config = BARTS_GB_ADDR_CONFIG_GOLDEN;
  1582. break;
  1583. case CHIP_TURKS:
  1584. rdev->config.evergreen.num_ses = 1;
  1585. rdev->config.evergreen.max_pipes = 4;
  1586. rdev->config.evergreen.max_tile_pipes = 4;
  1587. rdev->config.evergreen.max_simds = 6;
  1588. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1589. rdev->config.evergreen.max_gprs = 256;
  1590. rdev->config.evergreen.max_threads = 248;
  1591. rdev->config.evergreen.max_gs_threads = 32;
  1592. rdev->config.evergreen.max_stack_entries = 256;
  1593. rdev->config.evergreen.sx_num_of_sets = 4;
  1594. rdev->config.evergreen.sx_max_export_size = 256;
  1595. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1596. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1597. rdev->config.evergreen.max_hw_contexts = 8;
  1598. rdev->config.evergreen.sq_num_cf_insts = 2;
  1599. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1600. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1601. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1602. gb_addr_config = TURKS_GB_ADDR_CONFIG_GOLDEN;
  1603. break;
  1604. case CHIP_CAICOS:
  1605. rdev->config.evergreen.num_ses = 1;
  1606. rdev->config.evergreen.max_pipes = 4;
  1607. rdev->config.evergreen.max_tile_pipes = 2;
  1608. rdev->config.evergreen.max_simds = 2;
  1609. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1610. rdev->config.evergreen.max_gprs = 256;
  1611. rdev->config.evergreen.max_threads = 192;
  1612. rdev->config.evergreen.max_gs_threads = 16;
  1613. rdev->config.evergreen.max_stack_entries = 256;
  1614. rdev->config.evergreen.sx_num_of_sets = 4;
  1615. rdev->config.evergreen.sx_max_export_size = 128;
  1616. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1617. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1618. rdev->config.evergreen.max_hw_contexts = 4;
  1619. rdev->config.evergreen.sq_num_cf_insts = 1;
  1620. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1621. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1622. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1623. gb_addr_config = CAICOS_GB_ADDR_CONFIG_GOLDEN;
  1624. break;
  1625. }
  1626. /* Initialize HDP */
  1627. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1628. WREG32((0x2c14 + j), 0x00000000);
  1629. WREG32((0x2c18 + j), 0x00000000);
  1630. WREG32((0x2c1c + j), 0x00000000);
  1631. WREG32((0x2c20 + j), 0x00000000);
  1632. WREG32((0x2c24 + j), 0x00000000);
  1633. }
  1634. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1635. evergreen_fix_pci_max_read_req_size(rdev);
  1636. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1637. if ((rdev->family == CHIP_PALM) ||
  1638. (rdev->family == CHIP_SUMO) ||
  1639. (rdev->family == CHIP_SUMO2))
  1640. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1641. else
  1642. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1643. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1644. * not have bank info, so create a custom tiling dword.
  1645. * bits 3:0 num_pipes
  1646. * bits 7:4 num_banks
  1647. * bits 11:8 group_size
  1648. * bits 15:12 row_size
  1649. */
  1650. rdev->config.evergreen.tile_config = 0;
  1651. switch (rdev->config.evergreen.max_tile_pipes) {
  1652. case 1:
  1653. default:
  1654. rdev->config.evergreen.tile_config |= (0 << 0);
  1655. break;
  1656. case 2:
  1657. rdev->config.evergreen.tile_config |= (1 << 0);
  1658. break;
  1659. case 4:
  1660. rdev->config.evergreen.tile_config |= (2 << 0);
  1661. break;
  1662. case 8:
  1663. rdev->config.evergreen.tile_config |= (3 << 0);
  1664. break;
  1665. }
  1666. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1667. if (rdev->flags & RADEON_IS_IGP)
  1668. rdev->config.evergreen.tile_config |= 1 << 4;
  1669. else {
  1670. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  1671. rdev->config.evergreen.tile_config |= 1 << 4;
  1672. else
  1673. rdev->config.evergreen.tile_config |= 0 << 4;
  1674. }
  1675. rdev->config.evergreen.tile_config |= 0 << 8;
  1676. rdev->config.evergreen.tile_config |=
  1677. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1678. num_shader_engines = (gb_addr_config & NUM_SHADER_ENGINES(3) >> 12) + 1;
  1679. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK)) {
  1680. u32 efuse_straps_4;
  1681. u32 efuse_straps_3;
  1682. WREG32(RCU_IND_INDEX, 0x204);
  1683. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1684. WREG32(RCU_IND_INDEX, 0x203);
  1685. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1686. tmp = (((efuse_straps_4 & 0xf) << 4) |
  1687. ((efuse_straps_3 & 0xf0000000) >> 28));
  1688. } else {
  1689. tmp = 0;
  1690. for (i = (rdev->config.evergreen.num_ses - 1); i >= 0; i--) {
  1691. u32 rb_disable_bitmap;
  1692. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  1693. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  1694. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  1695. tmp <<= 4;
  1696. tmp |= rb_disable_bitmap;
  1697. }
  1698. }
  1699. /* enabled rb are just the one not disabled :) */
  1700. disabled_rb_mask = tmp;
  1701. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  1702. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  1703. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1704. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1705. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1706. tmp = gb_addr_config & NUM_PIPES_MASK;
  1707. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.evergreen.max_backends,
  1708. EVERGREEN_MAX_BACKENDS, disabled_rb_mask);
  1709. WREG32(GB_BACKEND_MAP, tmp);
  1710. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1711. WREG32(CGTS_TCC_DISABLE, 0);
  1712. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1713. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1714. /* set HW defaults for 3D engine */
  1715. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1716. ROQ_IB2_START(0x2b)));
  1717. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1718. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1719. SYNC_GRADIENT |
  1720. SYNC_WALKER |
  1721. SYNC_ALIGNER));
  1722. sx_debug_1 = RREG32(SX_DEBUG_1);
  1723. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1724. WREG32(SX_DEBUG_1, sx_debug_1);
  1725. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1726. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1727. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1728. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1729. if (rdev->family <= CHIP_SUMO2)
  1730. WREG32(SMX_SAR_CTL0, 0x00010000);
  1731. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1732. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1733. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1734. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1735. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1736. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1737. WREG32(VGT_NUM_INSTANCES, 1);
  1738. WREG32(SPI_CONFIG_CNTL, 0);
  1739. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1740. WREG32(CP_PERFMON_CNTL, 0);
  1741. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1742. FETCH_FIFO_HIWATER(0x4) |
  1743. DONE_FIFO_HIWATER(0xe0) |
  1744. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1745. sq_config = RREG32(SQ_CONFIG);
  1746. sq_config &= ~(PS_PRIO(3) |
  1747. VS_PRIO(3) |
  1748. GS_PRIO(3) |
  1749. ES_PRIO(3));
  1750. sq_config |= (VC_ENABLE |
  1751. EXPORT_SRC_C |
  1752. PS_PRIO(0) |
  1753. VS_PRIO(1) |
  1754. GS_PRIO(2) |
  1755. ES_PRIO(3));
  1756. switch (rdev->family) {
  1757. case CHIP_CEDAR:
  1758. case CHIP_PALM:
  1759. case CHIP_SUMO:
  1760. case CHIP_SUMO2:
  1761. case CHIP_CAICOS:
  1762. /* no vertex cache */
  1763. sq_config &= ~VC_ENABLE;
  1764. break;
  1765. default:
  1766. break;
  1767. }
  1768. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1769. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1770. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1771. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1772. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1773. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1774. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1775. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1776. switch (rdev->family) {
  1777. case CHIP_CEDAR:
  1778. case CHIP_PALM:
  1779. case CHIP_SUMO:
  1780. case CHIP_SUMO2:
  1781. ps_thread_count = 96;
  1782. break;
  1783. default:
  1784. ps_thread_count = 128;
  1785. break;
  1786. }
  1787. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1788. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1789. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1790. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1791. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1792. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1793. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1794. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1795. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1796. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1797. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1798. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1799. WREG32(SQ_CONFIG, sq_config);
  1800. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1801. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1802. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1803. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1804. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1805. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1806. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1807. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1808. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1809. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1810. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1811. FORCE_EOV_MAX_REZ_CNT(255)));
  1812. switch (rdev->family) {
  1813. case CHIP_CEDAR:
  1814. case CHIP_PALM:
  1815. case CHIP_SUMO:
  1816. case CHIP_SUMO2:
  1817. case CHIP_CAICOS:
  1818. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1819. break;
  1820. default:
  1821. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1822. break;
  1823. }
  1824. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1825. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1826. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1827. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  1828. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1829. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1830. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1831. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1832. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1833. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1834. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1835. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1836. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1837. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1838. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1839. /* clear render buffer base addresses */
  1840. WREG32(CB_COLOR0_BASE, 0);
  1841. WREG32(CB_COLOR1_BASE, 0);
  1842. WREG32(CB_COLOR2_BASE, 0);
  1843. WREG32(CB_COLOR3_BASE, 0);
  1844. WREG32(CB_COLOR4_BASE, 0);
  1845. WREG32(CB_COLOR5_BASE, 0);
  1846. WREG32(CB_COLOR6_BASE, 0);
  1847. WREG32(CB_COLOR7_BASE, 0);
  1848. WREG32(CB_COLOR8_BASE, 0);
  1849. WREG32(CB_COLOR9_BASE, 0);
  1850. WREG32(CB_COLOR10_BASE, 0);
  1851. WREG32(CB_COLOR11_BASE, 0);
  1852. /* set the shader const cache sizes to 0 */
  1853. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1854. WREG32(i, 0);
  1855. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1856. WREG32(i, 0);
  1857. tmp = RREG32(HDP_MISC_CNTL);
  1858. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1859. WREG32(HDP_MISC_CNTL, tmp);
  1860. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1861. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1862. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1863. udelay(50);
  1864. }
  1865. int evergreen_mc_init(struct radeon_device *rdev)
  1866. {
  1867. u32 tmp;
  1868. int chansize, numchan;
  1869. /* Get VRAM informations */
  1870. rdev->mc.vram_is_ddr = true;
  1871. if ((rdev->family == CHIP_PALM) ||
  1872. (rdev->family == CHIP_SUMO) ||
  1873. (rdev->family == CHIP_SUMO2))
  1874. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  1875. else
  1876. tmp = RREG32(MC_ARB_RAMCFG);
  1877. if (tmp & CHANSIZE_OVERRIDE) {
  1878. chansize = 16;
  1879. } else if (tmp & CHANSIZE_MASK) {
  1880. chansize = 64;
  1881. } else {
  1882. chansize = 32;
  1883. }
  1884. tmp = RREG32(MC_SHARED_CHMAP);
  1885. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1886. case 0:
  1887. default:
  1888. numchan = 1;
  1889. break;
  1890. case 1:
  1891. numchan = 2;
  1892. break;
  1893. case 2:
  1894. numchan = 4;
  1895. break;
  1896. case 3:
  1897. numchan = 8;
  1898. break;
  1899. }
  1900. rdev->mc.vram_width = numchan * chansize;
  1901. /* Could aper size report 0 ? */
  1902. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1903. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1904. /* Setup GPU memory space */
  1905. if ((rdev->family == CHIP_PALM) ||
  1906. (rdev->family == CHIP_SUMO) ||
  1907. (rdev->family == CHIP_SUMO2)) {
  1908. /* size in bytes on fusion */
  1909. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1910. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1911. } else {
  1912. /* size in MB on evergreen/cayman/tn */
  1913. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1914. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1915. }
  1916. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1917. r700_vram_gtt_location(rdev, &rdev->mc);
  1918. radeon_update_bandwidth_info(rdev);
  1919. return 0;
  1920. }
  1921. bool evergreen_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1922. {
  1923. u32 srbm_status;
  1924. u32 grbm_status;
  1925. u32 grbm_status_se0, grbm_status_se1;
  1926. srbm_status = RREG32(SRBM_STATUS);
  1927. grbm_status = RREG32(GRBM_STATUS);
  1928. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1929. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1930. if (!(grbm_status & GUI_ACTIVE)) {
  1931. radeon_ring_lockup_update(ring);
  1932. return false;
  1933. }
  1934. /* force CP activities */
  1935. radeon_ring_force_activity(rdev, ring);
  1936. return radeon_ring_test_lockup(rdev, ring);
  1937. }
  1938. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1939. {
  1940. struct evergreen_mc_save save;
  1941. u32 grbm_reset = 0;
  1942. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1943. return 0;
  1944. dev_info(rdev->dev, "GPU softreset \n");
  1945. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1946. RREG32(GRBM_STATUS));
  1947. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1948. RREG32(GRBM_STATUS_SE0));
  1949. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1950. RREG32(GRBM_STATUS_SE1));
  1951. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1952. RREG32(SRBM_STATUS));
  1953. evergreen_mc_stop(rdev, &save);
  1954. if (evergreen_mc_wait_for_idle(rdev)) {
  1955. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1956. }
  1957. /* Disable CP parsing/prefetching */
  1958. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1959. /* reset all the gfx blocks */
  1960. grbm_reset = (SOFT_RESET_CP |
  1961. SOFT_RESET_CB |
  1962. SOFT_RESET_DB |
  1963. SOFT_RESET_PA |
  1964. SOFT_RESET_SC |
  1965. SOFT_RESET_SPI |
  1966. SOFT_RESET_SH |
  1967. SOFT_RESET_SX |
  1968. SOFT_RESET_TC |
  1969. SOFT_RESET_TA |
  1970. SOFT_RESET_VC |
  1971. SOFT_RESET_VGT);
  1972. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1973. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1974. (void)RREG32(GRBM_SOFT_RESET);
  1975. udelay(50);
  1976. WREG32(GRBM_SOFT_RESET, 0);
  1977. (void)RREG32(GRBM_SOFT_RESET);
  1978. /* Wait a little for things to settle down */
  1979. udelay(50);
  1980. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1981. RREG32(GRBM_STATUS));
  1982. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1983. RREG32(GRBM_STATUS_SE0));
  1984. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1985. RREG32(GRBM_STATUS_SE1));
  1986. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1987. RREG32(SRBM_STATUS));
  1988. evergreen_mc_resume(rdev, &save);
  1989. return 0;
  1990. }
  1991. int evergreen_asic_reset(struct radeon_device *rdev)
  1992. {
  1993. return evergreen_gpu_soft_reset(rdev);
  1994. }
  1995. /* Interrupts */
  1996. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  1997. {
  1998. switch (crtc) {
  1999. case 0:
  2000. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2001. case 1:
  2002. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2003. case 2:
  2004. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2005. case 3:
  2006. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2007. case 4:
  2008. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2009. case 5:
  2010. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2011. default:
  2012. return 0;
  2013. }
  2014. }
  2015. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2016. {
  2017. u32 tmp;
  2018. if (rdev->family >= CHIP_CAYMAN) {
  2019. cayman_cp_int_cntl_setup(rdev, 0,
  2020. CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2021. cayman_cp_int_cntl_setup(rdev, 1, 0);
  2022. cayman_cp_int_cntl_setup(rdev, 2, 0);
  2023. } else
  2024. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2025. WREG32(GRBM_INT_CNTL, 0);
  2026. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2027. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2028. if (rdev->num_crtc >= 4) {
  2029. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2030. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2031. }
  2032. if (rdev->num_crtc >= 6) {
  2033. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2034. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2035. }
  2036. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2037. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2038. if (rdev->num_crtc >= 4) {
  2039. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2040. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2041. }
  2042. if (rdev->num_crtc >= 6) {
  2043. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2044. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2045. }
  2046. /* only one DAC on DCE6 */
  2047. if (!ASIC_IS_DCE6(rdev))
  2048. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2049. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2050. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2051. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2052. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2053. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2054. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2055. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2056. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2057. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2058. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2059. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2060. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2061. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2062. }
  2063. int evergreen_irq_set(struct radeon_device *rdev)
  2064. {
  2065. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2066. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  2067. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2068. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2069. u32 grbm_int_cntl = 0;
  2070. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2071. u32 afmt1 = 0, afmt2 = 0, afmt3 = 0, afmt4 = 0, afmt5 = 0, afmt6 = 0;
  2072. if (!rdev->irq.installed) {
  2073. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2074. return -EINVAL;
  2075. }
  2076. /* don't enable anything if the ih is disabled */
  2077. if (!rdev->ih.enabled) {
  2078. r600_disable_interrupts(rdev);
  2079. /* force the active interrupt state to all disabled */
  2080. evergreen_disable_interrupt_state(rdev);
  2081. return 0;
  2082. }
  2083. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2084. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2085. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2086. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2087. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2088. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2089. afmt1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2090. afmt2 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2091. afmt3 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2092. afmt4 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2093. afmt5 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2094. afmt6 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2095. if (rdev->family >= CHIP_CAYMAN) {
  2096. /* enable CP interrupts on all rings */
  2097. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2098. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2099. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2100. }
  2101. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  2102. DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
  2103. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  2104. }
  2105. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  2106. DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
  2107. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  2108. }
  2109. } else {
  2110. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2111. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2112. cp_int_cntl |= RB_INT_ENABLE;
  2113. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2114. }
  2115. }
  2116. if (rdev->irq.crtc_vblank_int[0] ||
  2117. atomic_read(&rdev->irq.pflip[0])) {
  2118. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2119. crtc1 |= VBLANK_INT_MASK;
  2120. }
  2121. if (rdev->irq.crtc_vblank_int[1] ||
  2122. atomic_read(&rdev->irq.pflip[1])) {
  2123. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2124. crtc2 |= VBLANK_INT_MASK;
  2125. }
  2126. if (rdev->irq.crtc_vblank_int[2] ||
  2127. atomic_read(&rdev->irq.pflip[2])) {
  2128. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2129. crtc3 |= VBLANK_INT_MASK;
  2130. }
  2131. if (rdev->irq.crtc_vblank_int[3] ||
  2132. atomic_read(&rdev->irq.pflip[3])) {
  2133. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2134. crtc4 |= VBLANK_INT_MASK;
  2135. }
  2136. if (rdev->irq.crtc_vblank_int[4] ||
  2137. atomic_read(&rdev->irq.pflip[4])) {
  2138. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2139. crtc5 |= VBLANK_INT_MASK;
  2140. }
  2141. if (rdev->irq.crtc_vblank_int[5] ||
  2142. atomic_read(&rdev->irq.pflip[5])) {
  2143. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2144. crtc6 |= VBLANK_INT_MASK;
  2145. }
  2146. if (rdev->irq.hpd[0]) {
  2147. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2148. hpd1 |= DC_HPDx_INT_EN;
  2149. }
  2150. if (rdev->irq.hpd[1]) {
  2151. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2152. hpd2 |= DC_HPDx_INT_EN;
  2153. }
  2154. if (rdev->irq.hpd[2]) {
  2155. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2156. hpd3 |= DC_HPDx_INT_EN;
  2157. }
  2158. if (rdev->irq.hpd[3]) {
  2159. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2160. hpd4 |= DC_HPDx_INT_EN;
  2161. }
  2162. if (rdev->irq.hpd[4]) {
  2163. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2164. hpd5 |= DC_HPDx_INT_EN;
  2165. }
  2166. if (rdev->irq.hpd[5]) {
  2167. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2168. hpd6 |= DC_HPDx_INT_EN;
  2169. }
  2170. if (rdev->irq.afmt[0]) {
  2171. DRM_DEBUG("evergreen_irq_set: hdmi 0\n");
  2172. afmt1 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2173. }
  2174. if (rdev->irq.afmt[1]) {
  2175. DRM_DEBUG("evergreen_irq_set: hdmi 1\n");
  2176. afmt2 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2177. }
  2178. if (rdev->irq.afmt[2]) {
  2179. DRM_DEBUG("evergreen_irq_set: hdmi 2\n");
  2180. afmt3 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2181. }
  2182. if (rdev->irq.afmt[3]) {
  2183. DRM_DEBUG("evergreen_irq_set: hdmi 3\n");
  2184. afmt4 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2185. }
  2186. if (rdev->irq.afmt[4]) {
  2187. DRM_DEBUG("evergreen_irq_set: hdmi 4\n");
  2188. afmt5 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2189. }
  2190. if (rdev->irq.afmt[5]) {
  2191. DRM_DEBUG("evergreen_irq_set: hdmi 5\n");
  2192. afmt6 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2193. }
  2194. if (rdev->irq.gui_idle) {
  2195. DRM_DEBUG("gui idle\n");
  2196. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2197. }
  2198. if (rdev->family >= CHIP_CAYMAN) {
  2199. cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
  2200. cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
  2201. cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
  2202. } else
  2203. WREG32(CP_INT_CNTL, cp_int_cntl);
  2204. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2205. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2206. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2207. if (rdev->num_crtc >= 4) {
  2208. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2209. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2210. }
  2211. if (rdev->num_crtc >= 6) {
  2212. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2213. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2214. }
  2215. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2216. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2217. if (rdev->num_crtc >= 4) {
  2218. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2219. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2220. }
  2221. if (rdev->num_crtc >= 6) {
  2222. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2223. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2224. }
  2225. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2226. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2227. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2228. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2229. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2230. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2231. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, afmt1);
  2232. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, afmt2);
  2233. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, afmt3);
  2234. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, afmt4);
  2235. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, afmt5);
  2236. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, afmt6);
  2237. return 0;
  2238. }
  2239. static void evergreen_irq_ack(struct radeon_device *rdev)
  2240. {
  2241. u32 tmp;
  2242. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2243. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2244. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2245. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2246. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2247. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2248. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2249. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2250. if (rdev->num_crtc >= 4) {
  2251. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2252. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2253. }
  2254. if (rdev->num_crtc >= 6) {
  2255. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2256. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2257. }
  2258. rdev->irq.stat_regs.evergreen.afmt_status1 = RREG32(AFMT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2259. rdev->irq.stat_regs.evergreen.afmt_status2 = RREG32(AFMT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2260. rdev->irq.stat_regs.evergreen.afmt_status3 = RREG32(AFMT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2261. rdev->irq.stat_regs.evergreen.afmt_status4 = RREG32(AFMT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2262. rdev->irq.stat_regs.evergreen.afmt_status5 = RREG32(AFMT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2263. rdev->irq.stat_regs.evergreen.afmt_status6 = RREG32(AFMT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2264. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2265. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2266. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2267. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2268. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2269. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2270. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2271. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2272. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2273. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2274. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2275. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2276. if (rdev->num_crtc >= 4) {
  2277. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2278. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2279. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2280. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2281. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2282. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2283. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2284. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2285. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2286. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2287. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2288. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2289. }
  2290. if (rdev->num_crtc >= 6) {
  2291. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2292. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2293. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2294. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2295. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2296. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2297. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2298. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2299. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2300. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2301. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2302. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2303. }
  2304. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2305. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2306. tmp |= DC_HPDx_INT_ACK;
  2307. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2308. }
  2309. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2310. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2311. tmp |= DC_HPDx_INT_ACK;
  2312. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2313. }
  2314. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2315. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2316. tmp |= DC_HPDx_INT_ACK;
  2317. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2318. }
  2319. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2320. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2321. tmp |= DC_HPDx_INT_ACK;
  2322. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2323. }
  2324. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2325. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2326. tmp |= DC_HPDx_INT_ACK;
  2327. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2328. }
  2329. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2330. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2331. tmp |= DC_HPDx_INT_ACK;
  2332. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2333. }
  2334. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2335. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2336. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2337. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, tmp);
  2338. }
  2339. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2340. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2341. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2342. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, tmp);
  2343. }
  2344. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2345. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2346. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2347. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, tmp);
  2348. }
  2349. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  2350. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2351. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2352. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, tmp);
  2353. }
  2354. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  2355. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2356. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2357. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, tmp);
  2358. }
  2359. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  2360. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2361. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2362. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, tmp);
  2363. }
  2364. }
  2365. void evergreen_irq_disable(struct radeon_device *rdev)
  2366. {
  2367. r600_disable_interrupts(rdev);
  2368. /* Wait and acknowledge irq */
  2369. mdelay(1);
  2370. evergreen_irq_ack(rdev);
  2371. evergreen_disable_interrupt_state(rdev);
  2372. }
  2373. void evergreen_irq_suspend(struct radeon_device *rdev)
  2374. {
  2375. evergreen_irq_disable(rdev);
  2376. r600_rlc_stop(rdev);
  2377. }
  2378. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2379. {
  2380. u32 wptr, tmp;
  2381. if (rdev->wb.enabled)
  2382. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2383. else
  2384. wptr = RREG32(IH_RB_WPTR);
  2385. if (wptr & RB_OVERFLOW) {
  2386. /* When a ring buffer overflow happen start parsing interrupt
  2387. * from the last not overwritten vector (wptr + 16). Hopefully
  2388. * this should allow us to catchup.
  2389. */
  2390. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2391. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2392. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2393. tmp = RREG32(IH_RB_CNTL);
  2394. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2395. WREG32(IH_RB_CNTL, tmp);
  2396. }
  2397. return (wptr & rdev->ih.ptr_mask);
  2398. }
  2399. int evergreen_irq_process(struct radeon_device *rdev)
  2400. {
  2401. u32 wptr;
  2402. u32 rptr;
  2403. u32 src_id, src_data;
  2404. u32 ring_index;
  2405. bool queue_hotplug = false;
  2406. bool queue_hdmi = false;
  2407. if (!rdev->ih.enabled || rdev->shutdown)
  2408. return IRQ_NONE;
  2409. wptr = evergreen_get_ih_wptr(rdev);
  2410. restart_ih:
  2411. /* is somebody else already processing irqs? */
  2412. if (atomic_xchg(&rdev->ih.lock, 1))
  2413. return IRQ_NONE;
  2414. rptr = rdev->ih.rptr;
  2415. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2416. /* Order reading of wptr vs. reading of IH ring data */
  2417. rmb();
  2418. /* display interrupts */
  2419. evergreen_irq_ack(rdev);
  2420. while (rptr != wptr) {
  2421. /* wptr/rptr are in bytes! */
  2422. ring_index = rptr / 4;
  2423. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2424. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2425. switch (src_id) {
  2426. case 1: /* D1 vblank/vline */
  2427. switch (src_data) {
  2428. case 0: /* D1 vblank */
  2429. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2430. if (rdev->irq.crtc_vblank_int[0]) {
  2431. drm_handle_vblank(rdev->ddev, 0);
  2432. rdev->pm.vblank_sync = true;
  2433. wake_up(&rdev->irq.vblank_queue);
  2434. }
  2435. if (atomic_read(&rdev->irq.pflip[0]))
  2436. radeon_crtc_handle_flip(rdev, 0);
  2437. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2438. DRM_DEBUG("IH: D1 vblank\n");
  2439. }
  2440. break;
  2441. case 1: /* D1 vline */
  2442. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2443. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2444. DRM_DEBUG("IH: D1 vline\n");
  2445. }
  2446. break;
  2447. default:
  2448. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2449. break;
  2450. }
  2451. break;
  2452. case 2: /* D2 vblank/vline */
  2453. switch (src_data) {
  2454. case 0: /* D2 vblank */
  2455. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2456. if (rdev->irq.crtc_vblank_int[1]) {
  2457. drm_handle_vblank(rdev->ddev, 1);
  2458. rdev->pm.vblank_sync = true;
  2459. wake_up(&rdev->irq.vblank_queue);
  2460. }
  2461. if (atomic_read(&rdev->irq.pflip[1]))
  2462. radeon_crtc_handle_flip(rdev, 1);
  2463. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2464. DRM_DEBUG("IH: D2 vblank\n");
  2465. }
  2466. break;
  2467. case 1: /* D2 vline */
  2468. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2469. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2470. DRM_DEBUG("IH: D2 vline\n");
  2471. }
  2472. break;
  2473. default:
  2474. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2475. break;
  2476. }
  2477. break;
  2478. case 3: /* D3 vblank/vline */
  2479. switch (src_data) {
  2480. case 0: /* D3 vblank */
  2481. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2482. if (rdev->irq.crtc_vblank_int[2]) {
  2483. drm_handle_vblank(rdev->ddev, 2);
  2484. rdev->pm.vblank_sync = true;
  2485. wake_up(&rdev->irq.vblank_queue);
  2486. }
  2487. if (atomic_read(&rdev->irq.pflip[2]))
  2488. radeon_crtc_handle_flip(rdev, 2);
  2489. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2490. DRM_DEBUG("IH: D3 vblank\n");
  2491. }
  2492. break;
  2493. case 1: /* D3 vline */
  2494. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2495. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2496. DRM_DEBUG("IH: D3 vline\n");
  2497. }
  2498. break;
  2499. default:
  2500. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2501. break;
  2502. }
  2503. break;
  2504. case 4: /* D4 vblank/vline */
  2505. switch (src_data) {
  2506. case 0: /* D4 vblank */
  2507. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2508. if (rdev->irq.crtc_vblank_int[3]) {
  2509. drm_handle_vblank(rdev->ddev, 3);
  2510. rdev->pm.vblank_sync = true;
  2511. wake_up(&rdev->irq.vblank_queue);
  2512. }
  2513. if (atomic_read(&rdev->irq.pflip[3]))
  2514. radeon_crtc_handle_flip(rdev, 3);
  2515. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2516. DRM_DEBUG("IH: D4 vblank\n");
  2517. }
  2518. break;
  2519. case 1: /* D4 vline */
  2520. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2521. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2522. DRM_DEBUG("IH: D4 vline\n");
  2523. }
  2524. break;
  2525. default:
  2526. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2527. break;
  2528. }
  2529. break;
  2530. case 5: /* D5 vblank/vline */
  2531. switch (src_data) {
  2532. case 0: /* D5 vblank */
  2533. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2534. if (rdev->irq.crtc_vblank_int[4]) {
  2535. drm_handle_vblank(rdev->ddev, 4);
  2536. rdev->pm.vblank_sync = true;
  2537. wake_up(&rdev->irq.vblank_queue);
  2538. }
  2539. if (atomic_read(&rdev->irq.pflip[4]))
  2540. radeon_crtc_handle_flip(rdev, 4);
  2541. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2542. DRM_DEBUG("IH: D5 vblank\n");
  2543. }
  2544. break;
  2545. case 1: /* D5 vline */
  2546. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2547. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2548. DRM_DEBUG("IH: D5 vline\n");
  2549. }
  2550. break;
  2551. default:
  2552. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2553. break;
  2554. }
  2555. break;
  2556. case 6: /* D6 vblank/vline */
  2557. switch (src_data) {
  2558. case 0: /* D6 vblank */
  2559. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2560. if (rdev->irq.crtc_vblank_int[5]) {
  2561. drm_handle_vblank(rdev->ddev, 5);
  2562. rdev->pm.vblank_sync = true;
  2563. wake_up(&rdev->irq.vblank_queue);
  2564. }
  2565. if (atomic_read(&rdev->irq.pflip[5]))
  2566. radeon_crtc_handle_flip(rdev, 5);
  2567. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2568. DRM_DEBUG("IH: D6 vblank\n");
  2569. }
  2570. break;
  2571. case 1: /* D6 vline */
  2572. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2573. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2574. DRM_DEBUG("IH: D6 vline\n");
  2575. }
  2576. break;
  2577. default:
  2578. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2579. break;
  2580. }
  2581. break;
  2582. case 42: /* HPD hotplug */
  2583. switch (src_data) {
  2584. case 0:
  2585. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2586. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2587. queue_hotplug = true;
  2588. DRM_DEBUG("IH: HPD1\n");
  2589. }
  2590. break;
  2591. case 1:
  2592. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2593. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2594. queue_hotplug = true;
  2595. DRM_DEBUG("IH: HPD2\n");
  2596. }
  2597. break;
  2598. case 2:
  2599. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2600. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2601. queue_hotplug = true;
  2602. DRM_DEBUG("IH: HPD3\n");
  2603. }
  2604. break;
  2605. case 3:
  2606. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2607. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2608. queue_hotplug = true;
  2609. DRM_DEBUG("IH: HPD4\n");
  2610. }
  2611. break;
  2612. case 4:
  2613. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2614. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2615. queue_hotplug = true;
  2616. DRM_DEBUG("IH: HPD5\n");
  2617. }
  2618. break;
  2619. case 5:
  2620. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2621. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2622. queue_hotplug = true;
  2623. DRM_DEBUG("IH: HPD6\n");
  2624. }
  2625. break;
  2626. default:
  2627. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2628. break;
  2629. }
  2630. break;
  2631. case 44: /* hdmi */
  2632. switch (src_data) {
  2633. case 0:
  2634. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2635. rdev->irq.stat_regs.evergreen.afmt_status1 &= ~AFMT_AZ_FORMAT_WTRIG;
  2636. queue_hdmi = true;
  2637. DRM_DEBUG("IH: HDMI0\n");
  2638. }
  2639. break;
  2640. case 1:
  2641. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2642. rdev->irq.stat_regs.evergreen.afmt_status2 &= ~AFMT_AZ_FORMAT_WTRIG;
  2643. queue_hdmi = true;
  2644. DRM_DEBUG("IH: HDMI1\n");
  2645. }
  2646. break;
  2647. case 2:
  2648. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2649. rdev->irq.stat_regs.evergreen.afmt_status3 &= ~AFMT_AZ_FORMAT_WTRIG;
  2650. queue_hdmi = true;
  2651. DRM_DEBUG("IH: HDMI2\n");
  2652. }
  2653. break;
  2654. case 3:
  2655. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  2656. rdev->irq.stat_regs.evergreen.afmt_status4 &= ~AFMT_AZ_FORMAT_WTRIG;
  2657. queue_hdmi = true;
  2658. DRM_DEBUG("IH: HDMI3\n");
  2659. }
  2660. break;
  2661. case 4:
  2662. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  2663. rdev->irq.stat_regs.evergreen.afmt_status5 &= ~AFMT_AZ_FORMAT_WTRIG;
  2664. queue_hdmi = true;
  2665. DRM_DEBUG("IH: HDMI4\n");
  2666. }
  2667. break;
  2668. case 5:
  2669. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  2670. rdev->irq.stat_regs.evergreen.afmt_status6 &= ~AFMT_AZ_FORMAT_WTRIG;
  2671. queue_hdmi = true;
  2672. DRM_DEBUG("IH: HDMI5\n");
  2673. }
  2674. break;
  2675. default:
  2676. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  2677. break;
  2678. }
  2679. break;
  2680. case 176: /* CP_INT in ring buffer */
  2681. case 177: /* CP_INT in IB1 */
  2682. case 178: /* CP_INT in IB2 */
  2683. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2684. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2685. break;
  2686. case 181: /* CP EOP event */
  2687. DRM_DEBUG("IH: CP EOP\n");
  2688. if (rdev->family >= CHIP_CAYMAN) {
  2689. switch (src_data) {
  2690. case 0:
  2691. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2692. break;
  2693. case 1:
  2694. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  2695. break;
  2696. case 2:
  2697. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  2698. break;
  2699. }
  2700. } else
  2701. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2702. break;
  2703. case 233: /* GUI IDLE */
  2704. DRM_DEBUG("IH: GUI idle\n");
  2705. wake_up(&rdev->irq.idle_queue);
  2706. break;
  2707. default:
  2708. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2709. break;
  2710. }
  2711. /* wptr/rptr are in bytes! */
  2712. rptr += 16;
  2713. rptr &= rdev->ih.ptr_mask;
  2714. }
  2715. if (queue_hotplug)
  2716. schedule_work(&rdev->hotplug_work);
  2717. if (queue_hdmi)
  2718. schedule_work(&rdev->audio_work);
  2719. rdev->ih.rptr = rptr;
  2720. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2721. atomic_set(&rdev->ih.lock, 0);
  2722. /* make sure wptr hasn't changed while processing */
  2723. wptr = evergreen_get_ih_wptr(rdev);
  2724. if (wptr != rptr)
  2725. goto restart_ih;
  2726. return IRQ_HANDLED;
  2727. }
  2728. static int evergreen_startup(struct radeon_device *rdev)
  2729. {
  2730. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2731. int r;
  2732. /* enable pcie gen2 link */
  2733. evergreen_pcie_gen2_enable(rdev);
  2734. if (ASIC_IS_DCE5(rdev)) {
  2735. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2736. r = ni_init_microcode(rdev);
  2737. if (r) {
  2738. DRM_ERROR("Failed to load firmware!\n");
  2739. return r;
  2740. }
  2741. }
  2742. r = ni_mc_load_microcode(rdev);
  2743. if (r) {
  2744. DRM_ERROR("Failed to load MC firmware!\n");
  2745. return r;
  2746. }
  2747. } else {
  2748. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2749. r = r600_init_microcode(rdev);
  2750. if (r) {
  2751. DRM_ERROR("Failed to load firmware!\n");
  2752. return r;
  2753. }
  2754. }
  2755. }
  2756. r = r600_vram_scratch_init(rdev);
  2757. if (r)
  2758. return r;
  2759. evergreen_mc_program(rdev);
  2760. if (rdev->flags & RADEON_IS_AGP) {
  2761. evergreen_agp_enable(rdev);
  2762. } else {
  2763. r = evergreen_pcie_gart_enable(rdev);
  2764. if (r)
  2765. return r;
  2766. }
  2767. evergreen_gpu_init(rdev);
  2768. r = evergreen_blit_init(rdev);
  2769. if (r) {
  2770. r600_blit_fini(rdev);
  2771. rdev->asic->copy.copy = NULL;
  2772. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2773. }
  2774. /* allocate wb buffer */
  2775. r = radeon_wb_init(rdev);
  2776. if (r)
  2777. return r;
  2778. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2779. if (r) {
  2780. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2781. return r;
  2782. }
  2783. /* Enable IRQ */
  2784. r = r600_irq_init(rdev);
  2785. if (r) {
  2786. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2787. radeon_irq_kms_fini(rdev);
  2788. return r;
  2789. }
  2790. evergreen_irq_set(rdev);
  2791. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2792. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2793. 0, 0xfffff, RADEON_CP_PACKET2);
  2794. if (r)
  2795. return r;
  2796. r = evergreen_cp_load_microcode(rdev);
  2797. if (r)
  2798. return r;
  2799. r = evergreen_cp_resume(rdev);
  2800. if (r)
  2801. return r;
  2802. r = radeon_ib_pool_start(rdev);
  2803. if (r)
  2804. return r;
  2805. r = radeon_ib_ring_tests(rdev);
  2806. if (r)
  2807. return r;
  2808. r = r600_audio_init(rdev);
  2809. if (r) {
  2810. DRM_ERROR("radeon: audio init failed\n");
  2811. return r;
  2812. }
  2813. return 0;
  2814. }
  2815. int evergreen_resume(struct radeon_device *rdev)
  2816. {
  2817. int r;
  2818. /* reset the asic, the gfx blocks are often in a bad state
  2819. * after the driver is unloaded or after a resume
  2820. */
  2821. if (radeon_asic_reset(rdev))
  2822. dev_warn(rdev->dev, "GPU reset failed !\n");
  2823. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2824. * posting will perform necessary task to bring back GPU into good
  2825. * shape.
  2826. */
  2827. /* post card */
  2828. atom_asic_init(rdev->mode_info.atom_context);
  2829. rdev->accel_working = true;
  2830. r = evergreen_startup(rdev);
  2831. if (r) {
  2832. DRM_ERROR("evergreen startup failed on resume\n");
  2833. rdev->accel_working = false;
  2834. return r;
  2835. }
  2836. return r;
  2837. }
  2838. int evergreen_suspend(struct radeon_device *rdev)
  2839. {
  2840. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2841. r600_audio_fini(rdev);
  2842. /* FIXME: we should wait for ring to be empty */
  2843. radeon_ib_pool_suspend(rdev);
  2844. r600_blit_suspend(rdev);
  2845. r700_cp_stop(rdev);
  2846. ring->ready = false;
  2847. evergreen_irq_suspend(rdev);
  2848. radeon_wb_disable(rdev);
  2849. evergreen_pcie_gart_disable(rdev);
  2850. return 0;
  2851. }
  2852. /* Plan is to move initialization in that function and use
  2853. * helper function so that radeon_device_init pretty much
  2854. * do nothing more than calling asic specific function. This
  2855. * should also allow to remove a bunch of callback function
  2856. * like vram_info.
  2857. */
  2858. int evergreen_init(struct radeon_device *rdev)
  2859. {
  2860. int r;
  2861. /* Read BIOS */
  2862. if (!radeon_get_bios(rdev)) {
  2863. if (ASIC_IS_AVIVO(rdev))
  2864. return -EINVAL;
  2865. }
  2866. /* Must be an ATOMBIOS */
  2867. if (!rdev->is_atom_bios) {
  2868. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2869. return -EINVAL;
  2870. }
  2871. r = radeon_atombios_init(rdev);
  2872. if (r)
  2873. return r;
  2874. /* reset the asic, the gfx blocks are often in a bad state
  2875. * after the driver is unloaded or after a resume
  2876. */
  2877. if (radeon_asic_reset(rdev))
  2878. dev_warn(rdev->dev, "GPU reset failed !\n");
  2879. /* Post card if necessary */
  2880. if (!radeon_card_posted(rdev)) {
  2881. if (!rdev->bios) {
  2882. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2883. return -EINVAL;
  2884. }
  2885. DRM_INFO("GPU not posted. posting now...\n");
  2886. atom_asic_init(rdev->mode_info.atom_context);
  2887. }
  2888. /* Initialize scratch registers */
  2889. r600_scratch_init(rdev);
  2890. /* Initialize surface registers */
  2891. radeon_surface_init(rdev);
  2892. /* Initialize clocks */
  2893. radeon_get_clock_info(rdev->ddev);
  2894. /* Fence driver */
  2895. r = radeon_fence_driver_init(rdev);
  2896. if (r)
  2897. return r;
  2898. /* initialize AGP */
  2899. if (rdev->flags & RADEON_IS_AGP) {
  2900. r = radeon_agp_init(rdev);
  2901. if (r)
  2902. radeon_agp_disable(rdev);
  2903. }
  2904. /* initialize memory controller */
  2905. r = evergreen_mc_init(rdev);
  2906. if (r)
  2907. return r;
  2908. /* Memory manager */
  2909. r = radeon_bo_init(rdev);
  2910. if (r)
  2911. return r;
  2912. r = radeon_irq_kms_init(rdev);
  2913. if (r)
  2914. return r;
  2915. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2916. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2917. rdev->ih.ring_obj = NULL;
  2918. r600_ih_ring_init(rdev, 64 * 1024);
  2919. r = r600_pcie_gart_init(rdev);
  2920. if (r)
  2921. return r;
  2922. r = radeon_ib_pool_init(rdev);
  2923. rdev->accel_working = true;
  2924. if (r) {
  2925. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2926. rdev->accel_working = false;
  2927. }
  2928. r = evergreen_startup(rdev);
  2929. if (r) {
  2930. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2931. r700_cp_fini(rdev);
  2932. r600_irq_fini(rdev);
  2933. radeon_wb_fini(rdev);
  2934. r100_ib_fini(rdev);
  2935. radeon_irq_kms_fini(rdev);
  2936. evergreen_pcie_gart_fini(rdev);
  2937. rdev->accel_working = false;
  2938. }
  2939. /* Don't start up if the MC ucode is missing on BTC parts.
  2940. * The default clocks and voltages before the MC ucode
  2941. * is loaded are not suffient for advanced operations.
  2942. */
  2943. if (ASIC_IS_DCE5(rdev)) {
  2944. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  2945. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  2946. return -EINVAL;
  2947. }
  2948. }
  2949. return 0;
  2950. }
  2951. void evergreen_fini(struct radeon_device *rdev)
  2952. {
  2953. r600_audio_fini(rdev);
  2954. r600_blit_fini(rdev);
  2955. r700_cp_fini(rdev);
  2956. r600_irq_fini(rdev);
  2957. radeon_wb_fini(rdev);
  2958. r100_ib_fini(rdev);
  2959. radeon_irq_kms_fini(rdev);
  2960. evergreen_pcie_gart_fini(rdev);
  2961. r600_vram_scratch_fini(rdev);
  2962. radeon_gem_fini(rdev);
  2963. radeon_fence_driver_fini(rdev);
  2964. radeon_agp_fini(rdev);
  2965. radeon_bo_fini(rdev);
  2966. radeon_atombios_fini(rdev);
  2967. kfree(rdev->bios);
  2968. rdev->bios = NULL;
  2969. }
  2970. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  2971. {
  2972. u32 link_width_cntl, speed_cntl;
  2973. if (radeon_pcie_gen2 == 0)
  2974. return;
  2975. if (rdev->flags & RADEON_IS_IGP)
  2976. return;
  2977. if (!(rdev->flags & RADEON_IS_PCIE))
  2978. return;
  2979. /* x2 cards have a special sequence */
  2980. if (ASIC_IS_X2(rdev))
  2981. return;
  2982. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2983. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  2984. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2985. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2986. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2987. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2988. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2989. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  2990. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2991. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2992. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  2993. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2994. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2995. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  2996. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2997. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2998. speed_cntl |= LC_GEN2_EN_STRAP;
  2999. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3000. } else {
  3001. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3002. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3003. if (1)
  3004. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3005. else
  3006. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3007. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3008. }
  3009. }