paravirt.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038
  1. #ifndef _ASM_X86_PARAVIRT_H
  2. #define _ASM_X86_PARAVIRT_H
  3. /* Various instructions on x86 need to be replaced for
  4. * para-virtualization: those hooks are defined here. */
  5. #ifdef CONFIG_PARAVIRT
  6. #include <asm/pgtable_types.h>
  7. #include <asm/asm.h>
  8. #include <asm/paravirt_types.h>
  9. #ifndef __ASSEMBLY__
  10. #include <linux/types.h>
  11. #include <linux/cpumask.h>
  12. static inline int paravirt_enabled(void)
  13. {
  14. return pv_info.paravirt_enabled;
  15. }
  16. static inline void load_sp0(struct tss_struct *tss,
  17. struct thread_struct *thread)
  18. {
  19. PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
  20. }
  21. static inline unsigned long get_wallclock(void)
  22. {
  23. return PVOP_CALL0(unsigned long, pv_time_ops.get_wallclock);
  24. }
  25. static inline int set_wallclock(unsigned long nowtime)
  26. {
  27. return PVOP_CALL1(int, pv_time_ops.set_wallclock, nowtime);
  28. }
  29. static inline void (*choose_time_init(void))(void)
  30. {
  31. return pv_time_ops.time_init;
  32. }
  33. /* The paravirtualized CPUID instruction. */
  34. static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
  35. unsigned int *ecx, unsigned int *edx)
  36. {
  37. PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
  38. }
  39. /*
  40. * These special macros can be used to get or set a debugging register
  41. */
  42. static inline unsigned long paravirt_get_debugreg(int reg)
  43. {
  44. return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
  45. }
  46. #define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
  47. static inline void set_debugreg(unsigned long val, int reg)
  48. {
  49. PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
  50. }
  51. static inline void clts(void)
  52. {
  53. PVOP_VCALL0(pv_cpu_ops.clts);
  54. }
  55. static inline unsigned long read_cr0(void)
  56. {
  57. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
  58. }
  59. static inline void write_cr0(unsigned long x)
  60. {
  61. PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
  62. }
  63. static inline unsigned long read_cr2(void)
  64. {
  65. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
  66. }
  67. static inline void write_cr2(unsigned long x)
  68. {
  69. PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
  70. }
  71. static inline unsigned long read_cr3(void)
  72. {
  73. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
  74. }
  75. static inline void write_cr3(unsigned long x)
  76. {
  77. PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
  78. }
  79. static inline unsigned long read_cr4(void)
  80. {
  81. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
  82. }
  83. static inline unsigned long read_cr4_safe(void)
  84. {
  85. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
  86. }
  87. static inline void write_cr4(unsigned long x)
  88. {
  89. PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
  90. }
  91. #ifdef CONFIG_X86_64
  92. static inline unsigned long read_cr8(void)
  93. {
  94. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
  95. }
  96. static inline void write_cr8(unsigned long x)
  97. {
  98. PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
  99. }
  100. #endif
  101. static inline void raw_safe_halt(void)
  102. {
  103. PVOP_VCALL0(pv_irq_ops.safe_halt);
  104. }
  105. static inline void halt(void)
  106. {
  107. PVOP_VCALL0(pv_irq_ops.safe_halt);
  108. }
  109. static inline void wbinvd(void)
  110. {
  111. PVOP_VCALL0(pv_cpu_ops.wbinvd);
  112. }
  113. #define get_kernel_rpl() (pv_info.kernel_rpl)
  114. static inline u64 paravirt_read_msr(unsigned msr, int *err)
  115. {
  116. return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
  117. }
  118. static inline u64 paravirt_read_msr_amd(unsigned msr, int *err)
  119. {
  120. return PVOP_CALL2(u64, pv_cpu_ops.read_msr_amd, msr, err);
  121. }
  122. static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
  123. {
  124. return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
  125. }
  126. /* These should all do BUG_ON(_err), but our headers are too tangled. */
  127. #define rdmsr(msr, val1, val2) \
  128. do { \
  129. int _err; \
  130. u64 _l = paravirt_read_msr(msr, &_err); \
  131. val1 = (u32)_l; \
  132. val2 = _l >> 32; \
  133. } while (0)
  134. #define wrmsr(msr, val1, val2) \
  135. do { \
  136. paravirt_write_msr(msr, val1, val2); \
  137. } while (0)
  138. #define rdmsrl(msr, val) \
  139. do { \
  140. int _err; \
  141. val = paravirt_read_msr(msr, &_err); \
  142. } while (0)
  143. #define wrmsrl(msr, val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
  144. #define wrmsr_safe(msr, a, b) paravirt_write_msr(msr, a, b)
  145. /* rdmsr with exception handling */
  146. #define rdmsr_safe(msr, a, b) \
  147. ({ \
  148. int _err; \
  149. u64 _l = paravirt_read_msr(msr, &_err); \
  150. (*a) = (u32)_l; \
  151. (*b) = _l >> 32; \
  152. _err; \
  153. })
  154. static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
  155. {
  156. int err;
  157. *p = paravirt_read_msr(msr, &err);
  158. return err;
  159. }
  160. static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
  161. {
  162. int err;
  163. *p = paravirt_read_msr_amd(msr, &err);
  164. return err;
  165. }
  166. static inline u64 paravirt_read_tsc(void)
  167. {
  168. return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
  169. }
  170. #define rdtscl(low) \
  171. do { \
  172. u64 _l = paravirt_read_tsc(); \
  173. low = (int)_l; \
  174. } while (0)
  175. #define rdtscll(val) (val = paravirt_read_tsc())
  176. static inline unsigned long long paravirt_sched_clock(void)
  177. {
  178. return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
  179. }
  180. #define calibrate_tsc() (pv_time_ops.get_tsc_khz())
  181. static inline unsigned long long paravirt_read_pmc(int counter)
  182. {
  183. return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
  184. }
  185. #define rdpmc(counter, low, high) \
  186. do { \
  187. u64 _l = paravirt_read_pmc(counter); \
  188. low = (u32)_l; \
  189. high = _l >> 32; \
  190. } while (0)
  191. static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
  192. {
  193. return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
  194. }
  195. #define rdtscp(low, high, aux) \
  196. do { \
  197. int __aux; \
  198. unsigned long __val = paravirt_rdtscp(&__aux); \
  199. (low) = (u32)__val; \
  200. (high) = (u32)(__val >> 32); \
  201. (aux) = __aux; \
  202. } while (0)
  203. #define rdtscpll(val, aux) \
  204. do { \
  205. unsigned long __aux; \
  206. val = paravirt_rdtscp(&__aux); \
  207. (aux) = __aux; \
  208. } while (0)
  209. static inline void paravirt_alloc_ldt(struct desc_struct *ldt, unsigned entries)
  210. {
  211. PVOP_VCALL2(pv_cpu_ops.alloc_ldt, ldt, entries);
  212. }
  213. static inline void paravirt_free_ldt(struct desc_struct *ldt, unsigned entries)
  214. {
  215. PVOP_VCALL2(pv_cpu_ops.free_ldt, ldt, entries);
  216. }
  217. static inline void load_TR_desc(void)
  218. {
  219. PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
  220. }
  221. static inline void load_gdt(const struct desc_ptr *dtr)
  222. {
  223. PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
  224. }
  225. static inline void load_idt(const struct desc_ptr *dtr)
  226. {
  227. PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
  228. }
  229. static inline void set_ldt(const void *addr, unsigned entries)
  230. {
  231. PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
  232. }
  233. static inline void store_gdt(struct desc_ptr *dtr)
  234. {
  235. PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
  236. }
  237. static inline void store_idt(struct desc_ptr *dtr)
  238. {
  239. PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
  240. }
  241. static inline unsigned long paravirt_store_tr(void)
  242. {
  243. return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
  244. }
  245. #define store_tr(tr) ((tr) = paravirt_store_tr())
  246. static inline void load_TLS(struct thread_struct *t, unsigned cpu)
  247. {
  248. PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
  249. }
  250. #ifdef CONFIG_X86_64
  251. static inline void load_gs_index(unsigned int gs)
  252. {
  253. PVOP_VCALL1(pv_cpu_ops.load_gs_index, gs);
  254. }
  255. #endif
  256. static inline void write_ldt_entry(struct desc_struct *dt, int entry,
  257. const void *desc)
  258. {
  259. PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
  260. }
  261. static inline void write_gdt_entry(struct desc_struct *dt, int entry,
  262. void *desc, int type)
  263. {
  264. PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
  265. }
  266. static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
  267. {
  268. PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
  269. }
  270. static inline void set_iopl_mask(unsigned mask)
  271. {
  272. PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
  273. }
  274. /* The paravirtualized I/O functions */
  275. static inline void slow_down_io(void)
  276. {
  277. pv_cpu_ops.io_delay();
  278. #ifdef REALLY_SLOW_IO
  279. pv_cpu_ops.io_delay();
  280. pv_cpu_ops.io_delay();
  281. pv_cpu_ops.io_delay();
  282. #endif
  283. }
  284. #ifdef CONFIG_SMP
  285. static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
  286. unsigned long start_esp)
  287. {
  288. PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
  289. phys_apicid, start_eip, start_esp);
  290. }
  291. #endif
  292. static inline void paravirt_activate_mm(struct mm_struct *prev,
  293. struct mm_struct *next)
  294. {
  295. PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
  296. }
  297. static inline void arch_dup_mmap(struct mm_struct *oldmm,
  298. struct mm_struct *mm)
  299. {
  300. PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
  301. }
  302. static inline void arch_exit_mmap(struct mm_struct *mm)
  303. {
  304. PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
  305. }
  306. static inline void __flush_tlb(void)
  307. {
  308. PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
  309. }
  310. static inline void __flush_tlb_global(void)
  311. {
  312. PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
  313. }
  314. static inline void __flush_tlb_single(unsigned long addr)
  315. {
  316. PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
  317. }
  318. static inline void flush_tlb_others(const struct cpumask *cpumask,
  319. struct mm_struct *mm,
  320. unsigned long va)
  321. {
  322. PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, cpumask, mm, va);
  323. }
  324. static inline int paravirt_pgd_alloc(struct mm_struct *mm)
  325. {
  326. return PVOP_CALL1(int, pv_mmu_ops.pgd_alloc, mm);
  327. }
  328. static inline void paravirt_pgd_free(struct mm_struct *mm, pgd_t *pgd)
  329. {
  330. PVOP_VCALL2(pv_mmu_ops.pgd_free, mm, pgd);
  331. }
  332. static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned long pfn)
  333. {
  334. PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
  335. }
  336. static inline void paravirt_release_pte(unsigned long pfn)
  337. {
  338. PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
  339. }
  340. static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned long pfn)
  341. {
  342. PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
  343. }
  344. static inline void paravirt_alloc_pmd_clone(unsigned long pfn, unsigned long clonepfn,
  345. unsigned long start, unsigned long count)
  346. {
  347. PVOP_VCALL4(pv_mmu_ops.alloc_pmd_clone, pfn, clonepfn, start, count);
  348. }
  349. static inline void paravirt_release_pmd(unsigned long pfn)
  350. {
  351. PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
  352. }
  353. static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned long pfn)
  354. {
  355. PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
  356. }
  357. static inline void paravirt_release_pud(unsigned long pfn)
  358. {
  359. PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
  360. }
  361. #ifdef CONFIG_HIGHPTE
  362. static inline void *kmap_atomic_pte(struct page *page, enum km_type type)
  363. {
  364. unsigned long ret;
  365. ret = PVOP_CALL2(unsigned long, pv_mmu_ops.kmap_atomic_pte, page, type);
  366. return (void *)ret;
  367. }
  368. #endif
  369. static inline void pte_update(struct mm_struct *mm, unsigned long addr,
  370. pte_t *ptep)
  371. {
  372. PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
  373. }
  374. static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
  375. pte_t *ptep)
  376. {
  377. PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
  378. }
  379. static inline pte_t __pte(pteval_t val)
  380. {
  381. pteval_t ret;
  382. if (sizeof(pteval_t) > sizeof(long))
  383. ret = PVOP_CALLEE2(pteval_t,
  384. pv_mmu_ops.make_pte,
  385. val, (u64)val >> 32);
  386. else
  387. ret = PVOP_CALLEE1(pteval_t,
  388. pv_mmu_ops.make_pte,
  389. val);
  390. return (pte_t) { .pte = ret };
  391. }
  392. static inline pteval_t pte_val(pte_t pte)
  393. {
  394. pteval_t ret;
  395. if (sizeof(pteval_t) > sizeof(long))
  396. ret = PVOP_CALLEE2(pteval_t, pv_mmu_ops.pte_val,
  397. pte.pte, (u64)pte.pte >> 32);
  398. else
  399. ret = PVOP_CALLEE1(pteval_t, pv_mmu_ops.pte_val,
  400. pte.pte);
  401. return ret;
  402. }
  403. static inline pgd_t __pgd(pgdval_t val)
  404. {
  405. pgdval_t ret;
  406. if (sizeof(pgdval_t) > sizeof(long))
  407. ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.make_pgd,
  408. val, (u64)val >> 32);
  409. else
  410. ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.make_pgd,
  411. val);
  412. return (pgd_t) { ret };
  413. }
  414. static inline pgdval_t pgd_val(pgd_t pgd)
  415. {
  416. pgdval_t ret;
  417. if (sizeof(pgdval_t) > sizeof(long))
  418. ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.pgd_val,
  419. pgd.pgd, (u64)pgd.pgd >> 32);
  420. else
  421. ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.pgd_val,
  422. pgd.pgd);
  423. return ret;
  424. }
  425. #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
  426. static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
  427. pte_t *ptep)
  428. {
  429. pteval_t ret;
  430. ret = PVOP_CALL3(pteval_t, pv_mmu_ops.ptep_modify_prot_start,
  431. mm, addr, ptep);
  432. return (pte_t) { .pte = ret };
  433. }
  434. static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
  435. pte_t *ptep, pte_t pte)
  436. {
  437. if (sizeof(pteval_t) > sizeof(long))
  438. /* 5 arg words */
  439. pv_mmu_ops.ptep_modify_prot_commit(mm, addr, ptep, pte);
  440. else
  441. PVOP_VCALL4(pv_mmu_ops.ptep_modify_prot_commit,
  442. mm, addr, ptep, pte.pte);
  443. }
  444. static inline void set_pte(pte_t *ptep, pte_t pte)
  445. {
  446. if (sizeof(pteval_t) > sizeof(long))
  447. PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
  448. pte.pte, (u64)pte.pte >> 32);
  449. else
  450. PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
  451. pte.pte);
  452. }
  453. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  454. pte_t *ptep, pte_t pte)
  455. {
  456. if (sizeof(pteval_t) > sizeof(long))
  457. /* 5 arg words */
  458. pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
  459. else
  460. PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
  461. }
  462. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  463. {
  464. pmdval_t val = native_pmd_val(pmd);
  465. if (sizeof(pmdval_t) > sizeof(long))
  466. PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
  467. else
  468. PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
  469. }
  470. #if PAGETABLE_LEVELS >= 3
  471. static inline pmd_t __pmd(pmdval_t val)
  472. {
  473. pmdval_t ret;
  474. if (sizeof(pmdval_t) > sizeof(long))
  475. ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.make_pmd,
  476. val, (u64)val >> 32);
  477. else
  478. ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.make_pmd,
  479. val);
  480. return (pmd_t) { ret };
  481. }
  482. static inline pmdval_t pmd_val(pmd_t pmd)
  483. {
  484. pmdval_t ret;
  485. if (sizeof(pmdval_t) > sizeof(long))
  486. ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.pmd_val,
  487. pmd.pmd, (u64)pmd.pmd >> 32);
  488. else
  489. ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.pmd_val,
  490. pmd.pmd);
  491. return ret;
  492. }
  493. static inline void set_pud(pud_t *pudp, pud_t pud)
  494. {
  495. pudval_t val = native_pud_val(pud);
  496. if (sizeof(pudval_t) > sizeof(long))
  497. PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
  498. val, (u64)val >> 32);
  499. else
  500. PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
  501. val);
  502. }
  503. #if PAGETABLE_LEVELS == 4
  504. static inline pud_t __pud(pudval_t val)
  505. {
  506. pudval_t ret;
  507. if (sizeof(pudval_t) > sizeof(long))
  508. ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.make_pud,
  509. val, (u64)val >> 32);
  510. else
  511. ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.make_pud,
  512. val);
  513. return (pud_t) { ret };
  514. }
  515. static inline pudval_t pud_val(pud_t pud)
  516. {
  517. pudval_t ret;
  518. if (sizeof(pudval_t) > sizeof(long))
  519. ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.pud_val,
  520. pud.pud, (u64)pud.pud >> 32);
  521. else
  522. ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.pud_val,
  523. pud.pud);
  524. return ret;
  525. }
  526. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  527. {
  528. pgdval_t val = native_pgd_val(pgd);
  529. if (sizeof(pgdval_t) > sizeof(long))
  530. PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
  531. val, (u64)val >> 32);
  532. else
  533. PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
  534. val);
  535. }
  536. static inline void pgd_clear(pgd_t *pgdp)
  537. {
  538. set_pgd(pgdp, __pgd(0));
  539. }
  540. static inline void pud_clear(pud_t *pudp)
  541. {
  542. set_pud(pudp, __pud(0));
  543. }
  544. #endif /* PAGETABLE_LEVELS == 4 */
  545. #endif /* PAGETABLE_LEVELS >= 3 */
  546. #ifdef CONFIG_X86_PAE
  547. /* Special-case pte-setting operations for PAE, which can't update a
  548. 64-bit pte atomically */
  549. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  550. {
  551. PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
  552. pte.pte, pte.pte >> 32);
  553. }
  554. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  555. pte_t *ptep)
  556. {
  557. PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
  558. }
  559. static inline void pmd_clear(pmd_t *pmdp)
  560. {
  561. PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
  562. }
  563. #else /* !CONFIG_X86_PAE */
  564. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  565. {
  566. set_pte(ptep, pte);
  567. }
  568. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  569. pte_t *ptep)
  570. {
  571. set_pte_at(mm, addr, ptep, __pte(0));
  572. }
  573. static inline void pmd_clear(pmd_t *pmdp)
  574. {
  575. set_pmd(pmdp, __pmd(0));
  576. }
  577. #endif /* CONFIG_X86_PAE */
  578. #define __HAVE_ARCH_START_CONTEXT_SWITCH
  579. static inline void arch_start_context_switch(struct task_struct *prev)
  580. {
  581. PVOP_VCALL1(pv_cpu_ops.start_context_switch, prev);
  582. }
  583. static inline void arch_end_context_switch(struct task_struct *next)
  584. {
  585. PVOP_VCALL1(pv_cpu_ops.end_context_switch, next);
  586. }
  587. #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
  588. static inline void arch_enter_lazy_mmu_mode(void)
  589. {
  590. PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
  591. }
  592. static inline void arch_leave_lazy_mmu_mode(void)
  593. {
  594. PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
  595. }
  596. void arch_flush_lazy_mmu_mode(void);
  597. static inline void __set_fixmap(unsigned /* enum fixed_addresses */ idx,
  598. phys_addr_t phys, pgprot_t flags)
  599. {
  600. pv_mmu_ops.set_fixmap(idx, phys, flags);
  601. }
  602. #if defined(CONFIG_SMP) && defined(CONFIG_PARAVIRT_SPINLOCKS)
  603. static inline int __raw_spin_is_locked(struct raw_spinlock *lock)
  604. {
  605. return PVOP_CALL1(int, pv_lock_ops.spin_is_locked, lock);
  606. }
  607. static inline int __raw_spin_is_contended(struct raw_spinlock *lock)
  608. {
  609. return PVOP_CALL1(int, pv_lock_ops.spin_is_contended, lock);
  610. }
  611. #define __raw_spin_is_contended __raw_spin_is_contended
  612. static __always_inline void __raw_spin_lock(struct raw_spinlock *lock)
  613. {
  614. PVOP_VCALL1(pv_lock_ops.spin_lock, lock);
  615. }
  616. static __always_inline void __raw_spin_lock_flags(struct raw_spinlock *lock,
  617. unsigned long flags)
  618. {
  619. PVOP_VCALL2(pv_lock_ops.spin_lock_flags, lock, flags);
  620. }
  621. static __always_inline int __raw_spin_trylock(struct raw_spinlock *lock)
  622. {
  623. return PVOP_CALL1(int, pv_lock_ops.spin_trylock, lock);
  624. }
  625. static __always_inline void __raw_spin_unlock(struct raw_spinlock *lock)
  626. {
  627. PVOP_VCALL1(pv_lock_ops.spin_unlock, lock);
  628. }
  629. #endif
  630. #ifdef CONFIG_X86_32
  631. #define PV_SAVE_REGS "pushl %ecx; pushl %edx;"
  632. #define PV_RESTORE_REGS "popl %edx; popl %ecx;"
  633. /* save and restore all caller-save registers, except return value */
  634. #define PV_SAVE_ALL_CALLER_REGS "pushl %ecx;"
  635. #define PV_RESTORE_ALL_CALLER_REGS "popl %ecx;"
  636. #define PV_FLAGS_ARG "0"
  637. #define PV_EXTRA_CLOBBERS
  638. #define PV_VEXTRA_CLOBBERS
  639. #else
  640. /* save and restore all caller-save registers, except return value */
  641. #define PV_SAVE_ALL_CALLER_REGS \
  642. "push %rcx;" \
  643. "push %rdx;" \
  644. "push %rsi;" \
  645. "push %rdi;" \
  646. "push %r8;" \
  647. "push %r9;" \
  648. "push %r10;" \
  649. "push %r11;"
  650. #define PV_RESTORE_ALL_CALLER_REGS \
  651. "pop %r11;" \
  652. "pop %r10;" \
  653. "pop %r9;" \
  654. "pop %r8;" \
  655. "pop %rdi;" \
  656. "pop %rsi;" \
  657. "pop %rdx;" \
  658. "pop %rcx;"
  659. /* We save some registers, but all of them, that's too much. We clobber all
  660. * caller saved registers but the argument parameter */
  661. #define PV_SAVE_REGS "pushq %%rdi;"
  662. #define PV_RESTORE_REGS "popq %%rdi;"
  663. #define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx", "rsi"
  664. #define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx", "rsi"
  665. #define PV_FLAGS_ARG "D"
  666. #endif
  667. /*
  668. * Generate a thunk around a function which saves all caller-save
  669. * registers except for the return value. This allows C functions to
  670. * be called from assembler code where fewer than normal registers are
  671. * available. It may also help code generation around calls from C
  672. * code if the common case doesn't use many registers.
  673. *
  674. * When a callee is wrapped in a thunk, the caller can assume that all
  675. * arg regs and all scratch registers are preserved across the
  676. * call. The return value in rax/eax will not be saved, even for void
  677. * functions.
  678. */
  679. #define PV_CALLEE_SAVE_REGS_THUNK(func) \
  680. extern typeof(func) __raw_callee_save_##func; \
  681. static void *__##func##__ __used = func; \
  682. \
  683. asm(".pushsection .text;" \
  684. "__raw_callee_save_" #func ": " \
  685. PV_SAVE_ALL_CALLER_REGS \
  686. "call " #func ";" \
  687. PV_RESTORE_ALL_CALLER_REGS \
  688. "ret;" \
  689. ".popsection")
  690. /* Get a reference to a callee-save function */
  691. #define PV_CALLEE_SAVE(func) \
  692. ((struct paravirt_callee_save) { __raw_callee_save_##func })
  693. /* Promise that "func" already uses the right calling convention */
  694. #define __PV_IS_CALLEE_SAVE(func) \
  695. ((struct paravirt_callee_save) { func })
  696. static inline unsigned long __raw_local_save_flags(void)
  697. {
  698. unsigned long f;
  699. asm volatile(paravirt_alt(PARAVIRT_CALL)
  700. : "=a"(f)
  701. : paravirt_type(pv_irq_ops.save_fl),
  702. paravirt_clobber(CLBR_EAX)
  703. : "memory", "cc");
  704. return f;
  705. }
  706. static inline void raw_local_irq_restore(unsigned long f)
  707. {
  708. asm volatile(paravirt_alt(PARAVIRT_CALL)
  709. : "=a"(f)
  710. : PV_FLAGS_ARG(f),
  711. paravirt_type(pv_irq_ops.restore_fl),
  712. paravirt_clobber(CLBR_EAX)
  713. : "memory", "cc");
  714. }
  715. static inline void raw_local_irq_disable(void)
  716. {
  717. asm volatile(paravirt_alt(PARAVIRT_CALL)
  718. :
  719. : paravirt_type(pv_irq_ops.irq_disable),
  720. paravirt_clobber(CLBR_EAX)
  721. : "memory", "eax", "cc");
  722. }
  723. static inline void raw_local_irq_enable(void)
  724. {
  725. asm volatile(paravirt_alt(PARAVIRT_CALL)
  726. :
  727. : paravirt_type(pv_irq_ops.irq_enable),
  728. paravirt_clobber(CLBR_EAX)
  729. : "memory", "eax", "cc");
  730. }
  731. static inline unsigned long __raw_local_irq_save(void)
  732. {
  733. unsigned long f;
  734. f = __raw_local_save_flags();
  735. raw_local_irq_disable();
  736. return f;
  737. }
  738. /* Make sure as little as possible of this mess escapes. */
  739. #undef PARAVIRT_CALL
  740. #undef __PVOP_CALL
  741. #undef __PVOP_VCALL
  742. #undef PVOP_VCALL0
  743. #undef PVOP_CALL0
  744. #undef PVOP_VCALL1
  745. #undef PVOP_CALL1
  746. #undef PVOP_VCALL2
  747. #undef PVOP_CALL2
  748. #undef PVOP_VCALL3
  749. #undef PVOP_CALL3
  750. #undef PVOP_VCALL4
  751. #undef PVOP_CALL4
  752. extern void default_banner(void);
  753. #else /* __ASSEMBLY__ */
  754. #define _PVSITE(ptype, clobbers, ops, word, algn) \
  755. 771:; \
  756. ops; \
  757. 772:; \
  758. .pushsection .parainstructions,"a"; \
  759. .align algn; \
  760. word 771b; \
  761. .byte ptype; \
  762. .byte 772b-771b; \
  763. .short clobbers; \
  764. .popsection
  765. #define COND_PUSH(set, mask, reg) \
  766. .if ((~(set)) & mask); push %reg; .endif
  767. #define COND_POP(set, mask, reg) \
  768. .if ((~(set)) & mask); pop %reg; .endif
  769. #ifdef CONFIG_X86_64
  770. #define PV_SAVE_REGS(set) \
  771. COND_PUSH(set, CLBR_RAX, rax); \
  772. COND_PUSH(set, CLBR_RCX, rcx); \
  773. COND_PUSH(set, CLBR_RDX, rdx); \
  774. COND_PUSH(set, CLBR_RSI, rsi); \
  775. COND_PUSH(set, CLBR_RDI, rdi); \
  776. COND_PUSH(set, CLBR_R8, r8); \
  777. COND_PUSH(set, CLBR_R9, r9); \
  778. COND_PUSH(set, CLBR_R10, r10); \
  779. COND_PUSH(set, CLBR_R11, r11)
  780. #define PV_RESTORE_REGS(set) \
  781. COND_POP(set, CLBR_R11, r11); \
  782. COND_POP(set, CLBR_R10, r10); \
  783. COND_POP(set, CLBR_R9, r9); \
  784. COND_POP(set, CLBR_R8, r8); \
  785. COND_POP(set, CLBR_RDI, rdi); \
  786. COND_POP(set, CLBR_RSI, rsi); \
  787. COND_POP(set, CLBR_RDX, rdx); \
  788. COND_POP(set, CLBR_RCX, rcx); \
  789. COND_POP(set, CLBR_RAX, rax)
  790. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
  791. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
  792. #define PARA_INDIRECT(addr) *addr(%rip)
  793. #else
  794. #define PV_SAVE_REGS(set) \
  795. COND_PUSH(set, CLBR_EAX, eax); \
  796. COND_PUSH(set, CLBR_EDI, edi); \
  797. COND_PUSH(set, CLBR_ECX, ecx); \
  798. COND_PUSH(set, CLBR_EDX, edx)
  799. #define PV_RESTORE_REGS(set) \
  800. COND_POP(set, CLBR_EDX, edx); \
  801. COND_POP(set, CLBR_ECX, ecx); \
  802. COND_POP(set, CLBR_EDI, edi); \
  803. COND_POP(set, CLBR_EAX, eax)
  804. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
  805. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
  806. #define PARA_INDIRECT(addr) *%cs:addr
  807. #endif
  808. #define INTERRUPT_RETURN \
  809. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
  810. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_iret))
  811. #define DISABLE_INTERRUPTS(clobbers) \
  812. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
  813. PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE); \
  814. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_disable); \
  815. PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
  816. #define ENABLE_INTERRUPTS(clobbers) \
  817. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
  818. PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE); \
  819. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_enable); \
  820. PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
  821. #define USERGS_SYSRET32 \
  822. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret32), \
  823. CLBR_NONE, \
  824. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret32))
  825. #ifdef CONFIG_X86_32
  826. #define GET_CR0_INTO_EAX \
  827. push %ecx; push %edx; \
  828. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_read_cr0); \
  829. pop %edx; pop %ecx
  830. #define ENABLE_INTERRUPTS_SYSEXIT \
  831. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  832. CLBR_NONE, \
  833. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  834. #else /* !CONFIG_X86_32 */
  835. /*
  836. * If swapgs is used while the userspace stack is still current,
  837. * there's no way to call a pvop. The PV replacement *must* be
  838. * inlined, or the swapgs instruction must be trapped and emulated.
  839. */
  840. #define SWAPGS_UNSAFE_STACK \
  841. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  842. swapgs)
  843. /*
  844. * Note: swapgs is very special, and in practise is either going to be
  845. * implemented with a single "swapgs" instruction or something very
  846. * special. Either way, we don't need to save any registers for
  847. * it.
  848. */
  849. #define SWAPGS \
  850. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  851. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_swapgs) \
  852. )
  853. #define GET_CR2_INTO_RCX \
  854. call PARA_INDIRECT(pv_mmu_ops+PV_MMU_read_cr2); \
  855. movq %rax, %rcx; \
  856. xorq %rax, %rax;
  857. #define PARAVIRT_ADJUST_EXCEPTION_FRAME \
  858. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_adjust_exception_frame), \
  859. CLBR_NONE, \
  860. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_adjust_exception_frame))
  861. #define USERGS_SYSRET64 \
  862. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret64), \
  863. CLBR_NONE, \
  864. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret64))
  865. #define ENABLE_INTERRUPTS_SYSEXIT32 \
  866. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  867. CLBR_NONE, \
  868. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  869. #endif /* CONFIG_X86_32 */
  870. #endif /* __ASSEMBLY__ */
  871. #else /* CONFIG_PARAVIRT */
  872. # define default_banner x86_init_noop
  873. #endif /* !CONFIG_PARAVIRT */
  874. #endif /* _ASM_X86_PARAVIRT_H */