tlv320dac33.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@nokia.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/gpio.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <sound/core.h>
  34. #include <sound/pcm.h>
  35. #include <sound/pcm_params.h>
  36. #include <sound/soc.h>
  37. #include <sound/soc-dapm.h>
  38. #include <sound/initval.h>
  39. #include <sound/tlv.h>
  40. #include <sound/tlv320dac33-plat.h>
  41. #include "tlv320dac33.h"
  42. #define DAC33_BUFFER_SIZE_BYTES 24576 /* bytes, 12288 16 bit words,
  43. * 6144 stereo */
  44. #define DAC33_BUFFER_SIZE_SAMPLES 6144
  45. #define NSAMPLE_MAX 5700
  46. #define LATENCY_TIME_MS 20
  47. static struct snd_soc_codec *tlv320dac33_codec;
  48. enum dac33_state {
  49. DAC33_IDLE = 0,
  50. DAC33_PREFILL,
  51. DAC33_PLAYBACK,
  52. DAC33_FLUSH,
  53. };
  54. enum dac33_fifo_modes {
  55. DAC33_FIFO_BYPASS = 0,
  56. DAC33_FIFO_MODE1,
  57. DAC33_FIFO_MODE7,
  58. DAC33_FIFO_LAST_MODE,
  59. };
  60. #define DAC33_NUM_SUPPLIES 3
  61. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  62. "AVDD",
  63. "DVDD",
  64. "IOVDD",
  65. };
  66. struct tlv320dac33_priv {
  67. struct mutex mutex;
  68. struct workqueue_struct *dac33_wq;
  69. struct work_struct work;
  70. struct snd_soc_codec codec;
  71. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  72. int power_gpio;
  73. int chip_power;
  74. int irq;
  75. unsigned int refclk;
  76. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  77. unsigned int nsample_min; /* nsample should not be lower than
  78. * this */
  79. unsigned int nsample_max; /* nsample should not be higher than
  80. * this */
  81. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  82. unsigned int nsample; /* burst read amount from host */
  83. enum dac33_state state;
  84. };
  85. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  86. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  87. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  88. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  89. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  90. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  91. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  92. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  93. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  94. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  95. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  96. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  97. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  98. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  99. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  100. 0x00, 0x00, /* 0x38 - 0x39 */
  101. /* Registers 0x3a - 0x3f are reserved */
  102. 0x00, 0x00, /* 0x3a - 0x3b */
  103. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  104. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  105. 0x00, 0x80, /* 0x44 - 0x45 */
  106. /* Registers 0x46 - 0x47 are reserved */
  107. 0x80, 0x80, /* 0x46 - 0x47 */
  108. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  109. /* Registers 0x4b - 0x7c are reserved */
  110. 0x00, /* 0x4b */
  111. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  112. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  113. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  114. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  115. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  117. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  118. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  119. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  120. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  121. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  122. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  123. 0x00, /* 0x7c */
  124. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  125. };
  126. /* Register read and write */
  127. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  128. unsigned reg)
  129. {
  130. u8 *cache = codec->reg_cache;
  131. if (reg >= DAC33_CACHEREGNUM)
  132. return 0;
  133. return cache[reg];
  134. }
  135. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  136. u8 reg, u8 value)
  137. {
  138. u8 *cache = codec->reg_cache;
  139. if (reg >= DAC33_CACHEREGNUM)
  140. return;
  141. cache[reg] = value;
  142. }
  143. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  144. u8 *value)
  145. {
  146. struct tlv320dac33_priv *dac33 = codec->private_data;
  147. int val;
  148. *value = reg & 0xff;
  149. /* If powered off, return the cached value */
  150. if (dac33->chip_power) {
  151. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  152. if (val < 0) {
  153. dev_err(codec->dev, "Read failed (%d)\n", val);
  154. value[0] = dac33_read_reg_cache(codec, reg);
  155. } else {
  156. value[0] = val;
  157. dac33_write_reg_cache(codec, reg, val);
  158. }
  159. } else {
  160. value[0] = dac33_read_reg_cache(codec, reg);
  161. }
  162. return 0;
  163. }
  164. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  165. unsigned int value)
  166. {
  167. struct tlv320dac33_priv *dac33 = codec->private_data;
  168. u8 data[2];
  169. int ret = 0;
  170. /*
  171. * data is
  172. * D15..D8 dac33 register offset
  173. * D7...D0 register data
  174. */
  175. data[0] = reg & 0xff;
  176. data[1] = value & 0xff;
  177. dac33_write_reg_cache(codec, data[0], data[1]);
  178. if (dac33->chip_power) {
  179. ret = codec->hw_write(codec->control_data, data, 2);
  180. if (ret != 2)
  181. dev_err(codec->dev, "Write failed (%d)\n", ret);
  182. else
  183. ret = 0;
  184. }
  185. return ret;
  186. }
  187. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  188. unsigned int value)
  189. {
  190. struct tlv320dac33_priv *dac33 = codec->private_data;
  191. int ret;
  192. mutex_lock(&dac33->mutex);
  193. ret = dac33_write(codec, reg, value);
  194. mutex_unlock(&dac33->mutex);
  195. return ret;
  196. }
  197. #define DAC33_I2C_ADDR_AUTOINC 0x80
  198. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  199. unsigned int value)
  200. {
  201. struct tlv320dac33_priv *dac33 = codec->private_data;
  202. u8 data[3];
  203. int ret = 0;
  204. /*
  205. * data is
  206. * D23..D16 dac33 register offset
  207. * D15..D8 register data MSB
  208. * D7...D0 register data LSB
  209. */
  210. data[0] = reg & 0xff;
  211. data[1] = (value >> 8) & 0xff;
  212. data[2] = value & 0xff;
  213. dac33_write_reg_cache(codec, data[0], data[1]);
  214. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  215. if (dac33->chip_power) {
  216. /* We need to set autoincrement mode for 16 bit writes */
  217. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  218. ret = codec->hw_write(codec->control_data, data, 3);
  219. if (ret != 3)
  220. dev_err(codec->dev, "Write failed (%d)\n", ret);
  221. else
  222. ret = 0;
  223. }
  224. return ret;
  225. }
  226. static void dac33_restore_regs(struct snd_soc_codec *codec)
  227. {
  228. struct tlv320dac33_priv *dac33 = codec->private_data;
  229. u8 *cache = codec->reg_cache;
  230. u8 data[2];
  231. int i, ret;
  232. if (!dac33->chip_power)
  233. return;
  234. for (i = DAC33_PWR_CTRL; i <= DAC33_INTP_CTRL_B; i++) {
  235. data[0] = i;
  236. data[1] = cache[i];
  237. /* Skip the read only registers */
  238. if ((i >= DAC33_INT_OSC_STATUS &&
  239. i <= DAC33_INT_OSC_FREQ_RAT_READ_B) ||
  240. (i >= DAC33_FIFO_WPTR_MSB && i <= DAC33_FIFO_IRQ_FLAG) ||
  241. i == DAC33_DAC_STATUS_FLAGS ||
  242. i == DAC33_SRC_EST_REF_CLK_RATIO_A ||
  243. i == DAC33_SRC_EST_REF_CLK_RATIO_B)
  244. continue;
  245. ret = codec->hw_write(codec->control_data, data, 2);
  246. if (ret != 2)
  247. dev_err(codec->dev, "Write failed (%d)\n", ret);
  248. }
  249. for (i = DAC33_LDAC_PWR_CTRL; i <= DAC33_LINEL_TO_LLO_VOL; i++) {
  250. data[0] = i;
  251. data[1] = cache[i];
  252. ret = codec->hw_write(codec->control_data, data, 2);
  253. if (ret != 2)
  254. dev_err(codec->dev, "Write failed (%d)\n", ret);
  255. }
  256. for (i = DAC33_LINER_TO_RLO_VOL; i <= DAC33_OSC_TRIM; i++) {
  257. data[0] = i;
  258. data[1] = cache[i];
  259. ret = codec->hw_write(codec->control_data, data, 2);
  260. if (ret != 2)
  261. dev_err(codec->dev, "Write failed (%d)\n", ret);
  262. }
  263. }
  264. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  265. {
  266. u8 reg;
  267. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  268. if (power)
  269. reg |= DAC33_PDNALLB;
  270. else
  271. reg &= ~DAC33_PDNALLB;
  272. dac33_write(codec, DAC33_PWR_CTRL, reg);
  273. }
  274. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  275. {
  276. struct tlv320dac33_priv *dac33 = codec->private_data;
  277. int ret;
  278. mutex_lock(&dac33->mutex);
  279. if (power) {
  280. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  281. dac33->supplies);
  282. if (ret != 0) {
  283. dev_err(codec->dev,
  284. "Failed to enable supplies: %d\n", ret);
  285. goto exit;
  286. }
  287. if (dac33->power_gpio >= 0)
  288. gpio_set_value(dac33->power_gpio, 1);
  289. dac33->chip_power = 1;
  290. /* Restore registers */
  291. dac33_restore_regs(codec);
  292. dac33_soft_power(codec, 1);
  293. } else {
  294. dac33_soft_power(codec, 0);
  295. if (dac33->power_gpio >= 0)
  296. gpio_set_value(dac33->power_gpio, 0);
  297. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  298. dac33->supplies);
  299. if (ret != 0) {
  300. dev_err(codec->dev,
  301. "Failed to disable supplies: %d\n", ret);
  302. goto exit;
  303. }
  304. dac33->chip_power = 0;
  305. }
  306. exit:
  307. mutex_unlock(&dac33->mutex);
  308. return ret;
  309. }
  310. static int dac33_get_nsample(struct snd_kcontrol *kcontrol,
  311. struct snd_ctl_elem_value *ucontrol)
  312. {
  313. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  314. struct tlv320dac33_priv *dac33 = codec->private_data;
  315. ucontrol->value.integer.value[0] = dac33->nsample;
  316. return 0;
  317. }
  318. static int dac33_set_nsample(struct snd_kcontrol *kcontrol,
  319. struct snd_ctl_elem_value *ucontrol)
  320. {
  321. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  322. struct tlv320dac33_priv *dac33 = codec->private_data;
  323. int ret = 0;
  324. if (dac33->nsample == ucontrol->value.integer.value[0])
  325. return 0;
  326. if (ucontrol->value.integer.value[0] < dac33->nsample_min ||
  327. ucontrol->value.integer.value[0] > dac33->nsample_max)
  328. ret = -EINVAL;
  329. else
  330. dac33->nsample = ucontrol->value.integer.value[0];
  331. return ret;
  332. }
  333. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  334. struct snd_ctl_elem_value *ucontrol)
  335. {
  336. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  337. struct tlv320dac33_priv *dac33 = codec->private_data;
  338. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  339. return 0;
  340. }
  341. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  342. struct snd_ctl_elem_value *ucontrol)
  343. {
  344. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  345. struct tlv320dac33_priv *dac33 = codec->private_data;
  346. int ret = 0;
  347. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  348. return 0;
  349. /* Do not allow changes while stream is running*/
  350. if (codec->active)
  351. return -EPERM;
  352. if (ucontrol->value.integer.value[0] < 0 ||
  353. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  354. ret = -EINVAL;
  355. else
  356. dac33->fifo_mode = ucontrol->value.integer.value[0];
  357. return ret;
  358. }
  359. /* Codec operation modes */
  360. static const char *dac33_fifo_mode_texts[] = {
  361. "Bypass", "Mode 1", "Mode 7"
  362. };
  363. static const struct soc_enum dac33_fifo_mode_enum =
  364. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
  365. dac33_fifo_mode_texts);
  366. /*
  367. * DACL/R digital volume control:
  368. * from 0 dB to -63.5 in 0.5 dB steps
  369. * Need to be inverted later on:
  370. * 0x00 == 0 dB
  371. * 0x7f == -63.5 dB
  372. */
  373. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  374. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  375. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  376. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  377. 0, 0x7f, 1, dac_digivol_tlv),
  378. SOC_DOUBLE_R("DAC Digital Playback Switch",
  379. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  380. SOC_DOUBLE_R("Line to Line Out Volume",
  381. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  382. };
  383. static const struct snd_kcontrol_new dac33_nsample_snd_controls[] = {
  384. SOC_SINGLE_EXT("nSample", 0, 0, 5900, 0,
  385. dac33_get_nsample, dac33_set_nsample),
  386. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  387. dac33_get_fifo_mode, dac33_set_fifo_mode),
  388. };
  389. /* Analog bypass */
  390. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  391. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  392. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  393. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  394. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  395. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  396. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  397. SND_SOC_DAPM_INPUT("LINEL"),
  398. SND_SOC_DAPM_INPUT("LINER"),
  399. SND_SOC_DAPM_DAC("DACL", "Left Playback", DAC33_LDAC_PWR_CTRL, 2, 0),
  400. SND_SOC_DAPM_DAC("DACR", "Right Playback", DAC33_RDAC_PWR_CTRL, 2, 0),
  401. /* Analog bypass */
  402. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  403. &dac33_dapm_abypassl_control),
  404. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  405. &dac33_dapm_abypassr_control),
  406. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amp Power",
  407. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  408. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amp Power",
  409. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  410. };
  411. static const struct snd_soc_dapm_route audio_map[] = {
  412. /* Analog bypass */
  413. {"Analog Left Bypass", "Switch", "LINEL"},
  414. {"Analog Right Bypass", "Switch", "LINER"},
  415. {"Output Left Amp Power", NULL, "DACL"},
  416. {"Output Right Amp Power", NULL, "DACR"},
  417. {"Output Left Amp Power", NULL, "Analog Left Bypass"},
  418. {"Output Right Amp Power", NULL, "Analog Right Bypass"},
  419. /* output */
  420. {"LEFT_LO", NULL, "Output Left Amp Power"},
  421. {"RIGHT_LO", NULL, "Output Right Amp Power"},
  422. };
  423. static int dac33_add_widgets(struct snd_soc_codec *codec)
  424. {
  425. snd_soc_dapm_new_controls(codec, dac33_dapm_widgets,
  426. ARRAY_SIZE(dac33_dapm_widgets));
  427. /* set up audio path interconnects */
  428. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  429. return 0;
  430. }
  431. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  432. enum snd_soc_bias_level level)
  433. {
  434. int ret;
  435. switch (level) {
  436. case SND_SOC_BIAS_ON:
  437. dac33_soft_power(codec, 1);
  438. break;
  439. case SND_SOC_BIAS_PREPARE:
  440. break;
  441. case SND_SOC_BIAS_STANDBY:
  442. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  443. ret = dac33_hard_power(codec, 1);
  444. if (ret != 0)
  445. return ret;
  446. }
  447. dac33_soft_power(codec, 0);
  448. break;
  449. case SND_SOC_BIAS_OFF:
  450. ret = dac33_hard_power(codec, 0);
  451. if (ret != 0)
  452. return ret;
  453. break;
  454. }
  455. codec->bias_level = level;
  456. return 0;
  457. }
  458. static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
  459. {
  460. struct snd_soc_codec *codec;
  461. codec = &dac33->codec;
  462. switch (dac33->fifo_mode) {
  463. case DAC33_FIFO_MODE1:
  464. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  465. DAC33_THRREG(dac33->nsample));
  466. dac33_write16(codec, DAC33_PREFILL_MSB,
  467. DAC33_THRREG(dac33->alarm_threshold));
  468. break;
  469. case DAC33_FIFO_MODE7:
  470. dac33_write16(codec, DAC33_PREFILL_MSB,
  471. DAC33_THRREG(20));
  472. break;
  473. default:
  474. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  475. dac33->fifo_mode);
  476. break;
  477. }
  478. }
  479. static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
  480. {
  481. struct snd_soc_codec *codec;
  482. codec = &dac33->codec;
  483. switch (dac33->fifo_mode) {
  484. case DAC33_FIFO_MODE1:
  485. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  486. DAC33_THRREG(dac33->nsample));
  487. break;
  488. case DAC33_FIFO_MODE7:
  489. /* At the moment we are not using interrupts in mode7 */
  490. break;
  491. default:
  492. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  493. dac33->fifo_mode);
  494. break;
  495. }
  496. }
  497. static void dac33_work(struct work_struct *work)
  498. {
  499. struct snd_soc_codec *codec;
  500. struct tlv320dac33_priv *dac33;
  501. u8 reg;
  502. dac33 = container_of(work, struct tlv320dac33_priv, work);
  503. codec = &dac33->codec;
  504. mutex_lock(&dac33->mutex);
  505. switch (dac33->state) {
  506. case DAC33_PREFILL:
  507. dac33->state = DAC33_PLAYBACK;
  508. dac33_prefill_handler(dac33);
  509. break;
  510. case DAC33_PLAYBACK:
  511. dac33_playback_handler(dac33);
  512. break;
  513. case DAC33_IDLE:
  514. break;
  515. case DAC33_FLUSH:
  516. dac33->state = DAC33_IDLE;
  517. /* Mask all interrupts from dac33 */
  518. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  519. /* flush fifo */
  520. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  521. reg |= DAC33_FIFOFLUSH;
  522. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  523. break;
  524. }
  525. mutex_unlock(&dac33->mutex);
  526. }
  527. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  528. {
  529. struct snd_soc_codec *codec = dev;
  530. struct tlv320dac33_priv *dac33 = codec->private_data;
  531. queue_work(dac33->dac33_wq, &dac33->work);
  532. return IRQ_HANDLED;
  533. }
  534. static void dac33_shutdown(struct snd_pcm_substream *substream,
  535. struct snd_soc_dai *dai)
  536. {
  537. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  538. struct snd_soc_device *socdev = rtd->socdev;
  539. struct snd_soc_codec *codec = socdev->card->codec;
  540. struct tlv320dac33_priv *dac33 = codec->private_data;
  541. unsigned int pwr_ctrl;
  542. /* Stop pending workqueue */
  543. if (dac33->fifo_mode)
  544. cancel_work_sync(&dac33->work);
  545. mutex_lock(&dac33->mutex);
  546. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  547. pwr_ctrl &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
  548. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  549. mutex_unlock(&dac33->mutex);
  550. }
  551. static void dac33_oscwait(struct snd_soc_codec *codec)
  552. {
  553. int timeout = 20;
  554. u8 reg;
  555. do {
  556. msleep(1);
  557. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  558. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  559. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  560. dev_err(codec->dev,
  561. "internal oscillator calibration failed\n");
  562. }
  563. static int dac33_hw_params(struct snd_pcm_substream *substream,
  564. struct snd_pcm_hw_params *params,
  565. struct snd_soc_dai *dai)
  566. {
  567. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  568. struct snd_soc_device *socdev = rtd->socdev;
  569. struct snd_soc_codec *codec = socdev->card->codec;
  570. /* Check parameters for validity */
  571. switch (params_rate(params)) {
  572. case 44100:
  573. case 48000:
  574. break;
  575. default:
  576. dev_err(codec->dev, "unsupported rate %d\n",
  577. params_rate(params));
  578. return -EINVAL;
  579. }
  580. switch (params_format(params)) {
  581. case SNDRV_PCM_FORMAT_S16_LE:
  582. break;
  583. default:
  584. dev_err(codec->dev, "unsupported format %d\n",
  585. params_format(params));
  586. return -EINVAL;
  587. }
  588. return 0;
  589. }
  590. #define CALC_OSCSET(rate, refclk) ( \
  591. ((((rate * 10000) / refclk) * 4096) + 5000) / 10000)
  592. #define CALC_RATIOSET(rate, refclk) ( \
  593. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  594. /*
  595. * tlv320dac33 is strict on the sequence of the register writes, if the register
  596. * writes happens in different order, than dac33 might end up in unknown state.
  597. * Use the known, working sequence of register writes to initialize the dac33.
  598. */
  599. static int dac33_prepare_chip(struct snd_pcm_substream *substream)
  600. {
  601. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  602. struct snd_soc_device *socdev = rtd->socdev;
  603. struct snd_soc_codec *codec = socdev->card->codec;
  604. struct tlv320dac33_priv *dac33 = codec->private_data;
  605. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  606. u8 aictrl_a, aictrl_b, fifoctrl_a;
  607. switch (substream->runtime->rate) {
  608. case 44100:
  609. case 48000:
  610. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  611. ratioset = CALC_RATIOSET(substream->runtime->rate,
  612. dac33->refclk);
  613. break;
  614. default:
  615. dev_err(codec->dev, "unsupported rate %d\n",
  616. substream->runtime->rate);
  617. return -EINVAL;
  618. }
  619. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  620. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  621. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  622. fifoctrl_a &= ~DAC33_WIDTH;
  623. switch (substream->runtime->format) {
  624. case SNDRV_PCM_FORMAT_S16_LE:
  625. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  626. fifoctrl_a |= DAC33_WIDTH;
  627. break;
  628. default:
  629. dev_err(codec->dev, "unsupported format %d\n",
  630. substream->runtime->format);
  631. return -EINVAL;
  632. }
  633. mutex_lock(&dac33->mutex);
  634. dac33_soft_power(codec, 1);
  635. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  636. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  637. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  638. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  639. /* calib time: 128 is a nice number ;) */
  640. dac33_write(codec, DAC33_CALIB_TIME, 128);
  641. /* adjustment treshold & step */
  642. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  643. DAC33_ADJSTEP(1));
  644. /* div=4 / gain=1 / div */
  645. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  646. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  647. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  648. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  649. dac33_oscwait(codec);
  650. if (dac33->fifo_mode) {
  651. /* Generic for all FIFO modes */
  652. /* 50-51 : ASRC Control registers */
  653. dac33_write(codec, DAC33_ASRC_CTRL_A, (1 << 4)); /* div=2 */
  654. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  655. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  656. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  657. /* Set interrupts to high active */
  658. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  659. } else {
  660. /* FIFO bypass mode */
  661. /* 50-51 : ASRC Control registers */
  662. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  663. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  664. }
  665. /* Interrupt behaviour configuration */
  666. switch (dac33->fifo_mode) {
  667. case DAC33_FIFO_MODE1:
  668. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  669. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  670. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  671. break;
  672. case DAC33_FIFO_MODE7:
  673. /* Disable all interrupts */
  674. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  675. break;
  676. default:
  677. /* in FIFO bypass mode, the interrupts are not used */
  678. break;
  679. }
  680. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  681. switch (dac33->fifo_mode) {
  682. case DAC33_FIFO_MODE1:
  683. /*
  684. * For mode1:
  685. * Disable the FIFO bypass (Enable the use of FIFO)
  686. * Select nSample mode
  687. * BCLK is only running when data is needed by DAC33
  688. */
  689. fifoctrl_a &= ~DAC33_FBYPAS;
  690. fifoctrl_a &= ~DAC33_FAUTO;
  691. aictrl_b &= ~DAC33_BCLKON;
  692. break;
  693. case DAC33_FIFO_MODE7:
  694. /*
  695. * For mode1:
  696. * Disable the FIFO bypass (Enable the use of FIFO)
  697. * Select Threshold mode
  698. * BCLK is only running when data is needed by DAC33
  699. */
  700. fifoctrl_a &= ~DAC33_FBYPAS;
  701. fifoctrl_a |= DAC33_FAUTO;
  702. aictrl_b &= ~DAC33_BCLKON;
  703. break;
  704. default:
  705. /*
  706. * For FIFO bypass mode:
  707. * Enable the FIFO bypass (Disable the FIFO use)
  708. * Set the BCLK as continous
  709. */
  710. fifoctrl_a |= DAC33_FBYPAS;
  711. aictrl_b |= DAC33_BCLKON;
  712. break;
  713. }
  714. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  715. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  716. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  717. switch (dac33->fifo_mode) {
  718. case DAC33_FIFO_MODE1:
  719. /* 20: BCLK divide ratio */
  720. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 3);
  721. dac33_write16(codec, DAC33_ATHR_MSB,
  722. DAC33_THRREG(dac33->alarm_threshold));
  723. break;
  724. case DAC33_FIFO_MODE7:
  725. /*
  726. * Configure the threshold levels, and leave 10 sample space
  727. * at the bottom, and also at the top of the FIFO
  728. */
  729. dac33_write16(codec, DAC33_UTHR_MSB,
  730. DAC33_THRREG(DAC33_BUFFER_SIZE_SAMPLES - 10));
  731. dac33_write16(codec, DAC33_LTHR_MSB,
  732. DAC33_THRREG(10));
  733. break;
  734. default:
  735. /* BYPASS mode */
  736. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  737. break;
  738. }
  739. mutex_unlock(&dac33->mutex);
  740. return 0;
  741. }
  742. static void dac33_calculate_times(struct snd_pcm_substream *substream)
  743. {
  744. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  745. struct snd_soc_device *socdev = rtd->socdev;
  746. struct snd_soc_codec *codec = socdev->card->codec;
  747. struct tlv320dac33_priv *dac33 = codec->private_data;
  748. unsigned int nsample_limit;
  749. /* Number of samples (16bit, stereo) in one period */
  750. dac33->nsample_min = snd_pcm_lib_period_bytes(substream) / 4;
  751. /* Number of samples (16bit, stereo) in ALSA buffer */
  752. dac33->nsample_max = snd_pcm_lib_buffer_bytes(substream) / 4;
  753. /* Subtract one period from the total */
  754. dac33->nsample_max -= dac33->nsample_min;
  755. /* Number of samples for LATENCY_TIME_MS / 2 */
  756. dac33->alarm_threshold = substream->runtime->rate /
  757. (1000 / (LATENCY_TIME_MS / 2));
  758. /* Find and fix up the lowest nsmaple limit */
  759. nsample_limit = substream->runtime->rate / (1000 / LATENCY_TIME_MS);
  760. if (dac33->nsample_min < nsample_limit)
  761. dac33->nsample_min = nsample_limit;
  762. if (dac33->nsample < dac33->nsample_min)
  763. dac33->nsample = dac33->nsample_min;
  764. /*
  765. * Find and fix up the highest nsmaple limit
  766. * In order to not overflow the DAC33 buffer substract the
  767. * alarm_threshold value from the size of the DAC33 buffer
  768. */
  769. nsample_limit = DAC33_BUFFER_SIZE_SAMPLES - dac33->alarm_threshold;
  770. if (dac33->nsample_max > nsample_limit)
  771. dac33->nsample_max = nsample_limit;
  772. if (dac33->nsample > dac33->nsample_max)
  773. dac33->nsample = dac33->nsample_max;
  774. }
  775. static int dac33_pcm_prepare(struct snd_pcm_substream *substream,
  776. struct snd_soc_dai *dai)
  777. {
  778. dac33_calculate_times(substream);
  779. dac33_prepare_chip(substream);
  780. return 0;
  781. }
  782. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  783. struct snd_soc_dai *dai)
  784. {
  785. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  786. struct snd_soc_device *socdev = rtd->socdev;
  787. struct snd_soc_codec *codec = socdev->card->codec;
  788. struct tlv320dac33_priv *dac33 = codec->private_data;
  789. int ret = 0;
  790. switch (cmd) {
  791. case SNDRV_PCM_TRIGGER_START:
  792. case SNDRV_PCM_TRIGGER_RESUME:
  793. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  794. if (dac33->fifo_mode) {
  795. dac33->state = DAC33_PREFILL;
  796. queue_work(dac33->dac33_wq, &dac33->work);
  797. }
  798. break;
  799. case SNDRV_PCM_TRIGGER_STOP:
  800. case SNDRV_PCM_TRIGGER_SUSPEND:
  801. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  802. if (dac33->fifo_mode) {
  803. dac33->state = DAC33_FLUSH;
  804. queue_work(dac33->dac33_wq, &dac33->work);
  805. }
  806. break;
  807. default:
  808. ret = -EINVAL;
  809. }
  810. return ret;
  811. }
  812. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  813. int clk_id, unsigned int freq, int dir)
  814. {
  815. struct snd_soc_codec *codec = codec_dai->codec;
  816. struct tlv320dac33_priv *dac33 = codec->private_data;
  817. u8 ioc_reg, asrcb_reg;
  818. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  819. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  820. switch (clk_id) {
  821. case TLV320DAC33_MCLK:
  822. ioc_reg |= DAC33_REFSEL;
  823. asrcb_reg |= DAC33_SRCREFSEL;
  824. break;
  825. case TLV320DAC33_SLEEPCLK:
  826. ioc_reg &= ~DAC33_REFSEL;
  827. asrcb_reg &= ~DAC33_SRCREFSEL;
  828. break;
  829. default:
  830. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  831. break;
  832. }
  833. dac33->refclk = freq;
  834. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  835. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  836. return 0;
  837. }
  838. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  839. unsigned int fmt)
  840. {
  841. struct snd_soc_codec *codec = codec_dai->codec;
  842. struct tlv320dac33_priv *dac33 = codec->private_data;
  843. u8 aictrl_a, aictrl_b;
  844. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  845. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  846. /* set master/slave audio interface */
  847. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  848. case SND_SOC_DAIFMT_CBM_CFM:
  849. /* Codec Master */
  850. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  851. break;
  852. case SND_SOC_DAIFMT_CBS_CFS:
  853. /* Codec Slave */
  854. if (dac33->fifo_mode) {
  855. dev_err(codec->dev, "FIFO mode requires master mode\n");
  856. return -EINVAL;
  857. } else
  858. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  859. break;
  860. default:
  861. return -EINVAL;
  862. }
  863. aictrl_a &= ~DAC33_AFMT_MASK;
  864. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  865. case SND_SOC_DAIFMT_I2S:
  866. aictrl_a |= DAC33_AFMT_I2S;
  867. break;
  868. case SND_SOC_DAIFMT_DSP_A:
  869. aictrl_a |= DAC33_AFMT_DSP;
  870. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  871. aictrl_b |= DAC33_DATA_DELAY(1); /* 1 bit delay */
  872. break;
  873. case SND_SOC_DAIFMT_DSP_B:
  874. aictrl_a |= DAC33_AFMT_DSP;
  875. aictrl_b &= ~DAC33_DATA_DELAY_MASK; /* No delay */
  876. break;
  877. case SND_SOC_DAIFMT_RIGHT_J:
  878. aictrl_a |= DAC33_AFMT_RIGHT_J;
  879. break;
  880. case SND_SOC_DAIFMT_LEFT_J:
  881. aictrl_a |= DAC33_AFMT_LEFT_J;
  882. break;
  883. default:
  884. dev_err(codec->dev, "Unsupported format (%u)\n",
  885. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  886. return -EINVAL;
  887. }
  888. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  889. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  890. return 0;
  891. }
  892. static void dac33_init_chip(struct snd_soc_codec *codec)
  893. {
  894. /* 44-46: DAC Control Registers */
  895. /* A : DAC sample rate Fsref/1.5 */
  896. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(1));
  897. /* B : DAC src=normal, not muted */
  898. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  899. DAC33_DACSRCL_LEFT);
  900. /* C : (defaults) */
  901. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  902. /* 64-65 : L&R DAC power control
  903. Line In -> OUT 1V/V Gain, DAC -> OUT 4V/V Gain*/
  904. dac33_write(codec, DAC33_LDAC_PWR_CTRL, DAC33_LROUT_GAIN(2));
  905. dac33_write(codec, DAC33_RDAC_PWR_CTRL, DAC33_LROUT_GAIN(2));
  906. /* 73 : volume soft stepping control,
  907. clock source = internal osc (?) */
  908. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  909. /* 66 : LOP/LOM Modes */
  910. dac33_write(codec, DAC33_OUT_AMP_CM_CTRL, 0xff);
  911. /* 68 : LOM inverted from LOP */
  912. dac33_write(codec, DAC33_OUT_AMP_CTRL, (3<<2));
  913. dac33_write(codec, DAC33_PWR_CTRL, DAC33_PDNALLB);
  914. }
  915. static int dac33_soc_probe(struct platform_device *pdev)
  916. {
  917. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  918. struct snd_soc_codec *codec;
  919. struct tlv320dac33_priv *dac33;
  920. int ret = 0;
  921. BUG_ON(!tlv320dac33_codec);
  922. codec = tlv320dac33_codec;
  923. socdev->card->codec = codec;
  924. dac33 = codec->private_data;
  925. /* Power up the codec */
  926. dac33_hard_power(codec, 1);
  927. /* Set default configuration */
  928. dac33_init_chip(codec);
  929. /* register pcms */
  930. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  931. if (ret < 0) {
  932. dev_err(codec->dev, "failed to create pcms\n");
  933. goto pcm_err;
  934. }
  935. snd_soc_add_controls(codec, dac33_snd_controls,
  936. ARRAY_SIZE(dac33_snd_controls));
  937. /* Only add the nSample controls, if we have valid IRQ number */
  938. if (dac33->irq >= 0)
  939. snd_soc_add_controls(codec, dac33_nsample_snd_controls,
  940. ARRAY_SIZE(dac33_nsample_snd_controls));
  941. dac33_add_widgets(codec);
  942. /* power on device */
  943. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  944. /* Bias level configuration has enabled regulator an extra time */
  945. regulator_bulk_disable(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  946. return 0;
  947. pcm_err:
  948. dac33_hard_power(codec, 0);
  949. return ret;
  950. }
  951. static int dac33_soc_remove(struct platform_device *pdev)
  952. {
  953. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  954. struct snd_soc_codec *codec = socdev->card->codec;
  955. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  956. snd_soc_free_pcms(socdev);
  957. snd_soc_dapm_free(socdev);
  958. return 0;
  959. }
  960. static int dac33_soc_suspend(struct platform_device *pdev, pm_message_t state)
  961. {
  962. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  963. struct snd_soc_codec *codec = socdev->card->codec;
  964. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  965. return 0;
  966. }
  967. static int dac33_soc_resume(struct platform_device *pdev)
  968. {
  969. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  970. struct snd_soc_codec *codec = socdev->card->codec;
  971. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  972. dac33_set_bias_level(codec, codec->suspend_bias_level);
  973. return 0;
  974. }
  975. struct snd_soc_codec_device soc_codec_dev_tlv320dac33 = {
  976. .probe = dac33_soc_probe,
  977. .remove = dac33_soc_remove,
  978. .suspend = dac33_soc_suspend,
  979. .resume = dac33_soc_resume,
  980. };
  981. EXPORT_SYMBOL_GPL(soc_codec_dev_tlv320dac33);
  982. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  983. SNDRV_PCM_RATE_48000)
  984. #define DAC33_FORMATS SNDRV_PCM_FMTBIT_S16_LE
  985. static struct snd_soc_dai_ops dac33_dai_ops = {
  986. .shutdown = dac33_shutdown,
  987. .hw_params = dac33_hw_params,
  988. .prepare = dac33_pcm_prepare,
  989. .trigger = dac33_pcm_trigger,
  990. .set_sysclk = dac33_set_dai_sysclk,
  991. .set_fmt = dac33_set_dai_fmt,
  992. };
  993. struct snd_soc_dai dac33_dai = {
  994. .name = "tlv320dac33",
  995. .playback = {
  996. .stream_name = "Playback",
  997. .channels_min = 2,
  998. .channels_max = 2,
  999. .rates = DAC33_RATES,
  1000. .formats = DAC33_FORMATS,},
  1001. .ops = &dac33_dai_ops,
  1002. };
  1003. EXPORT_SYMBOL_GPL(dac33_dai);
  1004. static int __devinit dac33_i2c_probe(struct i2c_client *client,
  1005. const struct i2c_device_id *id)
  1006. {
  1007. struct tlv320dac33_platform_data *pdata;
  1008. struct tlv320dac33_priv *dac33;
  1009. struct snd_soc_codec *codec;
  1010. int ret, i;
  1011. if (client->dev.platform_data == NULL) {
  1012. dev_err(&client->dev, "Platform data not set\n");
  1013. return -ENODEV;
  1014. }
  1015. pdata = client->dev.platform_data;
  1016. dac33 = kzalloc(sizeof(struct tlv320dac33_priv), GFP_KERNEL);
  1017. if (dac33 == NULL)
  1018. return -ENOMEM;
  1019. codec = &dac33->codec;
  1020. codec->private_data = dac33;
  1021. codec->control_data = client;
  1022. mutex_init(&codec->mutex);
  1023. mutex_init(&dac33->mutex);
  1024. INIT_LIST_HEAD(&codec->dapm_widgets);
  1025. INIT_LIST_HEAD(&codec->dapm_paths);
  1026. codec->name = "tlv320dac33";
  1027. codec->owner = THIS_MODULE;
  1028. codec->read = dac33_read_reg_cache;
  1029. codec->write = dac33_write_locked;
  1030. codec->hw_write = (hw_write_t) i2c_master_send;
  1031. codec->bias_level = SND_SOC_BIAS_OFF;
  1032. codec->set_bias_level = dac33_set_bias_level;
  1033. codec->dai = &dac33_dai;
  1034. codec->num_dai = 1;
  1035. codec->reg_cache_size = ARRAY_SIZE(dac33_reg);
  1036. codec->reg_cache = kmemdup(dac33_reg, ARRAY_SIZE(dac33_reg),
  1037. GFP_KERNEL);
  1038. if (codec->reg_cache == NULL) {
  1039. ret = -ENOMEM;
  1040. goto error_reg;
  1041. }
  1042. i2c_set_clientdata(client, dac33);
  1043. dac33->power_gpio = pdata->power_gpio;
  1044. dac33->irq = client->irq;
  1045. dac33->nsample = NSAMPLE_MAX;
  1046. /* Disable FIFO use by default */
  1047. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  1048. tlv320dac33_codec = codec;
  1049. codec->dev = &client->dev;
  1050. dac33_dai.dev = codec->dev;
  1051. /* Check if the reset GPIO number is valid and request it */
  1052. if (dac33->power_gpio >= 0) {
  1053. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  1054. if (ret < 0) {
  1055. dev_err(codec->dev,
  1056. "Failed to request reset GPIO (%d)\n",
  1057. dac33->power_gpio);
  1058. snd_soc_unregister_dai(&dac33_dai);
  1059. snd_soc_unregister_codec(codec);
  1060. goto error_gpio;
  1061. }
  1062. gpio_direction_output(dac33->power_gpio, 0);
  1063. } else {
  1064. dac33->chip_power = 1;
  1065. }
  1066. /* Check if the IRQ number is valid and request it */
  1067. if (dac33->irq >= 0) {
  1068. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  1069. IRQF_TRIGGER_RISING | IRQF_DISABLED,
  1070. codec->name, codec);
  1071. if (ret < 0) {
  1072. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  1073. dac33->irq, ret);
  1074. dac33->irq = -1;
  1075. }
  1076. if (dac33->irq != -1) {
  1077. /* Setup work queue */
  1078. dac33->dac33_wq =
  1079. create_singlethread_workqueue("tlv320dac33");
  1080. if (dac33->dac33_wq == NULL) {
  1081. free_irq(dac33->irq, &dac33->codec);
  1082. ret = -ENOMEM;
  1083. goto error_wq;
  1084. }
  1085. INIT_WORK(&dac33->work, dac33_work);
  1086. }
  1087. }
  1088. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  1089. dac33->supplies[i].supply = dac33_supply_names[i];
  1090. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(dac33->supplies),
  1091. dac33->supplies);
  1092. if (ret != 0) {
  1093. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  1094. goto err_get;
  1095. }
  1096. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  1097. dac33->supplies);
  1098. if (ret != 0) {
  1099. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  1100. goto err_enable;
  1101. }
  1102. ret = snd_soc_register_codec(codec);
  1103. if (ret != 0) {
  1104. dev_err(codec->dev, "Failed to register codec: %d\n", ret);
  1105. goto error_codec;
  1106. }
  1107. ret = snd_soc_register_dai(&dac33_dai);
  1108. if (ret != 0) {
  1109. dev_err(codec->dev, "Failed to register DAI: %d\n", ret);
  1110. snd_soc_unregister_codec(codec);
  1111. goto error_codec;
  1112. }
  1113. /* Shut down the codec for now */
  1114. dac33_hard_power(codec, 0);
  1115. return ret;
  1116. error_codec:
  1117. regulator_bulk_disable(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1118. err_enable:
  1119. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1120. err_get:
  1121. if (dac33->irq >= 0) {
  1122. free_irq(dac33->irq, &dac33->codec);
  1123. destroy_workqueue(dac33->dac33_wq);
  1124. }
  1125. error_wq:
  1126. if (dac33->power_gpio >= 0)
  1127. gpio_free(dac33->power_gpio);
  1128. error_gpio:
  1129. kfree(codec->reg_cache);
  1130. error_reg:
  1131. tlv320dac33_codec = NULL;
  1132. kfree(dac33);
  1133. return ret;
  1134. }
  1135. static int __devexit dac33_i2c_remove(struct i2c_client *client)
  1136. {
  1137. struct tlv320dac33_priv *dac33;
  1138. dac33 = i2c_get_clientdata(client);
  1139. dac33_hard_power(&dac33->codec, 0);
  1140. if (dac33->power_gpio >= 0)
  1141. gpio_free(dac33->power_gpio);
  1142. if (dac33->irq >= 0)
  1143. free_irq(dac33->irq, &dac33->codec);
  1144. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1145. destroy_workqueue(dac33->dac33_wq);
  1146. snd_soc_unregister_dai(&dac33_dai);
  1147. snd_soc_unregister_codec(&dac33->codec);
  1148. kfree(dac33->codec.reg_cache);
  1149. kfree(dac33);
  1150. tlv320dac33_codec = NULL;
  1151. return 0;
  1152. }
  1153. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1154. {
  1155. .name = "tlv320dac33",
  1156. .driver_data = 0,
  1157. },
  1158. { },
  1159. };
  1160. static struct i2c_driver tlv320dac33_i2c_driver = {
  1161. .driver = {
  1162. .name = "tlv320dac33",
  1163. .owner = THIS_MODULE,
  1164. },
  1165. .probe = dac33_i2c_probe,
  1166. .remove = __devexit_p(dac33_i2c_remove),
  1167. .id_table = tlv320dac33_i2c_id,
  1168. };
  1169. static int __init dac33_module_init(void)
  1170. {
  1171. int r;
  1172. r = i2c_add_driver(&tlv320dac33_i2c_driver);
  1173. if (r < 0) {
  1174. printk(KERN_ERR "DAC33: driver registration failed\n");
  1175. return r;
  1176. }
  1177. return 0;
  1178. }
  1179. module_init(dac33_module_init);
  1180. static void __exit dac33_module_exit(void)
  1181. {
  1182. i2c_del_driver(&tlv320dac33_i2c_driver);
  1183. }
  1184. module_exit(dac33_module_exit);
  1185. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1186. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@nokia.com>");
  1187. MODULE_LICENSE("GPL");