id.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425
  1. /*
  2. * linux/arch/arm/mach-omap2/id.c
  3. *
  4. * OMAP2 CPU identification code
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Written by Tony Lindgren <tony@atomide.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/io.h>
  20. #include <asm/cputype.h>
  21. #include <plat/common.h>
  22. #include <plat/control.h>
  23. #include <plat/cpu.h>
  24. static struct omap_chip_id omap_chip;
  25. static unsigned int omap_revision;
  26. u32 omap3_features;
  27. unsigned int omap_rev(void)
  28. {
  29. return omap_revision;
  30. }
  31. EXPORT_SYMBOL(omap_rev);
  32. /**
  33. * omap_chip_is - test whether currently running OMAP matches a chip type
  34. * @oc: omap_chip_t to test against
  35. *
  36. * Test whether the currently-running OMAP chip matches the supplied
  37. * chip type 'oc'. Returns 1 upon a match; 0 upon failure.
  38. */
  39. int omap_chip_is(struct omap_chip_id oci)
  40. {
  41. return (oci.oc & omap_chip.oc) ? 1 : 0;
  42. }
  43. EXPORT_SYMBOL(omap_chip_is);
  44. int omap_type(void)
  45. {
  46. u32 val = 0;
  47. if (cpu_is_omap24xx()) {
  48. val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
  49. } else if (cpu_is_omap34xx()) {
  50. val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
  51. } else {
  52. pr_err("Cannot detect omap type!\n");
  53. goto out;
  54. }
  55. val &= OMAP2_DEVICETYPE_MASK;
  56. val >>= 8;
  57. out:
  58. return val;
  59. }
  60. EXPORT_SYMBOL(omap_type);
  61. /*----------------------------------------------------------------------------*/
  62. #define OMAP_TAP_IDCODE 0x0204
  63. #define OMAP_TAP_DIE_ID_0 0x0218
  64. #define OMAP_TAP_DIE_ID_1 0x021C
  65. #define OMAP_TAP_DIE_ID_2 0x0220
  66. #define OMAP_TAP_DIE_ID_3 0x0224
  67. #define read_tap_reg(reg) __raw_readl(tap_base + (reg))
  68. struct omap_id {
  69. u16 hawkeye; /* Silicon type (Hawkeye id) */
  70. u8 dev; /* Device type from production_id reg */
  71. u32 type; /* Combined type id copied to omap_revision */
  72. };
  73. /* Register values to detect the OMAP version */
  74. static struct omap_id omap_ids[] __initdata = {
  75. { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
  76. { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
  77. { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
  78. { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
  79. { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
  80. { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
  81. };
  82. static void __iomem *tap_base;
  83. static u16 tap_prod_id;
  84. void __init omap24xx_check_revision(void)
  85. {
  86. int i, j;
  87. u32 idcode, prod_id;
  88. u16 hawkeye;
  89. u8 dev_type, rev;
  90. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  91. prod_id = read_tap_reg(tap_prod_id);
  92. hawkeye = (idcode >> 12) & 0xffff;
  93. rev = (idcode >> 28) & 0x0f;
  94. dev_type = (prod_id >> 16) & 0x0f;
  95. pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
  96. idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
  97. pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n",
  98. read_tap_reg(OMAP_TAP_DIE_ID_0));
  99. pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
  100. read_tap_reg(OMAP_TAP_DIE_ID_1),
  101. (read_tap_reg(OMAP_TAP_DIE_ID_1) >> 28) & 0xf);
  102. pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n",
  103. read_tap_reg(OMAP_TAP_DIE_ID_2));
  104. pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n",
  105. read_tap_reg(OMAP_TAP_DIE_ID_3));
  106. pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
  107. prod_id, dev_type);
  108. /* Check hawkeye ids */
  109. for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
  110. if (hawkeye == omap_ids[i].hawkeye)
  111. break;
  112. }
  113. if (i == ARRAY_SIZE(omap_ids)) {
  114. printk(KERN_ERR "Unknown OMAP CPU id\n");
  115. return;
  116. }
  117. for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
  118. if (dev_type == omap_ids[j].dev)
  119. break;
  120. }
  121. if (j == ARRAY_SIZE(omap_ids)) {
  122. printk(KERN_ERR "Unknown OMAP device type. "
  123. "Handling it as OMAP%04x\n",
  124. omap_ids[i].type >> 16);
  125. j = i;
  126. }
  127. pr_info("OMAP%04x", omap_rev() >> 16);
  128. if ((omap_rev() >> 8) & 0x0f)
  129. pr_info("ES%x", (omap_rev() >> 12) & 0xf);
  130. pr_info("\n");
  131. }
  132. #define OMAP3_CHECK_FEATURE(status,feat) \
  133. if (((status & OMAP3_ ##feat## _MASK) \
  134. >> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { \
  135. omap3_features |= OMAP3_HAS_ ##feat; \
  136. }
  137. void __init omap3_check_features(void)
  138. {
  139. u32 status;
  140. omap3_features = 0;
  141. status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);
  142. OMAP3_CHECK_FEATURE(status, L2CACHE);
  143. OMAP3_CHECK_FEATURE(status, IVA);
  144. OMAP3_CHECK_FEATURE(status, SGX);
  145. OMAP3_CHECK_FEATURE(status, NEON);
  146. OMAP3_CHECK_FEATURE(status, ISP);
  147. if (cpu_is_omap3630())
  148. omap3_features |= OMAP3_HAS_192MHZ_CLK;
  149. /*
  150. * TODO: Get additional info (where applicable)
  151. * e.g. Size of L2 cache.
  152. */
  153. }
  154. void __init omap3_check_revision(void)
  155. {
  156. u32 cpuid, idcode;
  157. u16 hawkeye;
  158. u8 rev;
  159. omap_chip.oc = CHIP_IS_OMAP3430;
  160. /*
  161. * We cannot access revision registers on ES1.0.
  162. * If the processor type is Cortex-A8 and the revision is 0x0
  163. * it means its Cortex r0p0 which is 3430 ES1.0.
  164. */
  165. cpuid = read_cpuid(CPUID_ID);
  166. if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
  167. omap_revision = OMAP3430_REV_ES1_0;
  168. omap_chip.oc |= CHIP_IS_OMAP3430ES1;
  169. return;
  170. }
  171. /*
  172. * Detection for 34xx ES2.0 and above can be done with just
  173. * hawkeye and rev. See TRM 1.5.2 Device Identification.
  174. * Note that rev does not map directly to our defined processor
  175. * revision numbers as ES1.0 uses value 0.
  176. */
  177. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  178. hawkeye = (idcode >> 12) & 0xffff;
  179. rev = (idcode >> 28) & 0xff;
  180. switch (hawkeye) {
  181. case 0xb7ae:
  182. /* Handle 34xx/35xx devices */
  183. switch (rev) {
  184. case 0: /* Take care of early samples */
  185. case 1:
  186. omap_revision = OMAP3430_REV_ES2_0;
  187. omap_chip.oc |= CHIP_IS_OMAP3430ES2;
  188. break;
  189. case 2:
  190. omap_revision = OMAP3430_REV_ES2_1;
  191. omap_chip.oc |= CHIP_IS_OMAP3430ES2;
  192. break;
  193. case 3:
  194. omap_revision = OMAP3430_REV_ES3_0;
  195. omap_chip.oc |= CHIP_IS_OMAP3430ES3_0;
  196. break;
  197. case 4:
  198. omap_revision = OMAP3430_REV_ES3_1;
  199. omap_chip.oc |= CHIP_IS_OMAP3430ES3_1;
  200. break;
  201. case 7:
  202. /* FALLTHROUGH */
  203. default:
  204. /* Use the latest known revision as default */
  205. omap_revision = OMAP3430_REV_ES3_1_2;
  206. /* REVISIT: Add CHIP_IS_OMAP3430ES3_1_2? */
  207. omap_chip.oc |= CHIP_IS_OMAP3430ES3_1;
  208. }
  209. break;
  210. case 0xb868:
  211. /* Handle OMAP35xx/AM35xx devices
  212. *
  213. * Set the device to be OMAP3505 here. Actual device
  214. * is identified later based on the features.
  215. *
  216. * REVISIT: AM3505/AM3517 should have their own CHIP_IS
  217. */
  218. omap_revision = OMAP3505_REV(rev);
  219. omap_chip.oc |= CHIP_IS_OMAP3430ES3_1;
  220. break;
  221. case 0xb891:
  222. /* FALLTHROUGH */
  223. default:
  224. /* Unknown default to latest silicon rev as default*/
  225. omap_revision = OMAP3630_REV_ES1_0;
  226. omap_chip.oc |= CHIP_IS_OMAP3630ES1;
  227. }
  228. }
  229. void __init omap4_check_revision(void)
  230. {
  231. u32 idcode;
  232. u16 hawkeye;
  233. u8 rev;
  234. char *rev_name = "ES1.0";
  235. /*
  236. * The IC rev detection is done with hawkeye and rev.
  237. * Note that rev does not map directly to defined processor
  238. * revision numbers as ES1.0 uses value 0.
  239. */
  240. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  241. hawkeye = (idcode >> 12) & 0xffff;
  242. rev = (idcode >> 28) & 0xff;
  243. if ((hawkeye == 0xb852) && (rev == 0x0)) {
  244. omap_revision = OMAP4430_REV_ES1_0;
  245. omap_chip.oc |= CHIP_IS_OMAP4430ES1;
  246. pr_info("OMAP%04x %s\n", omap_rev() >> 16, rev_name);
  247. return;
  248. }
  249. pr_err("Unknown OMAP4 CPU id\n");
  250. }
  251. #define OMAP3_SHOW_FEATURE(feat) \
  252. if (omap3_has_ ##feat()) \
  253. printk(#feat" ");
  254. void __init omap3_cpuinfo(void)
  255. {
  256. u8 rev = GET_OMAP_REVISION();
  257. char cpu_name[16], cpu_rev[16];
  258. /* OMAP3430 and OMAP3530 are assumed to be same.
  259. *
  260. * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
  261. * on available features. Upon detection, update the CPU id
  262. * and CPU class bits.
  263. */
  264. if (cpu_is_omap3630()) {
  265. strcpy(cpu_name, "OMAP3630");
  266. } else if (cpu_is_omap3505()) {
  267. /*
  268. * AM35xx devices
  269. */
  270. if (omap3_has_sgx()) {
  271. omap_revision = OMAP3517_REV(rev);
  272. strcpy(cpu_name, "AM3517");
  273. } else {
  274. /* Already set in omap3_check_revision() */
  275. strcpy(cpu_name, "AM3505");
  276. }
  277. } else if (omap3_has_iva() && omap3_has_sgx()) {
  278. /* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
  279. strcpy(cpu_name, "OMAP3430/3530");
  280. } else if (omap3_has_iva()) {
  281. omap_revision = OMAP3525_REV(rev);
  282. strcpy(cpu_name, "OMAP3525");
  283. } else if (omap3_has_sgx()) {
  284. omap_revision = OMAP3515_REV(rev);
  285. strcpy(cpu_name, "OMAP3515");
  286. } else {
  287. omap_revision = OMAP3503_REV(rev);
  288. strcpy(cpu_name, "OMAP3503");
  289. }
  290. switch (rev) {
  291. case OMAP_REVBITS_00:
  292. strcpy(cpu_rev, "1.0");
  293. break;
  294. case OMAP_REVBITS_10:
  295. strcpy(cpu_rev, "2.0");
  296. break;
  297. case OMAP_REVBITS_20:
  298. strcpy(cpu_rev, "2.1");
  299. break;
  300. case OMAP_REVBITS_30:
  301. strcpy(cpu_rev, "3.0");
  302. break;
  303. case OMAP_REVBITS_40:
  304. /* FALLTHROUGH */
  305. default:
  306. /* Use the latest known revision as default */
  307. strcpy(cpu_rev, "3.1");
  308. }
  309. /* Print verbose information */
  310. pr_info("%s ES%s (", cpu_name, cpu_rev);
  311. OMAP3_SHOW_FEATURE(l2cache);
  312. OMAP3_SHOW_FEATURE(iva);
  313. OMAP3_SHOW_FEATURE(sgx);
  314. OMAP3_SHOW_FEATURE(neon);
  315. OMAP3_SHOW_FEATURE(isp);
  316. OMAP3_SHOW_FEATURE(192mhz_clk);
  317. printk(")\n");
  318. }
  319. /*
  320. * Try to detect the exact revision of the omap we're running on
  321. */
  322. void __init omap2_check_revision(void)
  323. {
  324. /*
  325. * At this point we have an idea about the processor revision set
  326. * earlier with omap2_set_globals_tap().
  327. */
  328. if (cpu_is_omap24xx()) {
  329. omap24xx_check_revision();
  330. } else if (cpu_is_omap34xx()) {
  331. omap3_check_revision();
  332. omap3_check_features();
  333. omap3_cpuinfo();
  334. return;
  335. } else if (cpu_is_omap44xx()) {
  336. omap4_check_revision();
  337. return;
  338. } else {
  339. pr_err("OMAP revision unknown, please fix!\n");
  340. }
  341. /*
  342. * OK, now we know the exact revision. Initialize omap_chip bits
  343. * for powerdowmain and clockdomain code.
  344. */
  345. if (cpu_is_omap243x()) {
  346. /* Currently only supports 2430ES2.1 and 2430-all */
  347. omap_chip.oc |= CHIP_IS_OMAP2430;
  348. return;
  349. } else if (cpu_is_omap242x()) {
  350. /* Currently only supports 2420ES2.1.1 and 2420-all */
  351. omap_chip.oc |= CHIP_IS_OMAP2420;
  352. return;
  353. }
  354. pr_err("Uninitialized omap_chip, please fix!\n");
  355. }
  356. /*
  357. * Set up things for map_io and processor detection later on. Gets called
  358. * pretty much first thing from board init. For multi-omap, this gets
  359. * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
  360. * detect the exact revision later on in omap2_detect_revision() once map_io
  361. * is done.
  362. */
  363. void __init omap2_set_globals_tap(struct omap_globals *omap2_globals)
  364. {
  365. omap_revision = omap2_globals->class;
  366. tap_base = omap2_globals->tap;
  367. if (cpu_is_omap34xx())
  368. tap_prod_id = 0x0210;
  369. else
  370. tap_prod_id = 0x0208;
  371. }