clock2xxx.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.c
  3. *
  4. * Copyright (C) 2005-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2008 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * Based on earlier work by Tuukka Tikkanen, Tony Lindgren,
  12. * Gordon McNutt and RidgeRun, Inc.
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #undef DEBUG
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/device.h>
  22. #include <linux/list.h>
  23. #include <linux/errno.h>
  24. #include <linux/delay.h>
  25. #include <linux/clk.h>
  26. #include <linux/io.h>
  27. #include <linux/cpufreq.h>
  28. #include <linux/bitops.h>
  29. #include <plat/clock.h>
  30. #include <plat/sram.h>
  31. #include <plat/prcm.h>
  32. #include <plat/clkdev_omap.h>
  33. #include <asm/div64.h>
  34. #include <asm/clkdev.h>
  35. #include <plat/sdrc.h>
  36. #include "clock.h"
  37. #include "clock2xxx.h"
  38. #include "opp2xxx.h"
  39. #include "prm.h"
  40. #include "prm-regbits-24xx.h"
  41. #include "cm.h"
  42. #include "cm-regbits-24xx.h"
  43. /* CM_CLKEN_PLL.EN_{54,96}M_PLL options (24XX) */
  44. #define EN_APLL_STOPPED 0
  45. #define EN_APLL_LOCKED 3
  46. /* CM_CLKSEL1_PLL.APLLS_CLKIN options (24XX) */
  47. #define APLLS_CLKIN_19_2MHZ 0
  48. #define APLLS_CLKIN_13MHZ 2
  49. #define APLLS_CLKIN_12MHZ 3
  50. struct clk *vclk, *sclk, *dclk;
  51. void __iomem *prcm_clksrc_ctrl;
  52. /*-------------------------------------------------------------------------
  53. * Omap24xx specific clock functions
  54. *-------------------------------------------------------------------------*/
  55. /**
  56. * omap2430_clk_i2chs_find_idlest - return CM_IDLEST info for 2430 I2CHS
  57. * @clk: struct clk * being enabled
  58. * @idlest_reg: void __iomem ** to store CM_IDLEST reg address into
  59. * @idlest_bit: pointer to a u8 to store the CM_IDLEST bit shift into
  60. *
  61. * OMAP2430 I2CHS CM_IDLEST bits are in CM_IDLEST1_CORE, but the
  62. * CM_*CLKEN bits are in CM_{I,F}CLKEN2_CORE. This custom function
  63. * passes back the correct CM_IDLEST register address for I2CHS
  64. * modules. No return value.
  65. */
  66. static void omap2430_clk_i2chs_find_idlest(struct clk *clk,
  67. void __iomem **idlest_reg,
  68. u8 *idlest_bit)
  69. {
  70. *idlest_reg = OMAP_CM_REGADDR(CORE_MOD, CM_IDLEST);
  71. *idlest_bit = clk->enable_bit;
  72. }
  73. /* 2430 I2CHS has non-standard IDLEST register */
  74. const struct clkops clkops_omap2430_i2chs_wait = {
  75. .enable = omap2_dflt_clk_enable,
  76. .disable = omap2_dflt_clk_disable,
  77. .find_idlest = omap2430_clk_i2chs_find_idlest,
  78. .find_companion = omap2_clk_dflt_find_companion,
  79. };
  80. static int omap2_enable_osc_ck(struct clk *clk)
  81. {
  82. u32 pcc;
  83. pcc = __raw_readl(prcm_clksrc_ctrl);
  84. __raw_writel(pcc & ~OMAP_AUTOEXTCLKMODE_MASK, prcm_clksrc_ctrl);
  85. return 0;
  86. }
  87. static void omap2_disable_osc_ck(struct clk *clk)
  88. {
  89. u32 pcc;
  90. pcc = __raw_readl(prcm_clksrc_ctrl);
  91. __raw_writel(pcc | OMAP_AUTOEXTCLKMODE_MASK, prcm_clksrc_ctrl);
  92. }
  93. const struct clkops clkops_oscck = {
  94. .enable = omap2_enable_osc_ck,
  95. .disable = omap2_disable_osc_ck,
  96. };
  97. #ifdef OLD_CK
  98. /* Recalculate SYST_CLK */
  99. static void omap2_sys_clk_recalc(struct clk *clk)
  100. {
  101. u32 div = PRCM_CLKSRC_CTRL;
  102. div &= (1 << 7) | (1 << 6); /* Test if ext clk divided by 1 or 2 */
  103. div >>= clk->rate_offset;
  104. clk->rate = (clk->parent->rate / div);
  105. propagate_rate(clk);
  106. }
  107. #endif /* OLD_CK */
  108. /* Enable an APLL if off */
  109. static int omap2_clk_apll_enable(struct clk *clk, u32 status_mask)
  110. {
  111. u32 cval, apll_mask;
  112. apll_mask = EN_APLL_LOCKED << clk->enable_bit;
  113. cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  114. if ((cval & apll_mask) == apll_mask)
  115. return 0; /* apll already enabled */
  116. cval &= ~apll_mask;
  117. cval |= apll_mask;
  118. cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN);
  119. omap2_cm_wait_idlest(OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST), status_mask,
  120. clk->name);
  121. /*
  122. * REVISIT: Should we return an error code if omap2_wait_clock_ready()
  123. * fails?
  124. */
  125. return 0;
  126. }
  127. static int omap2_clk_apll96_enable(struct clk *clk)
  128. {
  129. return omap2_clk_apll_enable(clk, OMAP24XX_ST_96M_APLL);
  130. }
  131. static int omap2_clk_apll54_enable(struct clk *clk)
  132. {
  133. return omap2_clk_apll_enable(clk, OMAP24XX_ST_54M_APLL);
  134. }
  135. /* Stop APLL */
  136. static void omap2_clk_apll_disable(struct clk *clk)
  137. {
  138. u32 cval;
  139. cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  140. cval &= ~(EN_APLL_LOCKED << clk->enable_bit);
  141. cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN);
  142. }
  143. const struct clkops clkops_apll96 = {
  144. .enable = omap2_clk_apll96_enable,
  145. .disable = omap2_clk_apll_disable,
  146. };
  147. const struct clkops clkops_apll54 = {
  148. .enable = omap2_clk_apll54_enable,
  149. .disable = omap2_clk_apll_disable,
  150. };
  151. static u32 omap2_get_apll_clkin(void)
  152. {
  153. u32 aplls, srate = 0;
  154. aplls = cm_read_mod_reg(PLL_MOD, CM_CLKSEL1);
  155. aplls &= OMAP24XX_APLLS_CLKIN_MASK;
  156. aplls >>= OMAP24XX_APLLS_CLKIN_SHIFT;
  157. if (aplls == APLLS_CLKIN_19_2MHZ)
  158. srate = 19200000;
  159. else if (aplls == APLLS_CLKIN_13MHZ)
  160. srate = 13000000;
  161. else if (aplls == APLLS_CLKIN_12MHZ)
  162. srate = 12000000;
  163. return srate;
  164. }
  165. static u32 omap2_get_sysclkdiv(void)
  166. {
  167. u32 div;
  168. div = __raw_readl(prcm_clksrc_ctrl);
  169. div &= OMAP_SYSCLKDIV_MASK;
  170. div >>= OMAP_SYSCLKDIV_SHIFT;
  171. return div;
  172. }
  173. unsigned long omap2_osc_clk_recalc(struct clk *clk)
  174. {
  175. return omap2_get_apll_clkin() * omap2_get_sysclkdiv();
  176. }
  177. unsigned long omap2_sys_clk_recalc(struct clk *clk)
  178. {
  179. return clk->parent->rate / omap2_get_sysclkdiv();
  180. }
  181. /*
  182. * Set clocks for bypass mode for reboot to work.
  183. */
  184. void omap2_clk_prepare_for_reboot(void)
  185. {
  186. u32 rate;
  187. if (vclk == NULL || sclk == NULL)
  188. return;
  189. rate = clk_get_rate(sclk);
  190. clk_set_rate(vclk, rate);
  191. }
  192. /*
  193. * Switch the MPU rate if specified on cmdline.
  194. * We cannot do this early until cmdline is parsed.
  195. */
  196. static int __init omap2_clk_arch_init(void)
  197. {
  198. struct clk *virt_prcm_set, *sys_ck, *dpll_ck, *mpu_ck;
  199. unsigned long sys_ck_rate;
  200. if (!mpurate)
  201. return -EINVAL;
  202. virt_prcm_set = clk_get(NULL, "virt_prcm_set");
  203. sys_ck = clk_get(NULL, "sys_ck");
  204. dpll_ck = clk_get(NULL, "dpll_ck");
  205. mpu_ck = clk_get(NULL, "mpu_ck");
  206. if (clk_set_rate(virt_prcm_set, mpurate))
  207. printk(KERN_ERR "Could not find matching MPU rate\n");
  208. recalculate_root_clocks();
  209. sys_ck_rate = clk_get_rate(sys_ck);
  210. pr_info("Switched to new clocking rate (Crystal/DPLL/MPU): "
  211. "%ld.%01ld/%ld/%ld MHz\n",
  212. (sys_ck_rate / 1000000), (sys_ck_rate / 100000) % 10,
  213. (clk_get_rate(dpll_ck) / 1000000),
  214. (clk_get_rate(mpu_ck) / 1000000));
  215. return 0;
  216. }
  217. arch_initcall(omap2_clk_arch_init);