wm_adsp.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/list.h>
  18. #include <linux/pm.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/core.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/jack.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <linux/mfd/arizona/registers.h>
  32. #include "arizona.h"
  33. #include "wm_adsp.h"
  34. #define adsp_crit(_dsp, fmt, ...) \
  35. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  36. #define adsp_err(_dsp, fmt, ...) \
  37. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  38. #define adsp_warn(_dsp, fmt, ...) \
  39. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  40. #define adsp_info(_dsp, fmt, ...) \
  41. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  42. #define adsp_dbg(_dsp, fmt, ...) \
  43. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  44. #define ADSP1_CONTROL_1 0x00
  45. #define ADSP1_CONTROL_2 0x02
  46. #define ADSP1_CONTROL_3 0x03
  47. #define ADSP1_CONTROL_4 0x04
  48. #define ADSP1_CONTROL_5 0x06
  49. #define ADSP1_CONTROL_6 0x07
  50. #define ADSP1_CONTROL_7 0x08
  51. #define ADSP1_CONTROL_8 0x09
  52. #define ADSP1_CONTROL_9 0x0A
  53. #define ADSP1_CONTROL_10 0x0B
  54. #define ADSP1_CONTROL_11 0x0C
  55. #define ADSP1_CONTROL_12 0x0D
  56. #define ADSP1_CONTROL_13 0x0F
  57. #define ADSP1_CONTROL_14 0x10
  58. #define ADSP1_CONTROL_15 0x11
  59. #define ADSP1_CONTROL_16 0x12
  60. #define ADSP1_CONTROL_17 0x13
  61. #define ADSP1_CONTROL_18 0x14
  62. #define ADSP1_CONTROL_19 0x16
  63. #define ADSP1_CONTROL_20 0x17
  64. #define ADSP1_CONTROL_21 0x18
  65. #define ADSP1_CONTROL_22 0x1A
  66. #define ADSP1_CONTROL_23 0x1B
  67. #define ADSP1_CONTROL_24 0x1C
  68. #define ADSP1_CONTROL_25 0x1E
  69. #define ADSP1_CONTROL_26 0x20
  70. #define ADSP1_CONTROL_27 0x21
  71. #define ADSP1_CONTROL_28 0x22
  72. #define ADSP1_CONTROL_29 0x23
  73. #define ADSP1_CONTROL_30 0x24
  74. #define ADSP1_CONTROL_31 0x26
  75. /*
  76. * ADSP1 Control 19
  77. */
  78. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  79. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  80. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  81. /*
  82. * ADSP1 Control 30
  83. */
  84. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  86. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  87. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  88. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  89. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  90. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  91. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  92. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  93. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  94. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  95. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  96. #define ADSP1_START 0x0001 /* DSP1_START */
  97. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  98. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  99. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  100. /*
  101. * ADSP1 Control 31
  102. */
  103. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  104. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  105. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  106. #define ADSP2_CONTROL 0x0
  107. #define ADSP2_CLOCKING 0x1
  108. #define ADSP2_STATUS1 0x4
  109. #define ADSP2_WDMA_CONFIG_1 0x30
  110. #define ADSP2_WDMA_CONFIG_2 0x31
  111. #define ADSP2_RDMA_CONFIG_1 0x34
  112. /*
  113. * ADSP2 Control
  114. */
  115. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  116. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  117. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  118. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  119. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  120. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  121. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  122. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  123. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  124. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  125. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  126. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  127. #define ADSP2_START 0x0001 /* DSP1_START */
  128. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  129. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  130. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  131. /*
  132. * ADSP2 clocking
  133. */
  134. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  135. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  136. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  137. /*
  138. * ADSP2 Status 1
  139. */
  140. #define ADSP2_RAM_RDY 0x0001
  141. #define ADSP2_RAM_RDY_MASK 0x0001
  142. #define ADSP2_RAM_RDY_SHIFT 0
  143. #define ADSP2_RAM_RDY_WIDTH 1
  144. struct wm_adsp_buf {
  145. struct list_head list;
  146. void *buf;
  147. };
  148. static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
  149. struct list_head *list)
  150. {
  151. struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  152. if (buf == NULL)
  153. return NULL;
  154. buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
  155. if (!buf->buf) {
  156. kfree(buf);
  157. return NULL;
  158. }
  159. if (list)
  160. list_add_tail(&buf->list, list);
  161. return buf;
  162. }
  163. static void wm_adsp_buf_free(struct list_head *list)
  164. {
  165. while (!list_empty(list)) {
  166. struct wm_adsp_buf *buf = list_first_entry(list,
  167. struct wm_adsp_buf,
  168. list);
  169. list_del(&buf->list);
  170. kfree(buf->buf);
  171. kfree(buf);
  172. }
  173. }
  174. #define WM_ADSP_NUM_FW 4
  175. #define WM_ADSP_FW_MBC_VSS 0
  176. #define WM_ADSP_FW_TX 1
  177. #define WM_ADSP_FW_TX_SPK 2
  178. #define WM_ADSP_FW_RX_ANC 3
  179. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  180. [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
  181. [WM_ADSP_FW_TX] = "Tx",
  182. [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
  183. [WM_ADSP_FW_RX_ANC] = "Rx ANC",
  184. };
  185. static struct {
  186. const char *file;
  187. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  188. [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
  189. [WM_ADSP_FW_TX] = { .file = "tx" },
  190. [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
  191. [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
  192. };
  193. struct wm_coeff_ctl_ops {
  194. int (*xget)(struct snd_kcontrol *kcontrol,
  195. struct snd_ctl_elem_value *ucontrol);
  196. int (*xput)(struct snd_kcontrol *kcontrol,
  197. struct snd_ctl_elem_value *ucontrol);
  198. int (*xinfo)(struct snd_kcontrol *kcontrol,
  199. struct snd_ctl_elem_info *uinfo);
  200. };
  201. struct wm_coeff_ctl {
  202. const char *name;
  203. struct wm_adsp_alg_region region;
  204. struct wm_coeff_ctl_ops ops;
  205. struct wm_adsp *adsp;
  206. void *private;
  207. unsigned int enabled:1;
  208. struct list_head list;
  209. void *cache;
  210. size_t len;
  211. unsigned int set:1;
  212. struct snd_kcontrol *kcontrol;
  213. };
  214. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  215. struct snd_ctl_elem_value *ucontrol)
  216. {
  217. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  218. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  219. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  220. ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
  221. return 0;
  222. }
  223. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  224. struct snd_ctl_elem_value *ucontrol)
  225. {
  226. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  227. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  228. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  229. if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
  230. return 0;
  231. if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
  232. return -EINVAL;
  233. if (adsp[e->shift_l].running)
  234. return -EBUSY;
  235. adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
  236. return 0;
  237. }
  238. static const struct soc_enum wm_adsp_fw_enum[] = {
  239. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  240. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  241. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  242. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  243. };
  244. const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
  245. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  246. wm_adsp_fw_get, wm_adsp_fw_put),
  247. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  248. wm_adsp_fw_get, wm_adsp_fw_put),
  249. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  250. wm_adsp_fw_get, wm_adsp_fw_put),
  251. };
  252. EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
  253. #if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
  254. static const struct soc_enum wm_adsp2_rate_enum[] = {
  255. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
  256. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  257. ARIZONA_RATE_ENUM_SIZE,
  258. arizona_rate_text, arizona_rate_val),
  259. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
  260. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  261. ARIZONA_RATE_ENUM_SIZE,
  262. arizona_rate_text, arizona_rate_val),
  263. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
  264. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  265. ARIZONA_RATE_ENUM_SIZE,
  266. arizona_rate_text, arizona_rate_val),
  267. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
  268. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  269. ARIZONA_RATE_ENUM_SIZE,
  270. arizona_rate_text, arizona_rate_val),
  271. };
  272. const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
  273. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  274. wm_adsp_fw_get, wm_adsp_fw_put),
  275. SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
  276. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  277. wm_adsp_fw_get, wm_adsp_fw_put),
  278. SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
  279. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  280. wm_adsp_fw_get, wm_adsp_fw_put),
  281. SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
  282. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  283. wm_adsp_fw_get, wm_adsp_fw_put),
  284. SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
  285. };
  286. EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
  287. #endif
  288. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  289. int type)
  290. {
  291. int i;
  292. for (i = 0; i < dsp->num_mems; i++)
  293. if (dsp->mem[i].type == type)
  294. return &dsp->mem[i];
  295. return NULL;
  296. }
  297. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
  298. unsigned int offset)
  299. {
  300. switch (region->type) {
  301. case WMFW_ADSP1_PM:
  302. return region->base + (offset * 3);
  303. case WMFW_ADSP1_DM:
  304. return region->base + (offset * 2);
  305. case WMFW_ADSP2_XM:
  306. return region->base + (offset * 2);
  307. case WMFW_ADSP2_YM:
  308. return region->base + (offset * 2);
  309. case WMFW_ADSP1_ZM:
  310. return region->base + (offset * 2);
  311. default:
  312. WARN_ON(NULL != "Unknown memory region type");
  313. return offset;
  314. }
  315. }
  316. static int wm_coeff_info(struct snd_kcontrol *kcontrol,
  317. struct snd_ctl_elem_info *uinfo)
  318. {
  319. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  320. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  321. uinfo->count = ctl->len;
  322. return 0;
  323. }
  324. static int wm_coeff_write_control(struct snd_kcontrol *kcontrol,
  325. const void *buf, size_t len)
  326. {
  327. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  328. struct wm_adsp_alg_region *region = &ctl->region;
  329. const struct wm_adsp_region *mem;
  330. struct wm_adsp *adsp = ctl->adsp;
  331. void *scratch;
  332. int ret;
  333. unsigned int reg;
  334. mem = wm_adsp_find_region(adsp, region->type);
  335. if (!mem) {
  336. adsp_err(adsp, "No base for region %x\n",
  337. region->type);
  338. return -EINVAL;
  339. }
  340. reg = ctl->region.base;
  341. reg = wm_adsp_region_to_reg(mem, reg);
  342. scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
  343. if (!scratch)
  344. return -ENOMEM;
  345. ret = regmap_raw_write(adsp->regmap, reg, scratch,
  346. ctl->len);
  347. if (ret) {
  348. adsp_err(adsp, "Failed to write %zu bytes to %x: %d\n",
  349. ctl->len, reg, ret);
  350. kfree(scratch);
  351. return ret;
  352. }
  353. kfree(scratch);
  354. return 0;
  355. }
  356. static int wm_coeff_put(struct snd_kcontrol *kcontrol,
  357. struct snd_ctl_elem_value *ucontrol)
  358. {
  359. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  360. char *p = ucontrol->value.bytes.data;
  361. memcpy(ctl->cache, p, ctl->len);
  362. if (!ctl->enabled) {
  363. ctl->set = 1;
  364. return 0;
  365. }
  366. return wm_coeff_write_control(kcontrol, p, ctl->len);
  367. }
  368. static int wm_coeff_read_control(struct snd_kcontrol *kcontrol,
  369. void *buf, size_t len)
  370. {
  371. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  372. struct wm_adsp_alg_region *region = &ctl->region;
  373. const struct wm_adsp_region *mem;
  374. struct wm_adsp *adsp = ctl->adsp;
  375. void *scratch;
  376. int ret;
  377. unsigned int reg;
  378. mem = wm_adsp_find_region(adsp, region->type);
  379. if (!mem) {
  380. adsp_err(adsp, "No base for region %x\n",
  381. region->type);
  382. return -EINVAL;
  383. }
  384. reg = ctl->region.base;
  385. reg = wm_adsp_region_to_reg(mem, reg);
  386. scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
  387. if (!scratch)
  388. return -ENOMEM;
  389. ret = regmap_raw_read(adsp->regmap, reg, scratch, ctl->len);
  390. if (ret) {
  391. adsp_err(adsp, "Failed to read %zu bytes from %x: %d\n",
  392. ctl->len, reg, ret);
  393. kfree(scratch);
  394. return ret;
  395. }
  396. memcpy(buf, scratch, ctl->len);
  397. kfree(scratch);
  398. return 0;
  399. }
  400. static int wm_coeff_get(struct snd_kcontrol *kcontrol,
  401. struct snd_ctl_elem_value *ucontrol)
  402. {
  403. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  404. char *p = ucontrol->value.bytes.data;
  405. memcpy(p, ctl->cache, ctl->len);
  406. return 0;
  407. }
  408. struct wmfw_ctl_work {
  409. struct wm_adsp *adsp;
  410. struct wm_coeff_ctl *ctl;
  411. struct work_struct work;
  412. };
  413. static int wmfw_add_ctl(struct wm_adsp *adsp, struct wm_coeff_ctl *ctl)
  414. {
  415. struct snd_kcontrol_new *kcontrol;
  416. int ret;
  417. if (!ctl || !ctl->name)
  418. return -EINVAL;
  419. kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
  420. if (!kcontrol)
  421. return -ENOMEM;
  422. kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  423. kcontrol->name = ctl->name;
  424. kcontrol->info = wm_coeff_info;
  425. kcontrol->get = wm_coeff_get;
  426. kcontrol->put = wm_coeff_put;
  427. kcontrol->private_value = (unsigned long)ctl;
  428. ret = snd_soc_add_card_controls(adsp->card,
  429. kcontrol, 1);
  430. if (ret < 0)
  431. goto err_kcontrol;
  432. kfree(kcontrol);
  433. ctl->kcontrol = snd_soc_card_get_kcontrol(adsp->card,
  434. ctl->name);
  435. list_add(&ctl->list, &adsp->ctl_list);
  436. return 0;
  437. err_kcontrol:
  438. kfree(kcontrol);
  439. return ret;
  440. }
  441. static int wm_adsp_load(struct wm_adsp *dsp)
  442. {
  443. LIST_HEAD(buf_list);
  444. const struct firmware *firmware;
  445. struct regmap *regmap = dsp->regmap;
  446. unsigned int pos = 0;
  447. const struct wmfw_header *header;
  448. const struct wmfw_adsp1_sizes *adsp1_sizes;
  449. const struct wmfw_adsp2_sizes *adsp2_sizes;
  450. const struct wmfw_footer *footer;
  451. const struct wmfw_region *region;
  452. const struct wm_adsp_region *mem;
  453. const char *region_name;
  454. char *file, *text;
  455. struct wm_adsp_buf *buf;
  456. unsigned int reg;
  457. int regions = 0;
  458. int ret, offset, type, sizes;
  459. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  460. if (file == NULL)
  461. return -ENOMEM;
  462. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  463. wm_adsp_fw[dsp->fw].file);
  464. file[PAGE_SIZE - 1] = '\0';
  465. ret = request_firmware(&firmware, file, dsp->dev);
  466. if (ret != 0) {
  467. adsp_err(dsp, "Failed to request '%s'\n", file);
  468. goto out;
  469. }
  470. ret = -EINVAL;
  471. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  472. if (pos >= firmware->size) {
  473. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  474. file, firmware->size);
  475. goto out_fw;
  476. }
  477. header = (void*)&firmware->data[0];
  478. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  479. adsp_err(dsp, "%s: invalid magic\n", file);
  480. goto out_fw;
  481. }
  482. if (header->ver != 0) {
  483. adsp_err(dsp, "%s: unknown file format %d\n",
  484. file, header->ver);
  485. goto out_fw;
  486. }
  487. if (header->core != dsp->type) {
  488. adsp_err(dsp, "%s: invalid core %d != %d\n",
  489. file, header->core, dsp->type);
  490. goto out_fw;
  491. }
  492. switch (dsp->type) {
  493. case WMFW_ADSP1:
  494. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  495. adsp1_sizes = (void *)&(header[1]);
  496. footer = (void *)&(adsp1_sizes[1]);
  497. sizes = sizeof(*adsp1_sizes);
  498. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  499. file, le32_to_cpu(adsp1_sizes->dm),
  500. le32_to_cpu(adsp1_sizes->pm),
  501. le32_to_cpu(adsp1_sizes->zm));
  502. break;
  503. case WMFW_ADSP2:
  504. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  505. adsp2_sizes = (void *)&(header[1]);
  506. footer = (void *)&(adsp2_sizes[1]);
  507. sizes = sizeof(*adsp2_sizes);
  508. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  509. file, le32_to_cpu(adsp2_sizes->xm),
  510. le32_to_cpu(adsp2_sizes->ym),
  511. le32_to_cpu(adsp2_sizes->pm),
  512. le32_to_cpu(adsp2_sizes->zm));
  513. break;
  514. default:
  515. BUG_ON(NULL == "Unknown DSP type");
  516. goto out_fw;
  517. }
  518. if (le32_to_cpu(header->len) != sizeof(*header) +
  519. sizes + sizeof(*footer)) {
  520. adsp_err(dsp, "%s: unexpected header length %d\n",
  521. file, le32_to_cpu(header->len));
  522. goto out_fw;
  523. }
  524. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  525. le64_to_cpu(footer->timestamp));
  526. while (pos < firmware->size &&
  527. pos - firmware->size > sizeof(*region)) {
  528. region = (void *)&(firmware->data[pos]);
  529. region_name = "Unknown";
  530. reg = 0;
  531. text = NULL;
  532. offset = le32_to_cpu(region->offset) & 0xffffff;
  533. type = be32_to_cpu(region->type) & 0xff;
  534. mem = wm_adsp_find_region(dsp, type);
  535. switch (type) {
  536. case WMFW_NAME_TEXT:
  537. region_name = "Firmware name";
  538. text = kzalloc(le32_to_cpu(region->len) + 1,
  539. GFP_KERNEL);
  540. break;
  541. case WMFW_INFO_TEXT:
  542. region_name = "Information";
  543. text = kzalloc(le32_to_cpu(region->len) + 1,
  544. GFP_KERNEL);
  545. break;
  546. case WMFW_ABSOLUTE:
  547. region_name = "Absolute";
  548. reg = offset;
  549. break;
  550. case WMFW_ADSP1_PM:
  551. BUG_ON(!mem);
  552. region_name = "PM";
  553. reg = wm_adsp_region_to_reg(mem, offset);
  554. break;
  555. case WMFW_ADSP1_DM:
  556. BUG_ON(!mem);
  557. region_name = "DM";
  558. reg = wm_adsp_region_to_reg(mem, offset);
  559. break;
  560. case WMFW_ADSP2_XM:
  561. BUG_ON(!mem);
  562. region_name = "XM";
  563. reg = wm_adsp_region_to_reg(mem, offset);
  564. break;
  565. case WMFW_ADSP2_YM:
  566. BUG_ON(!mem);
  567. region_name = "YM";
  568. reg = wm_adsp_region_to_reg(mem, offset);
  569. break;
  570. case WMFW_ADSP1_ZM:
  571. BUG_ON(!mem);
  572. region_name = "ZM";
  573. reg = wm_adsp_region_to_reg(mem, offset);
  574. break;
  575. default:
  576. adsp_warn(dsp,
  577. "%s.%d: Unknown region type %x at %d(%x)\n",
  578. file, regions, type, pos, pos);
  579. break;
  580. }
  581. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  582. regions, le32_to_cpu(region->len), offset,
  583. region_name);
  584. if (text) {
  585. memcpy(text, region->data, le32_to_cpu(region->len));
  586. adsp_info(dsp, "%s: %s\n", file, text);
  587. kfree(text);
  588. }
  589. if (reg) {
  590. buf = wm_adsp_buf_alloc(region->data,
  591. le32_to_cpu(region->len),
  592. &buf_list);
  593. if (!buf) {
  594. adsp_err(dsp, "Out of memory\n");
  595. ret = -ENOMEM;
  596. goto out_fw;
  597. }
  598. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  599. le32_to_cpu(region->len));
  600. if (ret != 0) {
  601. adsp_err(dsp,
  602. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  603. file, regions,
  604. le32_to_cpu(region->len), offset,
  605. region_name, ret);
  606. goto out_fw;
  607. }
  608. }
  609. pos += le32_to_cpu(region->len) + sizeof(*region);
  610. regions++;
  611. }
  612. ret = regmap_async_complete(regmap);
  613. if (ret != 0) {
  614. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  615. goto out_fw;
  616. }
  617. if (pos > firmware->size)
  618. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  619. file, regions, pos - firmware->size);
  620. out_fw:
  621. regmap_async_complete(regmap);
  622. wm_adsp_buf_free(&buf_list);
  623. release_firmware(firmware);
  624. out:
  625. kfree(file);
  626. return ret;
  627. }
  628. static int wm_coeff_init_control_caches(struct wm_adsp *adsp)
  629. {
  630. struct wm_coeff_ctl *ctl;
  631. int ret;
  632. list_for_each_entry(ctl, &adsp->ctl_list, list) {
  633. if (!ctl->enabled || ctl->set)
  634. continue;
  635. ret = wm_coeff_read_control(ctl->kcontrol,
  636. ctl->cache,
  637. ctl->len);
  638. if (ret < 0)
  639. return ret;
  640. }
  641. return 0;
  642. }
  643. static int wm_coeff_sync_controls(struct wm_adsp *adsp)
  644. {
  645. struct wm_coeff_ctl *ctl;
  646. int ret;
  647. list_for_each_entry(ctl, &adsp->ctl_list, list) {
  648. if (!ctl->enabled)
  649. continue;
  650. if (ctl->set) {
  651. ret = wm_coeff_write_control(ctl->kcontrol,
  652. ctl->cache,
  653. ctl->len);
  654. if (ret < 0)
  655. return ret;
  656. }
  657. }
  658. return 0;
  659. }
  660. static void wm_adsp_ctl_work(struct work_struct *work)
  661. {
  662. struct wmfw_ctl_work *ctl_work = container_of(work,
  663. struct wmfw_ctl_work,
  664. work);
  665. wmfw_add_ctl(ctl_work->adsp, ctl_work->ctl);
  666. kfree(ctl_work);
  667. }
  668. static int wm_adsp_create_control(struct wm_adsp *dsp,
  669. const struct wm_adsp_alg_region *region)
  670. {
  671. struct wm_coeff_ctl *ctl;
  672. struct wmfw_ctl_work *ctl_work;
  673. char *name;
  674. char *region_name;
  675. int ret;
  676. name = kmalloc(PAGE_SIZE, GFP_KERNEL);
  677. if (!name)
  678. return -ENOMEM;
  679. switch (region->type) {
  680. case WMFW_ADSP1_PM:
  681. region_name = "PM";
  682. break;
  683. case WMFW_ADSP1_DM:
  684. region_name = "DM";
  685. break;
  686. case WMFW_ADSP2_XM:
  687. region_name = "XM";
  688. break;
  689. case WMFW_ADSP2_YM:
  690. region_name = "YM";
  691. break;
  692. case WMFW_ADSP1_ZM:
  693. region_name = "ZM";
  694. break;
  695. default:
  696. ret = -EINVAL;
  697. goto err_name;
  698. }
  699. snprintf(name, PAGE_SIZE, "DSP%d %s %x",
  700. dsp->num, region_name, region->alg);
  701. list_for_each_entry(ctl, &dsp->ctl_list,
  702. list) {
  703. if (!strcmp(ctl->name, name)) {
  704. if (!ctl->enabled)
  705. ctl->enabled = 1;
  706. goto found;
  707. }
  708. }
  709. ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
  710. if (!ctl) {
  711. ret = -ENOMEM;
  712. goto err_name;
  713. }
  714. ctl->region = *region;
  715. ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
  716. if (!ctl->name) {
  717. ret = -ENOMEM;
  718. goto err_ctl;
  719. }
  720. ctl->enabled = 1;
  721. ctl->set = 0;
  722. ctl->ops.xget = wm_coeff_get;
  723. ctl->ops.xput = wm_coeff_put;
  724. ctl->adsp = dsp;
  725. ctl->len = region->len;
  726. ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
  727. if (!ctl->cache) {
  728. ret = -ENOMEM;
  729. goto err_ctl_name;
  730. }
  731. ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
  732. if (!ctl_work) {
  733. ret = -ENOMEM;
  734. goto err_ctl_cache;
  735. }
  736. ctl_work->adsp = dsp;
  737. ctl_work->ctl = ctl;
  738. INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
  739. schedule_work(&ctl_work->work);
  740. found:
  741. kfree(name);
  742. return 0;
  743. err_ctl_cache:
  744. kfree(ctl->cache);
  745. err_ctl_name:
  746. kfree(ctl->name);
  747. err_ctl:
  748. kfree(ctl);
  749. err_name:
  750. kfree(name);
  751. return ret;
  752. }
  753. static int wm_adsp_setup_algs(struct wm_adsp *dsp)
  754. {
  755. struct regmap *regmap = dsp->regmap;
  756. struct wmfw_adsp1_id_hdr adsp1_id;
  757. struct wmfw_adsp2_id_hdr adsp2_id;
  758. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  759. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  760. void *alg, *buf;
  761. struct wm_adsp_alg_region *region;
  762. const struct wm_adsp_region *mem;
  763. unsigned int pos, term;
  764. size_t algs, buf_size;
  765. __be32 val;
  766. int i, ret;
  767. switch (dsp->type) {
  768. case WMFW_ADSP1:
  769. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  770. break;
  771. case WMFW_ADSP2:
  772. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  773. break;
  774. default:
  775. mem = NULL;
  776. break;
  777. }
  778. if (mem == NULL) {
  779. BUG_ON(mem != NULL);
  780. return -EINVAL;
  781. }
  782. switch (dsp->type) {
  783. case WMFW_ADSP1:
  784. ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
  785. sizeof(adsp1_id));
  786. if (ret != 0) {
  787. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  788. ret);
  789. return ret;
  790. }
  791. buf = &adsp1_id;
  792. buf_size = sizeof(adsp1_id);
  793. algs = be32_to_cpu(adsp1_id.algs);
  794. dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
  795. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  796. dsp->fw_id,
  797. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  798. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  799. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  800. algs);
  801. region = kzalloc(sizeof(*region), GFP_KERNEL);
  802. if (!region)
  803. return -ENOMEM;
  804. region->type = WMFW_ADSP1_ZM;
  805. region->alg = be32_to_cpu(adsp1_id.fw.id);
  806. region->base = be32_to_cpu(adsp1_id.zm);
  807. list_add_tail(&region->list, &dsp->alg_regions);
  808. region = kzalloc(sizeof(*region), GFP_KERNEL);
  809. if (!region)
  810. return -ENOMEM;
  811. region->type = WMFW_ADSP1_DM;
  812. region->alg = be32_to_cpu(adsp1_id.fw.id);
  813. region->base = be32_to_cpu(adsp1_id.dm);
  814. list_add_tail(&region->list, &dsp->alg_regions);
  815. pos = sizeof(adsp1_id) / 2;
  816. term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
  817. break;
  818. case WMFW_ADSP2:
  819. ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
  820. sizeof(adsp2_id));
  821. if (ret != 0) {
  822. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  823. ret);
  824. return ret;
  825. }
  826. buf = &adsp2_id;
  827. buf_size = sizeof(adsp2_id);
  828. algs = be32_to_cpu(adsp2_id.algs);
  829. dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
  830. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  831. dsp->fw_id,
  832. (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
  833. (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
  834. be32_to_cpu(adsp2_id.fw.ver) & 0xff,
  835. algs);
  836. region = kzalloc(sizeof(*region), GFP_KERNEL);
  837. if (!region)
  838. return -ENOMEM;
  839. region->type = WMFW_ADSP2_XM;
  840. region->alg = be32_to_cpu(adsp2_id.fw.id);
  841. region->base = be32_to_cpu(adsp2_id.xm);
  842. list_add_tail(&region->list, &dsp->alg_regions);
  843. region = kzalloc(sizeof(*region), GFP_KERNEL);
  844. if (!region)
  845. return -ENOMEM;
  846. region->type = WMFW_ADSP2_YM;
  847. region->alg = be32_to_cpu(adsp2_id.fw.id);
  848. region->base = be32_to_cpu(adsp2_id.ym);
  849. list_add_tail(&region->list, &dsp->alg_regions);
  850. region = kzalloc(sizeof(*region), GFP_KERNEL);
  851. if (!region)
  852. return -ENOMEM;
  853. region->type = WMFW_ADSP2_ZM;
  854. region->alg = be32_to_cpu(adsp2_id.fw.id);
  855. region->base = be32_to_cpu(adsp2_id.zm);
  856. list_add_tail(&region->list, &dsp->alg_regions);
  857. pos = sizeof(adsp2_id) / 2;
  858. term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
  859. break;
  860. default:
  861. BUG_ON(NULL == "Unknown DSP type");
  862. return -EINVAL;
  863. }
  864. if (algs == 0) {
  865. adsp_err(dsp, "No algorithms\n");
  866. return -EINVAL;
  867. }
  868. if (algs > 1024) {
  869. adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
  870. print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
  871. buf, buf_size);
  872. return -EINVAL;
  873. }
  874. /* Read the terminator first to validate the length */
  875. ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
  876. if (ret != 0) {
  877. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  878. ret);
  879. return ret;
  880. }
  881. if (be32_to_cpu(val) != 0xbedead)
  882. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
  883. term, be32_to_cpu(val));
  884. alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
  885. if (!alg)
  886. return -ENOMEM;
  887. ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
  888. if (ret != 0) {
  889. adsp_err(dsp, "Failed to read algorithm list: %d\n",
  890. ret);
  891. goto out;
  892. }
  893. adsp1_alg = alg;
  894. adsp2_alg = alg;
  895. for (i = 0; i < algs; i++) {
  896. switch (dsp->type) {
  897. case WMFW_ADSP1:
  898. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  899. i, be32_to_cpu(adsp1_alg[i].alg.id),
  900. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  901. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  902. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  903. be32_to_cpu(adsp1_alg[i].dm),
  904. be32_to_cpu(adsp1_alg[i].zm));
  905. region = kzalloc(sizeof(*region), GFP_KERNEL);
  906. if (!region)
  907. return -ENOMEM;
  908. region->type = WMFW_ADSP1_DM;
  909. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  910. region->base = be32_to_cpu(adsp1_alg[i].dm);
  911. region->len = 0;
  912. list_add_tail(&region->list, &dsp->alg_regions);
  913. if (i + 1 < algs) {
  914. region->len = be32_to_cpu(adsp1_alg[i + 1].dm);
  915. region->len -= be32_to_cpu(adsp1_alg[i].dm);
  916. wm_adsp_create_control(dsp, region);
  917. } else {
  918. adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
  919. be32_to_cpu(adsp1_alg[i].alg.id));
  920. }
  921. region = kzalloc(sizeof(*region), GFP_KERNEL);
  922. if (!region)
  923. return -ENOMEM;
  924. region->type = WMFW_ADSP1_ZM;
  925. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  926. region->base = be32_to_cpu(adsp1_alg[i].zm);
  927. region->len = 0;
  928. list_add_tail(&region->list, &dsp->alg_regions);
  929. if (i + 1 < algs) {
  930. region->len = be32_to_cpu(adsp1_alg[i + 1].zm);
  931. region->len -= be32_to_cpu(adsp1_alg[i].zm);
  932. wm_adsp_create_control(dsp, region);
  933. } else {
  934. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  935. be32_to_cpu(adsp1_alg[i].alg.id));
  936. }
  937. break;
  938. case WMFW_ADSP2:
  939. adsp_info(dsp,
  940. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  941. i, be32_to_cpu(adsp2_alg[i].alg.id),
  942. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  943. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  944. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  945. be32_to_cpu(adsp2_alg[i].xm),
  946. be32_to_cpu(adsp2_alg[i].ym),
  947. be32_to_cpu(adsp2_alg[i].zm));
  948. region = kzalloc(sizeof(*region), GFP_KERNEL);
  949. if (!region)
  950. return -ENOMEM;
  951. region->type = WMFW_ADSP2_XM;
  952. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  953. region->base = be32_to_cpu(adsp2_alg[i].xm);
  954. region->len = 0;
  955. list_add_tail(&region->list, &dsp->alg_regions);
  956. if (i + 1 < algs) {
  957. region->len = be32_to_cpu(adsp2_alg[i + 1].xm);
  958. region->len -= be32_to_cpu(adsp2_alg[i].xm);
  959. wm_adsp_create_control(dsp, region);
  960. } else {
  961. adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
  962. be32_to_cpu(adsp2_alg[i].alg.id));
  963. }
  964. region = kzalloc(sizeof(*region), GFP_KERNEL);
  965. if (!region)
  966. return -ENOMEM;
  967. region->type = WMFW_ADSP2_YM;
  968. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  969. region->base = be32_to_cpu(adsp2_alg[i].ym);
  970. region->len = 0;
  971. list_add_tail(&region->list, &dsp->alg_regions);
  972. if (i + 1 < algs) {
  973. region->len = be32_to_cpu(adsp2_alg[i + 1].ym);
  974. region->len -= be32_to_cpu(adsp2_alg[i].ym);
  975. wm_adsp_create_control(dsp, region);
  976. } else {
  977. adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
  978. be32_to_cpu(adsp2_alg[i].alg.id));
  979. }
  980. region = kzalloc(sizeof(*region), GFP_KERNEL);
  981. if (!region)
  982. return -ENOMEM;
  983. region->type = WMFW_ADSP2_ZM;
  984. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  985. region->base = be32_to_cpu(adsp2_alg[i].zm);
  986. region->len = 0;
  987. list_add_tail(&region->list, &dsp->alg_regions);
  988. if (i + 1 < algs) {
  989. region->len = be32_to_cpu(adsp2_alg[i + 1].zm);
  990. region->len -= be32_to_cpu(adsp2_alg[i].zm);
  991. wm_adsp_create_control(dsp, region);
  992. } else {
  993. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  994. be32_to_cpu(adsp2_alg[i].alg.id));
  995. }
  996. break;
  997. }
  998. }
  999. out:
  1000. kfree(alg);
  1001. return ret;
  1002. }
  1003. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  1004. {
  1005. LIST_HEAD(buf_list);
  1006. struct regmap *regmap = dsp->regmap;
  1007. struct wmfw_coeff_hdr *hdr;
  1008. struct wmfw_coeff_item *blk;
  1009. const struct firmware *firmware;
  1010. const struct wm_adsp_region *mem;
  1011. struct wm_adsp_alg_region *alg_region;
  1012. const char *region_name;
  1013. int ret, pos, blocks, type, offset, reg;
  1014. char *file;
  1015. struct wm_adsp_buf *buf;
  1016. int tmp;
  1017. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  1018. if (file == NULL)
  1019. return -ENOMEM;
  1020. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  1021. wm_adsp_fw[dsp->fw].file);
  1022. file[PAGE_SIZE - 1] = '\0';
  1023. ret = request_firmware(&firmware, file, dsp->dev);
  1024. if (ret != 0) {
  1025. adsp_warn(dsp, "Failed to request '%s'\n", file);
  1026. ret = 0;
  1027. goto out;
  1028. }
  1029. ret = -EINVAL;
  1030. if (sizeof(*hdr) >= firmware->size) {
  1031. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  1032. file, firmware->size);
  1033. goto out_fw;
  1034. }
  1035. hdr = (void*)&firmware->data[0];
  1036. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  1037. adsp_err(dsp, "%s: invalid magic\n", file);
  1038. goto out_fw;
  1039. }
  1040. switch (be32_to_cpu(hdr->rev) & 0xff) {
  1041. case 1:
  1042. break;
  1043. default:
  1044. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  1045. file, be32_to_cpu(hdr->rev) & 0xff);
  1046. ret = -EINVAL;
  1047. goto out_fw;
  1048. }
  1049. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  1050. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  1051. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  1052. le32_to_cpu(hdr->ver) & 0xff);
  1053. pos = le32_to_cpu(hdr->len);
  1054. blocks = 0;
  1055. while (pos < firmware->size &&
  1056. pos - firmware->size > sizeof(*blk)) {
  1057. blk = (void*)(&firmware->data[pos]);
  1058. type = le16_to_cpu(blk->type);
  1059. offset = le16_to_cpu(blk->offset);
  1060. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  1061. file, blocks, le32_to_cpu(blk->id),
  1062. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  1063. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  1064. le32_to_cpu(blk->ver) & 0xff);
  1065. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  1066. file, blocks, le32_to_cpu(blk->len), offset, type);
  1067. reg = 0;
  1068. region_name = "Unknown";
  1069. switch (type) {
  1070. case (WMFW_NAME_TEXT << 8):
  1071. case (WMFW_INFO_TEXT << 8):
  1072. break;
  1073. case (WMFW_ABSOLUTE << 8):
  1074. /*
  1075. * Old files may use this for global
  1076. * coefficients.
  1077. */
  1078. if (le32_to_cpu(blk->id) == dsp->fw_id &&
  1079. offset == 0) {
  1080. region_name = "global coefficients";
  1081. mem = wm_adsp_find_region(dsp, type);
  1082. if (!mem) {
  1083. adsp_err(dsp, "No ZM\n");
  1084. break;
  1085. }
  1086. reg = wm_adsp_region_to_reg(mem, 0);
  1087. } else {
  1088. region_name = "register";
  1089. reg = offset;
  1090. }
  1091. break;
  1092. case WMFW_ADSP1_DM:
  1093. case WMFW_ADSP1_ZM:
  1094. case WMFW_ADSP2_XM:
  1095. case WMFW_ADSP2_YM:
  1096. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  1097. file, blocks, le32_to_cpu(blk->len),
  1098. type, le32_to_cpu(blk->id));
  1099. mem = wm_adsp_find_region(dsp, type);
  1100. if (!mem) {
  1101. adsp_err(dsp, "No base for region %x\n", type);
  1102. break;
  1103. }
  1104. reg = 0;
  1105. list_for_each_entry(alg_region,
  1106. &dsp->alg_regions, list) {
  1107. if (le32_to_cpu(blk->id) == alg_region->alg &&
  1108. type == alg_region->type) {
  1109. reg = alg_region->base;
  1110. reg = wm_adsp_region_to_reg(mem,
  1111. reg);
  1112. reg += offset;
  1113. }
  1114. }
  1115. if (reg == 0)
  1116. adsp_err(dsp, "No %x for algorithm %x\n",
  1117. type, le32_to_cpu(blk->id));
  1118. break;
  1119. default:
  1120. adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
  1121. file, blocks, type, pos);
  1122. break;
  1123. }
  1124. if (reg) {
  1125. buf = wm_adsp_buf_alloc(blk->data,
  1126. le32_to_cpu(blk->len),
  1127. &buf_list);
  1128. if (!buf) {
  1129. adsp_err(dsp, "Out of memory\n");
  1130. ret = -ENOMEM;
  1131. goto out_fw;
  1132. }
  1133. adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
  1134. file, blocks, le32_to_cpu(blk->len),
  1135. reg);
  1136. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  1137. le32_to_cpu(blk->len));
  1138. if (ret != 0) {
  1139. adsp_err(dsp,
  1140. "%s.%d: Failed to write to %x in %s: %d\n",
  1141. file, blocks, reg, region_name, ret);
  1142. }
  1143. }
  1144. tmp = le32_to_cpu(blk->len) % 4;
  1145. if (tmp)
  1146. pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
  1147. else
  1148. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  1149. blocks++;
  1150. }
  1151. ret = regmap_async_complete(regmap);
  1152. if (ret != 0)
  1153. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  1154. if (pos > firmware->size)
  1155. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  1156. file, blocks, pos - firmware->size);
  1157. out_fw:
  1158. release_firmware(firmware);
  1159. wm_adsp_buf_free(&buf_list);
  1160. out:
  1161. kfree(file);
  1162. return ret;
  1163. }
  1164. int wm_adsp1_init(struct wm_adsp *adsp)
  1165. {
  1166. INIT_LIST_HEAD(&adsp->alg_regions);
  1167. return 0;
  1168. }
  1169. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  1170. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  1171. struct snd_kcontrol *kcontrol,
  1172. int event)
  1173. {
  1174. struct snd_soc_codec *codec = w->codec;
  1175. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1176. struct wm_adsp *dsp = &dsps[w->shift];
  1177. struct wm_coeff_ctl *ctl;
  1178. int ret;
  1179. int val;
  1180. dsp->card = codec->card;
  1181. switch (event) {
  1182. case SND_SOC_DAPM_POST_PMU:
  1183. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1184. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  1185. /*
  1186. * For simplicity set the DSP clock rate to be the
  1187. * SYSCLK rate rather than making it configurable.
  1188. */
  1189. if(dsp->sysclk_reg) {
  1190. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  1191. if (ret != 0) {
  1192. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  1193. ret);
  1194. return ret;
  1195. }
  1196. val = (val & dsp->sysclk_mask)
  1197. >> dsp->sysclk_shift;
  1198. ret = regmap_update_bits(dsp->regmap,
  1199. dsp->base + ADSP1_CONTROL_31,
  1200. ADSP1_CLK_SEL_MASK, val);
  1201. if (ret != 0) {
  1202. adsp_err(dsp, "Failed to set clock rate: %d\n",
  1203. ret);
  1204. return ret;
  1205. }
  1206. }
  1207. ret = wm_adsp_load(dsp);
  1208. if (ret != 0)
  1209. goto err;
  1210. ret = wm_adsp_setup_algs(dsp);
  1211. if (ret != 0)
  1212. goto err;
  1213. ret = wm_adsp_load_coeff(dsp);
  1214. if (ret != 0)
  1215. goto err;
  1216. /* Initialize caches for enabled and unset controls */
  1217. ret = wm_coeff_init_control_caches(dsp);
  1218. if (ret != 0)
  1219. goto err;
  1220. /* Sync set controls */
  1221. ret = wm_coeff_sync_controls(dsp);
  1222. if (ret != 0)
  1223. goto err;
  1224. /* Start the core running */
  1225. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1226. ADSP1_CORE_ENA | ADSP1_START,
  1227. ADSP1_CORE_ENA | ADSP1_START);
  1228. break;
  1229. case SND_SOC_DAPM_PRE_PMD:
  1230. /* Halt the core */
  1231. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1232. ADSP1_CORE_ENA | ADSP1_START, 0);
  1233. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  1234. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  1235. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1236. ADSP1_SYS_ENA, 0);
  1237. list_for_each_entry(ctl, &dsp->ctl_list, list)
  1238. ctl->enabled = 0;
  1239. break;
  1240. default:
  1241. break;
  1242. }
  1243. return 0;
  1244. err:
  1245. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1246. ADSP1_SYS_ENA, 0);
  1247. return ret;
  1248. }
  1249. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  1250. static int wm_adsp2_ena(struct wm_adsp *dsp)
  1251. {
  1252. unsigned int val;
  1253. int ret, count;
  1254. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1255. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  1256. if (ret != 0)
  1257. return ret;
  1258. /* Wait for the RAM to start, should be near instantaneous */
  1259. count = 0;
  1260. do {
  1261. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  1262. &val);
  1263. if (ret != 0)
  1264. return ret;
  1265. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  1266. if (!(val & ADSP2_RAM_RDY)) {
  1267. adsp_err(dsp, "Failed to start DSP RAM\n");
  1268. return -EBUSY;
  1269. }
  1270. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  1271. adsp_info(dsp, "RAM ready after %d polls\n", count);
  1272. return 0;
  1273. }
  1274. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  1275. struct snd_kcontrol *kcontrol, int event)
  1276. {
  1277. struct snd_soc_codec *codec = w->codec;
  1278. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1279. struct wm_adsp *dsp = &dsps[w->shift];
  1280. struct wm_adsp_alg_region *alg_region;
  1281. struct wm_coeff_ctl *ctl;
  1282. unsigned int val;
  1283. int ret;
  1284. dsp->card = codec->card;
  1285. switch (event) {
  1286. case SND_SOC_DAPM_POST_PMU:
  1287. /*
  1288. * For simplicity set the DSP clock rate to be the
  1289. * SYSCLK rate rather than making it configurable.
  1290. */
  1291. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  1292. if (ret != 0) {
  1293. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  1294. ret);
  1295. return ret;
  1296. }
  1297. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  1298. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  1299. ret = regmap_update_bits(dsp->regmap,
  1300. dsp->base + ADSP2_CLOCKING,
  1301. ADSP2_CLK_SEL_MASK, val);
  1302. if (ret != 0) {
  1303. adsp_err(dsp, "Failed to set clock rate: %d\n",
  1304. ret);
  1305. return ret;
  1306. }
  1307. if (dsp->dvfs) {
  1308. ret = regmap_read(dsp->regmap,
  1309. dsp->base + ADSP2_CLOCKING, &val);
  1310. if (ret != 0) {
  1311. dev_err(dsp->dev,
  1312. "Failed to read clocking: %d\n", ret);
  1313. return ret;
  1314. }
  1315. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  1316. ret = regulator_enable(dsp->dvfs);
  1317. if (ret != 0) {
  1318. dev_err(dsp->dev,
  1319. "Failed to enable supply: %d\n",
  1320. ret);
  1321. return ret;
  1322. }
  1323. ret = regulator_set_voltage(dsp->dvfs,
  1324. 1800000,
  1325. 1800000);
  1326. if (ret != 0) {
  1327. dev_err(dsp->dev,
  1328. "Failed to raise supply: %d\n",
  1329. ret);
  1330. return ret;
  1331. }
  1332. }
  1333. }
  1334. ret = wm_adsp2_ena(dsp);
  1335. if (ret != 0)
  1336. return ret;
  1337. ret = wm_adsp_load(dsp);
  1338. if (ret != 0)
  1339. goto err;
  1340. ret = wm_adsp_setup_algs(dsp);
  1341. if (ret != 0)
  1342. goto err;
  1343. ret = wm_adsp_load_coeff(dsp);
  1344. if (ret != 0)
  1345. goto err;
  1346. /* Initialize caches for enabled and unset controls */
  1347. ret = wm_coeff_init_control_caches(dsp);
  1348. if (ret != 0)
  1349. goto err;
  1350. /* Sync set controls */
  1351. ret = wm_coeff_sync_controls(dsp);
  1352. if (ret != 0)
  1353. goto err;
  1354. ret = regmap_update_bits(dsp->regmap,
  1355. dsp->base + ADSP2_CONTROL,
  1356. ADSP2_CORE_ENA | ADSP2_START,
  1357. ADSP2_CORE_ENA | ADSP2_START);
  1358. if (ret != 0)
  1359. goto err;
  1360. dsp->running = true;
  1361. break;
  1362. case SND_SOC_DAPM_PRE_PMD:
  1363. dsp->running = false;
  1364. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1365. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  1366. ADSP2_START, 0);
  1367. /* Make sure DMAs are quiesced */
  1368. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  1369. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
  1370. regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  1371. if (dsp->dvfs) {
  1372. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  1373. 1800000);
  1374. if (ret != 0)
  1375. dev_warn(dsp->dev,
  1376. "Failed to lower supply: %d\n",
  1377. ret);
  1378. ret = regulator_disable(dsp->dvfs);
  1379. if (ret != 0)
  1380. dev_err(dsp->dev,
  1381. "Failed to enable supply: %d\n",
  1382. ret);
  1383. }
  1384. list_for_each_entry(ctl, &dsp->ctl_list, list)
  1385. ctl->enabled = 0;
  1386. while (!list_empty(&dsp->alg_regions)) {
  1387. alg_region = list_first_entry(&dsp->alg_regions,
  1388. struct wm_adsp_alg_region,
  1389. list);
  1390. list_del(&alg_region->list);
  1391. kfree(alg_region);
  1392. }
  1393. break;
  1394. default:
  1395. break;
  1396. }
  1397. return 0;
  1398. err:
  1399. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1400. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  1401. return ret;
  1402. }
  1403. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  1404. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  1405. {
  1406. int ret;
  1407. /*
  1408. * Disable the DSP memory by default when in reset for a small
  1409. * power saving.
  1410. */
  1411. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  1412. ADSP2_MEM_ENA, 0);
  1413. if (ret != 0) {
  1414. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  1415. return ret;
  1416. }
  1417. INIT_LIST_HEAD(&adsp->alg_regions);
  1418. INIT_LIST_HEAD(&adsp->ctl_list);
  1419. if (dvfs) {
  1420. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  1421. if (IS_ERR(adsp->dvfs)) {
  1422. ret = PTR_ERR(adsp->dvfs);
  1423. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  1424. return ret;
  1425. }
  1426. ret = regulator_enable(adsp->dvfs);
  1427. if (ret != 0) {
  1428. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  1429. ret);
  1430. return ret;
  1431. }
  1432. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  1433. if (ret != 0) {
  1434. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  1435. ret);
  1436. return ret;
  1437. }
  1438. ret = regulator_disable(adsp->dvfs);
  1439. if (ret != 0) {
  1440. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  1441. ret);
  1442. return ret;
  1443. }
  1444. }
  1445. return 0;
  1446. }
  1447. EXPORT_SYMBOL_GPL(wm_adsp2_init);