mv643xx_eth.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. #ifndef __MV643XX_ETH_H__
  2. #define __MV643XX_ETH_H__
  3. #include <linux/module.h>
  4. #include <linux/kernel.h>
  5. #include <linux/spinlock.h>
  6. #include <linux/workqueue.h>
  7. #include <linux/mii.h>
  8. #include <linux/mv643xx.h>
  9. #define BIT0 0x00000001
  10. #define BIT1 0x00000002
  11. #define BIT2 0x00000004
  12. #define BIT3 0x00000008
  13. #define BIT4 0x00000010
  14. #define BIT5 0x00000020
  15. #define BIT6 0x00000040
  16. #define BIT7 0x00000080
  17. #define BIT8 0x00000100
  18. #define BIT9 0x00000200
  19. #define BIT10 0x00000400
  20. #define BIT11 0x00000800
  21. #define BIT12 0x00001000
  22. #define BIT13 0x00002000
  23. #define BIT14 0x00004000
  24. #define BIT15 0x00008000
  25. #define BIT16 0x00010000
  26. #define BIT17 0x00020000
  27. #define BIT18 0x00040000
  28. #define BIT19 0x00080000
  29. #define BIT20 0x00100000
  30. #define BIT21 0x00200000
  31. #define BIT22 0x00400000
  32. #define BIT23 0x00800000
  33. #define BIT24 0x01000000
  34. #define BIT25 0x02000000
  35. #define BIT26 0x04000000
  36. #define BIT27 0x08000000
  37. #define BIT28 0x10000000
  38. #define BIT29 0x20000000
  39. #define BIT30 0x40000000
  40. #define BIT31 0x80000000
  41. /*
  42. * The first part is the high level driver of the gigE ethernet ports.
  43. */
  44. /* Checksum offload for Tx works for most packets, but
  45. * fails if previous packet sent did not use hw csum
  46. */
  47. #define MV643XX_CHECKSUM_OFFLOAD_TX
  48. #define MV643XX_NAPI
  49. #define MV643XX_TX_FAST_REFILL
  50. #undef MV643XX_RX_QUEUE_FILL_ON_TASK /* Does not work, yet */
  51. #undef MV643XX_COAL
  52. /*
  53. * Number of RX / TX descriptors on RX / TX rings.
  54. * Note that allocating RX descriptors is done by allocating the RX
  55. * ring AND a preallocated RX buffers (skb's) for each descriptor.
  56. * The TX descriptors only allocates the TX descriptors ring,
  57. * with no pre allocated TX buffers (skb's are allocated by higher layers.
  58. */
  59. /* Default TX ring size is 1000 descriptors */
  60. #define MV643XX_DEFAULT_TX_QUEUE_SIZE 1000
  61. /* Default RX ring size is 400 descriptors */
  62. #define MV643XX_DEFAULT_RX_QUEUE_SIZE 400
  63. #define MV643XX_TX_COAL 100
  64. #ifdef MV643XX_COAL
  65. #define MV643XX_RX_COAL 100
  66. #endif
  67. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  68. #define MAX_DESCS_PER_SKB (MAX_SKB_FRAGS + 1)
  69. #else
  70. #define MAX_DESCS_PER_SKB 1
  71. #endif
  72. #define ETH_VLAN_HLEN 4
  73. #define ETH_FCS_LEN 4
  74. #define ETH_DMA_ALIGN 8 /* hw requires 8-byte alignment */
  75. #define ETH_HW_IP_ALIGN 2 /* hw aligns IP header */
  76. #define ETH_WRAPPER_LEN (ETH_HW_IP_ALIGN + ETH_HLEN + \
  77. ETH_VLAN_HLEN + ETH_FCS_LEN)
  78. #define ETH_RX_SKB_SIZE ((dev->mtu + ETH_WRAPPER_LEN + 7) & ~0x7)
  79. #define ETH_RX_QUEUES_ENABLED (1 << 0) /* use only Q0 for receive */
  80. #define ETH_TX_QUEUES_ENABLED (1 << 0) /* use only Q0 for transmit */
  81. #define ETH_INT_CAUSE_RX_DONE (ETH_RX_QUEUES_ENABLED << 2)
  82. #define ETH_INT_CAUSE_RX_ERROR (ETH_RX_QUEUES_ENABLED << 9)
  83. #define ETH_INT_CAUSE_RX (ETH_INT_CAUSE_RX_DONE | ETH_INT_CAUSE_RX_ERROR)
  84. #define ETH_INT_CAUSE_EXT 0x00000002
  85. #define ETH_INT_UNMASK_ALL (ETH_INT_CAUSE_RX | ETH_INT_CAUSE_EXT)
  86. #define ETH_INT_CAUSE_TX_DONE (ETH_TX_QUEUES_ENABLED << 0)
  87. #define ETH_INT_CAUSE_TX_ERROR (ETH_TX_QUEUES_ENABLED << 8)
  88. #define ETH_INT_CAUSE_TX (ETH_INT_CAUSE_TX_DONE | ETH_INT_CAUSE_TX_ERROR)
  89. #define ETH_INT_CAUSE_PHY 0x00010000
  90. #define ETH_INT_UNMASK_ALL_EXT (ETH_INT_CAUSE_TX | ETH_INT_CAUSE_PHY)
  91. #define ETH_INT_MASK_ALL 0x00000000
  92. #define ETH_INT_MASK_ALL_EXT 0x00000000
  93. #define PHY_WAIT_ITERATIONS 1000 /* 1000 iterations * 10uS = 10mS max */
  94. #define PHY_WAIT_MICRO_SECONDS 10
  95. /* Buffer offset from buffer pointer */
  96. #define RX_BUF_OFFSET 0x2
  97. /* Gigabit Ethernet Unit Global Registers */
  98. /* MIB Counters register definitions */
  99. #define ETH_MIB_GOOD_OCTETS_RECEIVED_LOW 0x0
  100. #define ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH 0x4
  101. #define ETH_MIB_BAD_OCTETS_RECEIVED 0x8
  102. #define ETH_MIB_INTERNAL_MAC_TRANSMIT_ERR 0xc
  103. #define ETH_MIB_GOOD_FRAMES_RECEIVED 0x10
  104. #define ETH_MIB_BAD_FRAMES_RECEIVED 0x14
  105. #define ETH_MIB_BROADCAST_FRAMES_RECEIVED 0x18
  106. #define ETH_MIB_MULTICAST_FRAMES_RECEIVED 0x1c
  107. #define ETH_MIB_FRAMES_64_OCTETS 0x20
  108. #define ETH_MIB_FRAMES_65_TO_127_OCTETS 0x24
  109. #define ETH_MIB_FRAMES_128_TO_255_OCTETS 0x28
  110. #define ETH_MIB_FRAMES_256_TO_511_OCTETS 0x2c
  111. #define ETH_MIB_FRAMES_512_TO_1023_OCTETS 0x30
  112. #define ETH_MIB_FRAMES_1024_TO_MAX_OCTETS 0x34
  113. #define ETH_MIB_GOOD_OCTETS_SENT_LOW 0x38
  114. #define ETH_MIB_GOOD_OCTETS_SENT_HIGH 0x3c
  115. #define ETH_MIB_GOOD_FRAMES_SENT 0x40
  116. #define ETH_MIB_EXCESSIVE_COLLISION 0x44
  117. #define ETH_MIB_MULTICAST_FRAMES_SENT 0x48
  118. #define ETH_MIB_BROADCAST_FRAMES_SENT 0x4c
  119. #define ETH_MIB_UNREC_MAC_CONTROL_RECEIVED 0x50
  120. #define ETH_MIB_FC_SENT 0x54
  121. #define ETH_MIB_GOOD_FC_RECEIVED 0x58
  122. #define ETH_MIB_BAD_FC_RECEIVED 0x5c
  123. #define ETH_MIB_UNDERSIZE_RECEIVED 0x60
  124. #define ETH_MIB_FRAGMENTS_RECEIVED 0x64
  125. #define ETH_MIB_OVERSIZE_RECEIVED 0x68
  126. #define ETH_MIB_JABBER_RECEIVED 0x6c
  127. #define ETH_MIB_MAC_RECEIVE_ERROR 0x70
  128. #define ETH_MIB_BAD_CRC_EVENT 0x74
  129. #define ETH_MIB_COLLISION 0x78
  130. #define ETH_MIB_LATE_COLLISION 0x7c
  131. /* Port serial status reg (PSR) */
  132. #define ETH_INTERFACE_GMII_MII 0
  133. #define ETH_INTERFACE_PCM BIT0
  134. #define ETH_LINK_IS_DOWN 0
  135. #define ETH_LINK_IS_UP BIT1
  136. #define ETH_PORT_AT_HALF_DUPLEX 0
  137. #define ETH_PORT_AT_FULL_DUPLEX BIT2
  138. #define ETH_RX_FLOW_CTRL_DISABLED 0
  139. #define ETH_RX_FLOW_CTRL_ENBALED BIT3
  140. #define ETH_GMII_SPEED_100_10 0
  141. #define ETH_GMII_SPEED_1000 BIT4
  142. #define ETH_MII_SPEED_10 0
  143. #define ETH_MII_SPEED_100 BIT5
  144. #define ETH_NO_TX 0
  145. #define ETH_TX_IN_PROGRESS BIT7
  146. #define ETH_BYPASS_NO_ACTIVE 0
  147. #define ETH_BYPASS_ACTIVE BIT8
  148. #define ETH_PORT_NOT_AT_PARTITION_STATE 0
  149. #define ETH_PORT_AT_PARTITION_STATE BIT9
  150. #define ETH_PORT_TX_FIFO_NOT_EMPTY 0
  151. #define ETH_PORT_TX_FIFO_EMPTY BIT10
  152. #define ETH_DEFAULT_RX_BPDU_QUEUE_3 (BIT23 | BIT22)
  153. #define ETH_DEFAULT_RX_BPDU_QUEUE_4 BIT24
  154. #define ETH_DEFAULT_RX_BPDU_QUEUE_5 (BIT24 | BIT22)
  155. #define ETH_DEFAULT_RX_BPDU_QUEUE_6 (BIT24 | BIT23)
  156. #define ETH_DEFAULT_RX_BPDU_QUEUE_7 (BIT24 | BIT23 | BIT22)
  157. /* SMI reg */
  158. #define ETH_SMI_BUSY BIT28 /* 0 - Write, 1 - Read */
  159. #define ETH_SMI_READ_VALID BIT27 /* 0 - Write, 1 - Read */
  160. #define ETH_SMI_OPCODE_WRITE 0 /* Completion of Read operation */
  161. #define ETH_SMI_OPCODE_READ BIT26 /* Operation is in progress */
  162. /* SDMA command status fields macros */
  163. /* Tx & Rx descriptors status */
  164. #define ETH_ERROR_SUMMARY (BIT0)
  165. /* Tx & Rx descriptors command */
  166. #define ETH_BUFFER_OWNED_BY_DMA (BIT31)
  167. /* Tx descriptors status */
  168. #define ETH_LC_ERROR (0 )
  169. #define ETH_UR_ERROR (BIT1 )
  170. #define ETH_RL_ERROR (BIT2 )
  171. #define ETH_LLC_SNAP_FORMAT (BIT9 )
  172. /* Rx descriptors status */
  173. #define ETH_CRC_ERROR (0 )
  174. #define ETH_OVERRUN_ERROR (BIT1 )
  175. #define ETH_MAX_FRAME_LENGTH_ERROR (BIT2 )
  176. #define ETH_RESOURCE_ERROR ((BIT2 | BIT1))
  177. #define ETH_VLAN_TAGGED (BIT19)
  178. #define ETH_BPDU_FRAME (BIT20)
  179. #define ETH_TCP_FRAME_OVER_IP_V_4 (0 )
  180. #define ETH_UDP_FRAME_OVER_IP_V_4 (BIT21)
  181. #define ETH_OTHER_FRAME_TYPE (BIT22)
  182. #define ETH_LAYER_2_IS_ETH_V_2 (BIT23)
  183. #define ETH_FRAME_TYPE_IP_V_4 (BIT24)
  184. #define ETH_FRAME_HEADER_OK (BIT25)
  185. #define ETH_RX_LAST_DESC (BIT26)
  186. #define ETH_RX_FIRST_DESC (BIT27)
  187. #define ETH_UNKNOWN_DESTINATION_ADDR (BIT28)
  188. #define ETH_RX_ENABLE_INTERRUPT (BIT29)
  189. #define ETH_LAYER_4_CHECKSUM_OK (BIT30)
  190. /* Rx descriptors byte count */
  191. #define ETH_FRAME_FRAGMENTED (BIT2)
  192. /* Tx descriptors command */
  193. #define ETH_LAYER_4_CHECKSUM_FIRST_DESC (BIT10)
  194. #define ETH_FRAME_SET_TO_VLAN (BIT15)
  195. #define ETH_TCP_FRAME (0 )
  196. #define ETH_UDP_FRAME (BIT16)
  197. #define ETH_GEN_TCP_UDP_CHECKSUM (BIT17)
  198. #define ETH_GEN_IP_V_4_CHECKSUM (BIT18)
  199. #define ETH_ZERO_PADDING (BIT19)
  200. #define ETH_TX_LAST_DESC (BIT20)
  201. #define ETH_TX_FIRST_DESC (BIT21)
  202. #define ETH_GEN_CRC (BIT22)
  203. #define ETH_TX_ENABLE_INTERRUPT (BIT23)
  204. #define ETH_AUTO_MODE (BIT30)
  205. #define ETH_TX_IHL_SHIFT 11
  206. /* typedefs */
  207. typedef enum _eth_func_ret_status {
  208. ETH_OK, /* Returned as expected. */
  209. ETH_ERROR, /* Fundamental error. */
  210. ETH_RETRY, /* Could not process request. Try later.*/
  211. ETH_END_OF_JOB, /* Ring has nothing to process. */
  212. ETH_QUEUE_FULL, /* Ring resource error. */
  213. ETH_QUEUE_LAST_RESOURCE /* Ring resources about to exhaust. */
  214. } ETH_FUNC_RET_STATUS;
  215. typedef enum _eth_target {
  216. ETH_TARGET_DRAM,
  217. ETH_TARGET_DEVICE,
  218. ETH_TARGET_CBS,
  219. ETH_TARGET_PCI0,
  220. ETH_TARGET_PCI1
  221. } ETH_TARGET;
  222. /* These are for big-endian machines. Little endian needs different
  223. * definitions.
  224. */
  225. #if defined(__BIG_ENDIAN)
  226. struct eth_rx_desc {
  227. u16 byte_cnt; /* Descriptor buffer byte count */
  228. u16 buf_size; /* Buffer size */
  229. u32 cmd_sts; /* Descriptor command status */
  230. u32 next_desc_ptr; /* Next descriptor pointer */
  231. u32 buf_ptr; /* Descriptor buffer pointer */
  232. };
  233. struct eth_tx_desc {
  234. u16 byte_cnt; /* buffer byte count */
  235. u16 l4i_chk; /* CPU provided TCP checksum */
  236. u32 cmd_sts; /* Command/status field */
  237. u32 next_desc_ptr; /* Pointer to next descriptor */
  238. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  239. };
  240. #elif defined(__LITTLE_ENDIAN)
  241. struct eth_rx_desc {
  242. u32 cmd_sts; /* Descriptor command status */
  243. u16 buf_size; /* Buffer size */
  244. u16 byte_cnt; /* Descriptor buffer byte count */
  245. u32 buf_ptr; /* Descriptor buffer pointer */
  246. u32 next_desc_ptr; /* Next descriptor pointer */
  247. };
  248. struct eth_tx_desc {
  249. u32 cmd_sts; /* Command/status field */
  250. u16 l4i_chk; /* CPU provided TCP checksum */
  251. u16 byte_cnt; /* buffer byte count */
  252. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  253. u32 next_desc_ptr; /* Pointer to next descriptor */
  254. };
  255. #else
  256. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  257. #endif
  258. /* Unified struct for Rx and Tx operations. The user is not required to */
  259. /* be familier with neither Tx nor Rx descriptors. */
  260. struct pkt_info {
  261. unsigned short byte_cnt; /* Descriptor buffer byte count */
  262. unsigned short l4i_chk; /* Tx CPU provided TCP Checksum */
  263. unsigned int cmd_sts; /* Descriptor command status */
  264. dma_addr_t buf_ptr; /* Descriptor buffer pointer */
  265. struct sk_buff *return_info; /* User resource return information */
  266. };
  267. /* Ethernet port specific infomation */
  268. struct mv643xx_mib_counters {
  269. u64 good_octets_received;
  270. u32 bad_octets_received;
  271. u32 internal_mac_transmit_err;
  272. u32 good_frames_received;
  273. u32 bad_frames_received;
  274. u32 broadcast_frames_received;
  275. u32 multicast_frames_received;
  276. u32 frames_64_octets;
  277. u32 frames_65_to_127_octets;
  278. u32 frames_128_to_255_octets;
  279. u32 frames_256_to_511_octets;
  280. u32 frames_512_to_1023_octets;
  281. u32 frames_1024_to_max_octets;
  282. u64 good_octets_sent;
  283. u32 good_frames_sent;
  284. u32 excessive_collision;
  285. u32 multicast_frames_sent;
  286. u32 broadcast_frames_sent;
  287. u32 unrec_mac_control_received;
  288. u32 fc_sent;
  289. u32 good_fc_received;
  290. u32 bad_fc_received;
  291. u32 undersize_received;
  292. u32 fragments_received;
  293. u32 oversize_received;
  294. u32 jabber_received;
  295. u32 mac_receive_error;
  296. u32 bad_crc_event;
  297. u32 collision;
  298. u32 late_collision;
  299. };
  300. struct mv643xx_private {
  301. int port_num; /* User Ethernet port number */
  302. u32 rx_sram_addr; /* Base address of rx sram area */
  303. u32 rx_sram_size; /* Size of rx sram area */
  304. u32 tx_sram_addr; /* Base address of tx sram area */
  305. u32 tx_sram_size; /* Size of tx sram area */
  306. int rx_resource_err; /* Rx ring resource error flag */
  307. /* Tx/Rx rings managment indexes fields. For driver use */
  308. /* Next available and first returning Rx resource */
  309. int rx_curr_desc_q, rx_used_desc_q;
  310. /* Next available and first returning Tx resource */
  311. int tx_curr_desc_q, tx_used_desc_q;
  312. #ifdef MV643XX_TX_FAST_REFILL
  313. u32 tx_clean_threshold;
  314. #endif
  315. struct eth_rx_desc *p_rx_desc_area;
  316. dma_addr_t rx_desc_dma;
  317. int rx_desc_area_size;
  318. struct sk_buff **rx_skb;
  319. struct eth_tx_desc *p_tx_desc_area;
  320. dma_addr_t tx_desc_dma;
  321. int tx_desc_area_size;
  322. struct sk_buff **tx_skb;
  323. struct work_struct tx_timeout_task;
  324. /*
  325. * Former struct mv643xx_eth_priv members start here
  326. */
  327. struct net_device_stats stats;
  328. struct mv643xx_mib_counters mib_counters;
  329. spinlock_t lock;
  330. /* Size of Tx Ring per queue */
  331. int tx_ring_size;
  332. /* Number of tx descriptors in use */
  333. int tx_desc_count;
  334. /* Size of Rx Ring per queue */
  335. int rx_ring_size;
  336. /* Number of rx descriptors in use */
  337. int rx_desc_count;
  338. /*
  339. * rx_task used to fill RX ring out of bottom half context
  340. */
  341. struct work_struct rx_task;
  342. /*
  343. * Used in case RX Ring is empty, which can be caused when
  344. * system does not have resources (skb's)
  345. */
  346. struct timer_list timeout;
  347. long rx_task_busy __attribute__ ((aligned(SMP_CACHE_BYTES)));
  348. unsigned rx_timer_flag;
  349. u32 rx_int_coal;
  350. u32 tx_int_coal;
  351. struct mii_if_info mii;
  352. };
  353. /* ethernet.h API list */
  354. /* Port operation control routines */
  355. static void eth_port_init(struct mv643xx_private *mp);
  356. static void eth_port_reset(unsigned int eth_port_num);
  357. static void eth_port_start(struct net_device *dev);
  358. /* Port MAC address routines */
  359. static void eth_port_uc_addr_set(unsigned int eth_port_num,
  360. unsigned char *p_addr);
  361. /* PHY and MIB routines */
  362. static void ethernet_phy_reset(unsigned int eth_port_num);
  363. static void eth_port_write_smi_reg(unsigned int eth_port_num,
  364. unsigned int phy_reg, unsigned int value);
  365. static void eth_port_read_smi_reg(unsigned int eth_port_num,
  366. unsigned int phy_reg, unsigned int *value);
  367. static void eth_clear_mib_counters(unsigned int eth_port_num);
  368. /* Port data flow control routines */
  369. static ETH_FUNC_RET_STATUS eth_port_receive(struct mv643xx_private *mp,
  370. struct pkt_info *p_pkt_info);
  371. static ETH_FUNC_RET_STATUS eth_rx_return_buff(struct mv643xx_private *mp,
  372. struct pkt_info *p_pkt_info);
  373. #endif /* __MV643XX_ETH_H__ */