ehci-hcd.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284
  1. /*
  2. * Copyright (c) 2000-2004 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #include <linux/config.h>
  19. #ifdef CONFIG_USB_DEBUG
  20. #define DEBUG
  21. #else
  22. #undef DEBUG
  23. #endif
  24. #include <linux/module.h>
  25. #include <linux/pci.h>
  26. #include <linux/dmapool.h>
  27. #include <linux/kernel.h>
  28. #include <linux/delay.h>
  29. #include <linux/ioport.h>
  30. #include <linux/sched.h>
  31. #include <linux/slab.h>
  32. #include <linux/smp_lock.h>
  33. #include <linux/errno.h>
  34. #include <linux/init.h>
  35. #include <linux/timer.h>
  36. #include <linux/list.h>
  37. #include <linux/interrupt.h>
  38. #include <linux/reboot.h>
  39. #include <linux/usb.h>
  40. #include <linux/moduleparam.h>
  41. #include <linux/dma-mapping.h>
  42. #include "../core/hcd.h"
  43. #include <asm/byteorder.h>
  44. #include <asm/io.h>
  45. #include <asm/irq.h>
  46. #include <asm/system.h>
  47. #include <asm/unaligned.h>
  48. /*-------------------------------------------------------------------------*/
  49. /*
  50. * EHCI hc_driver implementation ... experimental, incomplete.
  51. * Based on the final 1.0 register interface specification.
  52. *
  53. * USB 2.0 shows up in upcoming www.pcmcia.org technology.
  54. * First was PCMCIA, like ISA; then CardBus, which is PCI.
  55. * Next comes "CardBay", using USB 2.0 signals.
  56. *
  57. * Contains additional contributions by Brad Hards, Rory Bolt, and others.
  58. * Special thanks to Intel and VIA for providing host controllers to
  59. * test this driver on, and Cypress (including In-System Design) for
  60. * providing early devices for those host controllers to talk to!
  61. *
  62. * HISTORY:
  63. *
  64. * 2004-05-10 Root hub and PCI suspend/resume support; remote wakeup. (db)
  65. * 2004-02-24 Replace pci_* with generic dma_* API calls (dsaxena@plexity.net)
  66. * 2003-12-29 Rewritten high speed iso transfer support (by Michal Sojka,
  67. * <sojkam@centrum.cz>, updates by DB).
  68. *
  69. * 2002-11-29 Correct handling for hw async_next register.
  70. * 2002-08-06 Handling for bulk and interrupt transfers is mostly shared;
  71. * only scheduling is different, no arbitrary limitations.
  72. * 2002-07-25 Sanity check PCI reads, mostly for better cardbus support,
  73. * clean up HC run state handshaking.
  74. * 2002-05-24 Preliminary FS/LS interrupts, using scheduling shortcuts
  75. * 2002-05-11 Clear TT errors for FS/LS ctrl/bulk. Fill in some other
  76. * missing pieces: enabling 64bit dma, handoff from BIOS/SMM.
  77. * 2002-05-07 Some error path cleanups to report better errors; wmb();
  78. * use non-CVS version id; better iso bandwidth claim.
  79. * 2002-04-19 Control/bulk/interrupt submit no longer uses giveback() on
  80. * errors in submit path. Bugfixes to interrupt scheduling/processing.
  81. * 2002-03-05 Initial high-speed ISO support; reduce ITD memory; shift
  82. * more checking to generic hcd framework (db). Make it work with
  83. * Philips EHCI; reduce PCI traffic; shorten IRQ path (Rory Bolt).
  84. * 2002-01-14 Minor cleanup; version synch.
  85. * 2002-01-08 Fix roothub handoff of FS/LS to companion controllers.
  86. * 2002-01-04 Control/Bulk queuing behaves.
  87. *
  88. * 2001-12-12 Initial patch version for Linux 2.5.1 kernel.
  89. * 2001-June Works with usb-storage and NEC EHCI on 2.4
  90. */
  91. #define DRIVER_VERSION "10 Dec 2004"
  92. #define DRIVER_AUTHOR "David Brownell"
  93. #define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
  94. static const char hcd_name [] = "ehci_hcd";
  95. #undef EHCI_VERBOSE_DEBUG
  96. #undef EHCI_URB_TRACE
  97. #ifdef DEBUG
  98. #define EHCI_STATS
  99. #endif
  100. /* magic numbers that can affect system performance */
  101. #define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
  102. #define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
  103. #define EHCI_TUNE_RL_TT 0
  104. #define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
  105. #define EHCI_TUNE_MULT_TT 1
  106. #define EHCI_TUNE_FLS 2 /* (small) 256 frame schedule */
  107. #define EHCI_IAA_JIFFIES (HZ/100) /* arbitrary; ~10 msec */
  108. #define EHCI_IO_JIFFIES (HZ/10) /* io watchdog > irq_thresh */
  109. #define EHCI_ASYNC_JIFFIES (HZ/20) /* async idle timeout */
  110. #define EHCI_SHRINK_JIFFIES (HZ/200) /* async qh unlink delay */
  111. /* Initial IRQ latency: faster than hw default */
  112. static int log2_irq_thresh = 0; // 0 to 6
  113. module_param (log2_irq_thresh, int, S_IRUGO);
  114. MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
  115. /* initial park setting: slower than hw default */
  116. static unsigned park = 0;
  117. module_param (park, uint, S_IRUGO);
  118. MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
  119. #define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
  120. /*-------------------------------------------------------------------------*/
  121. #include "ehci.h"
  122. #include "ehci-dbg.c"
  123. /*-------------------------------------------------------------------------*/
  124. /*
  125. * handshake - spin reading hc until handshake completes or fails
  126. * @ptr: address of hc register to be read
  127. * @mask: bits to look at in result of read
  128. * @done: value of those bits when handshake succeeds
  129. * @usec: timeout in microseconds
  130. *
  131. * Returns negative errno, or zero on success
  132. *
  133. * Success happens when the "mask" bits have the specified value (hardware
  134. * handshake done). There are two failure modes: "usec" have passed (major
  135. * hardware flakeout), or the register reads as all-ones (hardware removed).
  136. *
  137. * That last failure should_only happen in cases like physical cardbus eject
  138. * before driver shutdown. But it also seems to be caused by bugs in cardbus
  139. * bridge shutdown: shutting down the bridge before the devices using it.
  140. */
  141. static int handshake (void __iomem *ptr, u32 mask, u32 done, int usec)
  142. {
  143. u32 result;
  144. do {
  145. result = readl (ptr);
  146. if (result == ~(u32)0) /* card removed */
  147. return -ENODEV;
  148. result &= mask;
  149. if (result == done)
  150. return 0;
  151. udelay (1);
  152. usec--;
  153. } while (usec > 0);
  154. return -ETIMEDOUT;
  155. }
  156. /* force HC to halt state from unknown (EHCI spec section 2.3) */
  157. static int ehci_halt (struct ehci_hcd *ehci)
  158. {
  159. u32 temp = readl (&ehci->regs->status);
  160. /* disable any irqs left enabled by previous code */
  161. writel (0, &ehci->regs->intr_enable);
  162. if ((temp & STS_HALT) != 0)
  163. return 0;
  164. temp = readl (&ehci->regs->command);
  165. temp &= ~CMD_RUN;
  166. writel (temp, &ehci->regs->command);
  167. return handshake (&ehci->regs->status, STS_HALT, STS_HALT, 16 * 125);
  168. }
  169. /* put TDI/ARC silicon into EHCI mode */
  170. static void tdi_reset (struct ehci_hcd *ehci)
  171. {
  172. u32 __iomem *reg_ptr;
  173. u32 tmp;
  174. reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + 0x68);
  175. tmp = readl (reg_ptr);
  176. tmp |= 0x3;
  177. writel (tmp, reg_ptr);
  178. }
  179. /* reset a non-running (STS_HALT == 1) controller */
  180. static int ehci_reset (struct ehci_hcd *ehci)
  181. {
  182. int retval;
  183. u32 command = readl (&ehci->regs->command);
  184. command |= CMD_RESET;
  185. dbg_cmd (ehci, "reset", command);
  186. writel (command, &ehci->regs->command);
  187. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  188. ehci->next_statechange = jiffies;
  189. retval = handshake (&ehci->regs->command, CMD_RESET, 0, 250 * 1000);
  190. if (retval)
  191. return retval;
  192. if (ehci_is_TDI(ehci))
  193. tdi_reset (ehci);
  194. return retval;
  195. }
  196. /* idle the controller (from running) */
  197. static void ehci_quiesce (struct ehci_hcd *ehci)
  198. {
  199. u32 temp;
  200. #ifdef DEBUG
  201. if (!HC_IS_RUNNING (ehci_to_hcd(ehci)->state))
  202. BUG ();
  203. #endif
  204. /* wait for any schedule enables/disables to take effect */
  205. temp = readl (&ehci->regs->command) << 10;
  206. temp &= STS_ASS | STS_PSS;
  207. if (handshake (&ehci->regs->status, STS_ASS | STS_PSS,
  208. temp, 16 * 125) != 0) {
  209. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  210. return;
  211. }
  212. /* then disable anything that's still active */
  213. temp = readl (&ehci->regs->command);
  214. temp &= ~(CMD_ASE | CMD_IAAD | CMD_PSE);
  215. writel (temp, &ehci->regs->command);
  216. /* hardware can take 16 microframes to turn off ... */
  217. if (handshake (&ehci->regs->status, STS_ASS | STS_PSS,
  218. 0, 16 * 125) != 0) {
  219. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  220. return;
  221. }
  222. }
  223. /*-------------------------------------------------------------------------*/
  224. static void ehci_work(struct ehci_hcd *ehci, struct pt_regs *regs);
  225. #include "ehci-hub.c"
  226. #include "ehci-mem.c"
  227. #include "ehci-q.c"
  228. #include "ehci-sched.c"
  229. /*-------------------------------------------------------------------------*/
  230. static void ehci_watchdog (unsigned long param)
  231. {
  232. struct ehci_hcd *ehci = (struct ehci_hcd *) param;
  233. unsigned long flags;
  234. spin_lock_irqsave (&ehci->lock, flags);
  235. /* lost IAA irqs wedge things badly; seen with a vt8235 */
  236. if (ehci->reclaim) {
  237. u32 status = readl (&ehci->regs->status);
  238. if (status & STS_IAA) {
  239. ehci_vdbg (ehci, "lost IAA\n");
  240. COUNT (ehci->stats.lost_iaa);
  241. writel (STS_IAA, &ehci->regs->status);
  242. ehci->reclaim_ready = 1;
  243. }
  244. }
  245. /* stop async processing after it's idled a bit */
  246. if (test_bit (TIMER_ASYNC_OFF, &ehci->actions))
  247. start_unlink_async (ehci, ehci->async);
  248. /* ehci could run by timer, without IRQs ... */
  249. ehci_work (ehci, NULL);
  250. spin_unlock_irqrestore (&ehci->lock, flags);
  251. }
  252. #ifdef CONFIG_PCI
  253. /* EHCI 0.96 (and later) section 5.1 says how to kick BIOS/SMM/...
  254. * off the controller (maybe it can boot from highspeed USB disks).
  255. */
  256. static int bios_handoff (struct ehci_hcd *ehci, int where, u32 cap)
  257. {
  258. struct pci_dev *pdev = to_pci_dev(ehci_to_hcd(ehci)->self.controller);
  259. /* always say Linux will own the hardware */
  260. pci_write_config_byte(pdev, where + 3, 1);
  261. /* maybe wait a while for BIOS to respond */
  262. if (cap & (1 << 16)) {
  263. int msec = 5000;
  264. do {
  265. msleep(10);
  266. msec -= 10;
  267. pci_read_config_dword(pdev, where, &cap);
  268. } while ((cap & (1 << 16)) && msec);
  269. if (cap & (1 << 16)) {
  270. ehci_err(ehci, "BIOS handoff failed (%d, %08x)\n",
  271. where, cap);
  272. // some BIOS versions seem buggy...
  273. // return 1;
  274. ehci_warn (ehci, "continuing after BIOS bug...\n");
  275. /* disable all SMIs, and clear "BIOS owns" flag */
  276. pci_write_config_dword(pdev, where + 4, 0);
  277. pci_write_config_byte(pdev, where + 2, 0);
  278. } else
  279. ehci_dbg(ehci, "BIOS handoff succeeded\n");
  280. }
  281. return 0;
  282. }
  283. #endif
  284. /* Reboot notifiers kick in for silicon on any bus (not just pci, etc).
  285. * This forcibly disables dma and IRQs, helping kexec and other cases
  286. * where the next system software may expect clean state.
  287. */
  288. static int
  289. ehci_reboot (struct notifier_block *self, unsigned long code, void *null)
  290. {
  291. struct ehci_hcd *ehci;
  292. ehci = container_of (self, struct ehci_hcd, reboot_notifier);
  293. (void) ehci_halt (ehci);
  294. /* make BIOS/etc use companion controller during reboot */
  295. writel (0, &ehci->regs->configured_flag);
  296. return 0;
  297. }
  298. static void ehci_port_power (struct ehci_hcd *ehci, int is_on)
  299. {
  300. unsigned port;
  301. if (!HCS_PPC (ehci->hcs_params))
  302. return;
  303. ehci_dbg (ehci, "...power%s ports...\n", is_on ? "up" : "down");
  304. for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; )
  305. (void) ehci_hub_control(ehci_to_hcd(ehci),
  306. is_on ? SetPortFeature : ClearPortFeature,
  307. USB_PORT_FEAT_POWER,
  308. port--, NULL, 0);
  309. msleep(20);
  310. }
  311. /* called by khubd or root hub init threads */
  312. static int ehci_hc_reset (struct usb_hcd *hcd)
  313. {
  314. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  315. u32 temp;
  316. unsigned count = 256/4;
  317. spin_lock_init (&ehci->lock);
  318. ehci->caps = hcd->regs;
  319. ehci->regs = hcd->regs + HC_LENGTH (readl (&ehci->caps->hc_capbase));
  320. dbg_hcs_params (ehci, "reset");
  321. dbg_hcc_params (ehci, "reset");
  322. /* cache this readonly data; minimize chip reads */
  323. ehci->hcs_params = readl (&ehci->caps->hcs_params);
  324. #ifdef CONFIG_PCI
  325. if (hcd->self.controller->bus == &pci_bus_type) {
  326. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  327. switch (pdev->vendor) {
  328. case PCI_VENDOR_ID_TDI:
  329. if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) {
  330. ehci->is_tdi_rh_tt = 1;
  331. tdi_reset (ehci);
  332. }
  333. break;
  334. case PCI_VENDOR_ID_AMD:
  335. /* AMD8111 EHCI doesn't work, according to AMD errata */
  336. if (pdev->device == 0x7463) {
  337. ehci_info (ehci, "ignoring AMD8111 (errata)\n");
  338. return -EIO;
  339. }
  340. break;
  341. case PCI_VENDOR_ID_NVIDIA:
  342. /* NVidia reports that certain chips don't handle
  343. * QH, ITD, or SITD addresses above 2GB. (But TD,
  344. * data buffer, and periodic schedule are normal.)
  345. */
  346. switch (pdev->device) {
  347. case 0x003c: /* MCP04 */
  348. case 0x005b: /* CK804 */
  349. case 0x00d8: /* CK8 */
  350. case 0x00e8: /* CK8S */
  351. if (pci_set_consistent_dma_mask(pdev,
  352. DMA_31BIT_MASK) < 0)
  353. ehci_warn (ehci, "can't enable NVidia "
  354. "workaround for >2GB RAM\n");
  355. break;
  356. }
  357. break;
  358. }
  359. /* optional debug port, normally in the first BAR */
  360. temp = pci_find_capability (pdev, 0x0a);
  361. if (temp) {
  362. pci_read_config_dword(pdev, temp, &temp);
  363. temp >>= 16;
  364. if ((temp & (3 << 13)) == (1 << 13)) {
  365. temp &= 0x1fff;
  366. ehci->debug = hcd->regs + temp;
  367. temp = readl (&ehci->debug->control);
  368. ehci_info (ehci, "debug port %d%s\n",
  369. HCS_DEBUG_PORT(ehci->hcs_params),
  370. (temp & DBGP_ENABLED)
  371. ? " IN USE"
  372. : "");
  373. if (!(temp & DBGP_ENABLED))
  374. ehci->debug = NULL;
  375. }
  376. }
  377. temp = HCC_EXT_CAPS (readl (&ehci->caps->hcc_params));
  378. } else
  379. temp = 0;
  380. /* EHCI 0.96 and later may have "extended capabilities" */
  381. while (temp && count--) {
  382. u32 cap;
  383. pci_read_config_dword (to_pci_dev(hcd->self.controller),
  384. temp, &cap);
  385. ehci_dbg (ehci, "capability %04x at %02x\n", cap, temp);
  386. switch (cap & 0xff) {
  387. case 1: /* BIOS/SMM/... handoff */
  388. if (bios_handoff (ehci, temp, cap) != 0)
  389. return -EOPNOTSUPP;
  390. break;
  391. case 0: /* illegal reserved capability */
  392. ehci_warn (ehci, "illegal capability!\n");
  393. cap = 0;
  394. /* FALLTHROUGH */
  395. default: /* unknown */
  396. break;
  397. }
  398. temp = (cap >> 8) & 0xff;
  399. }
  400. if (!count) {
  401. ehci_err (ehci, "bogus capabilities ... PCI problems!\n");
  402. return -EIO;
  403. }
  404. if (ehci_is_TDI(ehci))
  405. ehci_reset (ehci);
  406. #endif
  407. ehci_port_power (ehci, 0);
  408. /* at least the Genesys GL880S needs fixup here */
  409. temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
  410. temp &= 0x0f;
  411. if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
  412. ehci_dbg (ehci, "bogus port configuration: "
  413. "cc=%d x pcc=%d < ports=%d\n",
  414. HCS_N_CC(ehci->hcs_params),
  415. HCS_N_PCC(ehci->hcs_params),
  416. HCS_N_PORTS(ehci->hcs_params));
  417. #ifdef CONFIG_PCI
  418. if (hcd->self.controller->bus == &pci_bus_type) {
  419. struct pci_dev *pdev;
  420. pdev = to_pci_dev(hcd->self.controller);
  421. switch (pdev->vendor) {
  422. case 0x17a0: /* GENESYS */
  423. /* GL880S: should be PORTS=2 */
  424. temp |= (ehci->hcs_params & ~0xf);
  425. ehci->hcs_params = temp;
  426. break;
  427. case PCI_VENDOR_ID_NVIDIA:
  428. /* NF4: should be PCC=10 */
  429. break;
  430. }
  431. }
  432. #endif
  433. }
  434. /* force HC to halt state */
  435. return ehci_halt (ehci);
  436. }
  437. static int ehci_start (struct usb_hcd *hcd)
  438. {
  439. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  440. u32 temp;
  441. int retval;
  442. u32 hcc_params;
  443. u8 sbrn = 0;
  444. int first;
  445. /* skip some things on restart paths */
  446. first = (ehci->watchdog.data == 0);
  447. if (first) {
  448. init_timer (&ehci->watchdog);
  449. ehci->watchdog.function = ehci_watchdog;
  450. ehci->watchdog.data = (unsigned long) ehci;
  451. }
  452. /*
  453. * hw default: 1K periodic list heads, one per frame.
  454. * periodic_size can shrink by USBCMD update if hcc_params allows.
  455. */
  456. ehci->periodic_size = DEFAULT_I_TDPS;
  457. if (first && (retval = ehci_mem_init (ehci, GFP_KERNEL)) < 0)
  458. return retval;
  459. /* controllers may cache some of the periodic schedule ... */
  460. hcc_params = readl (&ehci->caps->hcc_params);
  461. if (HCC_ISOC_CACHE (hcc_params)) // full frame cache
  462. ehci->i_thresh = 8;
  463. else // N microframes cached
  464. ehci->i_thresh = 2 + HCC_ISOC_THRES (hcc_params);
  465. ehci->reclaim = NULL;
  466. ehci->reclaim_ready = 0;
  467. ehci->next_uframe = -1;
  468. /* controller state: unknown --> reset */
  469. /* EHCI spec section 4.1 */
  470. if ((retval = ehci_reset (ehci)) != 0) {
  471. ehci_mem_cleanup (ehci);
  472. return retval;
  473. }
  474. writel (ehci->periodic_dma, &ehci->regs->frame_list);
  475. #ifdef CONFIG_PCI
  476. if (hcd->self.controller->bus == &pci_bus_type) {
  477. struct pci_dev *pdev;
  478. u16 port_wake;
  479. pdev = to_pci_dev(hcd->self.controller);
  480. /* Serial Bus Release Number is at PCI 0x60 offset */
  481. pci_read_config_byte(pdev, 0x60, &sbrn);
  482. /* port wake capability, reported by boot firmware */
  483. pci_read_config_word(pdev, 0x62, &port_wake);
  484. hcd->can_wakeup = (port_wake & 1) != 0;
  485. /* help hc dma work well with cachelines */
  486. retval = pci_set_mwi(pdev);
  487. if (retval)
  488. ehci_dbg(ehci, "unable to enable MWI - not fatal.\n");
  489. }
  490. #endif
  491. /*
  492. * dedicate a qh for the async ring head, since we couldn't unlink
  493. * a 'real' qh without stopping the async schedule [4.8]. use it
  494. * as the 'reclamation list head' too.
  495. * its dummy is used in hw_alt_next of many tds, to prevent the qh
  496. * from automatically advancing to the next td after short reads.
  497. */
  498. if (first) {
  499. ehci->async->qh_next.qh = NULL;
  500. ehci->async->hw_next = QH_NEXT (ehci->async->qh_dma);
  501. ehci->async->hw_info1 = cpu_to_le32 (QH_HEAD);
  502. ehci->async->hw_token = cpu_to_le32 (QTD_STS_HALT);
  503. ehci->async->hw_qtd_next = EHCI_LIST_END;
  504. ehci->async->qh_state = QH_STATE_LINKED;
  505. ehci->async->hw_alt_next = QTD_NEXT (ehci->async->dummy->qtd_dma);
  506. }
  507. writel ((u32)ehci->async->qh_dma, &ehci->regs->async_next);
  508. /*
  509. * hcc_params controls whether ehci->regs->segment must (!!!)
  510. * be used; it constrains QH/ITD/SITD and QTD locations.
  511. * pci_pool consistent memory always uses segment zero.
  512. * streaming mappings for I/O buffers, like pci_map_single(),
  513. * can return segments above 4GB, if the device allows.
  514. *
  515. * NOTE: the dma mask is visible through dma_supported(), so
  516. * drivers can pass this info along ... like NETIF_F_HIGHDMA,
  517. * Scsi_Host.highmem_io, and so forth. It's readonly to all
  518. * host side drivers though.
  519. */
  520. if (HCC_64BIT_ADDR (hcc_params)) {
  521. writel (0, &ehci->regs->segment);
  522. #if 0
  523. // this is deeply broken on almost all architectures
  524. if (!dma_set_mask (hcd->self.controller, DMA_64BIT_MASK))
  525. ehci_info (ehci, "enabled 64bit DMA\n");
  526. #endif
  527. }
  528. /* clear interrupt enables, set irq latency */
  529. if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
  530. log2_irq_thresh = 0;
  531. temp = 1 << (16 + log2_irq_thresh);
  532. if (HCC_CANPARK(hcc_params)) {
  533. /* HW default park == 3, on hardware that supports it (like
  534. * NVidia and ALI silicon), maximizes throughput on the async
  535. * schedule by avoiding QH fetches between transfers.
  536. *
  537. * With fast usb storage devices and NForce2, "park" seems to
  538. * make problems: throughput reduction (!), data errors...
  539. */
  540. if (park) {
  541. park = min (park, (unsigned) 3);
  542. temp |= CMD_PARK;
  543. temp |= park << 8;
  544. }
  545. ehci_info (ehci, "park %d\n", park);
  546. }
  547. if (HCC_PGM_FRAMELISTLEN (hcc_params)) {
  548. /* periodic schedule size can be smaller than default */
  549. temp &= ~(3 << 2);
  550. temp |= (EHCI_TUNE_FLS << 2);
  551. switch (EHCI_TUNE_FLS) {
  552. case 0: ehci->periodic_size = 1024; break;
  553. case 1: ehci->periodic_size = 512; break;
  554. case 2: ehci->periodic_size = 256; break;
  555. default: BUG ();
  556. }
  557. }
  558. // Philips, Intel, and maybe others need CMD_RUN before the
  559. // root hub will detect new devices (why?); NEC doesn't
  560. temp |= CMD_RUN;
  561. writel (temp, &ehci->regs->command);
  562. dbg_cmd (ehci, "init", temp);
  563. /* set async sleep time = 10 us ... ? */
  564. /*
  565. * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
  566. * are explicitly handed to companion controller(s), so no TT is
  567. * involved with the root hub. (Except where one is integrated,
  568. * and there's no companion controller unless maybe for USB OTG.)
  569. */
  570. if (first) {
  571. ehci->reboot_notifier.notifier_call = ehci_reboot;
  572. register_reboot_notifier (&ehci->reboot_notifier);
  573. }
  574. hcd->state = HC_STATE_RUNNING;
  575. writel (FLAG_CF, &ehci->regs->configured_flag);
  576. readl (&ehci->regs->command); /* unblock posted write */
  577. temp = HC_VERSION(readl (&ehci->caps->hc_capbase));
  578. ehci_info (ehci,
  579. "USB %x.%x %s, EHCI %x.%02x, driver %s\n",
  580. ((sbrn & 0xf0)>>4), (sbrn & 0x0f),
  581. first ? "initialized" : "restarted",
  582. temp >> 8, temp & 0xff, DRIVER_VERSION);
  583. writel (INTR_MASK, &ehci->regs->intr_enable); /* Turn On Interrupts */
  584. if (first)
  585. create_debug_files (ehci);
  586. return 0;
  587. }
  588. /* always called by thread; normally rmmod */
  589. static void ehci_stop (struct usb_hcd *hcd)
  590. {
  591. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  592. ehci_dbg (ehci, "stop\n");
  593. /* Turn off port power on all root hub ports. */
  594. ehci_port_power (ehci, 0);
  595. /* no more interrupts ... */
  596. del_timer_sync (&ehci->watchdog);
  597. spin_lock_irq(&ehci->lock);
  598. if (HC_IS_RUNNING (hcd->state))
  599. ehci_quiesce (ehci);
  600. ehci_reset (ehci);
  601. writel (0, &ehci->regs->intr_enable);
  602. spin_unlock_irq(&ehci->lock);
  603. /* let companion controllers work when we aren't */
  604. writel (0, &ehci->regs->configured_flag);
  605. unregister_reboot_notifier (&ehci->reboot_notifier);
  606. remove_debug_files (ehci);
  607. /* root hub is shut down separately (first, when possible) */
  608. spin_lock_irq (&ehci->lock);
  609. if (ehci->async)
  610. ehci_work (ehci, NULL);
  611. spin_unlock_irq (&ehci->lock);
  612. ehci_mem_cleanup (ehci);
  613. #ifdef EHCI_STATS
  614. ehci_dbg (ehci, "irq normal %ld err %ld reclaim %ld (lost %ld)\n",
  615. ehci->stats.normal, ehci->stats.error, ehci->stats.reclaim,
  616. ehci->stats.lost_iaa);
  617. ehci_dbg (ehci, "complete %ld unlink %ld\n",
  618. ehci->stats.complete, ehci->stats.unlink);
  619. #endif
  620. dbg_status (ehci, "ehci_stop completed", readl (&ehci->regs->status));
  621. }
  622. static int ehci_get_frame (struct usb_hcd *hcd)
  623. {
  624. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  625. return (readl (&ehci->regs->frame_index) >> 3) % ehci->periodic_size;
  626. }
  627. /*-------------------------------------------------------------------------*/
  628. #ifdef CONFIG_PM
  629. /* suspend/resume, section 4.3 */
  630. /* These routines rely on the bus (pci, platform, etc)
  631. * to handle powerdown and wakeup, and currently also on
  632. * transceivers that don't need any software attention to set up
  633. * the right sort of wakeup.
  634. */
  635. static int ehci_suspend (struct usb_hcd *hcd, pm_message_t message)
  636. {
  637. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  638. if (time_before (jiffies, ehci->next_statechange))
  639. msleep (100);
  640. #ifdef CONFIG_USB_SUSPEND
  641. (void) usb_suspend_device (hcd->self.root_hub, message);
  642. #else
  643. usb_lock_device (hcd->self.root_hub);
  644. (void) ehci_hub_suspend (hcd);
  645. usb_unlock_device (hcd->self.root_hub);
  646. #endif
  647. // save (PCI) FLADJ in case of Vaux power loss
  648. // ... we'd only use it to handle clock skew
  649. return 0;
  650. }
  651. static int ehci_resume (struct usb_hcd *hcd)
  652. {
  653. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  654. unsigned port;
  655. struct usb_device *root = hcd->self.root_hub;
  656. int retval = -EINVAL;
  657. // maybe restore (PCI) FLADJ
  658. if (time_before (jiffies, ehci->next_statechange))
  659. msleep (100);
  660. /* If any port is suspended (or owned by the companion),
  661. * we know we can/must resume the HC (and mustn't reset it).
  662. */
  663. for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; ) {
  664. u32 status;
  665. port--;
  666. status = readl (&ehci->regs->port_status [port]);
  667. if (!(status & PORT_POWER))
  668. continue;
  669. if (status & (PORT_SUSPEND | PORT_OWNER)) {
  670. down (&hcd->self.root_hub->serialize);
  671. retval = ehci_hub_resume (hcd);
  672. up (&hcd->self.root_hub->serialize);
  673. break;
  674. }
  675. if (!root->children [port])
  676. continue;
  677. dbg_port (ehci, __FUNCTION__, port + 1, status);
  678. usb_set_device_state (root->children[port],
  679. USB_STATE_NOTATTACHED);
  680. }
  681. /* Else reset, to cope with power loss or flush-to-storage
  682. * style "resume" having activated BIOS during reboot.
  683. */
  684. if (port == 0) {
  685. (void) ehci_halt (ehci);
  686. (void) ehci_reset (ehci);
  687. (void) ehci_hc_reset (hcd);
  688. /* emptying the schedule aborts any urbs */
  689. spin_lock_irq (&ehci->lock);
  690. if (ehci->reclaim)
  691. ehci->reclaim_ready = 1;
  692. ehci_work (ehci, NULL);
  693. spin_unlock_irq (&ehci->lock);
  694. /* restart; khubd will disconnect devices */
  695. retval = ehci_start (hcd);
  696. /* here we "know" root ports should always stay powered;
  697. * but some controllers may lose all power.
  698. */
  699. ehci_port_power (ehci, 1);
  700. }
  701. return retval;
  702. }
  703. #endif
  704. /*-------------------------------------------------------------------------*/
  705. /*
  706. * ehci_work is called from some interrupts, timers, and so on.
  707. * it calls driver completion functions, after dropping ehci->lock.
  708. */
  709. static void ehci_work (struct ehci_hcd *ehci, struct pt_regs *regs)
  710. {
  711. timer_action_done (ehci, TIMER_IO_WATCHDOG);
  712. if (ehci->reclaim_ready)
  713. end_unlink_async (ehci, regs);
  714. /* another CPU may drop ehci->lock during a schedule scan while
  715. * it reports urb completions. this flag guards against bogus
  716. * attempts at re-entrant schedule scanning.
  717. */
  718. if (ehci->scanning)
  719. return;
  720. ehci->scanning = 1;
  721. scan_async (ehci, regs);
  722. if (ehci->next_uframe != -1)
  723. scan_periodic (ehci, regs);
  724. ehci->scanning = 0;
  725. /* the IO watchdog guards against hardware or driver bugs that
  726. * misplace IRQs, and should let us run completely without IRQs.
  727. * such lossage has been observed on both VT6202 and VT8235.
  728. */
  729. if (HC_IS_RUNNING (ehci_to_hcd(ehci)->state) &&
  730. (ehci->async->qh_next.ptr != NULL ||
  731. ehci->periodic_sched != 0))
  732. timer_action (ehci, TIMER_IO_WATCHDOG);
  733. }
  734. /*-------------------------------------------------------------------------*/
  735. static irqreturn_t ehci_irq (struct usb_hcd *hcd, struct pt_regs *regs)
  736. {
  737. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  738. u32 status;
  739. int bh;
  740. spin_lock (&ehci->lock);
  741. status = readl (&ehci->regs->status);
  742. /* e.g. cardbus physical eject */
  743. if (status == ~(u32) 0) {
  744. ehci_dbg (ehci, "device removed\n");
  745. goto dead;
  746. }
  747. status &= INTR_MASK;
  748. if (!status) { /* irq sharing? */
  749. spin_unlock(&ehci->lock);
  750. return IRQ_NONE;
  751. }
  752. /* clear (just) interrupts */
  753. writel (status, &ehci->regs->status);
  754. readl (&ehci->regs->command); /* unblock posted write */
  755. bh = 0;
  756. #ifdef EHCI_VERBOSE_DEBUG
  757. /* unrequested/ignored: Frame List Rollover */
  758. dbg_status (ehci, "irq", status);
  759. #endif
  760. /* INT, ERR, and IAA interrupt rates can be throttled */
  761. /* normal [4.15.1.2] or error [4.15.1.1] completion */
  762. if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
  763. if (likely ((status & STS_ERR) == 0))
  764. COUNT (ehci->stats.normal);
  765. else
  766. COUNT (ehci->stats.error);
  767. bh = 1;
  768. }
  769. /* complete the unlinking of some qh [4.15.2.3] */
  770. if (status & STS_IAA) {
  771. COUNT (ehci->stats.reclaim);
  772. ehci->reclaim_ready = 1;
  773. bh = 1;
  774. }
  775. /* remote wakeup [4.3.1] */
  776. if ((status & STS_PCD) && hcd->remote_wakeup) {
  777. unsigned i = HCS_N_PORTS (ehci->hcs_params);
  778. /* resume root hub? */
  779. status = readl (&ehci->regs->command);
  780. if (!(status & CMD_RUN))
  781. writel (status | CMD_RUN, &ehci->regs->command);
  782. while (i--) {
  783. status = readl (&ehci->regs->port_status [i]);
  784. if (status & PORT_OWNER)
  785. continue;
  786. if (!(status & PORT_RESUME)
  787. || ehci->reset_done [i] != 0)
  788. continue;
  789. /* start 20 msec resume signaling from this port,
  790. * and make khubd collect PORT_STAT_C_SUSPEND to
  791. * stop that signaling.
  792. */
  793. ehci->reset_done [i] = jiffies + msecs_to_jiffies (20);
  794. mod_timer (&hcd->rh_timer,
  795. ehci->reset_done [i] + 1);
  796. ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
  797. }
  798. }
  799. /* PCI errors [4.15.2.4] */
  800. if (unlikely ((status & STS_FATAL) != 0)) {
  801. /* bogus "fatal" IRQs appear on some chips... why? */
  802. status = readl (&ehci->regs->status);
  803. dbg_cmd (ehci, "fatal", readl (&ehci->regs->command));
  804. dbg_status (ehci, "fatal", status);
  805. if (status & STS_HALT) {
  806. ehci_err (ehci, "fatal error\n");
  807. dead:
  808. ehci_reset (ehci);
  809. writel (0, &ehci->regs->configured_flag);
  810. /* generic layer kills/unlinks all urbs, then
  811. * uses ehci_stop to clean up the rest
  812. */
  813. bh = 1;
  814. }
  815. }
  816. if (bh)
  817. ehci_work (ehci, regs);
  818. spin_unlock (&ehci->lock);
  819. return IRQ_HANDLED;
  820. }
  821. /*-------------------------------------------------------------------------*/
  822. /*
  823. * non-error returns are a promise to giveback() the urb later
  824. * we drop ownership so next owner (or urb unlink) can get it
  825. *
  826. * urb + dev is in hcd.self.controller.urb_list
  827. * we're queueing TDs onto software and hardware lists
  828. *
  829. * hcd-specific init for hcpriv hasn't been done yet
  830. *
  831. * NOTE: control, bulk, and interrupt share the same code to append TDs
  832. * to a (possibly active) QH, and the same QH scanning code.
  833. */
  834. static int ehci_urb_enqueue (
  835. struct usb_hcd *hcd,
  836. struct usb_host_endpoint *ep,
  837. struct urb *urb,
  838. gfp_t mem_flags
  839. ) {
  840. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  841. struct list_head qtd_list;
  842. INIT_LIST_HEAD (&qtd_list);
  843. switch (usb_pipetype (urb->pipe)) {
  844. // case PIPE_CONTROL:
  845. // case PIPE_BULK:
  846. default:
  847. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  848. return -ENOMEM;
  849. return submit_async (ehci, ep, urb, &qtd_list, mem_flags);
  850. case PIPE_INTERRUPT:
  851. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  852. return -ENOMEM;
  853. return intr_submit (ehci, ep, urb, &qtd_list, mem_flags);
  854. case PIPE_ISOCHRONOUS:
  855. if (urb->dev->speed == USB_SPEED_HIGH)
  856. return itd_submit (ehci, urb, mem_flags);
  857. else
  858. return sitd_submit (ehci, urb, mem_flags);
  859. }
  860. }
  861. static void unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
  862. {
  863. /* if we need to use IAA and it's busy, defer */
  864. if (qh->qh_state == QH_STATE_LINKED
  865. && ehci->reclaim
  866. && HC_IS_RUNNING (ehci_to_hcd(ehci)->state)) {
  867. struct ehci_qh *last;
  868. for (last = ehci->reclaim;
  869. last->reclaim;
  870. last = last->reclaim)
  871. continue;
  872. qh->qh_state = QH_STATE_UNLINK_WAIT;
  873. last->reclaim = qh;
  874. /* bypass IAA if the hc can't care */
  875. } else if (!HC_IS_RUNNING (ehci_to_hcd(ehci)->state) && ehci->reclaim)
  876. end_unlink_async (ehci, NULL);
  877. /* something else might have unlinked the qh by now */
  878. if (qh->qh_state == QH_STATE_LINKED)
  879. start_unlink_async (ehci, qh);
  880. }
  881. /* remove from hardware lists
  882. * completions normally happen asynchronously
  883. */
  884. static int ehci_urb_dequeue (struct usb_hcd *hcd, struct urb *urb)
  885. {
  886. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  887. struct ehci_qh *qh;
  888. unsigned long flags;
  889. spin_lock_irqsave (&ehci->lock, flags);
  890. switch (usb_pipetype (urb->pipe)) {
  891. // case PIPE_CONTROL:
  892. // case PIPE_BULK:
  893. default:
  894. qh = (struct ehci_qh *) urb->hcpriv;
  895. if (!qh)
  896. break;
  897. unlink_async (ehci, qh);
  898. break;
  899. case PIPE_INTERRUPT:
  900. qh = (struct ehci_qh *) urb->hcpriv;
  901. if (!qh)
  902. break;
  903. switch (qh->qh_state) {
  904. case QH_STATE_LINKED:
  905. intr_deschedule (ehci, qh);
  906. /* FALL THROUGH */
  907. case QH_STATE_IDLE:
  908. qh_completions (ehci, qh, NULL);
  909. break;
  910. default:
  911. ehci_dbg (ehci, "bogus qh %p state %d\n",
  912. qh, qh->qh_state);
  913. goto done;
  914. }
  915. /* reschedule QH iff another request is queued */
  916. if (!list_empty (&qh->qtd_list)
  917. && HC_IS_RUNNING (hcd->state)) {
  918. int status;
  919. status = qh_schedule (ehci, qh);
  920. spin_unlock_irqrestore (&ehci->lock, flags);
  921. if (status != 0) {
  922. // shouldn't happen often, but ...
  923. // FIXME kill those tds' urbs
  924. err ("can't reschedule qh %p, err %d",
  925. qh, status);
  926. }
  927. return status;
  928. }
  929. break;
  930. case PIPE_ISOCHRONOUS:
  931. // itd or sitd ...
  932. // wait till next completion, do it then.
  933. // completion irqs can wait up to 1024 msec,
  934. break;
  935. }
  936. done:
  937. spin_unlock_irqrestore (&ehci->lock, flags);
  938. return 0;
  939. }
  940. /*-------------------------------------------------------------------------*/
  941. // bulk qh holds the data toggle
  942. static void
  943. ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  944. {
  945. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  946. unsigned long flags;
  947. struct ehci_qh *qh, *tmp;
  948. /* ASSERT: any requests/urbs are being unlinked */
  949. /* ASSERT: nobody can be submitting urbs for this any more */
  950. rescan:
  951. spin_lock_irqsave (&ehci->lock, flags);
  952. qh = ep->hcpriv;
  953. if (!qh)
  954. goto done;
  955. /* endpoints can be iso streams. for now, we don't
  956. * accelerate iso completions ... so spin a while.
  957. */
  958. if (qh->hw_info1 == 0) {
  959. ehci_vdbg (ehci, "iso delay\n");
  960. goto idle_timeout;
  961. }
  962. if (!HC_IS_RUNNING (hcd->state))
  963. qh->qh_state = QH_STATE_IDLE;
  964. switch (qh->qh_state) {
  965. case QH_STATE_LINKED:
  966. for (tmp = ehci->async->qh_next.qh;
  967. tmp && tmp != qh;
  968. tmp = tmp->qh_next.qh)
  969. continue;
  970. /* periodic qh self-unlinks on empty */
  971. if (!tmp)
  972. goto nogood;
  973. unlink_async (ehci, qh);
  974. /* FALL THROUGH */
  975. case QH_STATE_UNLINK: /* wait for hw to finish? */
  976. idle_timeout:
  977. spin_unlock_irqrestore (&ehci->lock, flags);
  978. schedule_timeout_uninterruptible(1);
  979. goto rescan;
  980. case QH_STATE_IDLE: /* fully unlinked */
  981. if (list_empty (&qh->qtd_list)) {
  982. qh_put (qh);
  983. break;
  984. }
  985. /* else FALL THROUGH */
  986. default:
  987. nogood:
  988. /* caller was supposed to have unlinked any requests;
  989. * that's not our job. just leak this memory.
  990. */
  991. ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
  992. qh, ep->desc.bEndpointAddress, qh->qh_state,
  993. list_empty (&qh->qtd_list) ? "" : "(has tds)");
  994. break;
  995. }
  996. ep->hcpriv = NULL;
  997. done:
  998. spin_unlock_irqrestore (&ehci->lock, flags);
  999. return;
  1000. }
  1001. /*-------------------------------------------------------------------------*/
  1002. static const struct hc_driver ehci_driver = {
  1003. .description = hcd_name,
  1004. .product_desc = "EHCI Host Controller",
  1005. .hcd_priv_size = sizeof(struct ehci_hcd),
  1006. /*
  1007. * generic hardware linkage
  1008. */
  1009. .irq = ehci_irq,
  1010. .flags = HCD_MEMORY | HCD_USB2,
  1011. /*
  1012. * basic lifecycle operations
  1013. */
  1014. .reset = ehci_hc_reset,
  1015. .start = ehci_start,
  1016. #ifdef CONFIG_PM
  1017. .suspend = ehci_suspend,
  1018. .resume = ehci_resume,
  1019. #endif
  1020. .stop = ehci_stop,
  1021. /*
  1022. * managing i/o requests and associated device resources
  1023. */
  1024. .urb_enqueue = ehci_urb_enqueue,
  1025. .urb_dequeue = ehci_urb_dequeue,
  1026. .endpoint_disable = ehci_endpoint_disable,
  1027. /*
  1028. * scheduling support
  1029. */
  1030. .get_frame_number = ehci_get_frame,
  1031. /*
  1032. * root hub support
  1033. */
  1034. .hub_status_data = ehci_hub_status_data,
  1035. .hub_control = ehci_hub_control,
  1036. .hub_suspend = ehci_hub_suspend,
  1037. .hub_resume = ehci_hub_resume,
  1038. };
  1039. /*-------------------------------------------------------------------------*/
  1040. /* EHCI 1.0 doesn't require PCI */
  1041. #ifdef CONFIG_PCI
  1042. /* PCI driver selection metadata; PCI hotplugging uses this */
  1043. static const struct pci_device_id pci_ids [] = { {
  1044. /* handle any USB 2.0 EHCI controller */
  1045. PCI_DEVICE_CLASS(((PCI_CLASS_SERIAL_USB << 8) | 0x20), ~0),
  1046. .driver_data = (unsigned long) &ehci_driver,
  1047. },
  1048. { /* end: all zeroes */ }
  1049. };
  1050. MODULE_DEVICE_TABLE (pci, pci_ids);
  1051. /* pci driver glue; this is a "new style" PCI driver module */
  1052. static struct pci_driver ehci_pci_driver = {
  1053. .name = (char *) hcd_name,
  1054. .id_table = pci_ids,
  1055. .probe = usb_hcd_pci_probe,
  1056. .remove = usb_hcd_pci_remove,
  1057. #ifdef CONFIG_PM
  1058. .suspend = usb_hcd_pci_suspend,
  1059. .resume = usb_hcd_pci_resume,
  1060. #endif
  1061. };
  1062. #endif /* PCI */
  1063. #define DRIVER_INFO DRIVER_VERSION " " DRIVER_DESC
  1064. MODULE_DESCRIPTION (DRIVER_INFO);
  1065. MODULE_AUTHOR (DRIVER_AUTHOR);
  1066. MODULE_LICENSE ("GPL");
  1067. static int __init init (void)
  1068. {
  1069. if (usb_disabled())
  1070. return -ENODEV;
  1071. pr_debug ("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
  1072. hcd_name,
  1073. sizeof (struct ehci_qh), sizeof (struct ehci_qtd),
  1074. sizeof (struct ehci_itd), sizeof (struct ehci_sitd));
  1075. return pci_register_driver (&ehci_pci_driver);
  1076. }
  1077. module_init (init);
  1078. static void __exit cleanup (void)
  1079. {
  1080. pci_unregister_driver (&ehci_pci_driver);
  1081. }
  1082. module_exit (cleanup);