8250_pci.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * $Id: 8250_pci.c,v 1.28 2002/11/02 11:14:18 rmk Exp $
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/pci.h>
  19. #include <linux/sched.h>
  20. #include <linux/string.h>
  21. #include <linux/kernel.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/tty.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/8250_pci.h>
  27. #include <linux/bitops.h>
  28. #include <asm/byteorder.h>
  29. #include <asm/io.h>
  30. #include "8250.h"
  31. #undef SERIAL_DEBUG_PCI
  32. /*
  33. * Definitions for PCI support.
  34. */
  35. #define FL_BASE_MASK 0x0007
  36. #define FL_BASE0 0x0000
  37. #define FL_BASE1 0x0001
  38. #define FL_BASE2 0x0002
  39. #define FL_BASE3 0x0003
  40. #define FL_BASE4 0x0004
  41. #define FL_GET_BASE(x) (x & FL_BASE_MASK)
  42. /* Use successive BARs (PCI base address registers),
  43. else use offset into some specified BAR */
  44. #define FL_BASE_BARS 0x0008
  45. /* do not assign an irq */
  46. #define FL_NOIRQ 0x0080
  47. /* Use the Base address register size to cap number of ports */
  48. #define FL_REGION_SZ_CAP 0x0100
  49. struct pciserial_board {
  50. unsigned int flags;
  51. unsigned int num_ports;
  52. unsigned int base_baud;
  53. unsigned int uart_offset;
  54. unsigned int reg_shift;
  55. unsigned int first_offset;
  56. };
  57. /*
  58. * init function returns:
  59. * > 0 - number of ports
  60. * = 0 - use board->num_ports
  61. * < 0 - error
  62. */
  63. struct pci_serial_quirk {
  64. u32 vendor;
  65. u32 device;
  66. u32 subvendor;
  67. u32 subdevice;
  68. int (*init)(struct pci_dev *dev);
  69. int (*setup)(struct pci_dev *dev, struct pciserial_board *,
  70. struct uart_port *port, int idx);
  71. void (*exit)(struct pci_dev *dev);
  72. };
  73. #define PCI_NUM_BAR_RESOURCES 6
  74. struct serial_private {
  75. unsigned int nr;
  76. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  77. struct pci_serial_quirk *quirk;
  78. int line[0];
  79. };
  80. static void moan_device(const char *str, struct pci_dev *dev)
  81. {
  82. printk(KERN_WARNING "%s: %s\n"
  83. KERN_WARNING "Please send the output of lspci -vv, this\n"
  84. KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  85. KERN_WARNING "manufacturer and name of serial board or\n"
  86. KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
  87. pci_name(dev), str, dev->vendor, dev->device,
  88. dev->subsystem_vendor, dev->subsystem_device);
  89. }
  90. static int
  91. setup_port(struct pci_dev *dev, struct uart_port *port,
  92. int bar, int offset, int regshift)
  93. {
  94. struct serial_private *priv = pci_get_drvdata(dev);
  95. unsigned long base, len;
  96. if (bar >= PCI_NUM_BAR_RESOURCES)
  97. return -EINVAL;
  98. base = pci_resource_start(dev, bar);
  99. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  100. len = pci_resource_len(dev, bar);
  101. if (!priv->remapped_bar[bar])
  102. priv->remapped_bar[bar] = ioremap(base, len);
  103. if (!priv->remapped_bar[bar])
  104. return -ENOMEM;
  105. port->iotype = UPIO_MEM;
  106. port->iobase = 0;
  107. port->mapbase = base + offset;
  108. port->membase = priv->remapped_bar[bar] + offset;
  109. port->regshift = regshift;
  110. } else {
  111. port->iotype = UPIO_PORT;
  112. port->iobase = base + offset;
  113. port->mapbase = 0;
  114. port->membase = NULL;
  115. port->regshift = 0;
  116. }
  117. return 0;
  118. }
  119. /*
  120. * AFAVLAB uses a different mixture of BARs and offsets
  121. * Not that ugly ;) -- HW
  122. */
  123. static int
  124. afavlab_setup(struct pci_dev *dev, struct pciserial_board *board,
  125. struct uart_port *port, int idx)
  126. {
  127. unsigned int bar, offset = board->first_offset;
  128. bar = FL_GET_BASE(board->flags);
  129. if (idx < 4)
  130. bar += idx;
  131. else {
  132. bar = 4;
  133. offset += (idx - 4) * board->uart_offset;
  134. }
  135. return setup_port(dev, port, bar, offset, board->reg_shift);
  136. }
  137. /*
  138. * HP's Remote Management Console. The Diva chip came in several
  139. * different versions. N-class, L2000 and A500 have two Diva chips, each
  140. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  141. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  142. * one Diva chip, but it has been expanded to 5 UARTs.
  143. */
  144. static int __devinit pci_hp_diva_init(struct pci_dev *dev)
  145. {
  146. int rc = 0;
  147. switch (dev->subsystem_device) {
  148. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  149. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  150. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  151. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  152. rc = 3;
  153. break;
  154. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  155. rc = 2;
  156. break;
  157. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  158. rc = 4;
  159. break;
  160. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  161. rc = 1;
  162. break;
  163. }
  164. return rc;
  165. }
  166. /*
  167. * HP's Diva chip puts the 4th/5th serial port further out, and
  168. * some serial ports are supposed to be hidden on certain models.
  169. */
  170. static int
  171. pci_hp_diva_setup(struct pci_dev *dev, struct pciserial_board *board,
  172. struct uart_port *port, int idx)
  173. {
  174. unsigned int offset = board->first_offset;
  175. unsigned int bar = FL_GET_BASE(board->flags);
  176. switch (dev->subsystem_device) {
  177. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  178. if (idx == 3)
  179. idx++;
  180. break;
  181. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  182. if (idx > 0)
  183. idx++;
  184. if (idx > 2)
  185. idx++;
  186. break;
  187. }
  188. if (idx > 2)
  189. offset = 0x18;
  190. offset += idx * board->uart_offset;
  191. return setup_port(dev, port, bar, offset, board->reg_shift);
  192. }
  193. /*
  194. * Added for EKF Intel i960 serial boards
  195. */
  196. static int __devinit pci_inteli960ni_init(struct pci_dev *dev)
  197. {
  198. unsigned long oldval;
  199. if (!(dev->subsystem_device & 0x1000))
  200. return -ENODEV;
  201. /* is firmware started? */
  202. pci_read_config_dword(dev, 0x44, (void*) &oldval);
  203. if (oldval == 0x00001000L) { /* RESET value */
  204. printk(KERN_DEBUG "Local i960 firmware missing");
  205. return -ENODEV;
  206. }
  207. return 0;
  208. }
  209. /*
  210. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  211. * that the card interrupt be explicitly enabled or disabled. This
  212. * seems to be mainly needed on card using the PLX which also use I/O
  213. * mapped memory.
  214. */
  215. static int __devinit pci_plx9050_init(struct pci_dev *dev)
  216. {
  217. u8 irq_config;
  218. void __iomem *p;
  219. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  220. moan_device("no memory in bar 0", dev);
  221. return 0;
  222. }
  223. irq_config = 0x41;
  224. if (dev->vendor == PCI_VENDOR_ID_PANACOM)
  225. irq_config = 0x43;
  226. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  227. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS)) {
  228. /*
  229. * As the megawolf cards have the int pins active
  230. * high, and have 2 UART chips, both ints must be
  231. * enabled on the 9050. Also, the UARTS are set in
  232. * 16450 mode by default, so we have to enable the
  233. * 16C950 'enhanced' mode so that we can use the
  234. * deep FIFOs
  235. */
  236. irq_config = 0x5b;
  237. }
  238. /*
  239. * enable/disable interrupts
  240. */
  241. p = ioremap(pci_resource_start(dev, 0), 0x80);
  242. if (p == NULL)
  243. return -ENOMEM;
  244. writel(irq_config, p + 0x4c);
  245. /*
  246. * Read the register back to ensure that it took effect.
  247. */
  248. readl(p + 0x4c);
  249. iounmap(p);
  250. return 0;
  251. }
  252. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  253. {
  254. u8 __iomem *p;
  255. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  256. return;
  257. /*
  258. * disable interrupts
  259. */
  260. p = ioremap(pci_resource_start(dev, 0), 0x80);
  261. if (p != NULL) {
  262. writel(0, p + 0x4c);
  263. /*
  264. * Read the register back to ensure that it took effect.
  265. */
  266. readl(p + 0x4c);
  267. iounmap(p);
  268. }
  269. }
  270. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  271. static int
  272. sbs_setup(struct pci_dev *dev, struct pciserial_board *board,
  273. struct uart_port *port, int idx)
  274. {
  275. unsigned int bar, offset = board->first_offset;
  276. bar = 0;
  277. if (idx < 4) {
  278. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  279. offset += idx * board->uart_offset;
  280. } else if (idx < 8) {
  281. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  282. offset += idx * board->uart_offset + 0xC00;
  283. } else /* we have only 8 ports on PMC-OCTALPRO */
  284. return 1;
  285. return setup_port(dev, port, bar, offset, board->reg_shift);
  286. }
  287. /*
  288. * This does initialization for PMC OCTALPRO cards:
  289. * maps the device memory, resets the UARTs (needed, bc
  290. * if the module is removed and inserted again, the card
  291. * is in the sleep mode) and enables global interrupt.
  292. */
  293. /* global control register offset for SBS PMC-OctalPro */
  294. #define OCT_REG_CR_OFF 0x500
  295. static int __devinit sbs_init(struct pci_dev *dev)
  296. {
  297. u8 __iomem *p;
  298. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  299. if (p == NULL)
  300. return -ENOMEM;
  301. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  302. writeb(0x10,p + OCT_REG_CR_OFF);
  303. udelay(50);
  304. writeb(0x0,p + OCT_REG_CR_OFF);
  305. /* Set bit-2 (INTENABLE) of Control Register */
  306. writeb(0x4, p + OCT_REG_CR_OFF);
  307. iounmap(p);
  308. return 0;
  309. }
  310. /*
  311. * Disables the global interrupt of PMC-OctalPro
  312. */
  313. static void __devexit sbs_exit(struct pci_dev *dev)
  314. {
  315. u8 __iomem *p;
  316. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  317. if (p != NULL) {
  318. writeb(0, p + OCT_REG_CR_OFF);
  319. }
  320. iounmap(p);
  321. }
  322. /*
  323. * SIIG serial cards have an PCI interface chip which also controls
  324. * the UART clocking frequency. Each UART can be clocked independently
  325. * (except cards equiped with 4 UARTs) and initial clocking settings
  326. * are stored in the EEPROM chip. It can cause problems because this
  327. * version of serial driver doesn't support differently clocked UART's
  328. * on single PCI card. To prevent this, initialization functions set
  329. * high frequency clocking for all UART's on given card. It is safe (I
  330. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  331. * with other OSes (like M$ DOS).
  332. *
  333. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  334. *
  335. * There is two family of SIIG serial cards with different PCI
  336. * interface chip and different configuration methods:
  337. * - 10x cards have control registers in IO and/or memory space;
  338. * - 20x cards have control registers in standard PCI configuration space.
  339. *
  340. * There are also Quartet Serial cards which use Oxford Semiconductor
  341. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  342. *
  343. * Note: some SIIG cards are probed by the parport_serial object.
  344. */
  345. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  346. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  347. static int pci_siig10x_init(struct pci_dev *dev)
  348. {
  349. u16 data;
  350. void __iomem *p;
  351. switch (dev->device & 0xfff8) {
  352. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  353. data = 0xffdf;
  354. break;
  355. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  356. data = 0xf7ff;
  357. break;
  358. default: /* 1S1P, 4S */
  359. data = 0xfffb;
  360. break;
  361. }
  362. p = ioremap(pci_resource_start(dev, 0), 0x80);
  363. if (p == NULL)
  364. return -ENOMEM;
  365. writew(readw(p + 0x28) & data, p + 0x28);
  366. readw(p + 0x28);
  367. iounmap(p);
  368. return 0;
  369. }
  370. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  371. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  372. static int pci_siig20x_init(struct pci_dev *dev)
  373. {
  374. u8 data;
  375. /* Change clock frequency for the first UART. */
  376. pci_read_config_byte(dev, 0x6f, &data);
  377. pci_write_config_byte(dev, 0x6f, data & 0xef);
  378. /* If this card has 2 UART, we have to do the same with second UART. */
  379. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  380. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  381. pci_read_config_byte(dev, 0x73, &data);
  382. pci_write_config_byte(dev, 0x73, data & 0xef);
  383. }
  384. return 0;
  385. }
  386. int pci_siig10x_fn(struct pci_dev *dev, int enable)
  387. {
  388. int ret = 0;
  389. if (enable)
  390. ret = pci_siig10x_init(dev);
  391. return ret;
  392. }
  393. int pci_siig20x_fn(struct pci_dev *dev, int enable)
  394. {
  395. int ret = 0;
  396. if (enable)
  397. ret = pci_siig20x_init(dev);
  398. return ret;
  399. }
  400. EXPORT_SYMBOL(pci_siig10x_fn);
  401. EXPORT_SYMBOL(pci_siig20x_fn);
  402. /*
  403. * Timedia has an explosion of boards, and to avoid the PCI table from
  404. * growing *huge*, we use this function to collapse some 70 entries
  405. * in the PCI table into one, for sanity's and compactness's sake.
  406. */
  407. static unsigned short timedia_single_port[] = {
  408. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  409. };
  410. static unsigned short timedia_dual_port[] = {
  411. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  412. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  413. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  414. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  415. 0xD079, 0
  416. };
  417. static unsigned short timedia_quad_port[] = {
  418. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  419. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  420. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  421. 0xB157, 0
  422. };
  423. static unsigned short timedia_eight_port[] = {
  424. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  425. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  426. };
  427. static struct timedia_struct {
  428. int num;
  429. unsigned short *ids;
  430. } timedia_data[] = {
  431. { 1, timedia_single_port },
  432. { 2, timedia_dual_port },
  433. { 4, timedia_quad_port },
  434. { 8, timedia_eight_port },
  435. { 0, NULL }
  436. };
  437. static int __devinit pci_timedia_init(struct pci_dev *dev)
  438. {
  439. unsigned short *ids;
  440. int i, j;
  441. for (i = 0; timedia_data[i].num; i++) {
  442. ids = timedia_data[i].ids;
  443. for (j = 0; ids[j]; j++)
  444. if (dev->subsystem_device == ids[j])
  445. return timedia_data[i].num;
  446. }
  447. return 0;
  448. }
  449. /*
  450. * Timedia/SUNIX uses a mixture of BARs and offsets
  451. * Ugh, this is ugly as all hell --- TYT
  452. */
  453. static int
  454. pci_timedia_setup(struct pci_dev *dev, struct pciserial_board *board,
  455. struct uart_port *port, int idx)
  456. {
  457. unsigned int bar = 0, offset = board->first_offset;
  458. switch (idx) {
  459. case 0:
  460. bar = 0;
  461. break;
  462. case 1:
  463. offset = board->uart_offset;
  464. bar = 0;
  465. break;
  466. case 2:
  467. bar = 1;
  468. break;
  469. case 3:
  470. offset = board->uart_offset;
  471. bar = 1;
  472. case 4: /* BAR 2 */
  473. case 5: /* BAR 3 */
  474. case 6: /* BAR 4 */
  475. case 7: /* BAR 5 */
  476. bar = idx - 2;
  477. }
  478. return setup_port(dev, port, bar, offset, board->reg_shift);
  479. }
  480. /*
  481. * Some Titan cards are also a little weird
  482. */
  483. static int
  484. titan_400l_800l_setup(struct pci_dev *dev,
  485. struct pciserial_board *board,
  486. struct uart_port *port, int idx)
  487. {
  488. unsigned int bar, offset = board->first_offset;
  489. switch (idx) {
  490. case 0:
  491. bar = 1;
  492. break;
  493. case 1:
  494. bar = 2;
  495. break;
  496. default:
  497. bar = 4;
  498. offset = (idx - 2) * board->uart_offset;
  499. }
  500. return setup_port(dev, port, bar, offset, board->reg_shift);
  501. }
  502. static int __devinit pci_xircom_init(struct pci_dev *dev)
  503. {
  504. msleep(100);
  505. return 0;
  506. }
  507. static int __devinit pci_netmos_init(struct pci_dev *dev)
  508. {
  509. /* subdevice 0x00PS means <P> parallel, <S> serial */
  510. unsigned int num_serial = dev->subsystem_device & 0xf;
  511. if (num_serial == 0)
  512. return -ENODEV;
  513. return num_serial;
  514. }
  515. static int
  516. pci_default_setup(struct pci_dev *dev, struct pciserial_board *board,
  517. struct uart_port *port, int idx)
  518. {
  519. unsigned int bar, offset = board->first_offset, maxnr;
  520. bar = FL_GET_BASE(board->flags);
  521. if (board->flags & FL_BASE_BARS)
  522. bar += idx;
  523. else
  524. offset += idx * board->uart_offset;
  525. maxnr = (pci_resource_len(dev, bar) - board->first_offset) /
  526. (8 << board->reg_shift);
  527. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  528. return 1;
  529. return setup_port(dev, port, bar, offset, board->reg_shift);
  530. }
  531. /* This should be in linux/pci_ids.h */
  532. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  533. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  534. #define PCI_DEVICE_ID_OCTPRO 0x0001
  535. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  536. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  537. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  538. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  539. /*
  540. * Master list of serial port init/setup/exit quirks.
  541. * This does not describe the general nature of the port.
  542. * (ie, baud base, number and location of ports, etc)
  543. *
  544. * This list is ordered alphabetically by vendor then device.
  545. * Specific entries must come before more generic entries.
  546. */
  547. static struct pci_serial_quirk pci_serial_quirks[] = {
  548. /*
  549. * AFAVLAB cards.
  550. * It is not clear whether this applies to all products.
  551. */
  552. {
  553. .vendor = PCI_VENDOR_ID_AFAVLAB,
  554. .device = PCI_ANY_ID,
  555. .subvendor = PCI_ANY_ID,
  556. .subdevice = PCI_ANY_ID,
  557. .setup = afavlab_setup,
  558. },
  559. /*
  560. * HP Diva
  561. */
  562. {
  563. .vendor = PCI_VENDOR_ID_HP,
  564. .device = PCI_DEVICE_ID_HP_DIVA,
  565. .subvendor = PCI_ANY_ID,
  566. .subdevice = PCI_ANY_ID,
  567. .init = pci_hp_diva_init,
  568. .setup = pci_hp_diva_setup,
  569. },
  570. /*
  571. * Intel
  572. */
  573. {
  574. .vendor = PCI_VENDOR_ID_INTEL,
  575. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  576. .subvendor = 0xe4bf,
  577. .subdevice = PCI_ANY_ID,
  578. .init = pci_inteli960ni_init,
  579. .setup = pci_default_setup,
  580. },
  581. /*
  582. * Panacom
  583. */
  584. {
  585. .vendor = PCI_VENDOR_ID_PANACOM,
  586. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  587. .subvendor = PCI_ANY_ID,
  588. .subdevice = PCI_ANY_ID,
  589. .init = pci_plx9050_init,
  590. .setup = pci_default_setup,
  591. .exit = __devexit_p(pci_plx9050_exit),
  592. },
  593. {
  594. .vendor = PCI_VENDOR_ID_PANACOM,
  595. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  596. .subvendor = PCI_ANY_ID,
  597. .subdevice = PCI_ANY_ID,
  598. .init = pci_plx9050_init,
  599. .setup = pci_default_setup,
  600. .exit = __devexit_p(pci_plx9050_exit),
  601. },
  602. /*
  603. * PLX
  604. */
  605. {
  606. .vendor = PCI_VENDOR_ID_PLX,
  607. .device = PCI_DEVICE_ID_PLX_9050,
  608. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  609. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  610. .init = pci_plx9050_init,
  611. .setup = pci_default_setup,
  612. .exit = __devexit_p(pci_plx9050_exit),
  613. },
  614. {
  615. .vendor = PCI_VENDOR_ID_PLX,
  616. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  617. .subvendor = PCI_VENDOR_ID_PLX,
  618. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  619. .init = pci_plx9050_init,
  620. .setup = pci_default_setup,
  621. .exit = __devexit_p(pci_plx9050_exit),
  622. },
  623. /*
  624. * SBS Technologies, Inc., PMC-OCTALPRO 232
  625. */
  626. {
  627. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  628. .device = PCI_DEVICE_ID_OCTPRO,
  629. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  630. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  631. .init = sbs_init,
  632. .setup = sbs_setup,
  633. .exit = __devexit_p(sbs_exit),
  634. },
  635. /*
  636. * SBS Technologies, Inc., PMC-OCTALPRO 422
  637. */
  638. {
  639. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  640. .device = PCI_DEVICE_ID_OCTPRO,
  641. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  642. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  643. .init = sbs_init,
  644. .setup = sbs_setup,
  645. .exit = __devexit_p(sbs_exit),
  646. },
  647. /*
  648. * SBS Technologies, Inc., P-Octal 232
  649. */
  650. {
  651. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  652. .device = PCI_DEVICE_ID_OCTPRO,
  653. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  654. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  655. .init = sbs_init,
  656. .setup = sbs_setup,
  657. .exit = __devexit_p(sbs_exit),
  658. },
  659. /*
  660. * SBS Technologies, Inc., P-Octal 422
  661. */
  662. {
  663. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  664. .device = PCI_DEVICE_ID_OCTPRO,
  665. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  666. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  667. .init = sbs_init,
  668. .setup = sbs_setup,
  669. .exit = __devexit_p(sbs_exit),
  670. },
  671. /*
  672. * SIIG cards.
  673. * It is not clear whether these could be collapsed.
  674. */
  675. {
  676. .vendor = PCI_VENDOR_ID_SIIG,
  677. .device = PCI_DEVICE_ID_SIIG_1S_10x_550,
  678. .subvendor = PCI_ANY_ID,
  679. .subdevice = PCI_ANY_ID,
  680. .init = pci_siig10x_init,
  681. .setup = pci_default_setup,
  682. },
  683. {
  684. .vendor = PCI_VENDOR_ID_SIIG,
  685. .device = PCI_DEVICE_ID_SIIG_1S_10x_650,
  686. .subvendor = PCI_ANY_ID,
  687. .subdevice = PCI_ANY_ID,
  688. .init = pci_siig10x_init,
  689. .setup = pci_default_setup,
  690. },
  691. {
  692. .vendor = PCI_VENDOR_ID_SIIG,
  693. .device = PCI_DEVICE_ID_SIIG_1S_10x_850,
  694. .subvendor = PCI_ANY_ID,
  695. .subdevice = PCI_ANY_ID,
  696. .init = pci_siig10x_init,
  697. .setup = pci_default_setup,
  698. },
  699. {
  700. .vendor = PCI_VENDOR_ID_SIIG,
  701. .device = PCI_DEVICE_ID_SIIG_2S_10x_550,
  702. .subvendor = PCI_ANY_ID,
  703. .subdevice = PCI_ANY_ID,
  704. .init = pci_siig10x_init,
  705. .setup = pci_default_setup,
  706. },
  707. {
  708. .vendor = PCI_VENDOR_ID_SIIG,
  709. .device = PCI_DEVICE_ID_SIIG_2S_10x_650,
  710. .subvendor = PCI_ANY_ID,
  711. .subdevice = PCI_ANY_ID,
  712. .init = pci_siig10x_init,
  713. .setup = pci_default_setup,
  714. },
  715. {
  716. .vendor = PCI_VENDOR_ID_SIIG,
  717. .device = PCI_DEVICE_ID_SIIG_2S_10x_850,
  718. .subvendor = PCI_ANY_ID,
  719. .subdevice = PCI_ANY_ID,
  720. .init = pci_siig10x_init,
  721. .setup = pci_default_setup,
  722. },
  723. {
  724. .vendor = PCI_VENDOR_ID_SIIG,
  725. .device = PCI_DEVICE_ID_SIIG_4S_10x_550,
  726. .subvendor = PCI_ANY_ID,
  727. .subdevice = PCI_ANY_ID,
  728. .init = pci_siig10x_init,
  729. .setup = pci_default_setup,
  730. },
  731. {
  732. .vendor = PCI_VENDOR_ID_SIIG,
  733. .device = PCI_DEVICE_ID_SIIG_4S_10x_650,
  734. .subvendor = PCI_ANY_ID,
  735. .subdevice = PCI_ANY_ID,
  736. .init = pci_siig10x_init,
  737. .setup = pci_default_setup,
  738. },
  739. {
  740. .vendor = PCI_VENDOR_ID_SIIG,
  741. .device = PCI_DEVICE_ID_SIIG_4S_10x_850,
  742. .subvendor = PCI_ANY_ID,
  743. .subdevice = PCI_ANY_ID,
  744. .init = pci_siig10x_init,
  745. .setup = pci_default_setup,
  746. },
  747. {
  748. .vendor = PCI_VENDOR_ID_SIIG,
  749. .device = PCI_DEVICE_ID_SIIG_1S_20x_550,
  750. .subvendor = PCI_ANY_ID,
  751. .subdevice = PCI_ANY_ID,
  752. .init = pci_siig20x_init,
  753. .setup = pci_default_setup,
  754. },
  755. {
  756. .vendor = PCI_VENDOR_ID_SIIG,
  757. .device = PCI_DEVICE_ID_SIIG_1S_20x_650,
  758. .subvendor = PCI_ANY_ID,
  759. .subdevice = PCI_ANY_ID,
  760. .init = pci_siig20x_init,
  761. .setup = pci_default_setup,
  762. },
  763. {
  764. .vendor = PCI_VENDOR_ID_SIIG,
  765. .device = PCI_DEVICE_ID_SIIG_1S_20x_850,
  766. .subvendor = PCI_ANY_ID,
  767. .subdevice = PCI_ANY_ID,
  768. .init = pci_siig20x_init,
  769. .setup = pci_default_setup,
  770. },
  771. {
  772. .vendor = PCI_VENDOR_ID_SIIG,
  773. .device = PCI_DEVICE_ID_SIIG_2S_20x_550,
  774. .subvendor = PCI_ANY_ID,
  775. .subdevice = PCI_ANY_ID,
  776. .init = pci_siig20x_init,
  777. .setup = pci_default_setup,
  778. },
  779. { .vendor = PCI_VENDOR_ID_SIIG,
  780. .device = PCI_DEVICE_ID_SIIG_2S_20x_650,
  781. .subvendor = PCI_ANY_ID,
  782. .subdevice = PCI_ANY_ID,
  783. .init = pci_siig20x_init,
  784. .setup = pci_default_setup,
  785. },
  786. {
  787. .vendor = PCI_VENDOR_ID_SIIG,
  788. .device = PCI_DEVICE_ID_SIIG_2S_20x_850,
  789. .subvendor = PCI_ANY_ID,
  790. .subdevice = PCI_ANY_ID,
  791. .init = pci_siig20x_init,
  792. .setup = pci_default_setup,
  793. },
  794. {
  795. .vendor = PCI_VENDOR_ID_SIIG,
  796. .device = PCI_DEVICE_ID_SIIG_4S_20x_550,
  797. .subvendor = PCI_ANY_ID,
  798. .subdevice = PCI_ANY_ID,
  799. .init = pci_siig20x_init,
  800. .setup = pci_default_setup,
  801. },
  802. {
  803. .vendor = PCI_VENDOR_ID_SIIG,
  804. .device = PCI_DEVICE_ID_SIIG_4S_20x_650,
  805. .subvendor = PCI_ANY_ID,
  806. .subdevice = PCI_ANY_ID,
  807. .init = pci_siig20x_init,
  808. .setup = pci_default_setup,
  809. },
  810. {
  811. .vendor = PCI_VENDOR_ID_SIIG,
  812. .device = PCI_DEVICE_ID_SIIG_4S_20x_850,
  813. .subvendor = PCI_ANY_ID,
  814. .subdevice = PCI_ANY_ID,
  815. .init = pci_siig20x_init,
  816. .setup = pci_default_setup,
  817. },
  818. /*
  819. * Titan cards
  820. */
  821. {
  822. .vendor = PCI_VENDOR_ID_TITAN,
  823. .device = PCI_DEVICE_ID_TITAN_400L,
  824. .subvendor = PCI_ANY_ID,
  825. .subdevice = PCI_ANY_ID,
  826. .setup = titan_400l_800l_setup,
  827. },
  828. {
  829. .vendor = PCI_VENDOR_ID_TITAN,
  830. .device = PCI_DEVICE_ID_TITAN_800L,
  831. .subvendor = PCI_ANY_ID,
  832. .subdevice = PCI_ANY_ID,
  833. .setup = titan_400l_800l_setup,
  834. },
  835. /*
  836. * Timedia cards
  837. */
  838. {
  839. .vendor = PCI_VENDOR_ID_TIMEDIA,
  840. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  841. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  842. .subdevice = PCI_ANY_ID,
  843. .init = pci_timedia_init,
  844. .setup = pci_timedia_setup,
  845. },
  846. {
  847. .vendor = PCI_VENDOR_ID_TIMEDIA,
  848. .device = PCI_ANY_ID,
  849. .subvendor = PCI_ANY_ID,
  850. .subdevice = PCI_ANY_ID,
  851. .setup = pci_timedia_setup,
  852. },
  853. /*
  854. * Xircom cards
  855. */
  856. {
  857. .vendor = PCI_VENDOR_ID_XIRCOM,
  858. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  859. .subvendor = PCI_ANY_ID,
  860. .subdevice = PCI_ANY_ID,
  861. .init = pci_xircom_init,
  862. .setup = pci_default_setup,
  863. },
  864. /*
  865. * Netmos cards
  866. */
  867. {
  868. .vendor = PCI_VENDOR_ID_NETMOS,
  869. .device = PCI_ANY_ID,
  870. .subvendor = PCI_ANY_ID,
  871. .subdevice = PCI_ANY_ID,
  872. .init = pci_netmos_init,
  873. .setup = pci_default_setup,
  874. },
  875. /*
  876. * Default "match everything" terminator entry
  877. */
  878. {
  879. .vendor = PCI_ANY_ID,
  880. .device = PCI_ANY_ID,
  881. .subvendor = PCI_ANY_ID,
  882. .subdevice = PCI_ANY_ID,
  883. .setup = pci_default_setup,
  884. }
  885. };
  886. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  887. {
  888. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  889. }
  890. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  891. {
  892. struct pci_serial_quirk *quirk;
  893. for (quirk = pci_serial_quirks; ; quirk++)
  894. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  895. quirk_id_matches(quirk->device, dev->device) &&
  896. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  897. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  898. break;
  899. return quirk;
  900. }
  901. static _INLINE_ int
  902. get_pci_irq(struct pci_dev *dev, struct pciserial_board *board)
  903. {
  904. if (board->flags & FL_NOIRQ)
  905. return 0;
  906. else
  907. return dev->irq;
  908. }
  909. /*
  910. * This is the configuration table for all of the PCI serial boards
  911. * which we support. It is directly indexed by the pci_board_num_t enum
  912. * value, which is encoded in the pci_device_id PCI probe table's
  913. * driver_data member.
  914. *
  915. * The makeup of these names are:
  916. * pbn_bn{_bt}_n_baud
  917. *
  918. * bn = PCI BAR number
  919. * bt = Index using PCI BARs
  920. * n = number of serial ports
  921. * baud = baud rate
  922. *
  923. * This table is sorted by (in order): baud, bt, bn, n.
  924. *
  925. * Please note: in theory if n = 1, _bt infix should make no difference.
  926. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  927. */
  928. enum pci_board_num_t {
  929. pbn_default = 0,
  930. pbn_b0_1_115200,
  931. pbn_b0_2_115200,
  932. pbn_b0_4_115200,
  933. pbn_b0_5_115200,
  934. pbn_b0_1_921600,
  935. pbn_b0_2_921600,
  936. pbn_b0_4_921600,
  937. pbn_b0_4_1152000,
  938. pbn_b0_bt_1_115200,
  939. pbn_b0_bt_2_115200,
  940. pbn_b0_bt_8_115200,
  941. pbn_b0_bt_1_460800,
  942. pbn_b0_bt_2_460800,
  943. pbn_b0_bt_4_460800,
  944. pbn_b0_bt_1_921600,
  945. pbn_b0_bt_2_921600,
  946. pbn_b0_bt_4_921600,
  947. pbn_b0_bt_8_921600,
  948. pbn_b1_1_115200,
  949. pbn_b1_2_115200,
  950. pbn_b1_4_115200,
  951. pbn_b1_8_115200,
  952. pbn_b1_1_921600,
  953. pbn_b1_2_921600,
  954. pbn_b1_4_921600,
  955. pbn_b1_8_921600,
  956. pbn_b1_bt_2_921600,
  957. pbn_b1_1_1382400,
  958. pbn_b1_2_1382400,
  959. pbn_b1_4_1382400,
  960. pbn_b1_8_1382400,
  961. pbn_b2_1_115200,
  962. pbn_b2_8_115200,
  963. pbn_b2_1_460800,
  964. pbn_b2_4_460800,
  965. pbn_b2_8_460800,
  966. pbn_b2_16_460800,
  967. pbn_b2_1_921600,
  968. pbn_b2_4_921600,
  969. pbn_b2_8_921600,
  970. pbn_b2_bt_1_115200,
  971. pbn_b2_bt_2_115200,
  972. pbn_b2_bt_4_115200,
  973. pbn_b2_bt_2_921600,
  974. pbn_b2_bt_4_921600,
  975. pbn_b3_4_115200,
  976. pbn_b3_8_115200,
  977. /*
  978. * Board-specific versions.
  979. */
  980. pbn_panacom,
  981. pbn_panacom2,
  982. pbn_panacom4,
  983. pbn_plx_romulus,
  984. pbn_oxsemi,
  985. pbn_intel_i960,
  986. pbn_sgi_ioc3,
  987. pbn_nec_nile4,
  988. pbn_computone_4,
  989. pbn_computone_6,
  990. pbn_computone_8,
  991. pbn_sbsxrsio,
  992. pbn_exar_XR17C152,
  993. pbn_exar_XR17C154,
  994. pbn_exar_XR17C158,
  995. };
  996. /*
  997. * uart_offset - the space between channels
  998. * reg_shift - describes how the UART registers are mapped
  999. * to PCI memory by the card.
  1000. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1001. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1002. * in include/linux/serial_reg.h,
  1003. * see first lines of serial_in() and serial_out() in 8250.c
  1004. */
  1005. static struct pciserial_board pci_boards[] __devinitdata = {
  1006. [pbn_default] = {
  1007. .flags = FL_BASE0,
  1008. .num_ports = 1,
  1009. .base_baud = 115200,
  1010. .uart_offset = 8,
  1011. },
  1012. [pbn_b0_1_115200] = {
  1013. .flags = FL_BASE0,
  1014. .num_ports = 1,
  1015. .base_baud = 115200,
  1016. .uart_offset = 8,
  1017. },
  1018. [pbn_b0_2_115200] = {
  1019. .flags = FL_BASE0,
  1020. .num_ports = 2,
  1021. .base_baud = 115200,
  1022. .uart_offset = 8,
  1023. },
  1024. [pbn_b0_4_115200] = {
  1025. .flags = FL_BASE0,
  1026. .num_ports = 4,
  1027. .base_baud = 115200,
  1028. .uart_offset = 8,
  1029. },
  1030. [pbn_b0_5_115200] = {
  1031. .flags = FL_BASE0,
  1032. .num_ports = 5,
  1033. .base_baud = 115200,
  1034. .uart_offset = 8,
  1035. },
  1036. [pbn_b0_1_921600] = {
  1037. .flags = FL_BASE0,
  1038. .num_ports = 1,
  1039. .base_baud = 921600,
  1040. .uart_offset = 8,
  1041. },
  1042. [pbn_b0_2_921600] = {
  1043. .flags = FL_BASE0,
  1044. .num_ports = 2,
  1045. .base_baud = 921600,
  1046. .uart_offset = 8,
  1047. },
  1048. [pbn_b0_4_921600] = {
  1049. .flags = FL_BASE0,
  1050. .num_ports = 4,
  1051. .base_baud = 921600,
  1052. .uart_offset = 8,
  1053. },
  1054. [pbn_b0_4_1152000] = {
  1055. .flags = FL_BASE0,
  1056. .num_ports = 4,
  1057. .base_baud = 1152000,
  1058. .uart_offset = 8,
  1059. },
  1060. [pbn_b0_bt_1_115200] = {
  1061. .flags = FL_BASE0|FL_BASE_BARS,
  1062. .num_ports = 1,
  1063. .base_baud = 115200,
  1064. .uart_offset = 8,
  1065. },
  1066. [pbn_b0_bt_2_115200] = {
  1067. .flags = FL_BASE0|FL_BASE_BARS,
  1068. .num_ports = 2,
  1069. .base_baud = 115200,
  1070. .uart_offset = 8,
  1071. },
  1072. [pbn_b0_bt_8_115200] = {
  1073. .flags = FL_BASE0|FL_BASE_BARS,
  1074. .num_ports = 8,
  1075. .base_baud = 115200,
  1076. .uart_offset = 8,
  1077. },
  1078. [pbn_b0_bt_1_460800] = {
  1079. .flags = FL_BASE0|FL_BASE_BARS,
  1080. .num_ports = 1,
  1081. .base_baud = 460800,
  1082. .uart_offset = 8,
  1083. },
  1084. [pbn_b0_bt_2_460800] = {
  1085. .flags = FL_BASE0|FL_BASE_BARS,
  1086. .num_ports = 2,
  1087. .base_baud = 460800,
  1088. .uart_offset = 8,
  1089. },
  1090. [pbn_b0_bt_4_460800] = {
  1091. .flags = FL_BASE0|FL_BASE_BARS,
  1092. .num_ports = 4,
  1093. .base_baud = 460800,
  1094. .uart_offset = 8,
  1095. },
  1096. [pbn_b0_bt_1_921600] = {
  1097. .flags = FL_BASE0|FL_BASE_BARS,
  1098. .num_ports = 1,
  1099. .base_baud = 921600,
  1100. .uart_offset = 8,
  1101. },
  1102. [pbn_b0_bt_2_921600] = {
  1103. .flags = FL_BASE0|FL_BASE_BARS,
  1104. .num_ports = 2,
  1105. .base_baud = 921600,
  1106. .uart_offset = 8,
  1107. },
  1108. [pbn_b0_bt_4_921600] = {
  1109. .flags = FL_BASE0|FL_BASE_BARS,
  1110. .num_ports = 4,
  1111. .base_baud = 921600,
  1112. .uart_offset = 8,
  1113. },
  1114. [pbn_b0_bt_8_921600] = {
  1115. .flags = FL_BASE0|FL_BASE_BARS,
  1116. .num_ports = 8,
  1117. .base_baud = 921600,
  1118. .uart_offset = 8,
  1119. },
  1120. [pbn_b1_1_115200] = {
  1121. .flags = FL_BASE1,
  1122. .num_ports = 1,
  1123. .base_baud = 115200,
  1124. .uart_offset = 8,
  1125. },
  1126. [pbn_b1_2_115200] = {
  1127. .flags = FL_BASE1,
  1128. .num_ports = 2,
  1129. .base_baud = 115200,
  1130. .uart_offset = 8,
  1131. },
  1132. [pbn_b1_4_115200] = {
  1133. .flags = FL_BASE1,
  1134. .num_ports = 4,
  1135. .base_baud = 115200,
  1136. .uart_offset = 8,
  1137. },
  1138. [pbn_b1_8_115200] = {
  1139. .flags = FL_BASE1,
  1140. .num_ports = 8,
  1141. .base_baud = 115200,
  1142. .uart_offset = 8,
  1143. },
  1144. [pbn_b1_1_921600] = {
  1145. .flags = FL_BASE1,
  1146. .num_ports = 1,
  1147. .base_baud = 921600,
  1148. .uart_offset = 8,
  1149. },
  1150. [pbn_b1_2_921600] = {
  1151. .flags = FL_BASE1,
  1152. .num_ports = 2,
  1153. .base_baud = 921600,
  1154. .uart_offset = 8,
  1155. },
  1156. [pbn_b1_4_921600] = {
  1157. .flags = FL_BASE1,
  1158. .num_ports = 4,
  1159. .base_baud = 921600,
  1160. .uart_offset = 8,
  1161. },
  1162. [pbn_b1_8_921600] = {
  1163. .flags = FL_BASE1,
  1164. .num_ports = 8,
  1165. .base_baud = 921600,
  1166. .uart_offset = 8,
  1167. },
  1168. [pbn_b1_bt_2_921600] = {
  1169. .flags = FL_BASE1|FL_BASE_BARS,
  1170. .num_ports = 2,
  1171. .base_baud = 921600,
  1172. .uart_offset = 8,
  1173. },
  1174. [pbn_b1_1_1382400] = {
  1175. .flags = FL_BASE1,
  1176. .num_ports = 1,
  1177. .base_baud = 1382400,
  1178. .uart_offset = 8,
  1179. },
  1180. [pbn_b1_2_1382400] = {
  1181. .flags = FL_BASE1,
  1182. .num_ports = 2,
  1183. .base_baud = 1382400,
  1184. .uart_offset = 8,
  1185. },
  1186. [pbn_b1_4_1382400] = {
  1187. .flags = FL_BASE1,
  1188. .num_ports = 4,
  1189. .base_baud = 1382400,
  1190. .uart_offset = 8,
  1191. },
  1192. [pbn_b1_8_1382400] = {
  1193. .flags = FL_BASE1,
  1194. .num_ports = 8,
  1195. .base_baud = 1382400,
  1196. .uart_offset = 8,
  1197. },
  1198. [pbn_b2_1_115200] = {
  1199. .flags = FL_BASE2,
  1200. .num_ports = 1,
  1201. .base_baud = 115200,
  1202. .uart_offset = 8,
  1203. },
  1204. [pbn_b2_8_115200] = {
  1205. .flags = FL_BASE2,
  1206. .num_ports = 8,
  1207. .base_baud = 115200,
  1208. .uart_offset = 8,
  1209. },
  1210. [pbn_b2_1_460800] = {
  1211. .flags = FL_BASE2,
  1212. .num_ports = 1,
  1213. .base_baud = 460800,
  1214. .uart_offset = 8,
  1215. },
  1216. [pbn_b2_4_460800] = {
  1217. .flags = FL_BASE2,
  1218. .num_ports = 4,
  1219. .base_baud = 460800,
  1220. .uart_offset = 8,
  1221. },
  1222. [pbn_b2_8_460800] = {
  1223. .flags = FL_BASE2,
  1224. .num_ports = 8,
  1225. .base_baud = 460800,
  1226. .uart_offset = 8,
  1227. },
  1228. [pbn_b2_16_460800] = {
  1229. .flags = FL_BASE2,
  1230. .num_ports = 16,
  1231. .base_baud = 460800,
  1232. .uart_offset = 8,
  1233. },
  1234. [pbn_b2_1_921600] = {
  1235. .flags = FL_BASE2,
  1236. .num_ports = 1,
  1237. .base_baud = 921600,
  1238. .uart_offset = 8,
  1239. },
  1240. [pbn_b2_4_921600] = {
  1241. .flags = FL_BASE2,
  1242. .num_ports = 4,
  1243. .base_baud = 921600,
  1244. .uart_offset = 8,
  1245. },
  1246. [pbn_b2_8_921600] = {
  1247. .flags = FL_BASE2,
  1248. .num_ports = 8,
  1249. .base_baud = 921600,
  1250. .uart_offset = 8,
  1251. },
  1252. [pbn_b2_bt_1_115200] = {
  1253. .flags = FL_BASE2|FL_BASE_BARS,
  1254. .num_ports = 1,
  1255. .base_baud = 115200,
  1256. .uart_offset = 8,
  1257. },
  1258. [pbn_b2_bt_2_115200] = {
  1259. .flags = FL_BASE2|FL_BASE_BARS,
  1260. .num_ports = 2,
  1261. .base_baud = 115200,
  1262. .uart_offset = 8,
  1263. },
  1264. [pbn_b2_bt_4_115200] = {
  1265. .flags = FL_BASE2|FL_BASE_BARS,
  1266. .num_ports = 4,
  1267. .base_baud = 115200,
  1268. .uart_offset = 8,
  1269. },
  1270. [pbn_b2_bt_2_921600] = {
  1271. .flags = FL_BASE2|FL_BASE_BARS,
  1272. .num_ports = 2,
  1273. .base_baud = 921600,
  1274. .uart_offset = 8,
  1275. },
  1276. [pbn_b2_bt_4_921600] = {
  1277. .flags = FL_BASE2|FL_BASE_BARS,
  1278. .num_ports = 4,
  1279. .base_baud = 921600,
  1280. .uart_offset = 8,
  1281. },
  1282. [pbn_b3_4_115200] = {
  1283. .flags = FL_BASE3,
  1284. .num_ports = 4,
  1285. .base_baud = 115200,
  1286. .uart_offset = 8,
  1287. },
  1288. [pbn_b3_8_115200] = {
  1289. .flags = FL_BASE3,
  1290. .num_ports = 8,
  1291. .base_baud = 115200,
  1292. .uart_offset = 8,
  1293. },
  1294. /*
  1295. * Entries following this are board-specific.
  1296. */
  1297. /*
  1298. * Panacom - IOMEM
  1299. */
  1300. [pbn_panacom] = {
  1301. .flags = FL_BASE2,
  1302. .num_ports = 2,
  1303. .base_baud = 921600,
  1304. .uart_offset = 0x400,
  1305. .reg_shift = 7,
  1306. },
  1307. [pbn_panacom2] = {
  1308. .flags = FL_BASE2|FL_BASE_BARS,
  1309. .num_ports = 2,
  1310. .base_baud = 921600,
  1311. .uart_offset = 0x400,
  1312. .reg_shift = 7,
  1313. },
  1314. [pbn_panacom4] = {
  1315. .flags = FL_BASE2|FL_BASE_BARS,
  1316. .num_ports = 4,
  1317. .base_baud = 921600,
  1318. .uart_offset = 0x400,
  1319. .reg_shift = 7,
  1320. },
  1321. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1322. [pbn_plx_romulus] = {
  1323. .flags = FL_BASE2,
  1324. .num_ports = 4,
  1325. .base_baud = 921600,
  1326. .uart_offset = 8 << 2,
  1327. .reg_shift = 2,
  1328. .first_offset = 0x03,
  1329. },
  1330. /*
  1331. * This board uses the size of PCI Base region 0 to
  1332. * signal now many ports are available
  1333. */
  1334. [pbn_oxsemi] = {
  1335. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1336. .num_ports = 32,
  1337. .base_baud = 115200,
  1338. .uart_offset = 8,
  1339. },
  1340. /*
  1341. * EKF addition for i960 Boards form EKF with serial port.
  1342. * Max 256 ports.
  1343. */
  1344. [pbn_intel_i960] = {
  1345. .flags = FL_BASE0,
  1346. .num_ports = 32,
  1347. .base_baud = 921600,
  1348. .uart_offset = 8 << 2,
  1349. .reg_shift = 2,
  1350. .first_offset = 0x10000,
  1351. },
  1352. [pbn_sgi_ioc3] = {
  1353. .flags = FL_BASE0|FL_NOIRQ,
  1354. .num_ports = 1,
  1355. .base_baud = 458333,
  1356. .uart_offset = 8,
  1357. .reg_shift = 0,
  1358. .first_offset = 0x20178,
  1359. },
  1360. /*
  1361. * NEC Vrc-5074 (Nile 4) builtin UART.
  1362. */
  1363. [pbn_nec_nile4] = {
  1364. .flags = FL_BASE0,
  1365. .num_ports = 1,
  1366. .base_baud = 520833,
  1367. .uart_offset = 8 << 3,
  1368. .reg_shift = 3,
  1369. .first_offset = 0x300,
  1370. },
  1371. /*
  1372. * Computone - uses IOMEM.
  1373. */
  1374. [pbn_computone_4] = {
  1375. .flags = FL_BASE0,
  1376. .num_ports = 4,
  1377. .base_baud = 921600,
  1378. .uart_offset = 0x40,
  1379. .reg_shift = 2,
  1380. .first_offset = 0x200,
  1381. },
  1382. [pbn_computone_6] = {
  1383. .flags = FL_BASE0,
  1384. .num_ports = 6,
  1385. .base_baud = 921600,
  1386. .uart_offset = 0x40,
  1387. .reg_shift = 2,
  1388. .first_offset = 0x200,
  1389. },
  1390. [pbn_computone_8] = {
  1391. .flags = FL_BASE0,
  1392. .num_ports = 8,
  1393. .base_baud = 921600,
  1394. .uart_offset = 0x40,
  1395. .reg_shift = 2,
  1396. .first_offset = 0x200,
  1397. },
  1398. [pbn_sbsxrsio] = {
  1399. .flags = FL_BASE0,
  1400. .num_ports = 8,
  1401. .base_baud = 460800,
  1402. .uart_offset = 256,
  1403. .reg_shift = 4,
  1404. },
  1405. /*
  1406. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1407. * Only basic 16550A support.
  1408. * XR17C15[24] are not tested, but they should work.
  1409. */
  1410. [pbn_exar_XR17C152] = {
  1411. .flags = FL_BASE0,
  1412. .num_ports = 2,
  1413. .base_baud = 921600,
  1414. .uart_offset = 0x200,
  1415. },
  1416. [pbn_exar_XR17C154] = {
  1417. .flags = FL_BASE0,
  1418. .num_ports = 4,
  1419. .base_baud = 921600,
  1420. .uart_offset = 0x200,
  1421. },
  1422. [pbn_exar_XR17C158] = {
  1423. .flags = FL_BASE0,
  1424. .num_ports = 8,
  1425. .base_baud = 921600,
  1426. .uart_offset = 0x200,
  1427. },
  1428. };
  1429. /*
  1430. * Given a complete unknown PCI device, try to use some heuristics to
  1431. * guess what the configuration might be, based on the pitiful PCI
  1432. * serial specs. Returns 0 on success, 1 on failure.
  1433. */
  1434. static int __devinit
  1435. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  1436. {
  1437. int num_iomem, num_port, first_port = -1, i;
  1438. /*
  1439. * If it is not a communications device or the programming
  1440. * interface is greater than 6, give up.
  1441. *
  1442. * (Should we try to make guesses for multiport serial devices
  1443. * later?)
  1444. */
  1445. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  1446. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  1447. (dev->class & 0xff) > 6)
  1448. return -ENODEV;
  1449. num_iomem = num_port = 0;
  1450. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1451. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  1452. num_port++;
  1453. if (first_port == -1)
  1454. first_port = i;
  1455. }
  1456. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  1457. num_iomem++;
  1458. }
  1459. /*
  1460. * If there is 1 or 0 iomem regions, and exactly one port,
  1461. * use it. We guess the number of ports based on the IO
  1462. * region size.
  1463. */
  1464. if (num_iomem <= 1 && num_port == 1) {
  1465. board->flags = first_port;
  1466. board->num_ports = pci_resource_len(dev, first_port) / 8;
  1467. return 0;
  1468. }
  1469. /*
  1470. * Now guess if we've got a board which indexes by BARs.
  1471. * Each IO BAR should be 8 bytes, and they should follow
  1472. * consecutively.
  1473. */
  1474. first_port = -1;
  1475. num_port = 0;
  1476. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1477. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  1478. pci_resource_len(dev, i) == 8 &&
  1479. (first_port == -1 || (first_port + num_port) == i)) {
  1480. num_port++;
  1481. if (first_port == -1)
  1482. first_port = i;
  1483. }
  1484. }
  1485. if (num_port > 1) {
  1486. board->flags = first_port | FL_BASE_BARS;
  1487. board->num_ports = num_port;
  1488. return 0;
  1489. }
  1490. return -ENODEV;
  1491. }
  1492. static inline int
  1493. serial_pci_matches(struct pciserial_board *board,
  1494. struct pciserial_board *guessed)
  1495. {
  1496. return
  1497. board->num_ports == guessed->num_ports &&
  1498. board->base_baud == guessed->base_baud &&
  1499. board->uart_offset == guessed->uart_offset &&
  1500. board->reg_shift == guessed->reg_shift &&
  1501. board->first_offset == guessed->first_offset;
  1502. }
  1503. /*
  1504. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  1505. * to the arrangement of serial ports on a PCI card.
  1506. */
  1507. static int __devinit
  1508. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  1509. {
  1510. struct uart_port serial_port;
  1511. struct serial_private *priv;
  1512. struct pciserial_board *board, tmp;
  1513. struct pci_serial_quirk *quirk;
  1514. int rc, nr_ports, i;
  1515. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  1516. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  1517. ent->driver_data);
  1518. return -EINVAL;
  1519. }
  1520. board = &pci_boards[ent->driver_data];
  1521. rc = pci_enable_device(dev);
  1522. if (rc)
  1523. return rc;
  1524. if (ent->driver_data == pbn_default) {
  1525. /*
  1526. * Use a copy of the pci_board entry for this;
  1527. * avoid changing entries in the table.
  1528. */
  1529. memcpy(&tmp, board, sizeof(struct pciserial_board));
  1530. board = &tmp;
  1531. /*
  1532. * We matched one of our class entries. Try to
  1533. * determine the parameters of this board.
  1534. */
  1535. rc = serial_pci_guess_board(dev, board);
  1536. if (rc)
  1537. goto disable;
  1538. } else {
  1539. /*
  1540. * We matched an explicit entry. If we are able to
  1541. * detect this boards settings with our heuristic,
  1542. * then we no longer need this entry.
  1543. */
  1544. memcpy(&tmp, &pci_boards[pbn_default],
  1545. sizeof(struct pciserial_board));
  1546. rc = serial_pci_guess_board(dev, &tmp);
  1547. if (rc == 0 && serial_pci_matches(board, &tmp))
  1548. moan_device("Redundant entry in serial pci_table.",
  1549. dev);
  1550. }
  1551. nr_ports = board->num_ports;
  1552. /*
  1553. * Find an init and setup quirks.
  1554. */
  1555. quirk = find_quirk(dev);
  1556. /*
  1557. * Run the new-style initialization function.
  1558. * The initialization function returns:
  1559. * <0 - error
  1560. * 0 - use board->num_ports
  1561. * >0 - number of ports
  1562. */
  1563. if (quirk->init) {
  1564. rc = quirk->init(dev);
  1565. if (rc < 0)
  1566. goto disable;
  1567. if (rc)
  1568. nr_ports = rc;
  1569. }
  1570. priv = kmalloc(sizeof(struct serial_private) +
  1571. sizeof(unsigned int) * nr_ports,
  1572. GFP_KERNEL);
  1573. if (!priv) {
  1574. rc = -ENOMEM;
  1575. goto deinit;
  1576. }
  1577. memset(priv, 0, sizeof(struct serial_private) +
  1578. sizeof(unsigned int) * nr_ports);
  1579. priv->quirk = quirk;
  1580. pci_set_drvdata(dev, priv);
  1581. memset(&serial_port, 0, sizeof(struct uart_port));
  1582. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  1583. serial_port.uartclk = board->base_baud * 16;
  1584. serial_port.irq = get_pci_irq(dev, board);
  1585. serial_port.dev = &dev->dev;
  1586. for (i = 0; i < nr_ports; i++) {
  1587. if (quirk->setup(dev, board, &serial_port, i))
  1588. break;
  1589. #ifdef SERIAL_DEBUG_PCI
  1590. printk("Setup PCI port: port %x, irq %d, type %d\n",
  1591. serial_port.iobase, serial_port.irq, serial_port.iotype);
  1592. #endif
  1593. priv->line[i] = serial8250_register_port(&serial_port);
  1594. if (priv->line[i] < 0) {
  1595. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  1596. break;
  1597. }
  1598. }
  1599. priv->nr = i;
  1600. return 0;
  1601. deinit:
  1602. if (quirk->exit)
  1603. quirk->exit(dev);
  1604. disable:
  1605. pci_disable_device(dev);
  1606. return rc;
  1607. }
  1608. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  1609. {
  1610. struct serial_private *priv = pci_get_drvdata(dev);
  1611. struct pci_serial_quirk *quirk;
  1612. int i;
  1613. pci_set_drvdata(dev, NULL);
  1614. for (i = 0; i < priv->nr; i++)
  1615. serial8250_unregister_port(priv->line[i]);
  1616. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1617. if (priv->remapped_bar[i])
  1618. iounmap(priv->remapped_bar[i]);
  1619. priv->remapped_bar[i] = NULL;
  1620. }
  1621. /*
  1622. * Find the exit quirks.
  1623. */
  1624. quirk = find_quirk(dev);
  1625. if (quirk->exit)
  1626. quirk->exit(dev);
  1627. pci_disable_device(dev);
  1628. kfree(priv);
  1629. }
  1630. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  1631. {
  1632. struct serial_private *priv = pci_get_drvdata(dev);
  1633. if (priv) {
  1634. int i;
  1635. for (i = 0; i < priv->nr; i++)
  1636. serial8250_suspend_port(priv->line[i]);
  1637. }
  1638. pci_save_state(dev);
  1639. pci_set_power_state(dev, pci_choose_state(dev, state));
  1640. return 0;
  1641. }
  1642. static int pciserial_resume_one(struct pci_dev *dev)
  1643. {
  1644. struct serial_private *priv = pci_get_drvdata(dev);
  1645. pci_set_power_state(dev, PCI_D0);
  1646. pci_restore_state(dev);
  1647. if (priv) {
  1648. int i;
  1649. /*
  1650. * The device may have been disabled. Re-enable it.
  1651. */
  1652. pci_enable_device(dev);
  1653. /*
  1654. * Ensure that the board is correctly configured.
  1655. */
  1656. if (priv->quirk->init)
  1657. priv->quirk->init(dev);
  1658. for (i = 0; i < priv->nr; i++)
  1659. serial8250_resume_port(priv->line[i]);
  1660. }
  1661. return 0;
  1662. }
  1663. static struct pci_device_id serial_pci_tbl[] = {
  1664. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1665. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1666. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1667. pbn_b1_8_1382400 },
  1668. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1669. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1670. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1671. pbn_b1_4_1382400 },
  1672. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1673. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1674. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1675. pbn_b1_2_1382400 },
  1676. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1677. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1678. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1679. pbn_b1_8_1382400 },
  1680. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1681. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1682. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1683. pbn_b1_4_1382400 },
  1684. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1685. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1686. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1687. pbn_b1_2_1382400 },
  1688. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1689. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1690. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  1691. pbn_b1_8_921600 },
  1692. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1693. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1694. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  1695. pbn_b1_8_921600 },
  1696. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1697. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1698. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  1699. pbn_b1_4_921600 },
  1700. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1701. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1702. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  1703. pbn_b1_4_921600 },
  1704. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1705. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1706. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  1707. pbn_b1_2_921600 },
  1708. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1709. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1710. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  1711. pbn_b1_8_921600 },
  1712. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1713. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1714. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  1715. pbn_b1_8_921600 },
  1716. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1717. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1718. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  1719. pbn_b1_4_921600 },
  1720. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  1721. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1722. pbn_b2_bt_1_115200 },
  1723. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  1724. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1725. pbn_b2_bt_2_115200 },
  1726. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  1727. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1728. pbn_b2_bt_4_115200 },
  1729. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  1730. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1731. pbn_b2_bt_2_115200 },
  1732. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  1733. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1734. pbn_b2_bt_4_115200 },
  1735. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  1736. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1737. pbn_b2_8_115200 },
  1738. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  1739. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1740. pbn_b2_8_115200 },
  1741. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  1742. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1743. pbn_b2_bt_2_115200 },
  1744. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  1745. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1746. pbn_b2_bt_2_921600 },
  1747. /*
  1748. * VScom SPCOM800, from sl@s.pl
  1749. */
  1750. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  1751. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1752. pbn_b2_8_921600 },
  1753. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  1754. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1755. pbn_b2_4_921600 },
  1756. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1757. PCI_SUBVENDOR_ID_KEYSPAN,
  1758. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  1759. pbn_panacom },
  1760. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1761. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1762. pbn_panacom4 },
  1763. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1764. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1765. pbn_panacom2 },
  1766. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1767. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1768. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  1769. pbn_b2_4_460800 },
  1770. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1771. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1772. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  1773. pbn_b2_8_460800 },
  1774. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1775. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1776. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  1777. pbn_b2_16_460800 },
  1778. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1779. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1780. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  1781. pbn_b2_16_460800 },
  1782. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1783. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1784. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  1785. pbn_b2_4_460800 },
  1786. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1787. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1788. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  1789. pbn_b2_8_460800 },
  1790. /*
  1791. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  1792. * (Exoray@isys.ca)
  1793. */
  1794. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  1795. 0x10b5, 0x106a, 0, 0,
  1796. pbn_plx_romulus },
  1797. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  1798. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1799. pbn_b1_4_115200 },
  1800. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  1801. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1802. pbn_b1_2_115200 },
  1803. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  1804. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1805. pbn_b1_8_115200 },
  1806. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  1807. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1808. pbn_b1_8_115200 },
  1809. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1810. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4, 0, 0,
  1811. pbn_b0_4_921600 },
  1812. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1813. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL, 0, 0,
  1814. pbn_b0_4_1152000 },
  1815. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1816. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1817. pbn_b0_4_115200 },
  1818. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  1819. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1820. pbn_b0_bt_2_921600 },
  1821. /*
  1822. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  1823. * from skokodyn@yahoo.com
  1824. */
  1825. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1826. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  1827. pbn_sbsxrsio },
  1828. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1829. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  1830. pbn_sbsxrsio },
  1831. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1832. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  1833. pbn_sbsxrsio },
  1834. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1835. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  1836. pbn_sbsxrsio },
  1837. /*
  1838. * Digitan DS560-558, from jimd@esoft.com
  1839. */
  1840. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  1841. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1842. pbn_b1_1_115200 },
  1843. /*
  1844. * Titan Electronic cards
  1845. * The 400L and 800L have a custom setup quirk.
  1846. */
  1847. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  1848. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1849. pbn_b0_1_921600 },
  1850. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  1851. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1852. pbn_b0_2_921600 },
  1853. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  1854. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1855. pbn_b0_4_921600 },
  1856. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  1857. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1858. pbn_b0_4_921600 },
  1859. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  1860. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1861. pbn_b1_1_921600 },
  1862. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  1863. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1864. pbn_b1_bt_2_921600 },
  1865. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  1866. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1867. pbn_b0_bt_4_921600 },
  1868. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  1869. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1870. pbn_b0_bt_8_921600 },
  1871. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  1872. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1873. pbn_b2_1_460800 },
  1874. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  1875. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1876. pbn_b2_1_460800 },
  1877. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  1878. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1879. pbn_b2_1_460800 },
  1880. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  1881. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1882. pbn_b2_bt_2_921600 },
  1883. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  1884. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1885. pbn_b2_bt_2_921600 },
  1886. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  1887. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1888. pbn_b2_bt_2_921600 },
  1889. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  1890. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1891. pbn_b2_bt_4_921600 },
  1892. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  1893. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1894. pbn_b2_bt_4_921600 },
  1895. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  1896. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1897. pbn_b2_bt_4_921600 },
  1898. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  1899. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1900. pbn_b0_1_921600 },
  1901. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  1902. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1903. pbn_b0_1_921600 },
  1904. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  1905. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1906. pbn_b0_1_921600 },
  1907. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  1908. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1909. pbn_b0_bt_2_921600 },
  1910. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  1911. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1912. pbn_b0_bt_2_921600 },
  1913. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  1914. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1915. pbn_b0_bt_2_921600 },
  1916. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  1917. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1918. pbn_b0_bt_4_921600 },
  1919. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  1920. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1921. pbn_b0_bt_4_921600 },
  1922. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  1923. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1924. pbn_b0_bt_4_921600 },
  1925. /*
  1926. * Computone devices submitted by Doug McNash dmcnash@computone.com
  1927. */
  1928. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1929. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  1930. 0, 0, pbn_computone_4 },
  1931. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1932. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  1933. 0, 0, pbn_computone_8 },
  1934. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1935. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  1936. 0, 0, pbn_computone_6 },
  1937. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  1938. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1939. pbn_oxsemi },
  1940. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  1941. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  1942. pbn_b0_bt_1_921600 },
  1943. /*
  1944. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  1945. */
  1946. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  1947. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1948. pbn_b0_bt_8_115200 },
  1949. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  1950. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1951. pbn_b0_bt_8_115200 },
  1952. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  1953. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1954. pbn_b0_bt_2_115200 },
  1955. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  1956. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1957. pbn_b0_bt_2_115200 },
  1958. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  1959. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1960. pbn_b0_bt_2_115200 },
  1961. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  1962. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1963. pbn_b0_bt_4_460800 },
  1964. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  1965. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1966. pbn_b0_bt_4_460800 },
  1967. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  1968. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1969. pbn_b0_bt_2_460800 },
  1970. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  1971. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1972. pbn_b0_bt_2_460800 },
  1973. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  1974. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1975. pbn_b0_bt_2_460800 },
  1976. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  1977. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1978. pbn_b0_bt_1_115200 },
  1979. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  1980. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1981. pbn_b0_bt_1_460800 },
  1982. /*
  1983. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  1984. */
  1985. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  1986. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1987. pbn_b1_1_1382400 },
  1988. /*
  1989. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  1990. */
  1991. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  1992. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1993. pbn_b1_1_1382400 },
  1994. /*
  1995. * RAStel 2 port modem, gerg@moreton.com.au
  1996. */
  1997. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  1998. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1999. pbn_b2_bt_2_115200 },
  2000. /*
  2001. * EKF addition for i960 Boards form EKF with serial port
  2002. */
  2003. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  2004. 0xE4BF, PCI_ANY_ID, 0, 0,
  2005. pbn_intel_i960 },
  2006. /*
  2007. * Xircom Cardbus/Ethernet combos
  2008. */
  2009. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  2010. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2011. pbn_b0_1_115200 },
  2012. /*
  2013. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  2014. */
  2015. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  2016. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2017. pbn_b0_1_115200 },
  2018. /*
  2019. * Untested PCI modems, sent in from various folks...
  2020. */
  2021. /*
  2022. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  2023. */
  2024. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  2025. 0x1048, 0x1500, 0, 0,
  2026. pbn_b1_1_115200 },
  2027. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  2028. 0xFF00, 0, 0, 0,
  2029. pbn_sgi_ioc3 },
  2030. /*
  2031. * HP Diva card
  2032. */
  2033. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2034. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  2035. pbn_b1_1_115200 },
  2036. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2037. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2038. pbn_b0_5_115200 },
  2039. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  2040. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2041. pbn_b2_1_115200 },
  2042. /*
  2043. * NEC Vrc-5074 (Nile 4) builtin UART.
  2044. */
  2045. { PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_NILE4,
  2046. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2047. pbn_nec_nile4 },
  2048. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  2049. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2050. pbn_b3_4_115200 },
  2051. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  2052. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2053. pbn_b3_8_115200 },
  2054. /*
  2055. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2056. */
  2057. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2058. PCI_ANY_ID, PCI_ANY_ID,
  2059. 0,
  2060. 0, pbn_exar_XR17C152 },
  2061. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2062. PCI_ANY_ID, PCI_ANY_ID,
  2063. 0,
  2064. 0, pbn_exar_XR17C154 },
  2065. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2066. PCI_ANY_ID, PCI_ANY_ID,
  2067. 0,
  2068. 0, pbn_exar_XR17C158 },
  2069. /*
  2070. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  2071. */
  2072. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  2073. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2074. pbn_b0_1_115200 },
  2075. /*
  2076. * These entries match devices with class COMMUNICATION_SERIAL,
  2077. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  2078. */
  2079. { PCI_ANY_ID, PCI_ANY_ID,
  2080. PCI_ANY_ID, PCI_ANY_ID,
  2081. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  2082. 0xffff00, pbn_default },
  2083. { PCI_ANY_ID, PCI_ANY_ID,
  2084. PCI_ANY_ID, PCI_ANY_ID,
  2085. PCI_CLASS_COMMUNICATION_MODEM << 8,
  2086. 0xffff00, pbn_default },
  2087. { PCI_ANY_ID, PCI_ANY_ID,
  2088. PCI_ANY_ID, PCI_ANY_ID,
  2089. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  2090. 0xffff00, pbn_default },
  2091. { 0, }
  2092. };
  2093. static struct pci_driver serial_pci_driver = {
  2094. .name = "serial",
  2095. .probe = pciserial_init_one,
  2096. .remove = __devexit_p(pciserial_remove_one),
  2097. .suspend = pciserial_suspend_one,
  2098. .resume = pciserial_resume_one,
  2099. .id_table = serial_pci_tbl,
  2100. };
  2101. static int __init serial8250_pci_init(void)
  2102. {
  2103. return pci_register_driver(&serial_pci_driver);
  2104. }
  2105. static void __exit serial8250_pci_exit(void)
  2106. {
  2107. pci_unregister_driver(&serial_pci_driver);
  2108. }
  2109. module_init(serial8250_pci_init);
  2110. module_exit(serial8250_pci_exit);
  2111. MODULE_LICENSE("GPL");
  2112. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  2113. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);