probe.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * arch/sh/kernel/cpu/sh4/probe.c
  3. *
  4. * CPU Subtype Probing for SH-4.
  5. *
  6. * Copyright (C) 2001 - 2006 Paul Mundt
  7. * Copyright (C) 2003 Richard Curnow
  8. *
  9. * This file is subject to the terms and conditions of the GNU General Public
  10. * License. See the file "COPYING" in the main directory of this archive
  11. * for more details.
  12. */
  13. #include <linux/init.h>
  14. #include <asm/processor.h>
  15. #include <asm/cache.h>
  16. #include <asm/io.h>
  17. int __init detect_cpu_and_cache_system(void)
  18. {
  19. unsigned long pvr, prr, cvr;
  20. unsigned long size;
  21. static unsigned long sizes[16] = {
  22. [1] = (1 << 12),
  23. [2] = (1 << 13),
  24. [4] = (1 << 14),
  25. [8] = (1 << 15),
  26. [9] = (1 << 16)
  27. };
  28. pvr = (ctrl_inl(CCN_PVR) >> 8) & 0xffffff;
  29. prr = (ctrl_inl(CCN_PRR) >> 4) & 0xff;
  30. cvr = (ctrl_inl(CCN_CVR));
  31. /*
  32. * Setup some sane SH-4 defaults for the icache
  33. */
  34. cpu_data->icache.way_incr = (1 << 13);
  35. cpu_data->icache.entry_shift = 5;
  36. cpu_data->icache.entry_mask = 0x1fe0;
  37. cpu_data->icache.sets = 256;
  38. cpu_data->icache.ways = 1;
  39. cpu_data->icache.linesz = L1_CACHE_BYTES;
  40. /*
  41. * And again for the dcache ..
  42. */
  43. cpu_data->dcache.way_incr = (1 << 14);
  44. cpu_data->dcache.entry_shift = 5;
  45. cpu_data->dcache.entry_mask = 0x3fe0;
  46. cpu_data->dcache.sets = 512;
  47. cpu_data->dcache.ways = 1;
  48. cpu_data->dcache.linesz = L1_CACHE_BYTES;
  49. /*
  50. * Setup some generic flags we can probe
  51. * (L2 and DSP detection only work on SH-4A)
  52. */
  53. if (((pvr >> 16) & 0xff) == 0x10) {
  54. if ((cvr & 0x02000000) == 0)
  55. cpu_data->flags |= CPU_HAS_L2_CACHE;
  56. if ((cvr & 0x10000000) == 0)
  57. cpu_data->flags |= CPU_HAS_DSP;
  58. cpu_data->flags |= CPU_HAS_LLSC;
  59. }
  60. /* FPU detection works for everyone */
  61. if ((cvr & 0x20000000) == 1)
  62. cpu_data->flags |= CPU_HAS_FPU;
  63. /* Mask off the upper chip ID */
  64. pvr &= 0xffff;
  65. /*
  66. * Probe the underlying processor version/revision and
  67. * adjust cpu_data setup accordingly.
  68. */
  69. switch (pvr) {
  70. case 0x205:
  71. cpu_data->type = CPU_SH7750;
  72. cpu_data->flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU |
  73. CPU_HAS_PERF_COUNTER | CPU_HAS_PTEA;
  74. break;
  75. case 0x206:
  76. cpu_data->type = CPU_SH7750S;
  77. cpu_data->flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU |
  78. CPU_HAS_PERF_COUNTER | CPU_HAS_PTEA;
  79. break;
  80. case 0x1100:
  81. cpu_data->type = CPU_SH7751;
  82. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
  83. break;
  84. case 0x2000:
  85. cpu_data->type = CPU_SH73180;
  86. cpu_data->icache.ways = 4;
  87. cpu_data->dcache.ways = 4;
  88. cpu_data->flags |= CPU_HAS_LLSC;
  89. break;
  90. case 0x2001:
  91. case 0x2004:
  92. cpu_data->type = CPU_SH7770;
  93. cpu_data->icache.ways = 4;
  94. cpu_data->dcache.ways = 4;
  95. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_LLSC;
  96. break;
  97. case 0x2006:
  98. case 0x200A:
  99. if (prr == 0x61)
  100. cpu_data->type = CPU_SH7781;
  101. else
  102. cpu_data->type = CPU_SH7780;
  103. cpu_data->icache.ways = 4;
  104. cpu_data->dcache.ways = 4;
  105. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER |
  106. CPU_HAS_LLSC;
  107. break;
  108. case 0x3000:
  109. case 0x3003:
  110. cpu_data->type = CPU_SH7343;
  111. cpu_data->icache.ways = 4;
  112. cpu_data->dcache.ways = 4;
  113. cpu_data->flags |= CPU_HAS_LLSC;
  114. break;
  115. case 0x8000:
  116. cpu_data->type = CPU_ST40RA;
  117. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
  118. break;
  119. case 0x8100:
  120. cpu_data->type = CPU_ST40GX1;
  121. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
  122. break;
  123. case 0x700:
  124. cpu_data->type = CPU_SH4_501;
  125. cpu_data->icache.ways = 2;
  126. cpu_data->dcache.ways = 2;
  127. cpu_data->flags |= CPU_HAS_PTEA;
  128. break;
  129. case 0x600:
  130. cpu_data->type = CPU_SH4_202;
  131. cpu_data->icache.ways = 2;
  132. cpu_data->dcache.ways = 2;
  133. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
  134. break;
  135. case 0x500 ... 0x501:
  136. switch (prr) {
  137. case 0x10:
  138. cpu_data->type = CPU_SH7750R;
  139. break;
  140. case 0x11:
  141. cpu_data->type = CPU_SH7751R;
  142. break;
  143. case 0x50 ... 0x5f:
  144. cpu_data->type = CPU_SH7760;
  145. break;
  146. }
  147. cpu_data->icache.ways = 2;
  148. cpu_data->dcache.ways = 2;
  149. cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
  150. break;
  151. default:
  152. cpu_data->type = CPU_SH_NONE;
  153. break;
  154. }
  155. #ifdef CONFIG_SH_DIRECT_MAPPED
  156. cpu_data->icache.ways = 1;
  157. cpu_data->dcache.ways = 1;
  158. #endif
  159. /*
  160. * On anything that's not a direct-mapped cache, look to the CVR
  161. * for I/D-cache specifics.
  162. */
  163. if (cpu_data->icache.ways > 1) {
  164. size = sizes[(cvr >> 20) & 0xf];
  165. cpu_data->icache.way_incr = (size >> 1);
  166. cpu_data->icache.sets = (size >> 6);
  167. cpu_data->icache.entry_mask =
  168. (cpu_data->icache.way_incr - (1 << 5));
  169. }
  170. cpu_data->icache.way_size = cpu_data->icache.sets *
  171. cpu_data->icache.linesz;
  172. if (cpu_data->dcache.ways > 1) {
  173. size = sizes[(cvr >> 16) & 0xf];
  174. cpu_data->dcache.way_incr = (size >> 1);
  175. cpu_data->dcache.sets = (size >> 6);
  176. cpu_data->dcache.entry_mask =
  177. (cpu_data->dcache.way_incr - (1 << 5));
  178. }
  179. cpu_data->dcache.way_size = cpu_data->dcache.sets *
  180. cpu_data->dcache.linesz;
  181. /*
  182. * Setup the L2 cache desc
  183. *
  184. * SH-4A's have an optional PIPT L2.
  185. */
  186. if (cpu_data->flags & CPU_HAS_L2_CACHE) {
  187. /*
  188. * Size calculation is much more sensible
  189. * than it is for the L1.
  190. *
  191. * Sizes are 128KB, 258KB, 512KB, and 1MB.
  192. */
  193. size = (cvr & 0xf) << 17;
  194. BUG_ON(!size);
  195. cpu_data->scache.way_incr = (1 << 16);
  196. cpu_data->scache.entry_shift = 5;
  197. cpu_data->scache.entry_mask = 0xffe0;
  198. cpu_data->scache.ways = 4;
  199. cpu_data->scache.linesz = L1_CACHE_BYTES;
  200. cpu_data->scache.sets = size /
  201. (cpu_data->scache.linesz * cpu_data->scache.ways);
  202. }
  203. return 0;
  204. }