forcedeth.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey. It's neither supported nor endorsed
  7. * by NVIDIA Corp. Use at your own risk.
  8. *
  9. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  10. * trademarks of NVIDIA Corporation in the United States and other
  11. * countries.
  12. *
  13. * Copyright (C) 2003,4 Manfred Spraul
  14. * Copyright (C) 2004 Andrew de Quincey (wol support)
  15. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  16. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  17. * Copyright (c) 2004 NVIDIA Corporation
  18. *
  19. * This program is free software; you can redistribute it and/or modify
  20. * it under the terms of the GNU General Public License as published by
  21. * the Free Software Foundation; either version 2 of the License, or
  22. * (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  32. *
  33. * Changelog:
  34. * 0.01: 05 Oct 2003: First release that compiles without warnings.
  35. * 0.02: 05 Oct 2003: Fix bug for nv_drain_tx: do not try to free NULL skbs.
  36. * Check all PCI BARs for the register window.
  37. * udelay added to mii_rw.
  38. * 0.03: 06 Oct 2003: Initialize dev->irq.
  39. * 0.04: 07 Oct 2003: Initialize np->lock, reduce handled irqs, add printks.
  40. * 0.05: 09 Oct 2003: printk removed again, irq status print tx_timeout.
  41. * 0.06: 10 Oct 2003: MAC Address read updated, pff flag generation updated,
  42. * irq mask updated
  43. * 0.07: 14 Oct 2003: Further irq mask updates.
  44. * 0.08: 20 Oct 2003: rx_desc.Length initialization added, nv_alloc_rx refill
  45. * added into irq handler, NULL check for drain_ring.
  46. * 0.09: 20 Oct 2003: Basic link speed irq implementation. Only handle the
  47. * requested interrupt sources.
  48. * 0.10: 20 Oct 2003: First cleanup for release.
  49. * 0.11: 21 Oct 2003: hexdump for tx added, rx buffer sizes increased.
  50. * MAC Address init fix, set_multicast cleanup.
  51. * 0.12: 23 Oct 2003: Cleanups for release.
  52. * 0.13: 25 Oct 2003: Limit for concurrent tx packets increased to 10.
  53. * Set link speed correctly. start rx before starting
  54. * tx (nv_start_rx sets the link speed).
  55. * 0.14: 25 Oct 2003: Nic dependant irq mask.
  56. * 0.15: 08 Nov 2003: fix smp deadlock with set_multicast_list during
  57. * open.
  58. * 0.16: 15 Nov 2003: include file cleanup for ppc64, rx buffer size
  59. * increased to 1628 bytes.
  60. * 0.17: 16 Nov 2003: undo rx buffer size increase. Substract 1 from
  61. * the tx length.
  62. * 0.18: 17 Nov 2003: fix oops due to late initialization of dev_stats
  63. * 0.19: 29 Nov 2003: Handle RxNoBuf, detect & handle invalid mac
  64. * addresses, really stop rx if already running
  65. * in nv_start_rx, clean up a bit.
  66. * 0.20: 07 Dec 2003: alloc fixes
  67. * 0.21: 12 Jan 2004: additional alloc fix, nic polling fix.
  68. * 0.22: 19 Jan 2004: reprogram timer to a sane rate, avoid lockup
  69. * on close.
  70. * 0.23: 26 Jan 2004: various small cleanups
  71. * 0.24: 27 Feb 2004: make driver even less anonymous in backtraces
  72. * 0.25: 09 Mar 2004: wol support
  73. * 0.26: 03 Jun 2004: netdriver specific annotation, sparse-related fixes
  74. * 0.27: 19 Jun 2004: Gigabit support, new descriptor rings,
  75. * added CK804/MCP04 device IDs, code fixes
  76. * for registers, link status and other minor fixes.
  77. * 0.28: 21 Jun 2004: Big cleanup, making driver mostly endian safe
  78. * 0.29: 31 Aug 2004: Add backup timer for link change notification.
  79. * 0.30: 25 Sep 2004: rx checksum support for nf 250 Gb. Add rx reset
  80. * into nv_close, otherwise reenabling for wol can
  81. * cause DMA to kfree'd memory.
  82. * 0.31: 14 Nov 2004: ethtool support for getting/setting link
  83. * capabilities.
  84. * 0.32: 16 Apr 2005: RX_ERROR4 handling added.
  85. * 0.33: 16 May 2005: Support for MCP51 added.
  86. * 0.34: 18 Jun 2005: Add DEV_NEED_LINKTIMER to all nForce nics.
  87. * 0.35: 26 Jun 2005: Support for MCP55 added.
  88. * 0.36: 28 Jun 2005: Add jumbo frame support.
  89. * 0.37: 10 Jul 2005: Additional ethtool support, cleanup of pci id list
  90. * 0.38: 16 Jul 2005: tx irq rewrite: Use global flags instead of
  91. * per-packet flags.
  92. * 0.39: 18 Jul 2005: Add 64bit descriptor support.
  93. * 0.40: 19 Jul 2005: Add support for mac address change.
  94. *
  95. * Known bugs:
  96. * We suspect that on some hardware no TX done interrupts are generated.
  97. * This means recovery from netif_stop_queue only happens if the hw timer
  98. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  99. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  100. * If your hardware reliably generates tx done interrupts, then you can remove
  101. * DEV_NEED_TIMERIRQ from the driver_data flags.
  102. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  103. * superfluous timer interrupts from the nic.
  104. */
  105. #define FORCEDETH_VERSION "0.40"
  106. #define DRV_NAME "forcedeth"
  107. #include <linux/module.h>
  108. #include <linux/types.h>
  109. #include <linux/pci.h>
  110. #include <linux/interrupt.h>
  111. #include <linux/netdevice.h>
  112. #include <linux/etherdevice.h>
  113. #include <linux/delay.h>
  114. #include <linux/spinlock.h>
  115. #include <linux/ethtool.h>
  116. #include <linux/timer.h>
  117. #include <linux/skbuff.h>
  118. #include <linux/mii.h>
  119. #include <linux/random.h>
  120. #include <linux/init.h>
  121. #include <linux/if_vlan.h>
  122. #include <asm/irq.h>
  123. #include <asm/io.h>
  124. #include <asm/uaccess.h>
  125. #include <asm/system.h>
  126. #if 0
  127. #define dprintk printk
  128. #else
  129. #define dprintk(x...) do { } while (0)
  130. #endif
  131. /*
  132. * Hardware access:
  133. */
  134. #define DEV_NEED_TIMERIRQ 0x0001 /* set the timer irq flag in the irq mask */
  135. #define DEV_NEED_LINKTIMER 0x0002 /* poll link settings. Relies on the timer irq */
  136. #define DEV_HAS_LARGEDESC 0x0004 /* device supports jumbo frames and needs packet format 2 */
  137. #define DEV_HAS_HIGH_DMA 0x0008 /* device supports 64bit dma */
  138. enum {
  139. NvRegIrqStatus = 0x000,
  140. #define NVREG_IRQSTAT_MIIEVENT 0x040
  141. #define NVREG_IRQSTAT_MASK 0x1ff
  142. NvRegIrqMask = 0x004,
  143. #define NVREG_IRQ_RX_ERROR 0x0001
  144. #define NVREG_IRQ_RX 0x0002
  145. #define NVREG_IRQ_RX_NOBUF 0x0004
  146. #define NVREG_IRQ_TX_ERR 0x0008
  147. #define NVREG_IRQ_TX_OK 0x0010
  148. #define NVREG_IRQ_TIMER 0x0020
  149. #define NVREG_IRQ_LINK 0x0040
  150. #define NVREG_IRQ_TX_ERROR 0x0080
  151. #define NVREG_IRQ_TX1 0x0100
  152. #define NVREG_IRQMASK_WANTED 0x00df
  153. #define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR| \
  154. NVREG_IRQ_TX_OK|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_TX_ERROR| \
  155. NVREG_IRQ_TX1))
  156. NvRegUnknownSetupReg6 = 0x008,
  157. #define NVREG_UNKSETUP6_VAL 3
  158. /*
  159. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  160. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  161. */
  162. NvRegPollingInterval = 0x00c,
  163. #define NVREG_POLL_DEFAULT 970
  164. NvRegMisc1 = 0x080,
  165. #define NVREG_MISC1_HD 0x02
  166. #define NVREG_MISC1_FORCE 0x3b0f3c
  167. NvRegTransmitterControl = 0x084,
  168. #define NVREG_XMITCTL_START 0x01
  169. NvRegTransmitterStatus = 0x088,
  170. #define NVREG_XMITSTAT_BUSY 0x01
  171. NvRegPacketFilterFlags = 0x8c,
  172. #define NVREG_PFF_ALWAYS 0x7F0008
  173. #define NVREG_PFF_PROMISC 0x80
  174. #define NVREG_PFF_MYADDR 0x20
  175. NvRegOffloadConfig = 0x90,
  176. #define NVREG_OFFLOAD_HOMEPHY 0x601
  177. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  178. NvRegReceiverControl = 0x094,
  179. #define NVREG_RCVCTL_START 0x01
  180. NvRegReceiverStatus = 0x98,
  181. #define NVREG_RCVSTAT_BUSY 0x01
  182. NvRegRandomSeed = 0x9c,
  183. #define NVREG_RNDSEED_MASK 0x00ff
  184. #define NVREG_RNDSEED_FORCE 0x7f00
  185. #define NVREG_RNDSEED_FORCE2 0x2d00
  186. #define NVREG_RNDSEED_FORCE3 0x7400
  187. NvRegUnknownSetupReg1 = 0xA0,
  188. #define NVREG_UNKSETUP1_VAL 0x16070f
  189. NvRegUnknownSetupReg2 = 0xA4,
  190. #define NVREG_UNKSETUP2_VAL 0x16
  191. NvRegMacAddrA = 0xA8,
  192. NvRegMacAddrB = 0xAC,
  193. NvRegMulticastAddrA = 0xB0,
  194. #define NVREG_MCASTADDRA_FORCE 0x01
  195. NvRegMulticastAddrB = 0xB4,
  196. NvRegMulticastMaskA = 0xB8,
  197. NvRegMulticastMaskB = 0xBC,
  198. NvRegPhyInterface = 0xC0,
  199. #define PHY_RGMII 0x10000000
  200. NvRegTxRingPhysAddr = 0x100,
  201. NvRegRxRingPhysAddr = 0x104,
  202. NvRegRingSizes = 0x108,
  203. #define NVREG_RINGSZ_TXSHIFT 0
  204. #define NVREG_RINGSZ_RXSHIFT 16
  205. NvRegUnknownTransmitterReg = 0x10c,
  206. NvRegLinkSpeed = 0x110,
  207. #define NVREG_LINKSPEED_FORCE 0x10000
  208. #define NVREG_LINKSPEED_10 1000
  209. #define NVREG_LINKSPEED_100 100
  210. #define NVREG_LINKSPEED_1000 50
  211. #define NVREG_LINKSPEED_MASK (0xFFF)
  212. NvRegUnknownSetupReg5 = 0x130,
  213. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  214. NvRegUnknownSetupReg3 = 0x13c,
  215. #define NVREG_UNKSETUP3_VAL1 0x200010
  216. NvRegTxRxControl = 0x144,
  217. #define NVREG_TXRXCTL_KICK 0x0001
  218. #define NVREG_TXRXCTL_BIT1 0x0002
  219. #define NVREG_TXRXCTL_BIT2 0x0004
  220. #define NVREG_TXRXCTL_IDLE 0x0008
  221. #define NVREG_TXRXCTL_RESET 0x0010
  222. #define NVREG_TXRXCTL_RXCHECK 0x0400
  223. NvRegMIIStatus = 0x180,
  224. #define NVREG_MIISTAT_ERROR 0x0001
  225. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  226. #define NVREG_MIISTAT_MASK 0x000f
  227. #define NVREG_MIISTAT_MASK2 0x000f
  228. NvRegUnknownSetupReg4 = 0x184,
  229. #define NVREG_UNKSETUP4_VAL 8
  230. NvRegAdapterControl = 0x188,
  231. #define NVREG_ADAPTCTL_START 0x02
  232. #define NVREG_ADAPTCTL_LINKUP 0x04
  233. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  234. #define NVREG_ADAPTCTL_RUNNING 0x100000
  235. #define NVREG_ADAPTCTL_PHYSHIFT 24
  236. NvRegMIISpeed = 0x18c,
  237. #define NVREG_MIISPEED_BIT8 (1<<8)
  238. #define NVREG_MIIDELAY 5
  239. NvRegMIIControl = 0x190,
  240. #define NVREG_MIICTL_INUSE 0x08000
  241. #define NVREG_MIICTL_WRITE 0x00400
  242. #define NVREG_MIICTL_ADDRSHIFT 5
  243. NvRegMIIData = 0x194,
  244. NvRegWakeUpFlags = 0x200,
  245. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  246. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  247. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  248. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  249. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  250. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  251. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  252. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  253. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  254. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  255. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  256. NvRegPatternCRC = 0x204,
  257. NvRegPatternMask = 0x208,
  258. NvRegPowerCap = 0x268,
  259. #define NVREG_POWERCAP_D3SUPP (1<<30)
  260. #define NVREG_POWERCAP_D2SUPP (1<<26)
  261. #define NVREG_POWERCAP_D1SUPP (1<<25)
  262. NvRegPowerState = 0x26c,
  263. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  264. #define NVREG_POWERSTATE_VALID 0x0100
  265. #define NVREG_POWERSTATE_MASK 0x0003
  266. #define NVREG_POWERSTATE_D0 0x0000
  267. #define NVREG_POWERSTATE_D1 0x0001
  268. #define NVREG_POWERSTATE_D2 0x0002
  269. #define NVREG_POWERSTATE_D3 0x0003
  270. };
  271. /* Big endian: should work, but is untested */
  272. struct ring_desc {
  273. u32 PacketBuffer;
  274. u32 FlagLen;
  275. };
  276. struct ring_desc_ex {
  277. u32 PacketBufferHigh;
  278. u32 PacketBufferLow;
  279. u32 Reserved;
  280. u32 FlagLen;
  281. };
  282. typedef union _ring_type {
  283. struct ring_desc* orig;
  284. struct ring_desc_ex* ex;
  285. } ring_type;
  286. #define FLAG_MASK_V1 0xffff0000
  287. #define FLAG_MASK_V2 0xffffc000
  288. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  289. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  290. #define NV_TX_LASTPACKET (1<<16)
  291. #define NV_TX_RETRYERROR (1<<19)
  292. #define NV_TX_FORCED_INTERRUPT (1<<24)
  293. #define NV_TX_DEFERRED (1<<26)
  294. #define NV_TX_CARRIERLOST (1<<27)
  295. #define NV_TX_LATECOLLISION (1<<28)
  296. #define NV_TX_UNDERFLOW (1<<29)
  297. #define NV_TX_ERROR (1<<30)
  298. #define NV_TX_VALID (1<<31)
  299. #define NV_TX2_LASTPACKET (1<<29)
  300. #define NV_TX2_RETRYERROR (1<<18)
  301. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  302. #define NV_TX2_DEFERRED (1<<25)
  303. #define NV_TX2_CARRIERLOST (1<<26)
  304. #define NV_TX2_LATECOLLISION (1<<27)
  305. #define NV_TX2_UNDERFLOW (1<<28)
  306. /* error and valid are the same for both */
  307. #define NV_TX2_ERROR (1<<30)
  308. #define NV_TX2_VALID (1<<31)
  309. #define NV_RX_DESCRIPTORVALID (1<<16)
  310. #define NV_RX_MISSEDFRAME (1<<17)
  311. #define NV_RX_SUBSTRACT1 (1<<18)
  312. #define NV_RX_ERROR1 (1<<23)
  313. #define NV_RX_ERROR2 (1<<24)
  314. #define NV_RX_ERROR3 (1<<25)
  315. #define NV_RX_ERROR4 (1<<26)
  316. #define NV_RX_CRCERR (1<<27)
  317. #define NV_RX_OVERFLOW (1<<28)
  318. #define NV_RX_FRAMINGERR (1<<29)
  319. #define NV_RX_ERROR (1<<30)
  320. #define NV_RX_AVAIL (1<<31)
  321. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  322. #define NV_RX2_CHECKSUMOK1 (0x10000000)
  323. #define NV_RX2_CHECKSUMOK2 (0x14000000)
  324. #define NV_RX2_CHECKSUMOK3 (0x18000000)
  325. #define NV_RX2_DESCRIPTORVALID (1<<29)
  326. #define NV_RX2_SUBSTRACT1 (1<<25)
  327. #define NV_RX2_ERROR1 (1<<18)
  328. #define NV_RX2_ERROR2 (1<<19)
  329. #define NV_RX2_ERROR3 (1<<20)
  330. #define NV_RX2_ERROR4 (1<<21)
  331. #define NV_RX2_CRCERR (1<<22)
  332. #define NV_RX2_OVERFLOW (1<<23)
  333. #define NV_RX2_FRAMINGERR (1<<24)
  334. /* error and avail are the same for both */
  335. #define NV_RX2_ERROR (1<<30)
  336. #define NV_RX2_AVAIL (1<<31)
  337. /* Miscelaneous hardware related defines: */
  338. #define NV_PCI_REGSZ 0x270
  339. /* various timeout delays: all in usec */
  340. #define NV_TXRX_RESET_DELAY 4
  341. #define NV_TXSTOP_DELAY1 10
  342. #define NV_TXSTOP_DELAY1MAX 500000
  343. #define NV_TXSTOP_DELAY2 100
  344. #define NV_RXSTOP_DELAY1 10
  345. #define NV_RXSTOP_DELAY1MAX 500000
  346. #define NV_RXSTOP_DELAY2 100
  347. #define NV_SETUP5_DELAY 5
  348. #define NV_SETUP5_DELAYMAX 50000
  349. #define NV_POWERUP_DELAY 5
  350. #define NV_POWERUP_DELAYMAX 5000
  351. #define NV_MIIBUSY_DELAY 50
  352. #define NV_MIIPHY_DELAY 10
  353. #define NV_MIIPHY_DELAYMAX 10000
  354. #define NV_WAKEUPPATTERNS 5
  355. #define NV_WAKEUPMASKENTRIES 4
  356. /* General driver defaults */
  357. #define NV_WATCHDOG_TIMEO (5*HZ)
  358. #define RX_RING 128
  359. #define TX_RING 64
  360. /*
  361. * If your nic mysteriously hangs then try to reduce the limits
  362. * to 1/0: It might be required to set NV_TX_LASTPACKET in the
  363. * last valid ring entry. But this would be impossible to
  364. * implement - probably a disassembly error.
  365. */
  366. #define TX_LIMIT_STOP 63
  367. #define TX_LIMIT_START 62
  368. /* rx/tx mac addr + type + vlan + align + slack*/
  369. #define NV_RX_HEADERS (64)
  370. /* even more slack. */
  371. #define NV_RX_ALLOC_PAD (64)
  372. /* maximum mtu size */
  373. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  374. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  375. #define OOM_REFILL (1+HZ/20)
  376. #define POLL_WAIT (1+HZ/100)
  377. #define LINK_TIMEOUT (3*HZ)
  378. /*
  379. * desc_ver values:
  380. * This field has two purposes:
  381. * - Newer nics uses a different ring layout. The layout is selected by
  382. * comparing np->desc_ver with DESC_VER_xy.
  383. * - It contains bits that are forced on when writing to NvRegTxRxControl.
  384. */
  385. #define DESC_VER_1 0x0
  386. #define DESC_VER_2 (0x02100|NVREG_TXRXCTL_RXCHECK)
  387. #define DESC_VER_3 (0x02200|NVREG_TXRXCTL_RXCHECK)
  388. /* PHY defines */
  389. #define PHY_OUI_MARVELL 0x5043
  390. #define PHY_OUI_CICADA 0x03f1
  391. #define PHYID1_OUI_MASK 0x03ff
  392. #define PHYID1_OUI_SHFT 6
  393. #define PHYID2_OUI_MASK 0xfc00
  394. #define PHYID2_OUI_SHFT 10
  395. #define PHY_INIT1 0x0f000
  396. #define PHY_INIT2 0x0e00
  397. #define PHY_INIT3 0x01000
  398. #define PHY_INIT4 0x0200
  399. #define PHY_INIT5 0x0004
  400. #define PHY_INIT6 0x02000
  401. #define PHY_GIGABIT 0x0100
  402. #define PHY_TIMEOUT 0x1
  403. #define PHY_ERROR 0x2
  404. #define PHY_100 0x1
  405. #define PHY_1000 0x2
  406. #define PHY_HALF 0x100
  407. /* FIXME: MII defines that should be added to <linux/mii.h> */
  408. #define MII_1000BT_CR 0x09
  409. #define MII_1000BT_SR 0x0a
  410. #define ADVERTISE_1000FULL 0x0200
  411. #define ADVERTISE_1000HALF 0x0100
  412. #define LPA_1000FULL 0x0800
  413. #define LPA_1000HALF 0x0400
  414. /*
  415. * SMP locking:
  416. * All hardware access under dev->priv->lock, except the performance
  417. * critical parts:
  418. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  419. * by the arch code for interrupts.
  420. * - tx setup is lockless: it relies on dev->xmit_lock. Actual submission
  421. * needs dev->priv->lock :-(
  422. * - set_multicast_list: preparation lockless, relies on dev->xmit_lock.
  423. */
  424. /* in dev: base, irq */
  425. struct fe_priv {
  426. spinlock_t lock;
  427. /* General data:
  428. * Locking: spin_lock(&np->lock); */
  429. struct net_device_stats stats;
  430. int in_shutdown;
  431. u32 linkspeed;
  432. int duplex;
  433. int autoneg;
  434. int fixed_mode;
  435. int phyaddr;
  436. int wolenabled;
  437. unsigned int phy_oui;
  438. u16 gigabit;
  439. /* General data: RO fields */
  440. dma_addr_t ring_addr;
  441. struct pci_dev *pci_dev;
  442. u32 orig_mac[2];
  443. u32 irqmask;
  444. u32 desc_ver;
  445. void __iomem *base;
  446. /* rx specific fields.
  447. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  448. */
  449. ring_type rx_ring;
  450. unsigned int cur_rx, refill_rx;
  451. struct sk_buff *rx_skbuff[RX_RING];
  452. dma_addr_t rx_dma[RX_RING];
  453. unsigned int rx_buf_sz;
  454. unsigned int pkt_limit;
  455. struct timer_list oom_kick;
  456. struct timer_list nic_poll;
  457. /* media detection workaround.
  458. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  459. */
  460. int need_linktimer;
  461. unsigned long link_timeout;
  462. /*
  463. * tx specific fields.
  464. */
  465. ring_type tx_ring;
  466. unsigned int next_tx, nic_tx;
  467. struct sk_buff *tx_skbuff[TX_RING];
  468. dma_addr_t tx_dma[TX_RING];
  469. u32 tx_flags;
  470. };
  471. /*
  472. * Maximum number of loops until we assume that a bit in the irq mask
  473. * is stuck. Overridable with module param.
  474. */
  475. static int max_interrupt_work = 5;
  476. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  477. {
  478. return netdev_priv(dev);
  479. }
  480. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  481. {
  482. return get_nvpriv(dev)->base;
  483. }
  484. static inline void pci_push(u8 __iomem *base)
  485. {
  486. /* force out pending posted writes */
  487. readl(base);
  488. }
  489. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  490. {
  491. return le32_to_cpu(prd->FlagLen)
  492. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  493. }
  494. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  495. {
  496. return le32_to_cpu(prd->FlagLen) & LEN_MASK_V2;
  497. }
  498. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  499. int delay, int delaymax, const char *msg)
  500. {
  501. u8 __iomem *base = get_hwbase(dev);
  502. pci_push(base);
  503. do {
  504. udelay(delay);
  505. delaymax -= delay;
  506. if (delaymax < 0) {
  507. if (msg)
  508. printk(msg);
  509. return 1;
  510. }
  511. } while ((readl(base + offset) & mask) != target);
  512. return 0;
  513. }
  514. #define MII_READ (-1)
  515. /* mii_rw: read/write a register on the PHY.
  516. *
  517. * Caller must guarantee serialization
  518. */
  519. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  520. {
  521. u8 __iomem *base = get_hwbase(dev);
  522. u32 reg;
  523. int retval;
  524. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  525. reg = readl(base + NvRegMIIControl);
  526. if (reg & NVREG_MIICTL_INUSE) {
  527. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  528. udelay(NV_MIIBUSY_DELAY);
  529. }
  530. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  531. if (value != MII_READ) {
  532. writel(value, base + NvRegMIIData);
  533. reg |= NVREG_MIICTL_WRITE;
  534. }
  535. writel(reg, base + NvRegMIIControl);
  536. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  537. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
  538. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
  539. dev->name, miireg, addr);
  540. retval = -1;
  541. } else if (value != MII_READ) {
  542. /* it was a write operation - fewer failures are detectable */
  543. dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
  544. dev->name, value, miireg, addr);
  545. retval = 0;
  546. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  547. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
  548. dev->name, miireg, addr);
  549. retval = -1;
  550. } else {
  551. retval = readl(base + NvRegMIIData);
  552. dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
  553. dev->name, miireg, addr, retval);
  554. }
  555. return retval;
  556. }
  557. static int phy_reset(struct net_device *dev)
  558. {
  559. struct fe_priv *np = get_nvpriv(dev);
  560. u32 miicontrol;
  561. unsigned int tries = 0;
  562. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  563. miicontrol |= BMCR_RESET;
  564. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
  565. return -1;
  566. }
  567. /* wait for 500ms */
  568. msleep(500);
  569. /* must wait till reset is deasserted */
  570. while (miicontrol & BMCR_RESET) {
  571. msleep(10);
  572. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  573. /* FIXME: 100 tries seem excessive */
  574. if (tries++ > 100)
  575. return -1;
  576. }
  577. return 0;
  578. }
  579. static int phy_init(struct net_device *dev)
  580. {
  581. struct fe_priv *np = get_nvpriv(dev);
  582. u8 __iomem *base = get_hwbase(dev);
  583. u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
  584. /* set advertise register */
  585. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  586. reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|0x800|0x400);
  587. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  588. printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
  589. return PHY_ERROR;
  590. }
  591. /* get phy interface type */
  592. phyinterface = readl(base + NvRegPhyInterface);
  593. /* see if gigabit phy */
  594. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  595. if (mii_status & PHY_GIGABIT) {
  596. np->gigabit = PHY_GIGABIT;
  597. mii_control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  598. mii_control_1000 &= ~ADVERTISE_1000HALF;
  599. if (phyinterface & PHY_RGMII)
  600. mii_control_1000 |= ADVERTISE_1000FULL;
  601. else
  602. mii_control_1000 &= ~ADVERTISE_1000FULL;
  603. if (mii_rw(dev, np->phyaddr, MII_1000BT_CR, mii_control_1000)) {
  604. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  605. return PHY_ERROR;
  606. }
  607. }
  608. else
  609. np->gigabit = 0;
  610. /* reset the phy */
  611. if (phy_reset(dev)) {
  612. printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
  613. return PHY_ERROR;
  614. }
  615. /* phy vendor specific configuration */
  616. if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
  617. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  618. phy_reserved &= ~(PHY_INIT1 | PHY_INIT2);
  619. phy_reserved |= (PHY_INIT3 | PHY_INIT4);
  620. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
  621. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  622. return PHY_ERROR;
  623. }
  624. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  625. phy_reserved |= PHY_INIT5;
  626. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
  627. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  628. return PHY_ERROR;
  629. }
  630. }
  631. if (np->phy_oui == PHY_OUI_CICADA) {
  632. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  633. phy_reserved |= PHY_INIT6;
  634. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
  635. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  636. return PHY_ERROR;
  637. }
  638. }
  639. /* restart auto negotiation */
  640. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  641. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  642. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  643. return PHY_ERROR;
  644. }
  645. return 0;
  646. }
  647. static void nv_start_rx(struct net_device *dev)
  648. {
  649. struct fe_priv *np = get_nvpriv(dev);
  650. u8 __iomem *base = get_hwbase(dev);
  651. dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
  652. /* Already running? Stop it. */
  653. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  654. writel(0, base + NvRegReceiverControl);
  655. pci_push(base);
  656. }
  657. writel(np->linkspeed, base + NvRegLinkSpeed);
  658. pci_push(base);
  659. writel(NVREG_RCVCTL_START, base + NvRegReceiverControl);
  660. dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
  661. dev->name, np->duplex, np->linkspeed);
  662. pci_push(base);
  663. }
  664. static void nv_stop_rx(struct net_device *dev)
  665. {
  666. u8 __iomem *base = get_hwbase(dev);
  667. dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
  668. writel(0, base + NvRegReceiverControl);
  669. reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  670. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
  671. KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
  672. udelay(NV_RXSTOP_DELAY2);
  673. writel(0, base + NvRegLinkSpeed);
  674. }
  675. static void nv_start_tx(struct net_device *dev)
  676. {
  677. u8 __iomem *base = get_hwbase(dev);
  678. dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
  679. writel(NVREG_XMITCTL_START, base + NvRegTransmitterControl);
  680. pci_push(base);
  681. }
  682. static void nv_stop_tx(struct net_device *dev)
  683. {
  684. u8 __iomem *base = get_hwbase(dev);
  685. dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
  686. writel(0, base + NvRegTransmitterControl);
  687. reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  688. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
  689. KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
  690. udelay(NV_TXSTOP_DELAY2);
  691. writel(0, base + NvRegUnknownTransmitterReg);
  692. }
  693. static void nv_txrx_reset(struct net_device *dev)
  694. {
  695. struct fe_priv *np = get_nvpriv(dev);
  696. u8 __iomem *base = get_hwbase(dev);
  697. dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
  698. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->desc_ver, base + NvRegTxRxControl);
  699. pci_push(base);
  700. udelay(NV_TXRX_RESET_DELAY);
  701. writel(NVREG_TXRXCTL_BIT2 | np->desc_ver, base + NvRegTxRxControl);
  702. pci_push(base);
  703. }
  704. /*
  705. * nv_get_stats: dev->get_stats function
  706. * Get latest stats value from the nic.
  707. * Called with read_lock(&dev_base_lock) held for read -
  708. * only synchronized against unregister_netdevice.
  709. */
  710. static struct net_device_stats *nv_get_stats(struct net_device *dev)
  711. {
  712. struct fe_priv *np = get_nvpriv(dev);
  713. /* It seems that the nic always generates interrupts and doesn't
  714. * accumulate errors internally. Thus the current values in np->stats
  715. * are already up to date.
  716. */
  717. return &np->stats;
  718. }
  719. /*
  720. * nv_alloc_rx: fill rx ring entries.
  721. * Return 1 if the allocations for the skbs failed and the
  722. * rx engine is without Available descriptors
  723. */
  724. static int nv_alloc_rx(struct net_device *dev)
  725. {
  726. struct fe_priv *np = get_nvpriv(dev);
  727. unsigned int refill_rx = np->refill_rx;
  728. int nr;
  729. while (np->cur_rx != refill_rx) {
  730. struct sk_buff *skb;
  731. nr = refill_rx % RX_RING;
  732. if (np->rx_skbuff[nr] == NULL) {
  733. skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  734. if (!skb)
  735. break;
  736. skb->dev = dev;
  737. np->rx_skbuff[nr] = skb;
  738. } else {
  739. skb = np->rx_skbuff[nr];
  740. }
  741. np->rx_dma[nr] = pci_map_single(np->pci_dev, skb->data, skb->len,
  742. PCI_DMA_FROMDEVICE);
  743. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  744. np->rx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->rx_dma[nr]);
  745. wmb();
  746. np->rx_ring.orig[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  747. } else {
  748. np->rx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->rx_dma[nr]) >> 32;
  749. np->rx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->rx_dma[nr]) & 0x0FFFFFFFF;
  750. wmb();
  751. np->rx_ring.ex[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  752. }
  753. dprintk(KERN_DEBUG "%s: nv_alloc_rx: Packet %d marked as Available\n",
  754. dev->name, refill_rx);
  755. refill_rx++;
  756. }
  757. np->refill_rx = refill_rx;
  758. if (np->cur_rx - refill_rx == RX_RING)
  759. return 1;
  760. return 0;
  761. }
  762. static void nv_do_rx_refill(unsigned long data)
  763. {
  764. struct net_device *dev = (struct net_device *) data;
  765. struct fe_priv *np = get_nvpriv(dev);
  766. disable_irq(dev->irq);
  767. if (nv_alloc_rx(dev)) {
  768. spin_lock(&np->lock);
  769. if (!np->in_shutdown)
  770. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  771. spin_unlock(&np->lock);
  772. }
  773. enable_irq(dev->irq);
  774. }
  775. static void nv_init_rx(struct net_device *dev)
  776. {
  777. struct fe_priv *np = get_nvpriv(dev);
  778. int i;
  779. np->cur_rx = RX_RING;
  780. np->refill_rx = 0;
  781. for (i = 0; i < RX_RING; i++)
  782. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  783. np->rx_ring.orig[i].FlagLen = 0;
  784. else
  785. np->rx_ring.ex[i].FlagLen = 0;
  786. }
  787. static void nv_init_tx(struct net_device *dev)
  788. {
  789. struct fe_priv *np = get_nvpriv(dev);
  790. int i;
  791. np->next_tx = np->nic_tx = 0;
  792. for (i = 0; i < TX_RING; i++)
  793. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  794. np->tx_ring.orig[i].FlagLen = 0;
  795. else
  796. np->tx_ring.ex[i].FlagLen = 0;
  797. }
  798. static int nv_init_ring(struct net_device *dev)
  799. {
  800. nv_init_tx(dev);
  801. nv_init_rx(dev);
  802. return nv_alloc_rx(dev);
  803. }
  804. static void nv_drain_tx(struct net_device *dev)
  805. {
  806. struct fe_priv *np = get_nvpriv(dev);
  807. int i;
  808. for (i = 0; i < TX_RING; i++) {
  809. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  810. np->tx_ring.orig[i].FlagLen = 0;
  811. else
  812. np->tx_ring.ex[i].FlagLen = 0;
  813. if (np->tx_skbuff[i]) {
  814. pci_unmap_single(np->pci_dev, np->tx_dma[i],
  815. np->tx_skbuff[i]->len,
  816. PCI_DMA_TODEVICE);
  817. dev_kfree_skb(np->tx_skbuff[i]);
  818. np->tx_skbuff[i] = NULL;
  819. np->stats.tx_dropped++;
  820. }
  821. }
  822. }
  823. static void nv_drain_rx(struct net_device *dev)
  824. {
  825. struct fe_priv *np = get_nvpriv(dev);
  826. int i;
  827. for (i = 0; i < RX_RING; i++) {
  828. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  829. np->rx_ring.orig[i].FlagLen = 0;
  830. else
  831. np->rx_ring.ex[i].FlagLen = 0;
  832. wmb();
  833. if (np->rx_skbuff[i]) {
  834. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  835. np->rx_skbuff[i]->len,
  836. PCI_DMA_FROMDEVICE);
  837. dev_kfree_skb(np->rx_skbuff[i]);
  838. np->rx_skbuff[i] = NULL;
  839. }
  840. }
  841. }
  842. static void drain_ring(struct net_device *dev)
  843. {
  844. nv_drain_tx(dev);
  845. nv_drain_rx(dev);
  846. }
  847. /*
  848. * nv_start_xmit: dev->hard_start_xmit function
  849. * Called with dev->xmit_lock held.
  850. */
  851. static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  852. {
  853. struct fe_priv *np = get_nvpriv(dev);
  854. int nr = np->next_tx % TX_RING;
  855. np->tx_skbuff[nr] = skb;
  856. np->tx_dma[nr] = pci_map_single(np->pci_dev, skb->data,skb->len,
  857. PCI_DMA_TODEVICE);
  858. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  859. np->tx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]);
  860. else {
  861. np->tx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->tx_dma[nr]) >> 32;
  862. np->tx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->tx_dma[nr]) & 0x0FFFFFFFF;
  863. }
  864. spin_lock_irq(&np->lock);
  865. wmb();
  866. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  867. np->tx_ring.orig[nr].FlagLen = cpu_to_le32( (skb->len-1) | np->tx_flags );
  868. else
  869. np->tx_ring.ex[nr].FlagLen = cpu_to_le32( (skb->len-1) | np->tx_flags );
  870. dprintk(KERN_DEBUG "%s: nv_start_xmit: packet packet %d queued for transmission.\n",
  871. dev->name, np->next_tx);
  872. {
  873. int j;
  874. for (j=0; j<64; j++) {
  875. if ((j%16) == 0)
  876. dprintk("\n%03x:", j);
  877. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  878. }
  879. dprintk("\n");
  880. }
  881. np->next_tx++;
  882. dev->trans_start = jiffies;
  883. if (np->next_tx - np->nic_tx >= TX_LIMIT_STOP)
  884. netif_stop_queue(dev);
  885. spin_unlock_irq(&np->lock);
  886. writel(NVREG_TXRXCTL_KICK|np->desc_ver, get_hwbase(dev) + NvRegTxRxControl);
  887. pci_push(get_hwbase(dev));
  888. return 0;
  889. }
  890. /*
  891. * nv_tx_done: check for completed packets, release the skbs.
  892. *
  893. * Caller must own np->lock.
  894. */
  895. static void nv_tx_done(struct net_device *dev)
  896. {
  897. struct fe_priv *np = get_nvpriv(dev);
  898. u32 Flags;
  899. int i;
  900. while (np->nic_tx != np->next_tx) {
  901. i = np->nic_tx % TX_RING;
  902. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  903. Flags = le32_to_cpu(np->tx_ring.orig[i].FlagLen);
  904. else
  905. Flags = le32_to_cpu(np->tx_ring.ex[i].FlagLen);
  906. dprintk(KERN_DEBUG "%s: nv_tx_done: looking at packet %d, Flags 0x%x.\n",
  907. dev->name, np->nic_tx, Flags);
  908. if (Flags & NV_TX_VALID)
  909. break;
  910. if (np->desc_ver == DESC_VER_1) {
  911. if (Flags & (NV_TX_RETRYERROR|NV_TX_CARRIERLOST|NV_TX_LATECOLLISION|
  912. NV_TX_UNDERFLOW|NV_TX_ERROR)) {
  913. if (Flags & NV_TX_UNDERFLOW)
  914. np->stats.tx_fifo_errors++;
  915. if (Flags & NV_TX_CARRIERLOST)
  916. np->stats.tx_carrier_errors++;
  917. np->stats.tx_errors++;
  918. } else {
  919. np->stats.tx_packets++;
  920. np->stats.tx_bytes += np->tx_skbuff[i]->len;
  921. }
  922. } else {
  923. if (Flags & (NV_TX2_RETRYERROR|NV_TX2_CARRIERLOST|NV_TX2_LATECOLLISION|
  924. NV_TX2_UNDERFLOW|NV_TX2_ERROR)) {
  925. if (Flags & NV_TX2_UNDERFLOW)
  926. np->stats.tx_fifo_errors++;
  927. if (Flags & NV_TX2_CARRIERLOST)
  928. np->stats.tx_carrier_errors++;
  929. np->stats.tx_errors++;
  930. } else {
  931. np->stats.tx_packets++;
  932. np->stats.tx_bytes += np->tx_skbuff[i]->len;
  933. }
  934. }
  935. pci_unmap_single(np->pci_dev, np->tx_dma[i],
  936. np->tx_skbuff[i]->len,
  937. PCI_DMA_TODEVICE);
  938. dev_kfree_skb_irq(np->tx_skbuff[i]);
  939. np->tx_skbuff[i] = NULL;
  940. np->nic_tx++;
  941. }
  942. if (np->next_tx - np->nic_tx < TX_LIMIT_START)
  943. netif_wake_queue(dev);
  944. }
  945. /*
  946. * nv_tx_timeout: dev->tx_timeout function
  947. * Called with dev->xmit_lock held.
  948. */
  949. static void nv_tx_timeout(struct net_device *dev)
  950. {
  951. struct fe_priv *np = get_nvpriv(dev);
  952. u8 __iomem *base = get_hwbase(dev);
  953. printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name,
  954. readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK);
  955. {
  956. int i;
  957. printk(KERN_INFO "%s: Ring at %lx: next %d nic %d\n",
  958. dev->name, (unsigned long)np->ring_addr,
  959. np->next_tx, np->nic_tx);
  960. printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
  961. for (i=0;i<0x400;i+= 32) {
  962. printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
  963. i,
  964. readl(base + i + 0), readl(base + i + 4),
  965. readl(base + i + 8), readl(base + i + 12),
  966. readl(base + i + 16), readl(base + i + 20),
  967. readl(base + i + 24), readl(base + i + 28));
  968. }
  969. printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
  970. for (i=0;i<TX_RING;i+= 4) {
  971. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  972. printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
  973. i,
  974. le32_to_cpu(np->tx_ring.orig[i].PacketBuffer),
  975. le32_to_cpu(np->tx_ring.orig[i].FlagLen),
  976. le32_to_cpu(np->tx_ring.orig[i+1].PacketBuffer),
  977. le32_to_cpu(np->tx_ring.orig[i+1].FlagLen),
  978. le32_to_cpu(np->tx_ring.orig[i+2].PacketBuffer),
  979. le32_to_cpu(np->tx_ring.orig[i+2].FlagLen),
  980. le32_to_cpu(np->tx_ring.orig[i+3].PacketBuffer),
  981. le32_to_cpu(np->tx_ring.orig[i+3].FlagLen));
  982. } else {
  983. printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
  984. i,
  985. le32_to_cpu(np->tx_ring.ex[i].PacketBufferHigh),
  986. le32_to_cpu(np->tx_ring.ex[i].PacketBufferLow),
  987. le32_to_cpu(np->tx_ring.ex[i].FlagLen),
  988. le32_to_cpu(np->tx_ring.ex[i+1].PacketBufferHigh),
  989. le32_to_cpu(np->tx_ring.ex[i+1].PacketBufferLow),
  990. le32_to_cpu(np->tx_ring.ex[i+1].FlagLen),
  991. le32_to_cpu(np->tx_ring.ex[i+2].PacketBufferHigh),
  992. le32_to_cpu(np->tx_ring.ex[i+2].PacketBufferLow),
  993. le32_to_cpu(np->tx_ring.ex[i+2].FlagLen),
  994. le32_to_cpu(np->tx_ring.ex[i+3].PacketBufferHigh),
  995. le32_to_cpu(np->tx_ring.ex[i+3].PacketBufferLow),
  996. le32_to_cpu(np->tx_ring.ex[i+3].FlagLen));
  997. }
  998. }
  999. }
  1000. spin_lock_irq(&np->lock);
  1001. /* 1) stop tx engine */
  1002. nv_stop_tx(dev);
  1003. /* 2) check that the packets were not sent already: */
  1004. nv_tx_done(dev);
  1005. /* 3) if there are dead entries: clear everything */
  1006. if (np->next_tx != np->nic_tx) {
  1007. printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
  1008. nv_drain_tx(dev);
  1009. np->next_tx = np->nic_tx = 0;
  1010. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1011. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1012. else
  1013. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1014. netif_wake_queue(dev);
  1015. }
  1016. /* 4) restart tx engine */
  1017. nv_start_tx(dev);
  1018. spin_unlock_irq(&np->lock);
  1019. }
  1020. /*
  1021. * Called when the nic notices a mismatch between the actual data len on the
  1022. * wire and the len indicated in the 802 header
  1023. */
  1024. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  1025. {
  1026. int hdrlen; /* length of the 802 header */
  1027. int protolen; /* length as stored in the proto field */
  1028. /* 1) calculate len according to header */
  1029. if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == __constant_htons(ETH_P_8021Q)) {
  1030. protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
  1031. hdrlen = VLAN_HLEN;
  1032. } else {
  1033. protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
  1034. hdrlen = ETH_HLEN;
  1035. }
  1036. dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
  1037. dev->name, datalen, protolen, hdrlen);
  1038. if (protolen > ETH_DATA_LEN)
  1039. return datalen; /* Value in proto field not a len, no checks possible */
  1040. protolen += hdrlen;
  1041. /* consistency checks: */
  1042. if (datalen > ETH_ZLEN) {
  1043. if (datalen >= protolen) {
  1044. /* more data on wire than in 802 header, trim of
  1045. * additional data.
  1046. */
  1047. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  1048. dev->name, protolen);
  1049. return protolen;
  1050. } else {
  1051. /* less data on wire than mentioned in header.
  1052. * Discard the packet.
  1053. */
  1054. dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
  1055. dev->name);
  1056. return -1;
  1057. }
  1058. } else {
  1059. /* short packet. Accept only if 802 values are also short */
  1060. if (protolen > ETH_ZLEN) {
  1061. dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
  1062. dev->name);
  1063. return -1;
  1064. }
  1065. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  1066. dev->name, datalen);
  1067. return datalen;
  1068. }
  1069. }
  1070. static void nv_rx_process(struct net_device *dev)
  1071. {
  1072. struct fe_priv *np = get_nvpriv(dev);
  1073. u32 Flags;
  1074. for (;;) {
  1075. struct sk_buff *skb;
  1076. int len;
  1077. int i;
  1078. if (np->cur_rx - np->refill_rx >= RX_RING)
  1079. break; /* we scanned the whole ring - do not continue */
  1080. i = np->cur_rx % RX_RING;
  1081. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1082. Flags = le32_to_cpu(np->rx_ring.orig[i].FlagLen);
  1083. len = nv_descr_getlength(&np->rx_ring.orig[i], np->desc_ver);
  1084. } else {
  1085. Flags = le32_to_cpu(np->rx_ring.ex[i].FlagLen);
  1086. len = nv_descr_getlength_ex(&np->rx_ring.ex[i], np->desc_ver);
  1087. }
  1088. dprintk(KERN_DEBUG "%s: nv_rx_process: looking at packet %d, Flags 0x%x.\n",
  1089. dev->name, np->cur_rx, Flags);
  1090. if (Flags & NV_RX_AVAIL)
  1091. break; /* still owned by hardware, */
  1092. /*
  1093. * the packet is for us - immediately tear down the pci mapping.
  1094. * TODO: check if a prefetch of the first cacheline improves
  1095. * the performance.
  1096. */
  1097. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  1098. np->rx_skbuff[i]->len,
  1099. PCI_DMA_FROMDEVICE);
  1100. {
  1101. int j;
  1102. dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",Flags);
  1103. for (j=0; j<64; j++) {
  1104. if ((j%16) == 0)
  1105. dprintk("\n%03x:", j);
  1106. dprintk(" %02x", ((unsigned char*)np->rx_skbuff[i]->data)[j]);
  1107. }
  1108. dprintk("\n");
  1109. }
  1110. /* look at what we actually got: */
  1111. if (np->desc_ver == DESC_VER_1) {
  1112. if (!(Flags & NV_RX_DESCRIPTORVALID))
  1113. goto next_pkt;
  1114. if (Flags & NV_RX_MISSEDFRAME) {
  1115. np->stats.rx_missed_errors++;
  1116. np->stats.rx_errors++;
  1117. goto next_pkt;
  1118. }
  1119. if (Flags & (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3)) {
  1120. np->stats.rx_errors++;
  1121. goto next_pkt;
  1122. }
  1123. if (Flags & NV_RX_CRCERR) {
  1124. np->stats.rx_crc_errors++;
  1125. np->stats.rx_errors++;
  1126. goto next_pkt;
  1127. }
  1128. if (Flags & NV_RX_OVERFLOW) {
  1129. np->stats.rx_over_errors++;
  1130. np->stats.rx_errors++;
  1131. goto next_pkt;
  1132. }
  1133. if (Flags & NV_RX_ERROR4) {
  1134. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1135. if (len < 0) {
  1136. np->stats.rx_errors++;
  1137. goto next_pkt;
  1138. }
  1139. }
  1140. /* framing errors are soft errors. */
  1141. if (Flags & NV_RX_FRAMINGERR) {
  1142. if (Flags & NV_RX_SUBSTRACT1) {
  1143. len--;
  1144. }
  1145. }
  1146. } else {
  1147. if (!(Flags & NV_RX2_DESCRIPTORVALID))
  1148. goto next_pkt;
  1149. if (Flags & (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3)) {
  1150. np->stats.rx_errors++;
  1151. goto next_pkt;
  1152. }
  1153. if (Flags & NV_RX2_CRCERR) {
  1154. np->stats.rx_crc_errors++;
  1155. np->stats.rx_errors++;
  1156. goto next_pkt;
  1157. }
  1158. if (Flags & NV_RX2_OVERFLOW) {
  1159. np->stats.rx_over_errors++;
  1160. np->stats.rx_errors++;
  1161. goto next_pkt;
  1162. }
  1163. if (Flags & NV_RX2_ERROR4) {
  1164. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1165. if (len < 0) {
  1166. np->stats.rx_errors++;
  1167. goto next_pkt;
  1168. }
  1169. }
  1170. /* framing errors are soft errors */
  1171. if (Flags & NV_RX2_FRAMINGERR) {
  1172. if (Flags & NV_RX2_SUBSTRACT1) {
  1173. len--;
  1174. }
  1175. }
  1176. Flags &= NV_RX2_CHECKSUMMASK;
  1177. if (Flags == NV_RX2_CHECKSUMOK1 ||
  1178. Flags == NV_RX2_CHECKSUMOK2 ||
  1179. Flags == NV_RX2_CHECKSUMOK3) {
  1180. dprintk(KERN_DEBUG "%s: hw checksum hit!.\n", dev->name);
  1181. np->rx_skbuff[i]->ip_summed = CHECKSUM_UNNECESSARY;
  1182. } else {
  1183. dprintk(KERN_DEBUG "%s: hwchecksum miss!.\n", dev->name);
  1184. }
  1185. }
  1186. /* got a valid packet - forward it to the network core */
  1187. skb = np->rx_skbuff[i];
  1188. np->rx_skbuff[i] = NULL;
  1189. skb_put(skb, len);
  1190. skb->protocol = eth_type_trans(skb, dev);
  1191. dprintk(KERN_DEBUG "%s: nv_rx_process: packet %d with %d bytes, proto %d accepted.\n",
  1192. dev->name, np->cur_rx, len, skb->protocol);
  1193. netif_rx(skb);
  1194. dev->last_rx = jiffies;
  1195. np->stats.rx_packets++;
  1196. np->stats.rx_bytes += len;
  1197. next_pkt:
  1198. np->cur_rx++;
  1199. }
  1200. }
  1201. static void set_bufsize(struct net_device *dev)
  1202. {
  1203. struct fe_priv *np = netdev_priv(dev);
  1204. if (dev->mtu <= ETH_DATA_LEN)
  1205. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  1206. else
  1207. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  1208. }
  1209. /*
  1210. * nv_change_mtu: dev->change_mtu function
  1211. * Called with dev_base_lock held for read.
  1212. */
  1213. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  1214. {
  1215. struct fe_priv *np = get_nvpriv(dev);
  1216. int old_mtu;
  1217. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  1218. return -EINVAL;
  1219. old_mtu = dev->mtu;
  1220. dev->mtu = new_mtu;
  1221. /* return early if the buffer sizes will not change */
  1222. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  1223. return 0;
  1224. if (old_mtu == new_mtu)
  1225. return 0;
  1226. /* synchronized against open : rtnl_lock() held by caller */
  1227. if (netif_running(dev)) {
  1228. u8 *base = get_hwbase(dev);
  1229. /*
  1230. * It seems that the nic preloads valid ring entries into an
  1231. * internal buffer. The procedure for flushing everything is
  1232. * guessed, there is probably a simpler approach.
  1233. * Changing the MTU is a rare event, it shouldn't matter.
  1234. */
  1235. disable_irq(dev->irq);
  1236. spin_lock_bh(&dev->xmit_lock);
  1237. spin_lock(&np->lock);
  1238. /* stop engines */
  1239. nv_stop_rx(dev);
  1240. nv_stop_tx(dev);
  1241. nv_txrx_reset(dev);
  1242. /* drain rx queue */
  1243. nv_drain_rx(dev);
  1244. nv_drain_tx(dev);
  1245. /* reinit driver view of the rx queue */
  1246. nv_init_rx(dev);
  1247. nv_init_tx(dev);
  1248. /* alloc new rx buffers */
  1249. set_bufsize(dev);
  1250. if (nv_alloc_rx(dev)) {
  1251. if (!np->in_shutdown)
  1252. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1253. }
  1254. /* reinit nic view of the rx queue */
  1255. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  1256. writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
  1257. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1258. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1259. else
  1260. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1261. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1262. base + NvRegRingSizes);
  1263. pci_push(base);
  1264. writel(NVREG_TXRXCTL_KICK|np->desc_ver, get_hwbase(dev) + NvRegTxRxControl);
  1265. pci_push(base);
  1266. /* restart rx engine */
  1267. nv_start_rx(dev);
  1268. nv_start_tx(dev);
  1269. spin_unlock(&np->lock);
  1270. spin_unlock_bh(&dev->xmit_lock);
  1271. enable_irq(dev->irq);
  1272. }
  1273. return 0;
  1274. }
  1275. static void nv_copy_mac_to_hw(struct net_device *dev)
  1276. {
  1277. u8 *base = get_hwbase(dev);
  1278. u32 mac[2];
  1279. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  1280. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  1281. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  1282. writel(mac[0], base + NvRegMacAddrA);
  1283. writel(mac[1], base + NvRegMacAddrB);
  1284. }
  1285. /*
  1286. * nv_set_mac_address: dev->set_mac_address function
  1287. * Called with rtnl_lock() held.
  1288. */
  1289. static int nv_set_mac_address(struct net_device *dev, void *addr)
  1290. {
  1291. struct fe_priv *np = get_nvpriv(dev);
  1292. struct sockaddr *macaddr = (struct sockaddr*)addr;
  1293. if(!is_valid_ether_addr(macaddr->sa_data))
  1294. return -EADDRNOTAVAIL;
  1295. /* synchronized against open : rtnl_lock() held by caller */
  1296. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  1297. if (netif_running(dev)) {
  1298. spin_lock_bh(&dev->xmit_lock);
  1299. spin_lock_irq(&np->lock);
  1300. /* stop rx engine */
  1301. nv_stop_rx(dev);
  1302. /* set mac address */
  1303. nv_copy_mac_to_hw(dev);
  1304. /* restart rx engine */
  1305. nv_start_rx(dev);
  1306. spin_unlock_irq(&np->lock);
  1307. spin_unlock_bh(&dev->xmit_lock);
  1308. } else {
  1309. nv_copy_mac_to_hw(dev);
  1310. }
  1311. return 0;
  1312. }
  1313. /*
  1314. * nv_set_multicast: dev->set_multicast function
  1315. * Called with dev->xmit_lock held.
  1316. */
  1317. static void nv_set_multicast(struct net_device *dev)
  1318. {
  1319. struct fe_priv *np = get_nvpriv(dev);
  1320. u8 __iomem *base = get_hwbase(dev);
  1321. u32 addr[2];
  1322. u32 mask[2];
  1323. u32 pff;
  1324. memset(addr, 0, sizeof(addr));
  1325. memset(mask, 0, sizeof(mask));
  1326. if (dev->flags & IFF_PROMISC) {
  1327. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n", dev->name);
  1328. pff = NVREG_PFF_PROMISC;
  1329. } else {
  1330. pff = NVREG_PFF_MYADDR;
  1331. if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
  1332. u32 alwaysOff[2];
  1333. u32 alwaysOn[2];
  1334. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  1335. if (dev->flags & IFF_ALLMULTI) {
  1336. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  1337. } else {
  1338. struct dev_mc_list *walk;
  1339. walk = dev->mc_list;
  1340. while (walk != NULL) {
  1341. u32 a, b;
  1342. a = le32_to_cpu(*(u32 *) walk->dmi_addr);
  1343. b = le16_to_cpu(*(u16 *) (&walk->dmi_addr[4]));
  1344. alwaysOn[0] &= a;
  1345. alwaysOff[0] &= ~a;
  1346. alwaysOn[1] &= b;
  1347. alwaysOff[1] &= ~b;
  1348. walk = walk->next;
  1349. }
  1350. }
  1351. addr[0] = alwaysOn[0];
  1352. addr[1] = alwaysOn[1];
  1353. mask[0] = alwaysOn[0] | alwaysOff[0];
  1354. mask[1] = alwaysOn[1] | alwaysOff[1];
  1355. }
  1356. }
  1357. addr[0] |= NVREG_MCASTADDRA_FORCE;
  1358. pff |= NVREG_PFF_ALWAYS;
  1359. spin_lock_irq(&np->lock);
  1360. nv_stop_rx(dev);
  1361. writel(addr[0], base + NvRegMulticastAddrA);
  1362. writel(addr[1], base + NvRegMulticastAddrB);
  1363. writel(mask[0], base + NvRegMulticastMaskA);
  1364. writel(mask[1], base + NvRegMulticastMaskB);
  1365. writel(pff, base + NvRegPacketFilterFlags);
  1366. dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
  1367. dev->name);
  1368. nv_start_rx(dev);
  1369. spin_unlock_irq(&np->lock);
  1370. }
  1371. static int nv_update_linkspeed(struct net_device *dev)
  1372. {
  1373. struct fe_priv *np = get_nvpriv(dev);
  1374. u8 __iomem *base = get_hwbase(dev);
  1375. int adv, lpa;
  1376. int newls = np->linkspeed;
  1377. int newdup = np->duplex;
  1378. int mii_status;
  1379. int retval = 0;
  1380. u32 control_1000, status_1000, phyreg;
  1381. /* BMSR_LSTATUS is latched, read it twice:
  1382. * we want the current value.
  1383. */
  1384. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1385. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1386. if (!(mii_status & BMSR_LSTATUS)) {
  1387. dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
  1388. dev->name);
  1389. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1390. newdup = 0;
  1391. retval = 0;
  1392. goto set_speed;
  1393. }
  1394. if (np->autoneg == 0) {
  1395. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
  1396. dev->name, np->fixed_mode);
  1397. if (np->fixed_mode & LPA_100FULL) {
  1398. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1399. newdup = 1;
  1400. } else if (np->fixed_mode & LPA_100HALF) {
  1401. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1402. newdup = 0;
  1403. } else if (np->fixed_mode & LPA_10FULL) {
  1404. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1405. newdup = 1;
  1406. } else {
  1407. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1408. newdup = 0;
  1409. }
  1410. retval = 1;
  1411. goto set_speed;
  1412. }
  1413. /* check auto negotiation is complete */
  1414. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  1415. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  1416. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1417. newdup = 0;
  1418. retval = 0;
  1419. dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
  1420. goto set_speed;
  1421. }
  1422. retval = 1;
  1423. if (np->gigabit == PHY_GIGABIT) {
  1424. control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1425. status_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_SR, MII_READ);
  1426. if ((control_1000 & ADVERTISE_1000FULL) &&
  1427. (status_1000 & LPA_1000FULL)) {
  1428. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
  1429. dev->name);
  1430. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  1431. newdup = 1;
  1432. goto set_speed;
  1433. }
  1434. }
  1435. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1436. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  1437. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
  1438. dev->name, adv, lpa);
  1439. /* FIXME: handle parallel detection properly */
  1440. lpa = lpa & adv;
  1441. if (lpa & LPA_100FULL) {
  1442. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1443. newdup = 1;
  1444. } else if (lpa & LPA_100HALF) {
  1445. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1446. newdup = 0;
  1447. } else if (lpa & LPA_10FULL) {
  1448. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1449. newdup = 1;
  1450. } else if (lpa & LPA_10HALF) {
  1451. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1452. newdup = 0;
  1453. } else {
  1454. dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, lpa);
  1455. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1456. newdup = 0;
  1457. }
  1458. set_speed:
  1459. if (np->duplex == newdup && np->linkspeed == newls)
  1460. return retval;
  1461. dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
  1462. dev->name, np->linkspeed, np->duplex, newls, newdup);
  1463. np->duplex = newdup;
  1464. np->linkspeed = newls;
  1465. if (np->gigabit == PHY_GIGABIT) {
  1466. phyreg = readl(base + NvRegRandomSeed);
  1467. phyreg &= ~(0x3FF00);
  1468. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  1469. phyreg |= NVREG_RNDSEED_FORCE3;
  1470. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  1471. phyreg |= NVREG_RNDSEED_FORCE2;
  1472. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  1473. phyreg |= NVREG_RNDSEED_FORCE;
  1474. writel(phyreg, base + NvRegRandomSeed);
  1475. }
  1476. phyreg = readl(base + NvRegPhyInterface);
  1477. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  1478. if (np->duplex == 0)
  1479. phyreg |= PHY_HALF;
  1480. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  1481. phyreg |= PHY_100;
  1482. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  1483. phyreg |= PHY_1000;
  1484. writel(phyreg, base + NvRegPhyInterface);
  1485. writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
  1486. base + NvRegMisc1);
  1487. pci_push(base);
  1488. writel(np->linkspeed, base + NvRegLinkSpeed);
  1489. pci_push(base);
  1490. return retval;
  1491. }
  1492. static void nv_linkchange(struct net_device *dev)
  1493. {
  1494. if (nv_update_linkspeed(dev)) {
  1495. if (netif_carrier_ok(dev)) {
  1496. nv_stop_rx(dev);
  1497. } else {
  1498. netif_carrier_on(dev);
  1499. printk(KERN_INFO "%s: link up.\n", dev->name);
  1500. }
  1501. nv_start_rx(dev);
  1502. } else {
  1503. if (netif_carrier_ok(dev)) {
  1504. netif_carrier_off(dev);
  1505. printk(KERN_INFO "%s: link down.\n", dev->name);
  1506. nv_stop_rx(dev);
  1507. }
  1508. }
  1509. }
  1510. static void nv_link_irq(struct net_device *dev)
  1511. {
  1512. u8 __iomem *base = get_hwbase(dev);
  1513. u32 miistat;
  1514. miistat = readl(base + NvRegMIIStatus);
  1515. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  1516. dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
  1517. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  1518. nv_linkchange(dev);
  1519. dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
  1520. }
  1521. static irqreturn_t nv_nic_irq(int foo, void *data, struct pt_regs *regs)
  1522. {
  1523. struct net_device *dev = (struct net_device *) data;
  1524. struct fe_priv *np = get_nvpriv(dev);
  1525. u8 __iomem *base = get_hwbase(dev);
  1526. u32 events;
  1527. int i;
  1528. dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
  1529. for (i=0; ; i++) {
  1530. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  1531. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1532. pci_push(base);
  1533. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  1534. if (!(events & np->irqmask))
  1535. break;
  1536. if (events & (NVREG_IRQ_TX1|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_ERROR|NVREG_IRQ_TX_ERR)) {
  1537. spin_lock(&np->lock);
  1538. nv_tx_done(dev);
  1539. spin_unlock(&np->lock);
  1540. }
  1541. if (events & (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF)) {
  1542. nv_rx_process(dev);
  1543. if (nv_alloc_rx(dev)) {
  1544. spin_lock(&np->lock);
  1545. if (!np->in_shutdown)
  1546. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1547. spin_unlock(&np->lock);
  1548. }
  1549. }
  1550. if (events & NVREG_IRQ_LINK) {
  1551. spin_lock(&np->lock);
  1552. nv_link_irq(dev);
  1553. spin_unlock(&np->lock);
  1554. }
  1555. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  1556. spin_lock(&np->lock);
  1557. nv_linkchange(dev);
  1558. spin_unlock(&np->lock);
  1559. np->link_timeout = jiffies + LINK_TIMEOUT;
  1560. }
  1561. if (events & (NVREG_IRQ_TX_ERR)) {
  1562. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  1563. dev->name, events);
  1564. }
  1565. if (events & (NVREG_IRQ_UNKNOWN)) {
  1566. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  1567. dev->name, events);
  1568. }
  1569. if (i > max_interrupt_work) {
  1570. spin_lock(&np->lock);
  1571. /* disable interrupts on the nic */
  1572. writel(0, base + NvRegIrqMask);
  1573. pci_push(base);
  1574. if (!np->in_shutdown)
  1575. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  1576. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
  1577. spin_unlock(&np->lock);
  1578. break;
  1579. }
  1580. }
  1581. dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
  1582. return IRQ_RETVAL(i);
  1583. }
  1584. static void nv_do_nic_poll(unsigned long data)
  1585. {
  1586. struct net_device *dev = (struct net_device *) data;
  1587. struct fe_priv *np = get_nvpriv(dev);
  1588. u8 __iomem *base = get_hwbase(dev);
  1589. disable_irq(dev->irq);
  1590. /* FIXME: Do we need synchronize_irq(dev->irq) here? */
  1591. /*
  1592. * reenable interrupts on the nic, we have to do this before calling
  1593. * nv_nic_irq because that may decide to do otherwise
  1594. */
  1595. writel(np->irqmask, base + NvRegIrqMask);
  1596. pci_push(base);
  1597. nv_nic_irq((int) 0, (void *) data, (struct pt_regs *) NULL);
  1598. enable_irq(dev->irq);
  1599. }
  1600. #ifdef CONFIG_NET_POLL_CONTROLLER
  1601. static void nv_poll_controller(struct net_device *dev)
  1602. {
  1603. nv_do_nic_poll((unsigned long) dev);
  1604. }
  1605. #endif
  1606. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  1607. {
  1608. struct fe_priv *np = get_nvpriv(dev);
  1609. strcpy(info->driver, "forcedeth");
  1610. strcpy(info->version, FORCEDETH_VERSION);
  1611. strcpy(info->bus_info, pci_name(np->pci_dev));
  1612. }
  1613. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1614. {
  1615. struct fe_priv *np = get_nvpriv(dev);
  1616. wolinfo->supported = WAKE_MAGIC;
  1617. spin_lock_irq(&np->lock);
  1618. if (np->wolenabled)
  1619. wolinfo->wolopts = WAKE_MAGIC;
  1620. spin_unlock_irq(&np->lock);
  1621. }
  1622. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1623. {
  1624. struct fe_priv *np = get_nvpriv(dev);
  1625. u8 __iomem *base = get_hwbase(dev);
  1626. spin_lock_irq(&np->lock);
  1627. if (wolinfo->wolopts == 0) {
  1628. writel(0, base + NvRegWakeUpFlags);
  1629. np->wolenabled = 0;
  1630. }
  1631. if (wolinfo->wolopts & WAKE_MAGIC) {
  1632. writel(NVREG_WAKEUPFLAGS_ENABLE, base + NvRegWakeUpFlags);
  1633. np->wolenabled = 1;
  1634. }
  1635. spin_unlock_irq(&np->lock);
  1636. return 0;
  1637. }
  1638. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1639. {
  1640. struct fe_priv *np = netdev_priv(dev);
  1641. int adv;
  1642. spin_lock_irq(&np->lock);
  1643. ecmd->port = PORT_MII;
  1644. if (!netif_running(dev)) {
  1645. /* We do not track link speed / duplex setting if the
  1646. * interface is disabled. Force a link check */
  1647. nv_update_linkspeed(dev);
  1648. }
  1649. switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  1650. case NVREG_LINKSPEED_10:
  1651. ecmd->speed = SPEED_10;
  1652. break;
  1653. case NVREG_LINKSPEED_100:
  1654. ecmd->speed = SPEED_100;
  1655. break;
  1656. case NVREG_LINKSPEED_1000:
  1657. ecmd->speed = SPEED_1000;
  1658. break;
  1659. }
  1660. ecmd->duplex = DUPLEX_HALF;
  1661. if (np->duplex)
  1662. ecmd->duplex = DUPLEX_FULL;
  1663. ecmd->autoneg = np->autoneg;
  1664. ecmd->advertising = ADVERTISED_MII;
  1665. if (np->autoneg) {
  1666. ecmd->advertising |= ADVERTISED_Autoneg;
  1667. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1668. } else {
  1669. adv = np->fixed_mode;
  1670. }
  1671. if (adv & ADVERTISE_10HALF)
  1672. ecmd->advertising |= ADVERTISED_10baseT_Half;
  1673. if (adv & ADVERTISE_10FULL)
  1674. ecmd->advertising |= ADVERTISED_10baseT_Full;
  1675. if (adv & ADVERTISE_100HALF)
  1676. ecmd->advertising |= ADVERTISED_100baseT_Half;
  1677. if (adv & ADVERTISE_100FULL)
  1678. ecmd->advertising |= ADVERTISED_100baseT_Full;
  1679. if (np->autoneg && np->gigabit == PHY_GIGABIT) {
  1680. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1681. if (adv & ADVERTISE_1000FULL)
  1682. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  1683. }
  1684. ecmd->supported = (SUPPORTED_Autoneg |
  1685. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  1686. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  1687. SUPPORTED_MII);
  1688. if (np->gigabit == PHY_GIGABIT)
  1689. ecmd->supported |= SUPPORTED_1000baseT_Full;
  1690. ecmd->phy_address = np->phyaddr;
  1691. ecmd->transceiver = XCVR_EXTERNAL;
  1692. /* ignore maxtxpkt, maxrxpkt for now */
  1693. spin_unlock_irq(&np->lock);
  1694. return 0;
  1695. }
  1696. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1697. {
  1698. struct fe_priv *np = netdev_priv(dev);
  1699. if (ecmd->port != PORT_MII)
  1700. return -EINVAL;
  1701. if (ecmd->transceiver != XCVR_EXTERNAL)
  1702. return -EINVAL;
  1703. if (ecmd->phy_address != np->phyaddr) {
  1704. /* TODO: support switching between multiple phys. Should be
  1705. * trivial, but not enabled due to lack of test hardware. */
  1706. return -EINVAL;
  1707. }
  1708. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1709. u32 mask;
  1710. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1711. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  1712. if (np->gigabit == PHY_GIGABIT)
  1713. mask |= ADVERTISED_1000baseT_Full;
  1714. if ((ecmd->advertising & mask) == 0)
  1715. return -EINVAL;
  1716. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  1717. /* Note: autonegotiation disable, speed 1000 intentionally
  1718. * forbidden - noone should need that. */
  1719. if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
  1720. return -EINVAL;
  1721. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  1722. return -EINVAL;
  1723. } else {
  1724. return -EINVAL;
  1725. }
  1726. spin_lock_irq(&np->lock);
  1727. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1728. int adv, bmcr;
  1729. np->autoneg = 1;
  1730. /* advertise only what has been requested */
  1731. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1732. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1733. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  1734. adv |= ADVERTISE_10HALF;
  1735. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  1736. adv |= ADVERTISE_10FULL;
  1737. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  1738. adv |= ADVERTISE_100HALF;
  1739. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  1740. adv |= ADVERTISE_100FULL;
  1741. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1742. if (np->gigabit == PHY_GIGABIT) {
  1743. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1744. adv &= ~ADVERTISE_1000FULL;
  1745. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  1746. adv |= ADVERTISE_1000FULL;
  1747. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1748. }
  1749. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1750. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1751. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1752. } else {
  1753. int adv, bmcr;
  1754. np->autoneg = 0;
  1755. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1756. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1757. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  1758. adv |= ADVERTISE_10HALF;
  1759. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  1760. adv |= ADVERTISE_10FULL;
  1761. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  1762. adv |= ADVERTISE_100HALF;
  1763. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  1764. adv |= ADVERTISE_100FULL;
  1765. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1766. np->fixed_mode = adv;
  1767. if (np->gigabit == PHY_GIGABIT) {
  1768. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1769. adv &= ~ADVERTISE_1000FULL;
  1770. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1771. }
  1772. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1773. bmcr |= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_FULLDPLX);
  1774. if (adv & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  1775. bmcr |= BMCR_FULLDPLX;
  1776. if (adv & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  1777. bmcr |= BMCR_SPEED100;
  1778. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1779. if (netif_running(dev)) {
  1780. /* Wait a bit and then reconfigure the nic. */
  1781. udelay(10);
  1782. nv_linkchange(dev);
  1783. }
  1784. }
  1785. spin_unlock_irq(&np->lock);
  1786. return 0;
  1787. }
  1788. #define FORCEDETH_REGS_VER 1
  1789. #define FORCEDETH_REGS_SIZE 0x400 /* 256 32-bit registers */
  1790. static int nv_get_regs_len(struct net_device *dev)
  1791. {
  1792. return FORCEDETH_REGS_SIZE;
  1793. }
  1794. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  1795. {
  1796. struct fe_priv *np = get_nvpriv(dev);
  1797. u8 __iomem *base = get_hwbase(dev);
  1798. u32 *rbuf = buf;
  1799. int i;
  1800. regs->version = FORCEDETH_REGS_VER;
  1801. spin_lock_irq(&np->lock);
  1802. for (i=0;i<FORCEDETH_REGS_SIZE/sizeof(u32);i++)
  1803. rbuf[i] = readl(base + i*sizeof(u32));
  1804. spin_unlock_irq(&np->lock);
  1805. }
  1806. static int nv_nway_reset(struct net_device *dev)
  1807. {
  1808. struct fe_priv *np = get_nvpriv(dev);
  1809. int ret;
  1810. spin_lock_irq(&np->lock);
  1811. if (np->autoneg) {
  1812. int bmcr;
  1813. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1814. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1815. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1816. ret = 0;
  1817. } else {
  1818. ret = -EINVAL;
  1819. }
  1820. spin_unlock_irq(&np->lock);
  1821. return ret;
  1822. }
  1823. static struct ethtool_ops ops = {
  1824. .get_drvinfo = nv_get_drvinfo,
  1825. .get_link = ethtool_op_get_link,
  1826. .get_wol = nv_get_wol,
  1827. .set_wol = nv_set_wol,
  1828. .get_settings = nv_get_settings,
  1829. .set_settings = nv_set_settings,
  1830. .get_regs_len = nv_get_regs_len,
  1831. .get_regs = nv_get_regs,
  1832. .nway_reset = nv_nway_reset,
  1833. };
  1834. static int nv_open(struct net_device *dev)
  1835. {
  1836. struct fe_priv *np = get_nvpriv(dev);
  1837. u8 __iomem *base = get_hwbase(dev);
  1838. int ret, oom, i;
  1839. dprintk(KERN_DEBUG "nv_open: begin\n");
  1840. /* 1) erase previous misconfiguration */
  1841. /* 4.1-1: stop adapter: ignored, 4.3 seems to be overkill */
  1842. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  1843. writel(0, base + NvRegMulticastAddrB);
  1844. writel(0, base + NvRegMulticastMaskA);
  1845. writel(0, base + NvRegMulticastMaskB);
  1846. writel(0, base + NvRegPacketFilterFlags);
  1847. writel(0, base + NvRegTransmitterControl);
  1848. writel(0, base + NvRegReceiverControl);
  1849. writel(0, base + NvRegAdapterControl);
  1850. /* 2) initialize descriptor rings */
  1851. set_bufsize(dev);
  1852. oom = nv_init_ring(dev);
  1853. writel(0, base + NvRegLinkSpeed);
  1854. writel(0, base + NvRegUnknownTransmitterReg);
  1855. nv_txrx_reset(dev);
  1856. writel(0, base + NvRegUnknownSetupReg6);
  1857. np->in_shutdown = 0;
  1858. /* 3) set mac address */
  1859. nv_copy_mac_to_hw(dev);
  1860. /* 4) give hw rings */
  1861. writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
  1862. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1863. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1864. else
  1865. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1866. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1867. base + NvRegRingSizes);
  1868. /* 5) continue setup */
  1869. writel(np->linkspeed, base + NvRegLinkSpeed);
  1870. writel(NVREG_UNKSETUP3_VAL1, base + NvRegUnknownSetupReg3);
  1871. writel(np->desc_ver, base + NvRegTxRxControl);
  1872. pci_push(base);
  1873. writel(NVREG_TXRXCTL_BIT1|np->desc_ver, base + NvRegTxRxControl);
  1874. reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  1875. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
  1876. KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
  1877. writel(0, base + NvRegUnknownSetupReg4);
  1878. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1879. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  1880. /* 6) continue setup */
  1881. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  1882. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  1883. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  1884. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  1885. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  1886. get_random_bytes(&i, sizeof(i));
  1887. writel(NVREG_RNDSEED_FORCE | (i&NVREG_RNDSEED_MASK), base + NvRegRandomSeed);
  1888. writel(NVREG_UNKSETUP1_VAL, base + NvRegUnknownSetupReg1);
  1889. writel(NVREG_UNKSETUP2_VAL, base + NvRegUnknownSetupReg2);
  1890. writel(NVREG_POLL_DEFAULT, base + NvRegPollingInterval);
  1891. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  1892. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  1893. base + NvRegAdapterControl);
  1894. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  1895. writel(NVREG_UNKSETUP4_VAL, base + NvRegUnknownSetupReg4);
  1896. writel(NVREG_WAKEUPFLAGS_VAL, base + NvRegWakeUpFlags);
  1897. i = readl(base + NvRegPowerState);
  1898. if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
  1899. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  1900. pci_push(base);
  1901. udelay(10);
  1902. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  1903. writel(0, base + NvRegIrqMask);
  1904. pci_push(base);
  1905. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  1906. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1907. pci_push(base);
  1908. ret = request_irq(dev->irq, &nv_nic_irq, SA_SHIRQ, dev->name, dev);
  1909. if (ret)
  1910. goto out_drain;
  1911. /* ask for interrupts */
  1912. writel(np->irqmask, base + NvRegIrqMask);
  1913. spin_lock_irq(&np->lock);
  1914. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  1915. writel(0, base + NvRegMulticastAddrB);
  1916. writel(0, base + NvRegMulticastMaskA);
  1917. writel(0, base + NvRegMulticastMaskB);
  1918. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  1919. /* One manual link speed update: Interrupts are enabled, future link
  1920. * speed changes cause interrupts and are handled by nv_link_irq().
  1921. */
  1922. {
  1923. u32 miistat;
  1924. miistat = readl(base + NvRegMIIStatus);
  1925. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  1926. dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
  1927. }
  1928. ret = nv_update_linkspeed(dev);
  1929. nv_start_rx(dev);
  1930. nv_start_tx(dev);
  1931. netif_start_queue(dev);
  1932. if (ret) {
  1933. netif_carrier_on(dev);
  1934. } else {
  1935. printk("%s: no link during initialization.\n", dev->name);
  1936. netif_carrier_off(dev);
  1937. }
  1938. if (oom)
  1939. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1940. spin_unlock_irq(&np->lock);
  1941. return 0;
  1942. out_drain:
  1943. drain_ring(dev);
  1944. return ret;
  1945. }
  1946. static int nv_close(struct net_device *dev)
  1947. {
  1948. struct fe_priv *np = get_nvpriv(dev);
  1949. u8 __iomem *base;
  1950. spin_lock_irq(&np->lock);
  1951. np->in_shutdown = 1;
  1952. spin_unlock_irq(&np->lock);
  1953. synchronize_irq(dev->irq);
  1954. del_timer_sync(&np->oom_kick);
  1955. del_timer_sync(&np->nic_poll);
  1956. netif_stop_queue(dev);
  1957. spin_lock_irq(&np->lock);
  1958. nv_stop_tx(dev);
  1959. nv_stop_rx(dev);
  1960. nv_txrx_reset(dev);
  1961. /* disable interrupts on the nic or we will lock up */
  1962. base = get_hwbase(dev);
  1963. writel(0, base + NvRegIrqMask);
  1964. pci_push(base);
  1965. dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
  1966. spin_unlock_irq(&np->lock);
  1967. free_irq(dev->irq, dev);
  1968. drain_ring(dev);
  1969. if (np->wolenabled)
  1970. nv_start_rx(dev);
  1971. /* FIXME: power down nic */
  1972. return 0;
  1973. }
  1974. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  1975. {
  1976. struct net_device *dev;
  1977. struct fe_priv *np;
  1978. unsigned long addr;
  1979. u8 __iomem *base;
  1980. int err, i;
  1981. dev = alloc_etherdev(sizeof(struct fe_priv));
  1982. err = -ENOMEM;
  1983. if (!dev)
  1984. goto out;
  1985. np = get_nvpriv(dev);
  1986. np->pci_dev = pci_dev;
  1987. spin_lock_init(&np->lock);
  1988. SET_MODULE_OWNER(dev);
  1989. SET_NETDEV_DEV(dev, &pci_dev->dev);
  1990. init_timer(&np->oom_kick);
  1991. np->oom_kick.data = (unsigned long) dev;
  1992. np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
  1993. init_timer(&np->nic_poll);
  1994. np->nic_poll.data = (unsigned long) dev;
  1995. np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
  1996. err = pci_enable_device(pci_dev);
  1997. if (err) {
  1998. printk(KERN_INFO "forcedeth: pci_enable_dev failed (%d) for device %s\n",
  1999. err, pci_name(pci_dev));
  2000. goto out_free;
  2001. }
  2002. pci_set_master(pci_dev);
  2003. err = pci_request_regions(pci_dev, DRV_NAME);
  2004. if (err < 0)
  2005. goto out_disable;
  2006. err = -EINVAL;
  2007. addr = 0;
  2008. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  2009. dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
  2010. pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
  2011. pci_resource_len(pci_dev, i),
  2012. pci_resource_flags(pci_dev, i));
  2013. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  2014. pci_resource_len(pci_dev, i) >= NV_PCI_REGSZ) {
  2015. addr = pci_resource_start(pci_dev, i);
  2016. break;
  2017. }
  2018. }
  2019. if (i == DEVICE_COUNT_RESOURCE) {
  2020. printk(KERN_INFO "forcedeth: Couldn't find register window for device %s.\n",
  2021. pci_name(pci_dev));
  2022. goto out_relreg;
  2023. }
  2024. /* handle different descriptor versions */
  2025. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  2026. /* packet format 3: supports 40-bit addressing */
  2027. np->desc_ver = DESC_VER_3;
  2028. if (pci_set_dma_mask(pci_dev, 0x0000007fffffffffULL)) {
  2029. printk(KERN_INFO "forcedeth: 64-bit DMA failed, using 32-bit addressing for device %s.\n",
  2030. pci_name(pci_dev));
  2031. }
  2032. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  2033. /* packet format 2: supports jumbo frames */
  2034. np->desc_ver = DESC_VER_2;
  2035. } else {
  2036. /* original packet format */
  2037. np->desc_ver = DESC_VER_1;
  2038. }
  2039. np->pkt_limit = NV_PKTLIMIT_1;
  2040. if (id->driver_data & DEV_HAS_LARGEDESC)
  2041. np->pkt_limit = NV_PKTLIMIT_2;
  2042. err = -ENOMEM;
  2043. np->base = ioremap(addr, NV_PCI_REGSZ);
  2044. if (!np->base)
  2045. goto out_relreg;
  2046. dev->base_addr = (unsigned long)np->base;
  2047. dev->irq = pci_dev->irq;
  2048. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  2049. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  2050. sizeof(struct ring_desc) * (RX_RING + TX_RING),
  2051. &np->ring_addr);
  2052. if (!np->rx_ring.orig)
  2053. goto out_unmap;
  2054. np->tx_ring.orig = &np->rx_ring.orig[RX_RING];
  2055. } else {
  2056. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  2057. sizeof(struct ring_desc_ex) * (RX_RING + TX_RING),
  2058. &np->ring_addr);
  2059. if (!np->rx_ring.ex)
  2060. goto out_unmap;
  2061. np->tx_ring.ex = &np->rx_ring.ex[RX_RING];
  2062. }
  2063. dev->open = nv_open;
  2064. dev->stop = nv_close;
  2065. dev->hard_start_xmit = nv_start_xmit;
  2066. dev->get_stats = nv_get_stats;
  2067. dev->change_mtu = nv_change_mtu;
  2068. dev->set_mac_address = nv_set_mac_address;
  2069. dev->set_multicast_list = nv_set_multicast;
  2070. #ifdef CONFIG_NET_POLL_CONTROLLER
  2071. dev->poll_controller = nv_poll_controller;
  2072. #endif
  2073. SET_ETHTOOL_OPS(dev, &ops);
  2074. dev->tx_timeout = nv_tx_timeout;
  2075. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  2076. pci_set_drvdata(pci_dev, dev);
  2077. /* read the mac address */
  2078. base = get_hwbase(dev);
  2079. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  2080. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  2081. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  2082. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  2083. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  2084. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  2085. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  2086. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  2087. if (!is_valid_ether_addr(dev->dev_addr)) {
  2088. /*
  2089. * Bad mac address. At least one bios sets the mac address
  2090. * to 01:23:45:67:89:ab
  2091. */
  2092. printk(KERN_ERR "%s: Invalid Mac address detected: %02x:%02x:%02x:%02x:%02x:%02x\n",
  2093. pci_name(pci_dev),
  2094. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2095. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2096. printk(KERN_ERR "Please complain to your hardware vendor. Switching to a random MAC.\n");
  2097. dev->dev_addr[0] = 0x00;
  2098. dev->dev_addr[1] = 0x00;
  2099. dev->dev_addr[2] = 0x6c;
  2100. get_random_bytes(&dev->dev_addr[3], 3);
  2101. }
  2102. dprintk(KERN_DEBUG "%s: MAC Address %02x:%02x:%02x:%02x:%02x:%02x\n", pci_name(pci_dev),
  2103. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2104. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2105. /* disable WOL */
  2106. writel(0, base + NvRegWakeUpFlags);
  2107. np->wolenabled = 0;
  2108. if (np->desc_ver == DESC_VER_1) {
  2109. np->tx_flags = NV_TX_LASTPACKET|NV_TX_VALID;
  2110. } else {
  2111. np->tx_flags = NV_TX2_LASTPACKET|NV_TX2_VALID;
  2112. }
  2113. np->irqmask = NVREG_IRQMASK_WANTED;
  2114. if (id->driver_data & DEV_NEED_TIMERIRQ)
  2115. np->irqmask |= NVREG_IRQ_TIMER;
  2116. if (id->driver_data & DEV_NEED_LINKTIMER) {
  2117. dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
  2118. np->need_linktimer = 1;
  2119. np->link_timeout = jiffies + LINK_TIMEOUT;
  2120. } else {
  2121. dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
  2122. np->need_linktimer = 0;
  2123. }
  2124. /* find a suitable phy */
  2125. for (i = 1; i < 32; i++) {
  2126. int id1, id2;
  2127. spin_lock_irq(&np->lock);
  2128. id1 = mii_rw(dev, i, MII_PHYSID1, MII_READ);
  2129. spin_unlock_irq(&np->lock);
  2130. if (id1 < 0 || id1 == 0xffff)
  2131. continue;
  2132. spin_lock_irq(&np->lock);
  2133. id2 = mii_rw(dev, i, MII_PHYSID2, MII_READ);
  2134. spin_unlock_irq(&np->lock);
  2135. if (id2 < 0 || id2 == 0xffff)
  2136. continue;
  2137. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  2138. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  2139. dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
  2140. pci_name(pci_dev), id1, id2, i);
  2141. np->phyaddr = i;
  2142. np->phy_oui = id1 | id2;
  2143. break;
  2144. }
  2145. if (i == 32) {
  2146. /* PHY in isolate mode? No phy attached and user wants to
  2147. * test loopback? Very odd, but can be correct.
  2148. */
  2149. printk(KERN_INFO "%s: open: Could not find a valid PHY.\n",
  2150. pci_name(pci_dev));
  2151. }
  2152. if (i != 32) {
  2153. /* reset it */
  2154. phy_init(dev);
  2155. }
  2156. /* set default link speed settings */
  2157. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2158. np->duplex = 0;
  2159. np->autoneg = 1;
  2160. err = register_netdev(dev);
  2161. if (err) {
  2162. printk(KERN_INFO "forcedeth: unable to register netdev: %d\n", err);
  2163. goto out_freering;
  2164. }
  2165. printk(KERN_INFO "%s: forcedeth.c: subsystem: %05x:%04x bound to %s\n",
  2166. dev->name, pci_dev->subsystem_vendor, pci_dev->subsystem_device,
  2167. pci_name(pci_dev));
  2168. return 0;
  2169. out_freering:
  2170. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  2171. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING),
  2172. np->rx_ring.orig, np->ring_addr);
  2173. else
  2174. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (RX_RING + TX_RING),
  2175. np->rx_ring.ex, np->ring_addr);
  2176. pci_set_drvdata(pci_dev, NULL);
  2177. out_unmap:
  2178. iounmap(get_hwbase(dev));
  2179. out_relreg:
  2180. pci_release_regions(pci_dev);
  2181. out_disable:
  2182. pci_disable_device(pci_dev);
  2183. out_free:
  2184. free_netdev(dev);
  2185. out:
  2186. return err;
  2187. }
  2188. static void __devexit nv_remove(struct pci_dev *pci_dev)
  2189. {
  2190. struct net_device *dev = pci_get_drvdata(pci_dev);
  2191. struct fe_priv *np = get_nvpriv(dev);
  2192. u8 __iomem *base = get_hwbase(dev);
  2193. unregister_netdev(dev);
  2194. /* special op: write back the misordered MAC address - otherwise
  2195. * the next nv_probe would see a wrong address.
  2196. */
  2197. writel(np->orig_mac[0], base + NvRegMacAddrA);
  2198. writel(np->orig_mac[1], base + NvRegMacAddrB);
  2199. /* free all structures */
  2200. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  2201. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING), np->rx_ring.orig, np->ring_addr);
  2202. else
  2203. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (RX_RING + TX_RING), np->rx_ring.ex, np->ring_addr);
  2204. iounmap(get_hwbase(dev));
  2205. pci_release_regions(pci_dev);
  2206. pci_disable_device(pci_dev);
  2207. free_netdev(dev);
  2208. pci_set_drvdata(pci_dev, NULL);
  2209. }
  2210. static struct pci_device_id pci_tbl[] = {
  2211. { /* nForce Ethernet Controller */
  2212. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1),
  2213. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2214. },
  2215. { /* nForce2 Ethernet Controller */
  2216. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2),
  2217. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2218. },
  2219. { /* nForce3 Ethernet Controller */
  2220. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3),
  2221. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2222. },
  2223. { /* nForce3 Ethernet Controller */
  2224. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4),
  2225. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2226. },
  2227. { /* nForce3 Ethernet Controller */
  2228. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5),
  2229. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2230. },
  2231. { /* nForce3 Ethernet Controller */
  2232. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6),
  2233. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2234. },
  2235. { /* nForce3 Ethernet Controller */
  2236. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7),
  2237. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2238. },
  2239. { /* CK804 Ethernet Controller */
  2240. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8),
  2241. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA,
  2242. },
  2243. { /* CK804 Ethernet Controller */
  2244. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9),
  2245. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA,
  2246. },
  2247. { /* MCP04 Ethernet Controller */
  2248. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10),
  2249. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA,
  2250. },
  2251. { /* MCP04 Ethernet Controller */
  2252. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11),
  2253. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA,
  2254. },
  2255. { /* MCP51 Ethernet Controller */
  2256. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12),
  2257. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA,
  2258. },
  2259. { /* MCP51 Ethernet Controller */
  2260. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13),
  2261. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA,
  2262. },
  2263. { /* MCP55 Ethernet Controller */
  2264. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14),
  2265. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA,
  2266. },
  2267. { /* MCP55 Ethernet Controller */
  2268. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15),
  2269. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA,
  2270. },
  2271. {0,},
  2272. };
  2273. static struct pci_driver driver = {
  2274. .name = "forcedeth",
  2275. .id_table = pci_tbl,
  2276. .probe = nv_probe,
  2277. .remove = __devexit_p(nv_remove),
  2278. };
  2279. static int __init init_nic(void)
  2280. {
  2281. printk(KERN_INFO "forcedeth.c: Reverse Engineered nForce ethernet driver. Version %s.\n", FORCEDETH_VERSION);
  2282. return pci_module_init(&driver);
  2283. }
  2284. static void __exit exit_nic(void)
  2285. {
  2286. pci_unregister_driver(&driver);
  2287. }
  2288. module_param(max_interrupt_work, int, 0);
  2289. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  2290. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  2291. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  2292. MODULE_LICENSE("GPL");
  2293. MODULE_DEVICE_TABLE(pci, pci_tbl);
  2294. module_init(init_nic);
  2295. module_exit(exit_nic);