omap-iommu2.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * omap iommu: omap2/3 architecture specific functions
  3. *
  4. * Copyright (C) 2008-2009 Nokia Corporation
  5. *
  6. * Written by Hiroshi DOYU <Hiroshi.DOYU@nokia.com>,
  7. * Paul Mundt and Toshihiro Kobayashi
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/err.h>
  14. #include <linux/device.h>
  15. #include <linux/io.h>
  16. #include <linux/jiffies.h>
  17. #include <linux/module.h>
  18. #include <linux/omap-iommu.h>
  19. #include <linux/slab.h>
  20. #include <linux/stringify.h>
  21. #include <linux/platform_data/iommu-omap.h>
  22. #include "omap-iommu.h"
  23. /*
  24. * omap2 architecture specific register bit definitions
  25. */
  26. #define IOMMU_ARCH_VERSION 0x00000011
  27. /* SYSCONF */
  28. #define MMU_SYS_IDLE_SHIFT 3
  29. #define MMU_SYS_IDLE_FORCE (0 << MMU_SYS_IDLE_SHIFT)
  30. #define MMU_SYS_IDLE_NONE (1 << MMU_SYS_IDLE_SHIFT)
  31. #define MMU_SYS_IDLE_SMART (2 << MMU_SYS_IDLE_SHIFT)
  32. #define MMU_SYS_IDLE_MASK (3 << MMU_SYS_IDLE_SHIFT)
  33. #define MMU_SYS_AUTOIDLE 1
  34. /* IRQSTATUS & IRQENABLE */
  35. #define MMU_IRQ_MULTIHITFAULT (1 << 4)
  36. #define MMU_IRQ_TABLEWALKFAULT (1 << 3)
  37. #define MMU_IRQ_EMUMISS (1 << 2)
  38. #define MMU_IRQ_TRANSLATIONFAULT (1 << 1)
  39. #define MMU_IRQ_TLBMISS (1 << 0)
  40. #define __MMU_IRQ_FAULT \
  41. (MMU_IRQ_MULTIHITFAULT | MMU_IRQ_EMUMISS | MMU_IRQ_TRANSLATIONFAULT)
  42. #define MMU_IRQ_MASK \
  43. (__MMU_IRQ_FAULT | MMU_IRQ_TABLEWALKFAULT | MMU_IRQ_TLBMISS)
  44. #define MMU_IRQ_TWL_MASK (__MMU_IRQ_FAULT | MMU_IRQ_TABLEWALKFAULT)
  45. #define MMU_IRQ_TLB_MISS_MASK (__MMU_IRQ_FAULT | MMU_IRQ_TLBMISS)
  46. /* MMU_CNTL */
  47. #define MMU_CNTL_SHIFT 1
  48. #define MMU_CNTL_MASK (7 << MMU_CNTL_SHIFT)
  49. #define MMU_CNTL_EML_TLB (1 << 3)
  50. #define MMU_CNTL_TWL_EN (1 << 2)
  51. #define MMU_CNTL_MMU_EN (1 << 1)
  52. #define get_cam_va_mask(pgsz) \
  53. (((pgsz) == MMU_CAM_PGSZ_16M) ? 0xff000000 : \
  54. ((pgsz) == MMU_CAM_PGSZ_1M) ? 0xfff00000 : \
  55. ((pgsz) == MMU_CAM_PGSZ_64K) ? 0xffff0000 : \
  56. ((pgsz) == MMU_CAM_PGSZ_4K) ? 0xfffff000 : 0)
  57. /* IOMMU errors */
  58. #define OMAP_IOMMU_ERR_TLB_MISS (1 << 0)
  59. #define OMAP_IOMMU_ERR_TRANS_FAULT (1 << 1)
  60. #define OMAP_IOMMU_ERR_EMU_MISS (1 << 2)
  61. #define OMAP_IOMMU_ERR_TBLWALK_FAULT (1 << 3)
  62. #define OMAP_IOMMU_ERR_MULTIHIT_FAULT (1 << 4)
  63. static void __iommu_set_twl(struct omap_iommu *obj, bool on)
  64. {
  65. u32 l = iommu_read_reg(obj, MMU_CNTL);
  66. if (on)
  67. iommu_write_reg(obj, MMU_IRQ_TWL_MASK, MMU_IRQENABLE);
  68. else
  69. iommu_write_reg(obj, MMU_IRQ_TLB_MISS_MASK, MMU_IRQENABLE);
  70. l &= ~MMU_CNTL_MASK;
  71. if (on)
  72. l |= (MMU_CNTL_MMU_EN | MMU_CNTL_TWL_EN);
  73. else
  74. l |= (MMU_CNTL_MMU_EN);
  75. iommu_write_reg(obj, l, MMU_CNTL);
  76. }
  77. static int omap2_iommu_enable(struct omap_iommu *obj)
  78. {
  79. u32 l, pa;
  80. if (!obj->iopgd || !IS_ALIGNED((u32)obj->iopgd, SZ_16K))
  81. return -EINVAL;
  82. pa = virt_to_phys(obj->iopgd);
  83. if (!IS_ALIGNED(pa, SZ_16K))
  84. return -EINVAL;
  85. l = iommu_read_reg(obj, MMU_REVISION);
  86. dev_info(obj->dev, "%s: version %d.%d\n", obj->name,
  87. (l >> 4) & 0xf, l & 0xf);
  88. l = iommu_read_reg(obj, MMU_SYSCONFIG);
  89. l &= ~MMU_SYS_IDLE_MASK;
  90. l |= (MMU_SYS_IDLE_SMART | MMU_SYS_AUTOIDLE);
  91. iommu_write_reg(obj, l, MMU_SYSCONFIG);
  92. iommu_write_reg(obj, pa, MMU_TTB);
  93. __iommu_set_twl(obj, true);
  94. return 0;
  95. }
  96. static void omap2_iommu_disable(struct omap_iommu *obj)
  97. {
  98. u32 l = iommu_read_reg(obj, MMU_CNTL);
  99. l &= ~MMU_CNTL_MASK;
  100. iommu_write_reg(obj, l, MMU_CNTL);
  101. iommu_write_reg(obj, MMU_SYS_IDLE_FORCE, MMU_SYSCONFIG);
  102. dev_dbg(obj->dev, "%s is shutting down\n", obj->name);
  103. }
  104. static void omap2_iommu_set_twl(struct omap_iommu *obj, bool on)
  105. {
  106. __iommu_set_twl(obj, false);
  107. }
  108. static u32 omap2_iommu_fault_isr(struct omap_iommu *obj, u32 *ra)
  109. {
  110. u32 stat, da;
  111. u32 errs = 0;
  112. stat = iommu_read_reg(obj, MMU_IRQSTATUS);
  113. stat &= MMU_IRQ_MASK;
  114. if (!stat) {
  115. *ra = 0;
  116. return 0;
  117. }
  118. da = iommu_read_reg(obj, MMU_FAULT_AD);
  119. *ra = da;
  120. if (stat & MMU_IRQ_TLBMISS)
  121. errs |= OMAP_IOMMU_ERR_TLB_MISS;
  122. if (stat & MMU_IRQ_TRANSLATIONFAULT)
  123. errs |= OMAP_IOMMU_ERR_TRANS_FAULT;
  124. if (stat & MMU_IRQ_EMUMISS)
  125. errs |= OMAP_IOMMU_ERR_EMU_MISS;
  126. if (stat & MMU_IRQ_TABLEWALKFAULT)
  127. errs |= OMAP_IOMMU_ERR_TBLWALK_FAULT;
  128. if (stat & MMU_IRQ_MULTIHITFAULT)
  129. errs |= OMAP_IOMMU_ERR_MULTIHIT_FAULT;
  130. iommu_write_reg(obj, stat, MMU_IRQSTATUS);
  131. return errs;
  132. }
  133. static void omap2_tlb_read_cr(struct omap_iommu *obj, struct cr_regs *cr)
  134. {
  135. cr->cam = iommu_read_reg(obj, MMU_READ_CAM);
  136. cr->ram = iommu_read_reg(obj, MMU_READ_RAM);
  137. }
  138. static void omap2_tlb_load_cr(struct omap_iommu *obj, struct cr_regs *cr)
  139. {
  140. iommu_write_reg(obj, cr->cam | MMU_CAM_V, MMU_CAM);
  141. iommu_write_reg(obj, cr->ram, MMU_RAM);
  142. }
  143. static u32 omap2_cr_to_virt(struct cr_regs *cr)
  144. {
  145. u32 page_size = cr->cam & MMU_CAM_PGSZ_MASK;
  146. u32 mask = get_cam_va_mask(cr->cam & page_size);
  147. return cr->cam & mask;
  148. }
  149. static struct cr_regs *omap2_alloc_cr(struct omap_iommu *obj,
  150. struct iotlb_entry *e)
  151. {
  152. struct cr_regs *cr;
  153. if (e->da & ~(get_cam_va_mask(e->pgsz))) {
  154. dev_err(obj->dev, "%s:\twrong alignment: %08x\n", __func__,
  155. e->da);
  156. return ERR_PTR(-EINVAL);
  157. }
  158. cr = kmalloc(sizeof(*cr), GFP_KERNEL);
  159. if (!cr)
  160. return ERR_PTR(-ENOMEM);
  161. cr->cam = (e->da & MMU_CAM_VATAG_MASK) | e->prsvd | e->pgsz | e->valid;
  162. cr->ram = e->pa | e->endian | e->elsz | e->mixed;
  163. return cr;
  164. }
  165. static inline int omap2_cr_valid(struct cr_regs *cr)
  166. {
  167. return cr->cam & MMU_CAM_V;
  168. }
  169. static u32 omap2_get_pte_attr(struct iotlb_entry *e)
  170. {
  171. u32 attr;
  172. attr = e->mixed << 5;
  173. attr |= e->endian;
  174. attr |= e->elsz >> 3;
  175. attr <<= (((e->pgsz == MMU_CAM_PGSZ_4K) ||
  176. (e->pgsz == MMU_CAM_PGSZ_64K)) ? 0 : 6);
  177. return attr;
  178. }
  179. static ssize_t
  180. omap2_dump_cr(struct omap_iommu *obj, struct cr_regs *cr, char *buf)
  181. {
  182. char *p = buf;
  183. /* FIXME: Need more detail analysis of cam/ram */
  184. p += sprintf(p, "%08x %08x %01x\n", cr->cam, cr->ram,
  185. (cr->cam & MMU_CAM_P) ? 1 : 0);
  186. return p - buf;
  187. }
  188. #define pr_reg(name) \
  189. do { \
  190. ssize_t bytes; \
  191. const char *str = "%20s: %08x\n"; \
  192. const int maxcol = 32; \
  193. bytes = snprintf(p, maxcol, str, __stringify(name), \
  194. iommu_read_reg(obj, MMU_##name)); \
  195. p += bytes; \
  196. len -= bytes; \
  197. if (len < maxcol) \
  198. goto out; \
  199. } while (0)
  200. static ssize_t
  201. omap2_iommu_dump_ctx(struct omap_iommu *obj, char *buf, ssize_t len)
  202. {
  203. char *p = buf;
  204. pr_reg(REVISION);
  205. pr_reg(SYSCONFIG);
  206. pr_reg(SYSSTATUS);
  207. pr_reg(IRQSTATUS);
  208. pr_reg(IRQENABLE);
  209. pr_reg(WALKING_ST);
  210. pr_reg(CNTL);
  211. pr_reg(FAULT_AD);
  212. pr_reg(TTB);
  213. pr_reg(LOCK);
  214. pr_reg(LD_TLB);
  215. pr_reg(CAM);
  216. pr_reg(RAM);
  217. pr_reg(GFLUSH);
  218. pr_reg(FLUSH_ENTRY);
  219. pr_reg(READ_CAM);
  220. pr_reg(READ_RAM);
  221. pr_reg(EMU_FAULT_AD);
  222. out:
  223. return p - buf;
  224. }
  225. static void omap2_iommu_save_ctx(struct omap_iommu *obj)
  226. {
  227. int i;
  228. u32 *p = obj->ctx;
  229. for (i = 0; i < (MMU_REG_SIZE / sizeof(u32)); i++) {
  230. p[i] = iommu_read_reg(obj, i * sizeof(u32));
  231. dev_dbg(obj->dev, "%s\t[%02d] %08x\n", __func__, i, p[i]);
  232. }
  233. BUG_ON(p[0] != IOMMU_ARCH_VERSION);
  234. }
  235. static void omap2_iommu_restore_ctx(struct omap_iommu *obj)
  236. {
  237. int i;
  238. u32 *p = obj->ctx;
  239. for (i = 0; i < (MMU_REG_SIZE / sizeof(u32)); i++) {
  240. iommu_write_reg(obj, p[i], i * sizeof(u32));
  241. dev_dbg(obj->dev, "%s\t[%02d] %08x\n", __func__, i, p[i]);
  242. }
  243. BUG_ON(p[0] != IOMMU_ARCH_VERSION);
  244. }
  245. static void omap2_cr_to_e(struct cr_regs *cr, struct iotlb_entry *e)
  246. {
  247. e->da = cr->cam & MMU_CAM_VATAG_MASK;
  248. e->pa = cr->ram & MMU_RAM_PADDR_MASK;
  249. e->valid = cr->cam & MMU_CAM_V;
  250. e->pgsz = cr->cam & MMU_CAM_PGSZ_MASK;
  251. e->endian = cr->ram & MMU_RAM_ENDIAN_MASK;
  252. e->elsz = cr->ram & MMU_RAM_ELSZ_MASK;
  253. e->mixed = cr->ram & MMU_RAM_MIXED;
  254. }
  255. static const struct iommu_functions omap2_iommu_ops = {
  256. .version = IOMMU_ARCH_VERSION,
  257. .enable = omap2_iommu_enable,
  258. .disable = omap2_iommu_disable,
  259. .set_twl = omap2_iommu_set_twl,
  260. .fault_isr = omap2_iommu_fault_isr,
  261. .tlb_read_cr = omap2_tlb_read_cr,
  262. .tlb_load_cr = omap2_tlb_load_cr,
  263. .cr_to_e = omap2_cr_to_e,
  264. .cr_to_virt = omap2_cr_to_virt,
  265. .alloc_cr = omap2_alloc_cr,
  266. .cr_valid = omap2_cr_valid,
  267. .dump_cr = omap2_dump_cr,
  268. .get_pte_attr = omap2_get_pte_attr,
  269. .save_ctx = omap2_iommu_save_ctx,
  270. .restore_ctx = omap2_iommu_restore_ctx,
  271. .dump_ctx = omap2_iommu_dump_ctx,
  272. };
  273. static int __init omap2_iommu_init(void)
  274. {
  275. return omap_install_iommu_arch(&omap2_iommu_ops);
  276. }
  277. module_init(omap2_iommu_init);
  278. static void __exit omap2_iommu_exit(void)
  279. {
  280. omap_uninstall_iommu_arch(&omap2_iommu_ops);
  281. }
  282. module_exit(omap2_iommu_exit);
  283. MODULE_AUTHOR("Hiroshi DOYU, Paul Mundt and Toshihiro Kobayashi");
  284. MODULE_DESCRIPTION("omap iommu: omap2/3 architecture specific functions");
  285. MODULE_LICENSE("GPL v2");