hdmi.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183
  1. /*
  2. * hdmi.c
  3. *
  4. * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #define DSS_SUBSYS_NAME "HDMI"
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/mutex.h>
  28. #include <linux/delay.h>
  29. #include <linux/string.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/clk.h>
  33. #include <linux/gpio.h>
  34. #include <linux/regulator/consumer.h>
  35. #include <video/omapdss.h>
  36. #include "ti_hdmi.h"
  37. #include "dss.h"
  38. #include "dss_features.h"
  39. #define HDMI_WP 0x0
  40. #define HDMI_CORE_SYS 0x400
  41. #define HDMI_CORE_AV 0x900
  42. #define HDMI_PLLCTRL 0x200
  43. #define HDMI_PHY 0x300
  44. /* HDMI EDID Length move this */
  45. #define HDMI_EDID_MAX_LENGTH 256
  46. #define EDID_TIMING_DESCRIPTOR_SIZE 0x12
  47. #define EDID_DESCRIPTOR_BLOCK0_ADDRESS 0x36
  48. #define EDID_DESCRIPTOR_BLOCK1_ADDRESS 0x80
  49. #define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR 4
  50. #define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR 4
  51. #define HDMI_DEFAULT_REGN 16
  52. #define HDMI_DEFAULT_REGM2 1
  53. static struct {
  54. struct mutex lock;
  55. struct platform_device *pdev;
  56. struct hdmi_ip_data ip_data;
  57. struct clk *sys_clk;
  58. struct regulator *vdda_hdmi_dac_reg;
  59. int ct_cp_hpd_gpio;
  60. int ls_oe_gpio;
  61. int hpd_gpio;
  62. struct omap_dss_output output;
  63. } hdmi;
  64. /*
  65. * Logic for the below structure :
  66. * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
  67. * There is a correspondence between CEA/VESA timing and code, please
  68. * refer to section 6.3 in HDMI 1.3 specification for timing code.
  69. *
  70. * In the below structure, cea_vesa_timings corresponds to all OMAP4
  71. * supported CEA and VESA timing values.code_cea corresponds to the CEA
  72. * code, It is used to get the timing from cea_vesa_timing array.Similarly
  73. * with code_vesa. Code_index is used for back mapping, that is once EDID
  74. * is read from the TV, EDID is parsed to find the timing values and then
  75. * map it to corresponding CEA or VESA index.
  76. */
  77. static const struct hdmi_config cea_timings[] = {
  78. {
  79. { 640, 480, 25200, 96, 16, 48, 2, 10, 33,
  80. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  81. false, },
  82. { 1, HDMI_HDMI },
  83. },
  84. {
  85. { 720, 480, 27027, 62, 16, 60, 6, 9, 30,
  86. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  87. false, },
  88. { 2, HDMI_HDMI },
  89. },
  90. {
  91. { 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
  92. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  93. false, },
  94. { 4, HDMI_HDMI },
  95. },
  96. {
  97. { 1920, 540, 74250, 44, 88, 148, 5, 2, 15,
  98. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  99. true, },
  100. { 5, HDMI_HDMI },
  101. },
  102. {
  103. { 1440, 240, 27027, 124, 38, 114, 3, 4, 15,
  104. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  105. true, },
  106. { 6, HDMI_HDMI },
  107. },
  108. {
  109. { 1920, 1080, 148500, 44, 88, 148, 5, 4, 36,
  110. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  111. false, },
  112. { 16, HDMI_HDMI },
  113. },
  114. {
  115. { 720, 576, 27000, 64, 12, 68, 5, 5, 39,
  116. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  117. false, },
  118. { 17, HDMI_HDMI },
  119. },
  120. {
  121. { 1280, 720, 74250, 40, 440, 220, 5, 5, 20,
  122. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  123. false, },
  124. { 19, HDMI_HDMI },
  125. },
  126. {
  127. { 1920, 540, 74250, 44, 528, 148, 5, 2, 15,
  128. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  129. true, },
  130. { 20, HDMI_HDMI },
  131. },
  132. {
  133. { 1440, 288, 27000, 126, 24, 138, 3, 2, 19,
  134. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  135. true, },
  136. { 21, HDMI_HDMI },
  137. },
  138. {
  139. { 1440, 576, 54000, 128, 24, 136, 5, 5, 39,
  140. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  141. false, },
  142. { 29, HDMI_HDMI },
  143. },
  144. {
  145. { 1920, 1080, 148500, 44, 528, 148, 5, 4, 36,
  146. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  147. false, },
  148. { 31, HDMI_HDMI },
  149. },
  150. {
  151. { 1920, 1080, 74250, 44, 638, 148, 5, 4, 36,
  152. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  153. false, },
  154. { 32, HDMI_HDMI },
  155. },
  156. {
  157. { 2880, 480, 108108, 248, 64, 240, 6, 9, 30,
  158. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  159. false, },
  160. { 35, HDMI_HDMI },
  161. },
  162. {
  163. { 2880, 576, 108000, 256, 48, 272, 5, 5, 39,
  164. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  165. false, },
  166. { 37, HDMI_HDMI },
  167. },
  168. };
  169. static const struct hdmi_config vesa_timings[] = {
  170. /* VESA From Here */
  171. {
  172. { 640, 480, 25175, 96, 16, 48, 2, 11, 31,
  173. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  174. false, },
  175. { 4, HDMI_DVI },
  176. },
  177. {
  178. { 800, 600, 40000, 128, 40, 88, 4, 1, 23,
  179. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  180. false, },
  181. { 9, HDMI_DVI },
  182. },
  183. {
  184. { 848, 480, 33750, 112, 16, 112, 8, 6, 23,
  185. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  186. false, },
  187. { 0xE, HDMI_DVI },
  188. },
  189. {
  190. { 1280, 768, 79500, 128, 64, 192, 7, 3, 20,
  191. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  192. false, },
  193. { 0x17, HDMI_DVI },
  194. },
  195. {
  196. { 1280, 800, 83500, 128, 72, 200, 6, 3, 22,
  197. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  198. false, },
  199. { 0x1C, HDMI_DVI },
  200. },
  201. {
  202. { 1360, 768, 85500, 112, 64, 256, 6, 3, 18,
  203. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  204. false, },
  205. { 0x27, HDMI_DVI },
  206. },
  207. {
  208. { 1280, 960, 108000, 112, 96, 312, 3, 1, 36,
  209. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  210. false, },
  211. { 0x20, HDMI_DVI },
  212. },
  213. {
  214. { 1280, 1024, 108000, 112, 48, 248, 3, 1, 38,
  215. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  216. false, },
  217. { 0x23, HDMI_DVI },
  218. },
  219. {
  220. { 1024, 768, 65000, 136, 24, 160, 6, 3, 29,
  221. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  222. false, },
  223. { 0x10, HDMI_DVI },
  224. },
  225. {
  226. { 1400, 1050, 121750, 144, 88, 232, 4, 3, 32,
  227. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  228. false, },
  229. { 0x2A, HDMI_DVI },
  230. },
  231. {
  232. { 1440, 900, 106500, 152, 80, 232, 6, 3, 25,
  233. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  234. false, },
  235. { 0x2F, HDMI_DVI },
  236. },
  237. {
  238. { 1680, 1050, 146250, 176 , 104, 280, 6, 3, 30,
  239. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  240. false, },
  241. { 0x3A, HDMI_DVI },
  242. },
  243. {
  244. { 1366, 768, 85500, 143, 70, 213, 3, 3, 24,
  245. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  246. false, },
  247. { 0x51, HDMI_DVI },
  248. },
  249. {
  250. { 1920, 1080, 148500, 44, 148, 80, 5, 4, 36,
  251. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  252. false, },
  253. { 0x52, HDMI_DVI },
  254. },
  255. {
  256. { 1280, 768, 68250, 32, 48, 80, 7, 3, 12,
  257. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  258. false, },
  259. { 0x16, HDMI_DVI },
  260. },
  261. {
  262. { 1400, 1050, 101000, 32, 48, 80, 4, 3, 23,
  263. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  264. false, },
  265. { 0x29, HDMI_DVI },
  266. },
  267. {
  268. { 1680, 1050, 119000, 32, 48, 80, 6, 3, 21,
  269. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  270. false, },
  271. { 0x39, HDMI_DVI },
  272. },
  273. {
  274. { 1280, 800, 79500, 32, 48, 80, 6, 3, 14,
  275. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  276. false, },
  277. { 0x1B, HDMI_DVI },
  278. },
  279. {
  280. { 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
  281. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  282. false, },
  283. { 0x55, HDMI_DVI },
  284. },
  285. {
  286. { 1920, 1200, 154000, 32, 48, 80, 6, 3, 26,
  287. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  288. false, },
  289. { 0x44, HDMI_DVI },
  290. },
  291. };
  292. static int hdmi_runtime_get(void)
  293. {
  294. int r;
  295. DSSDBG("hdmi_runtime_get\n");
  296. r = pm_runtime_get_sync(&hdmi.pdev->dev);
  297. WARN_ON(r < 0);
  298. if (r < 0)
  299. return r;
  300. return 0;
  301. }
  302. static void hdmi_runtime_put(void)
  303. {
  304. int r;
  305. DSSDBG("hdmi_runtime_put\n");
  306. r = pm_runtime_put_sync(&hdmi.pdev->dev);
  307. WARN_ON(r < 0 && r != -ENOSYS);
  308. }
  309. static int __init hdmi_init_display(struct omap_dss_device *dssdev)
  310. {
  311. int r;
  312. struct gpio gpios[] = {
  313. { hdmi.ct_cp_hpd_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ct_cp_hpd" },
  314. { hdmi.ls_oe_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ls_oe" },
  315. { hdmi.hpd_gpio, GPIOF_DIR_IN, "hdmi_hpd" },
  316. };
  317. DSSDBG("init_display\n");
  318. dss_init_hdmi_ip_ops(&hdmi.ip_data, omapdss_get_version());
  319. if (hdmi.vdda_hdmi_dac_reg == NULL) {
  320. struct regulator *reg;
  321. reg = devm_regulator_get(&hdmi.pdev->dev, "vdda_hdmi_dac");
  322. /* DT HACK: try VDAC to make omapdss work for o4 sdp/panda */
  323. if (IS_ERR(reg))
  324. reg = devm_regulator_get(&hdmi.pdev->dev, "VDAC");
  325. if (IS_ERR(reg)) {
  326. DSSERR("can't get VDDA_HDMI_DAC regulator\n");
  327. return PTR_ERR(reg);
  328. }
  329. hdmi.vdda_hdmi_dac_reg = reg;
  330. }
  331. r = gpio_request_array(gpios, ARRAY_SIZE(gpios));
  332. if (r)
  333. return r;
  334. return 0;
  335. }
  336. static void hdmi_uninit_display(struct omap_dss_device *dssdev)
  337. {
  338. DSSDBG("uninit_display\n");
  339. gpio_free(hdmi.ct_cp_hpd_gpio);
  340. gpio_free(hdmi.ls_oe_gpio);
  341. gpio_free(hdmi.hpd_gpio);
  342. }
  343. static const struct hdmi_config *hdmi_find_timing(
  344. const struct hdmi_config *timings_arr,
  345. int len)
  346. {
  347. int i;
  348. for (i = 0; i < len; i++) {
  349. if (timings_arr[i].cm.code == hdmi.ip_data.cfg.cm.code)
  350. return &timings_arr[i];
  351. }
  352. return NULL;
  353. }
  354. static const struct hdmi_config *hdmi_get_timings(void)
  355. {
  356. const struct hdmi_config *arr;
  357. int len;
  358. if (hdmi.ip_data.cfg.cm.mode == HDMI_DVI) {
  359. arr = vesa_timings;
  360. len = ARRAY_SIZE(vesa_timings);
  361. } else {
  362. arr = cea_timings;
  363. len = ARRAY_SIZE(cea_timings);
  364. }
  365. return hdmi_find_timing(arr, len);
  366. }
  367. static bool hdmi_timings_compare(struct omap_video_timings *timing1,
  368. const struct omap_video_timings *timing2)
  369. {
  370. int timing1_vsync, timing1_hsync, timing2_vsync, timing2_hsync;
  371. if ((DIV_ROUND_CLOSEST(timing2->pixel_clock, 1000) ==
  372. DIV_ROUND_CLOSEST(timing1->pixel_clock, 1000)) &&
  373. (timing2->x_res == timing1->x_res) &&
  374. (timing2->y_res == timing1->y_res)) {
  375. timing2_hsync = timing2->hfp + timing2->hsw + timing2->hbp;
  376. timing1_hsync = timing1->hfp + timing1->hsw + timing1->hbp;
  377. timing2_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
  378. timing1_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
  379. DSSDBG("timing1_hsync = %d timing1_vsync = %d"\
  380. "timing2_hsync = %d timing2_vsync = %d\n",
  381. timing1_hsync, timing1_vsync,
  382. timing2_hsync, timing2_vsync);
  383. if ((timing1_hsync == timing2_hsync) &&
  384. (timing1_vsync == timing2_vsync)) {
  385. return true;
  386. }
  387. }
  388. return false;
  389. }
  390. static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
  391. {
  392. int i;
  393. struct hdmi_cm cm = {-1};
  394. DSSDBG("hdmi_get_code\n");
  395. for (i = 0; i < ARRAY_SIZE(cea_timings); i++) {
  396. if (hdmi_timings_compare(timing, &cea_timings[i].timings)) {
  397. cm = cea_timings[i].cm;
  398. goto end;
  399. }
  400. }
  401. for (i = 0; i < ARRAY_SIZE(vesa_timings); i++) {
  402. if (hdmi_timings_compare(timing, &vesa_timings[i].timings)) {
  403. cm = vesa_timings[i].cm;
  404. goto end;
  405. }
  406. }
  407. end: return cm;
  408. }
  409. unsigned long hdmi_get_pixel_clock(void)
  410. {
  411. /* HDMI Pixel Clock in Mhz */
  412. return hdmi.ip_data.cfg.timings.pixel_clock * 1000;
  413. }
  414. static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
  415. struct hdmi_pll_info *pi)
  416. {
  417. unsigned long clkin, refclk;
  418. u32 mf;
  419. clkin = clk_get_rate(hdmi.sys_clk) / 10000;
  420. /*
  421. * Input clock is predivided by N + 1
  422. * out put of which is reference clk
  423. */
  424. pi->regn = HDMI_DEFAULT_REGN;
  425. refclk = clkin / pi->regn;
  426. pi->regm2 = HDMI_DEFAULT_REGM2;
  427. /*
  428. * multiplier is pixel_clk/ref_clk
  429. * Multiplying by 100 to avoid fractional part removal
  430. */
  431. pi->regm = phy * pi->regm2 / refclk;
  432. /*
  433. * fractional multiplier is remainder of the difference between
  434. * multiplier and actual phy(required pixel clock thus should be
  435. * multiplied by 2^18(262144) divided by the reference clock
  436. */
  437. mf = (phy - pi->regm / pi->regm2 * refclk) * 262144;
  438. pi->regmf = pi->regm2 * mf / refclk;
  439. /*
  440. * Dcofreq should be set to 1 if required pixel clock
  441. * is greater than 1000MHz
  442. */
  443. pi->dcofreq = phy > 1000 * 100;
  444. pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
  445. /* Set the reference clock to sysclk reference */
  446. pi->refsel = HDMI_REFSEL_SYSCLK;
  447. DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
  448. DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
  449. }
  450. static int hdmi_power_on_core(struct omap_dss_device *dssdev)
  451. {
  452. int r;
  453. gpio_set_value(hdmi.ct_cp_hpd_gpio, 1);
  454. gpio_set_value(hdmi.ls_oe_gpio, 1);
  455. /* wait 300us after CT_CP_HPD for the 5V power output to reach 90% */
  456. udelay(300);
  457. r = regulator_enable(hdmi.vdda_hdmi_dac_reg);
  458. if (r)
  459. goto err_vdac_enable;
  460. r = hdmi_runtime_get();
  461. if (r)
  462. goto err_runtime_get;
  463. /* Make selection of HDMI in DSS */
  464. dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);
  465. return 0;
  466. err_runtime_get:
  467. regulator_disable(hdmi.vdda_hdmi_dac_reg);
  468. err_vdac_enable:
  469. gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
  470. gpio_set_value(hdmi.ls_oe_gpio, 0);
  471. return r;
  472. }
  473. static void hdmi_power_off_core(struct omap_dss_device *dssdev)
  474. {
  475. hdmi_runtime_put();
  476. regulator_disable(hdmi.vdda_hdmi_dac_reg);
  477. gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
  478. gpio_set_value(hdmi.ls_oe_gpio, 0);
  479. }
  480. static int hdmi_power_on_full(struct omap_dss_device *dssdev)
  481. {
  482. int r;
  483. struct omap_video_timings *p;
  484. struct omap_overlay_manager *mgr = dssdev->output->manager;
  485. unsigned long phy;
  486. r = hdmi_power_on_core(dssdev);
  487. if (r)
  488. return r;
  489. dss_mgr_disable(mgr);
  490. p = &hdmi.ip_data.cfg.timings;
  491. DSSDBG("hdmi_power_on x_res= %d y_res = %d\n", p->x_res, p->y_res);
  492. phy = p->pixel_clock;
  493. hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
  494. hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
  495. /* config the PLL and PHY hdmi_set_pll_pwrfirst */
  496. r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
  497. if (r) {
  498. DSSDBG("Failed to lock PLL\n");
  499. goto err_pll_enable;
  500. }
  501. r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
  502. if (r) {
  503. DSSDBG("Failed to start PHY\n");
  504. goto err_phy_enable;
  505. }
  506. hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
  507. /* bypass TV gamma table */
  508. dispc_enable_gamma_table(0);
  509. /* tv size */
  510. dss_mgr_set_timings(mgr, p);
  511. r = hdmi.ip_data.ops->video_enable(&hdmi.ip_data);
  512. if (r)
  513. goto err_vid_enable;
  514. r = dss_mgr_enable(mgr);
  515. if (r)
  516. goto err_mgr_enable;
  517. return 0;
  518. err_mgr_enable:
  519. hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
  520. err_vid_enable:
  521. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  522. err_phy_enable:
  523. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  524. err_pll_enable:
  525. hdmi_power_off_core(dssdev);
  526. return -EIO;
  527. }
  528. static void hdmi_power_off_full(struct omap_dss_device *dssdev)
  529. {
  530. struct omap_overlay_manager *mgr = dssdev->output->manager;
  531. dss_mgr_disable(mgr);
  532. hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
  533. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  534. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  535. hdmi_power_off_core(dssdev);
  536. }
  537. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  538. struct omap_video_timings *timings)
  539. {
  540. struct hdmi_cm cm;
  541. cm = hdmi_get_code(timings);
  542. if (cm.code == -1) {
  543. return -EINVAL;
  544. }
  545. return 0;
  546. }
  547. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
  548. struct omap_video_timings *timings)
  549. {
  550. struct hdmi_cm cm;
  551. const struct hdmi_config *t;
  552. mutex_lock(&hdmi.lock);
  553. cm = hdmi_get_code(timings);
  554. hdmi.ip_data.cfg.cm = cm;
  555. t = hdmi_get_timings();
  556. if (t != NULL)
  557. hdmi.ip_data.cfg = *t;
  558. mutex_unlock(&hdmi.lock);
  559. }
  560. static void hdmi_dump_regs(struct seq_file *s)
  561. {
  562. mutex_lock(&hdmi.lock);
  563. if (hdmi_runtime_get()) {
  564. mutex_unlock(&hdmi.lock);
  565. return;
  566. }
  567. hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s);
  568. hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s);
  569. hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
  570. hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);
  571. hdmi_runtime_put();
  572. mutex_unlock(&hdmi.lock);
  573. }
  574. int omapdss_hdmi_read_edid(u8 *buf, int len)
  575. {
  576. int r;
  577. mutex_lock(&hdmi.lock);
  578. r = hdmi_runtime_get();
  579. BUG_ON(r);
  580. r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);
  581. hdmi_runtime_put();
  582. mutex_unlock(&hdmi.lock);
  583. return r;
  584. }
  585. bool omapdss_hdmi_detect(void)
  586. {
  587. int r;
  588. mutex_lock(&hdmi.lock);
  589. r = hdmi_runtime_get();
  590. BUG_ON(r);
  591. r = hdmi.ip_data.ops->detect(&hdmi.ip_data);
  592. hdmi_runtime_put();
  593. mutex_unlock(&hdmi.lock);
  594. return r == 1;
  595. }
  596. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
  597. {
  598. struct omap_dss_output *out = dssdev->output;
  599. int r = 0;
  600. DSSDBG("ENTER hdmi_display_enable\n");
  601. mutex_lock(&hdmi.lock);
  602. if (out == NULL || out->manager == NULL) {
  603. DSSERR("failed to enable display: no output/manager\n");
  604. r = -ENODEV;
  605. goto err0;
  606. }
  607. hdmi.ip_data.hpd_gpio = hdmi.hpd_gpio;
  608. r = omap_dss_start_device(dssdev);
  609. if (r) {
  610. DSSERR("failed to start device\n");
  611. goto err0;
  612. }
  613. r = hdmi_power_on_full(dssdev);
  614. if (r) {
  615. DSSERR("failed to power on device\n");
  616. goto err1;
  617. }
  618. mutex_unlock(&hdmi.lock);
  619. return 0;
  620. err1:
  621. omap_dss_stop_device(dssdev);
  622. err0:
  623. mutex_unlock(&hdmi.lock);
  624. return r;
  625. }
  626. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
  627. {
  628. DSSDBG("Enter hdmi_display_disable\n");
  629. mutex_lock(&hdmi.lock);
  630. hdmi_power_off_full(dssdev);
  631. omap_dss_stop_device(dssdev);
  632. mutex_unlock(&hdmi.lock);
  633. }
  634. int omapdss_hdmi_core_enable(struct omap_dss_device *dssdev)
  635. {
  636. int r = 0;
  637. DSSDBG("ENTER omapdss_hdmi_core_enable\n");
  638. mutex_lock(&hdmi.lock);
  639. hdmi.ip_data.hpd_gpio = hdmi.hpd_gpio;
  640. r = hdmi_power_on_core(dssdev);
  641. if (r) {
  642. DSSERR("failed to power on device\n");
  643. goto err0;
  644. }
  645. mutex_unlock(&hdmi.lock);
  646. return 0;
  647. err0:
  648. mutex_unlock(&hdmi.lock);
  649. return r;
  650. }
  651. void omapdss_hdmi_core_disable(struct omap_dss_device *dssdev)
  652. {
  653. DSSDBG("Enter omapdss_hdmi_core_disable\n");
  654. mutex_lock(&hdmi.lock);
  655. hdmi_power_off_core(dssdev);
  656. mutex_unlock(&hdmi.lock);
  657. }
  658. static int hdmi_get_clocks(struct platform_device *pdev)
  659. {
  660. struct clk *clk;
  661. clk = clk_get(&pdev->dev, "sys_clk");
  662. if (IS_ERR(clk)) {
  663. DSSERR("can't get sys_clk\n");
  664. return PTR_ERR(clk);
  665. }
  666. hdmi.sys_clk = clk;
  667. return 0;
  668. }
  669. static void hdmi_put_clocks(void)
  670. {
  671. if (hdmi.sys_clk)
  672. clk_put(hdmi.sys_clk);
  673. }
  674. #if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
  675. int hdmi_compute_acr(u32 sample_freq, u32 *n, u32 *cts)
  676. {
  677. u32 deep_color;
  678. bool deep_color_correct = false;
  679. u32 pclk = hdmi.ip_data.cfg.timings.pixel_clock;
  680. if (n == NULL || cts == NULL)
  681. return -EINVAL;
  682. /* TODO: When implemented, query deep color mode here. */
  683. deep_color = 100;
  684. /*
  685. * When using deep color, the default N value (as in the HDMI
  686. * specification) yields to an non-integer CTS. Hence, we
  687. * modify it while keeping the restrictions described in
  688. * section 7.2.1 of the HDMI 1.4a specification.
  689. */
  690. switch (sample_freq) {
  691. case 32000:
  692. case 48000:
  693. case 96000:
  694. case 192000:
  695. if (deep_color == 125)
  696. if (pclk == 27027 || pclk == 74250)
  697. deep_color_correct = true;
  698. if (deep_color == 150)
  699. if (pclk == 27027)
  700. deep_color_correct = true;
  701. break;
  702. case 44100:
  703. case 88200:
  704. case 176400:
  705. if (deep_color == 125)
  706. if (pclk == 27027)
  707. deep_color_correct = true;
  708. break;
  709. default:
  710. return -EINVAL;
  711. }
  712. if (deep_color_correct) {
  713. switch (sample_freq) {
  714. case 32000:
  715. *n = 8192;
  716. break;
  717. case 44100:
  718. *n = 12544;
  719. break;
  720. case 48000:
  721. *n = 8192;
  722. break;
  723. case 88200:
  724. *n = 25088;
  725. break;
  726. case 96000:
  727. *n = 16384;
  728. break;
  729. case 176400:
  730. *n = 50176;
  731. break;
  732. case 192000:
  733. *n = 32768;
  734. break;
  735. default:
  736. return -EINVAL;
  737. }
  738. } else {
  739. switch (sample_freq) {
  740. case 32000:
  741. *n = 4096;
  742. break;
  743. case 44100:
  744. *n = 6272;
  745. break;
  746. case 48000:
  747. *n = 6144;
  748. break;
  749. case 88200:
  750. *n = 12544;
  751. break;
  752. case 96000:
  753. *n = 12288;
  754. break;
  755. case 176400:
  756. *n = 25088;
  757. break;
  758. case 192000:
  759. *n = 24576;
  760. break;
  761. default:
  762. return -EINVAL;
  763. }
  764. }
  765. /* Calculate CTS. See HDMI 1.3a or 1.4a specifications */
  766. *cts = pclk * (*n / 128) * deep_color / (sample_freq / 10);
  767. return 0;
  768. }
  769. int hdmi_audio_enable(void)
  770. {
  771. DSSDBG("audio_enable\n");
  772. return hdmi.ip_data.ops->audio_enable(&hdmi.ip_data);
  773. }
  774. void hdmi_audio_disable(void)
  775. {
  776. DSSDBG("audio_disable\n");
  777. hdmi.ip_data.ops->audio_disable(&hdmi.ip_data);
  778. }
  779. int hdmi_audio_start(void)
  780. {
  781. DSSDBG("audio_start\n");
  782. return hdmi.ip_data.ops->audio_start(&hdmi.ip_data);
  783. }
  784. void hdmi_audio_stop(void)
  785. {
  786. DSSDBG("audio_stop\n");
  787. hdmi.ip_data.ops->audio_stop(&hdmi.ip_data);
  788. }
  789. bool hdmi_mode_has_audio(void)
  790. {
  791. if (hdmi.ip_data.cfg.cm.mode == HDMI_HDMI)
  792. return true;
  793. else
  794. return false;
  795. }
  796. int hdmi_audio_config(struct omap_dss_audio *audio)
  797. {
  798. return hdmi.ip_data.ops->audio_config(&hdmi.ip_data, audio);
  799. }
  800. #endif
  801. static struct omap_dss_device * __init hdmi_find_dssdev(struct platform_device *pdev)
  802. {
  803. struct omap_dss_board_info *pdata = pdev->dev.platform_data;
  804. const char *def_disp_name = omapdss_get_default_display_name();
  805. struct omap_dss_device *def_dssdev;
  806. int i;
  807. def_dssdev = NULL;
  808. for (i = 0; i < pdata->num_devices; ++i) {
  809. struct omap_dss_device *dssdev = pdata->devices[i];
  810. if (dssdev->type != OMAP_DISPLAY_TYPE_HDMI)
  811. continue;
  812. if (def_dssdev == NULL)
  813. def_dssdev = dssdev;
  814. if (def_disp_name != NULL &&
  815. strcmp(dssdev->name, def_disp_name) == 0) {
  816. def_dssdev = dssdev;
  817. break;
  818. }
  819. }
  820. return def_dssdev;
  821. }
  822. static void __init hdmi_probe_pdata(struct platform_device *pdev)
  823. {
  824. struct omap_dss_device *plat_dssdev;
  825. struct omap_dss_device *dssdev;
  826. struct omap_dss_hdmi_data *priv;
  827. int r;
  828. plat_dssdev = hdmi_find_dssdev(pdev);
  829. if (!plat_dssdev)
  830. return;
  831. dssdev = dss_alloc_and_init_device(&pdev->dev);
  832. if (!dssdev)
  833. return;
  834. dss_copy_device_pdata(dssdev, plat_dssdev);
  835. priv = dssdev->data;
  836. hdmi.ct_cp_hpd_gpio = priv->ct_cp_hpd_gpio;
  837. hdmi.ls_oe_gpio = priv->ls_oe_gpio;
  838. hdmi.hpd_gpio = priv->hpd_gpio;
  839. dssdev->channel = OMAP_DSS_CHANNEL_DIGIT;
  840. r = hdmi_init_display(dssdev);
  841. if (r) {
  842. DSSERR("device %s init failed: %d\n", dssdev->name, r);
  843. dss_put_device(dssdev);
  844. return;
  845. }
  846. r = omapdss_output_set_device(&hdmi.output, dssdev);
  847. if (r) {
  848. DSSERR("failed to connect output to new device: %s\n",
  849. dssdev->name);
  850. dss_put_device(dssdev);
  851. return;
  852. }
  853. r = dss_add_device(dssdev);
  854. if (r) {
  855. DSSERR("device %s register failed: %d\n", dssdev->name, r);
  856. omapdss_output_unset_device(&hdmi.output);
  857. hdmi_uninit_display(dssdev);
  858. dss_put_device(dssdev);
  859. return;
  860. }
  861. }
  862. static void __init hdmi_init_output(struct platform_device *pdev)
  863. {
  864. struct omap_dss_output *out = &hdmi.output;
  865. out->pdev = pdev;
  866. out->id = OMAP_DSS_OUTPUT_HDMI;
  867. out->type = OMAP_DISPLAY_TYPE_HDMI;
  868. out->name = "hdmi.0";
  869. dss_register_output(out);
  870. }
  871. static void __exit hdmi_uninit_output(struct platform_device *pdev)
  872. {
  873. struct omap_dss_output *out = &hdmi.output;
  874. dss_unregister_output(out);
  875. }
  876. /* HDMI HW IP initialisation */
  877. static int __init omapdss_hdmihw_probe(struct platform_device *pdev)
  878. {
  879. struct resource *res;
  880. int r;
  881. hdmi.pdev = pdev;
  882. mutex_init(&hdmi.lock);
  883. mutex_init(&hdmi.ip_data.lock);
  884. res = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
  885. if (!res) {
  886. DSSERR("can't get IORESOURCE_MEM HDMI\n");
  887. return -EINVAL;
  888. }
  889. /* Base address taken from platform */
  890. hdmi.ip_data.base_wp = devm_ioremap_resource(&pdev->dev, res);
  891. if (IS_ERR(hdmi.ip_data.base_wp))
  892. return PTR_ERR(hdmi.ip_data.base_wp);
  893. r = hdmi_get_clocks(pdev);
  894. if (r) {
  895. DSSERR("can't get clocks\n");
  896. return r;
  897. }
  898. pm_runtime_enable(&pdev->dev);
  899. hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
  900. hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
  901. hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
  902. hdmi.ip_data.phy_offset = HDMI_PHY;
  903. hdmi_init_output(pdev);
  904. r = hdmi_panel_init();
  905. if (r) {
  906. DSSERR("can't init panel\n");
  907. goto err_panel_init;
  908. }
  909. dss_debugfs_create_file("hdmi", hdmi_dump_regs);
  910. hdmi_probe_pdata(pdev);
  911. return 0;
  912. err_panel_init:
  913. hdmi_put_clocks();
  914. return r;
  915. }
  916. static int __exit hdmi_remove_child(struct device *dev, void *data)
  917. {
  918. struct omap_dss_device *dssdev = to_dss_device(dev);
  919. hdmi_uninit_display(dssdev);
  920. return 0;
  921. }
  922. static int __exit omapdss_hdmihw_remove(struct platform_device *pdev)
  923. {
  924. device_for_each_child(&pdev->dev, NULL, hdmi_remove_child);
  925. dss_unregister_child_devices(&pdev->dev);
  926. hdmi_panel_exit();
  927. hdmi_uninit_output(pdev);
  928. pm_runtime_disable(&pdev->dev);
  929. hdmi_put_clocks();
  930. return 0;
  931. }
  932. static int hdmi_runtime_suspend(struct device *dev)
  933. {
  934. clk_disable_unprepare(hdmi.sys_clk);
  935. dispc_runtime_put();
  936. return 0;
  937. }
  938. static int hdmi_runtime_resume(struct device *dev)
  939. {
  940. int r;
  941. r = dispc_runtime_get();
  942. if (r < 0)
  943. return r;
  944. clk_prepare_enable(hdmi.sys_clk);
  945. return 0;
  946. }
  947. static const struct dev_pm_ops hdmi_pm_ops = {
  948. .runtime_suspend = hdmi_runtime_suspend,
  949. .runtime_resume = hdmi_runtime_resume,
  950. };
  951. static struct platform_driver omapdss_hdmihw_driver = {
  952. .remove = __exit_p(omapdss_hdmihw_remove),
  953. .driver = {
  954. .name = "omapdss_hdmi",
  955. .owner = THIS_MODULE,
  956. .pm = &hdmi_pm_ops,
  957. },
  958. };
  959. int __init hdmi_init_platform_driver(void)
  960. {
  961. return platform_driver_probe(&omapdss_hdmihw_driver, omapdss_hdmihw_probe);
  962. }
  963. void __exit hdmi_uninit_platform_driver(void)
  964. {
  965. platform_driver_unregister(&omapdss_hdmihw_driver);
  966. }