spi-ath79.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. /*
  2. * SPI controller driver for the Atheros AR71XX/AR724X/AR913X SoCs
  3. *
  4. * Copyright (C) 2009-2011 Gabor Juhos <juhosg@openwrt.org>
  5. *
  6. * This driver has been based on the spi-gpio.c:
  7. * Copyright (C) 2006,2008 David Brownell
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/workqueue.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/io.h>
  22. #include <linux/spi/spi.h>
  23. #include <linux/spi/spi_bitbang.h>
  24. #include <linux/bitops.h>
  25. #include <linux/gpio.h>
  26. #include <linux/clk.h>
  27. #include <linux/err.h>
  28. #include <asm/mach-ath79/ar71xx_regs.h>
  29. #include <asm/mach-ath79/ath79_spi_platform.h>
  30. #define DRV_NAME "ath79-spi"
  31. #define ATH79_SPI_RRW_DELAY_FACTOR 12000
  32. #define MHZ (1000 * 1000)
  33. struct ath79_spi {
  34. struct spi_bitbang bitbang;
  35. u32 ioc_base;
  36. u32 reg_ctrl;
  37. void __iomem *base;
  38. struct clk *clk;
  39. unsigned rrw_delay;
  40. };
  41. static inline u32 ath79_spi_rr(struct ath79_spi *sp, unsigned reg)
  42. {
  43. return ioread32(sp->base + reg);
  44. }
  45. static inline void ath79_spi_wr(struct ath79_spi *sp, unsigned reg, u32 val)
  46. {
  47. iowrite32(val, sp->base + reg);
  48. }
  49. static inline struct ath79_spi *ath79_spidev_to_sp(struct spi_device *spi)
  50. {
  51. return spi_master_get_devdata(spi->master);
  52. }
  53. static inline void ath79_spi_delay(struct ath79_spi *sp, unsigned nsecs)
  54. {
  55. if (nsecs > sp->rrw_delay)
  56. ndelay(nsecs - sp->rrw_delay);
  57. }
  58. static void ath79_spi_chipselect(struct spi_device *spi, int is_active)
  59. {
  60. struct ath79_spi *sp = ath79_spidev_to_sp(spi);
  61. int cs_high = (spi->mode & SPI_CS_HIGH) ? is_active : !is_active;
  62. if (is_active) {
  63. /* set initial clock polarity */
  64. if (spi->mode & SPI_CPOL)
  65. sp->ioc_base |= AR71XX_SPI_IOC_CLK;
  66. else
  67. sp->ioc_base &= ~AR71XX_SPI_IOC_CLK;
  68. ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, sp->ioc_base);
  69. }
  70. if (spi->chip_select) {
  71. struct ath79_spi_controller_data *cdata = spi->controller_data;
  72. /* SPI is normally active-low */
  73. gpio_set_value(cdata->gpio, cs_high);
  74. } else {
  75. if (cs_high)
  76. sp->ioc_base |= AR71XX_SPI_IOC_CS0;
  77. else
  78. sp->ioc_base &= ~AR71XX_SPI_IOC_CS0;
  79. ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, sp->ioc_base);
  80. }
  81. }
  82. static int ath79_spi_setup_cs(struct spi_device *spi)
  83. {
  84. struct ath79_spi *sp = ath79_spidev_to_sp(spi);
  85. struct ath79_spi_controller_data *cdata;
  86. cdata = spi->controller_data;
  87. if (spi->chip_select && !cdata)
  88. return -EINVAL;
  89. /* enable GPIO mode */
  90. ath79_spi_wr(sp, AR71XX_SPI_REG_FS, AR71XX_SPI_FS_GPIO);
  91. /* save CTRL register */
  92. sp->reg_ctrl = ath79_spi_rr(sp, AR71XX_SPI_REG_CTRL);
  93. sp->ioc_base = ath79_spi_rr(sp, AR71XX_SPI_REG_IOC);
  94. /* TODO: setup speed? */
  95. ath79_spi_wr(sp, AR71XX_SPI_REG_CTRL, 0x43);
  96. if (spi->chip_select) {
  97. int status = 0;
  98. status = gpio_request(cdata->gpio, dev_name(&spi->dev));
  99. if (status)
  100. return status;
  101. status = gpio_direction_output(cdata->gpio,
  102. spi->mode & SPI_CS_HIGH);
  103. if (status) {
  104. gpio_free(cdata->gpio);
  105. return status;
  106. }
  107. } else {
  108. if (spi->mode & SPI_CS_HIGH)
  109. sp->ioc_base |= AR71XX_SPI_IOC_CS0;
  110. else
  111. sp->ioc_base &= ~AR71XX_SPI_IOC_CS0;
  112. ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, sp->ioc_base);
  113. }
  114. return 0;
  115. }
  116. static void ath79_spi_cleanup_cs(struct spi_device *spi)
  117. {
  118. struct ath79_spi *sp = ath79_spidev_to_sp(spi);
  119. if (spi->chip_select) {
  120. struct ath79_spi_controller_data *cdata = spi->controller_data;
  121. gpio_free(cdata->gpio);
  122. }
  123. /* restore CTRL register */
  124. ath79_spi_wr(sp, AR71XX_SPI_REG_CTRL, sp->reg_ctrl);
  125. /* disable GPIO mode */
  126. ath79_spi_wr(sp, AR71XX_SPI_REG_FS, 0);
  127. }
  128. static int ath79_spi_setup(struct spi_device *spi)
  129. {
  130. int status = 0;
  131. if (spi->bits_per_word > 32)
  132. return -EINVAL;
  133. if (!spi->controller_state) {
  134. status = ath79_spi_setup_cs(spi);
  135. if (status)
  136. return status;
  137. }
  138. status = spi_bitbang_setup(spi);
  139. if (status && !spi->controller_state)
  140. ath79_spi_cleanup_cs(spi);
  141. return status;
  142. }
  143. static void ath79_spi_cleanup(struct spi_device *spi)
  144. {
  145. ath79_spi_cleanup_cs(spi);
  146. spi_bitbang_cleanup(spi);
  147. }
  148. static u32 ath79_spi_txrx_mode0(struct spi_device *spi, unsigned nsecs,
  149. u32 word, u8 bits)
  150. {
  151. struct ath79_spi *sp = ath79_spidev_to_sp(spi);
  152. u32 ioc = sp->ioc_base;
  153. /* clock starts at inactive polarity */
  154. for (word <<= (32 - bits); likely(bits); bits--) {
  155. u32 out;
  156. if (word & (1 << 31))
  157. out = ioc | AR71XX_SPI_IOC_DO;
  158. else
  159. out = ioc & ~AR71XX_SPI_IOC_DO;
  160. /* setup MSB (to slave) on trailing edge */
  161. ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out);
  162. ath79_spi_delay(sp, nsecs);
  163. ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out | AR71XX_SPI_IOC_CLK);
  164. ath79_spi_delay(sp, nsecs);
  165. if (bits == 1)
  166. ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out);
  167. word <<= 1;
  168. }
  169. return ath79_spi_rr(sp, AR71XX_SPI_REG_RDS);
  170. }
  171. static int ath79_spi_probe(struct platform_device *pdev)
  172. {
  173. struct spi_master *master;
  174. struct ath79_spi *sp;
  175. struct ath79_spi_platform_data *pdata;
  176. struct resource *r;
  177. unsigned long rate;
  178. int ret;
  179. master = spi_alloc_master(&pdev->dev, sizeof(*sp));
  180. if (master == NULL) {
  181. dev_err(&pdev->dev, "failed to allocate spi master\n");
  182. return -ENOMEM;
  183. }
  184. sp = spi_master_get_devdata(master);
  185. platform_set_drvdata(pdev, sp);
  186. pdata = pdev->dev.platform_data;
  187. master->setup = ath79_spi_setup;
  188. master->cleanup = ath79_spi_cleanup;
  189. if (pdata) {
  190. master->bus_num = pdata->bus_num;
  191. master->num_chipselect = pdata->num_chipselect;
  192. }
  193. sp->bitbang.master = spi_master_get(master);
  194. sp->bitbang.chipselect = ath79_spi_chipselect;
  195. sp->bitbang.txrx_word[SPI_MODE_0] = ath79_spi_txrx_mode0;
  196. sp->bitbang.setup_transfer = spi_bitbang_setup_transfer;
  197. sp->bitbang.flags = SPI_CS_HIGH;
  198. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  199. if (r == NULL) {
  200. ret = -ENOENT;
  201. goto err_put_master;
  202. }
  203. sp->base = ioremap(r->start, resource_size(r));
  204. if (!sp->base) {
  205. ret = -ENXIO;
  206. goto err_put_master;
  207. }
  208. sp->clk = clk_get(&pdev->dev, "ahb");
  209. if (IS_ERR(sp->clk)) {
  210. ret = PTR_ERR(sp->clk);
  211. goto err_unmap;
  212. }
  213. ret = clk_enable(sp->clk);
  214. if (ret)
  215. goto err_clk_put;
  216. rate = DIV_ROUND_UP(clk_get_rate(sp->clk), MHZ);
  217. if (!rate) {
  218. ret = -EINVAL;
  219. goto err_clk_disable;
  220. }
  221. sp->rrw_delay = ATH79_SPI_RRW_DELAY_FACTOR / rate;
  222. dev_dbg(&pdev->dev, "register read/write delay is %u nsecs\n",
  223. sp->rrw_delay);
  224. ret = spi_bitbang_start(&sp->bitbang);
  225. if (ret)
  226. goto err_clk_disable;
  227. return 0;
  228. err_clk_disable:
  229. clk_disable(sp->clk);
  230. err_clk_put:
  231. clk_put(sp->clk);
  232. err_unmap:
  233. iounmap(sp->base);
  234. err_put_master:
  235. platform_set_drvdata(pdev, NULL);
  236. spi_master_put(sp->bitbang.master);
  237. return ret;
  238. }
  239. static int ath79_spi_remove(struct platform_device *pdev)
  240. {
  241. struct ath79_spi *sp = platform_get_drvdata(pdev);
  242. spi_bitbang_stop(&sp->bitbang);
  243. clk_disable(sp->clk);
  244. clk_put(sp->clk);
  245. iounmap(sp->base);
  246. platform_set_drvdata(pdev, NULL);
  247. spi_master_put(sp->bitbang.master);
  248. return 0;
  249. }
  250. static struct platform_driver ath79_spi_driver = {
  251. .probe = ath79_spi_probe,
  252. .remove = ath79_spi_remove,
  253. .driver = {
  254. .name = DRV_NAME,
  255. .owner = THIS_MODULE,
  256. },
  257. };
  258. module_platform_driver(ath79_spi_driver);
  259. MODULE_DESCRIPTION("SPI controller driver for Atheros AR71XX/AR724X/AR913X");
  260. MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
  261. MODULE_LICENSE("GPL v2");
  262. MODULE_ALIAS("platform:" DRV_NAME);