exynos_drm_fimd.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <video/of_display_timing.h>
  22. #include <video/samsung_fimd.h>
  23. #include <drm/exynos_drm.h>
  24. #include "exynos_drm_drv.h"
  25. #include "exynos_drm_fbdev.h"
  26. #include "exynos_drm_crtc.h"
  27. #include "exynos_drm_iommu.h"
  28. /*
  29. * FIMD is stand for Fully Interactive Mobile Display and
  30. * as a display controller, it transfers contents drawn on memory
  31. * to a LCD Panel through Display Interfaces such as RGB or
  32. * CPU Interface.
  33. */
  34. /* position control register for hardware window 0, 2 ~ 4.*/
  35. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  36. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  37. /*
  38. * size control register for hardware windows 0 and alpha control register
  39. * for hardware windows 1 ~ 4
  40. */
  41. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  42. /* size control register for hardware windows 1 ~ 2. */
  43. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  44. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  45. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  46. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  47. /* color key control register for hardware window 1 ~ 4. */
  48. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  49. /* color key value register for hardware window 1 ~ 4. */
  50. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  51. /* FIMD has totally five hardware windows. */
  52. #define WINDOWS_NR 5
  53. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  54. struct fimd_driver_data {
  55. unsigned int timing_base;
  56. unsigned int has_shadowcon:1;
  57. unsigned int has_clksel:1;
  58. };
  59. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  60. .timing_base = 0x0,
  61. .has_clksel = 1,
  62. };
  63. static struct fimd_driver_data exynos4_fimd_driver_data = {
  64. .timing_base = 0x0,
  65. .has_shadowcon = 1,
  66. };
  67. static struct fimd_driver_data exynos5_fimd_driver_data = {
  68. .timing_base = 0x20000,
  69. .has_shadowcon = 1,
  70. };
  71. struct fimd_win_data {
  72. unsigned int offset_x;
  73. unsigned int offset_y;
  74. unsigned int ovl_width;
  75. unsigned int ovl_height;
  76. unsigned int fb_width;
  77. unsigned int fb_height;
  78. unsigned int bpp;
  79. dma_addr_t dma_addr;
  80. unsigned int buf_offsize;
  81. unsigned int line_size; /* bytes */
  82. bool enabled;
  83. bool resume;
  84. };
  85. struct fimd_context {
  86. struct exynos_drm_subdrv subdrv;
  87. int irq;
  88. struct drm_crtc *crtc;
  89. struct clk *bus_clk;
  90. struct clk *lcd_clk;
  91. void __iomem *regs;
  92. struct fimd_win_data win_data[WINDOWS_NR];
  93. unsigned int clkdiv;
  94. unsigned int default_win;
  95. unsigned long irq_flags;
  96. u32 vidcon0;
  97. u32 vidcon1;
  98. bool suspended;
  99. struct mutex lock;
  100. wait_queue_head_t wait_vsync_queue;
  101. atomic_t wait_vsync_event;
  102. struct exynos_drm_panel_info *panel;
  103. struct fimd_driver_data *driver_data;
  104. };
  105. #ifdef CONFIG_OF
  106. static const struct of_device_id fimd_driver_dt_match[] = {
  107. { .compatible = "samsung,s3c6400-fimd",
  108. .data = &s3c64xx_fimd_driver_data },
  109. { .compatible = "samsung,exynos4210-fimd",
  110. .data = &exynos4_fimd_driver_data },
  111. { .compatible = "samsung,exynos5250-fimd",
  112. .data = &exynos5_fimd_driver_data },
  113. {},
  114. };
  115. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  116. #endif
  117. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  118. struct platform_device *pdev)
  119. {
  120. #ifdef CONFIG_OF
  121. const struct of_device_id *of_id =
  122. of_match_device(fimd_driver_dt_match, &pdev->dev);
  123. if (of_id)
  124. return (struct fimd_driver_data *)of_id->data;
  125. #endif
  126. return (struct fimd_driver_data *)
  127. platform_get_device_id(pdev)->driver_data;
  128. }
  129. static bool fimd_display_is_connected(struct device *dev)
  130. {
  131. DRM_DEBUG_KMS("%s\n", __FILE__);
  132. /* TODO. */
  133. return true;
  134. }
  135. static void *fimd_get_panel(struct device *dev)
  136. {
  137. struct fimd_context *ctx = get_fimd_context(dev);
  138. DRM_DEBUG_KMS("%s\n", __FILE__);
  139. return ctx->panel;
  140. }
  141. static int fimd_check_timing(struct device *dev, void *timing)
  142. {
  143. DRM_DEBUG_KMS("%s\n", __FILE__);
  144. /* TODO. */
  145. return 0;
  146. }
  147. static int fimd_display_power_on(struct device *dev, int mode)
  148. {
  149. DRM_DEBUG_KMS("%s\n", __FILE__);
  150. /* TODO */
  151. return 0;
  152. }
  153. static struct exynos_drm_display_ops fimd_display_ops = {
  154. .type = EXYNOS_DISPLAY_TYPE_LCD,
  155. .is_connected = fimd_display_is_connected,
  156. .get_panel = fimd_get_panel,
  157. .check_timing = fimd_check_timing,
  158. .power_on = fimd_display_power_on,
  159. };
  160. static void fimd_dpms(struct device *subdrv_dev, int mode)
  161. {
  162. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  163. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  164. mutex_lock(&ctx->lock);
  165. switch (mode) {
  166. case DRM_MODE_DPMS_ON:
  167. /*
  168. * enable fimd hardware only if suspended status.
  169. *
  170. * P.S. fimd_dpms function would be called at booting time so
  171. * clk_enable could be called double time.
  172. */
  173. if (ctx->suspended)
  174. pm_runtime_get_sync(subdrv_dev);
  175. break;
  176. case DRM_MODE_DPMS_STANDBY:
  177. case DRM_MODE_DPMS_SUSPEND:
  178. case DRM_MODE_DPMS_OFF:
  179. if (!ctx->suspended)
  180. pm_runtime_put_sync(subdrv_dev);
  181. break;
  182. default:
  183. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  184. break;
  185. }
  186. mutex_unlock(&ctx->lock);
  187. }
  188. static void fimd_apply(struct device *subdrv_dev)
  189. {
  190. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  191. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  192. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  193. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  194. struct fimd_win_data *win_data;
  195. int i;
  196. DRM_DEBUG_KMS("%s\n", __FILE__);
  197. for (i = 0; i < WINDOWS_NR; i++) {
  198. win_data = &ctx->win_data[i];
  199. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  200. ovl_ops->commit(subdrv_dev, i);
  201. }
  202. if (mgr_ops && mgr_ops->commit)
  203. mgr_ops->commit(subdrv_dev);
  204. }
  205. static void fimd_commit(struct device *dev)
  206. {
  207. struct fimd_context *ctx = get_fimd_context(dev);
  208. struct exynos_drm_panel_info *panel = ctx->panel;
  209. struct fb_videomode *timing = &panel->timing;
  210. struct fimd_driver_data *driver_data;
  211. u32 val;
  212. driver_data = ctx->driver_data;
  213. if (ctx->suspended)
  214. return;
  215. DRM_DEBUG_KMS("%s\n", __FILE__);
  216. /* setup polarity values from machine code. */
  217. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  218. /* setup vertical timing values. */
  219. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  220. VIDTCON0_VFPD(timing->lower_margin - 1) |
  221. VIDTCON0_VSPW(timing->vsync_len - 1);
  222. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  223. /* setup horizontal timing values. */
  224. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  225. VIDTCON1_HFPD(timing->right_margin - 1) |
  226. VIDTCON1_HSPW(timing->hsync_len - 1);
  227. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  228. /* setup horizontal and vertical display size. */
  229. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  230. VIDTCON2_HOZVAL(timing->xres - 1) |
  231. VIDTCON2_LINEVAL_E(timing->yres - 1) |
  232. VIDTCON2_HOZVAL_E(timing->xres - 1);
  233. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  234. /* setup clock source, clock divider, enable dma. */
  235. val = ctx->vidcon0;
  236. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  237. if (ctx->driver_data->has_clksel) {
  238. val &= ~VIDCON0_CLKSEL_MASK;
  239. val |= VIDCON0_CLKSEL_LCD;
  240. }
  241. if (ctx->clkdiv > 1)
  242. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  243. else
  244. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  245. /*
  246. * fields of register with prefix '_F' would be updated
  247. * at vsync(same as dma start)
  248. */
  249. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  250. writel(val, ctx->regs + VIDCON0);
  251. }
  252. static int fimd_enable_vblank(struct device *dev)
  253. {
  254. struct fimd_context *ctx = get_fimd_context(dev);
  255. u32 val;
  256. DRM_DEBUG_KMS("%s\n", __FILE__);
  257. if (ctx->suspended)
  258. return -EPERM;
  259. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  260. val = readl(ctx->regs + VIDINTCON0);
  261. val |= VIDINTCON0_INT_ENABLE;
  262. val |= VIDINTCON0_INT_FRAME;
  263. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  264. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  265. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  266. val |= VIDINTCON0_FRAMESEL1_NONE;
  267. writel(val, ctx->regs + VIDINTCON0);
  268. }
  269. return 0;
  270. }
  271. static void fimd_disable_vblank(struct device *dev)
  272. {
  273. struct fimd_context *ctx = get_fimd_context(dev);
  274. u32 val;
  275. DRM_DEBUG_KMS("%s\n", __FILE__);
  276. if (ctx->suspended)
  277. return;
  278. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  279. val = readl(ctx->regs + VIDINTCON0);
  280. val &= ~VIDINTCON0_INT_FRAME;
  281. val &= ~VIDINTCON0_INT_ENABLE;
  282. writel(val, ctx->regs + VIDINTCON0);
  283. }
  284. }
  285. static void fimd_wait_for_vblank(struct device *dev)
  286. {
  287. struct fimd_context *ctx = get_fimd_context(dev);
  288. if (ctx->suspended)
  289. return;
  290. atomic_set(&ctx->wait_vsync_event, 1);
  291. /*
  292. * wait for FIMD to signal VSYNC interrupt or return after
  293. * timeout which is set to 50ms (refresh rate of 20).
  294. */
  295. if (!wait_event_timeout(ctx->wait_vsync_queue,
  296. !atomic_read(&ctx->wait_vsync_event),
  297. DRM_HZ/20))
  298. DRM_DEBUG_KMS("vblank wait timed out.\n");
  299. }
  300. static struct exynos_drm_manager_ops fimd_manager_ops = {
  301. .dpms = fimd_dpms,
  302. .apply = fimd_apply,
  303. .commit = fimd_commit,
  304. .enable_vblank = fimd_enable_vblank,
  305. .disable_vblank = fimd_disable_vblank,
  306. .wait_for_vblank = fimd_wait_for_vblank,
  307. };
  308. static void fimd_win_mode_set(struct device *dev,
  309. struct exynos_drm_overlay *overlay)
  310. {
  311. struct fimd_context *ctx = get_fimd_context(dev);
  312. struct fimd_win_data *win_data;
  313. int win;
  314. unsigned long offset;
  315. DRM_DEBUG_KMS("%s\n", __FILE__);
  316. if (!overlay) {
  317. dev_err(dev, "overlay is NULL\n");
  318. return;
  319. }
  320. win = overlay->zpos;
  321. if (win == DEFAULT_ZPOS)
  322. win = ctx->default_win;
  323. if (win < 0 || win >= WINDOWS_NR)
  324. return;
  325. offset = overlay->fb_x * (overlay->bpp >> 3);
  326. offset += overlay->fb_y * overlay->pitch;
  327. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  328. win_data = &ctx->win_data[win];
  329. win_data->offset_x = overlay->crtc_x;
  330. win_data->offset_y = overlay->crtc_y;
  331. win_data->ovl_width = overlay->crtc_width;
  332. win_data->ovl_height = overlay->crtc_height;
  333. win_data->fb_width = overlay->fb_width;
  334. win_data->fb_height = overlay->fb_height;
  335. win_data->dma_addr = overlay->dma_addr[0] + offset;
  336. win_data->bpp = overlay->bpp;
  337. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  338. (overlay->bpp >> 3);
  339. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  340. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  341. win_data->offset_x, win_data->offset_y);
  342. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  343. win_data->ovl_width, win_data->ovl_height);
  344. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  345. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  346. overlay->fb_width, overlay->crtc_width);
  347. }
  348. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  349. {
  350. struct fimd_context *ctx = get_fimd_context(dev);
  351. struct fimd_win_data *win_data = &ctx->win_data[win];
  352. unsigned long val;
  353. DRM_DEBUG_KMS("%s\n", __FILE__);
  354. val = WINCONx_ENWIN;
  355. switch (win_data->bpp) {
  356. case 1:
  357. val |= WINCON0_BPPMODE_1BPP;
  358. val |= WINCONx_BITSWP;
  359. val |= WINCONx_BURSTLEN_4WORD;
  360. break;
  361. case 2:
  362. val |= WINCON0_BPPMODE_2BPP;
  363. val |= WINCONx_BITSWP;
  364. val |= WINCONx_BURSTLEN_8WORD;
  365. break;
  366. case 4:
  367. val |= WINCON0_BPPMODE_4BPP;
  368. val |= WINCONx_BITSWP;
  369. val |= WINCONx_BURSTLEN_8WORD;
  370. break;
  371. case 8:
  372. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  373. val |= WINCONx_BURSTLEN_8WORD;
  374. val |= WINCONx_BYTSWP;
  375. break;
  376. case 16:
  377. val |= WINCON0_BPPMODE_16BPP_565;
  378. val |= WINCONx_HAWSWP;
  379. val |= WINCONx_BURSTLEN_16WORD;
  380. break;
  381. case 24:
  382. val |= WINCON0_BPPMODE_24BPP_888;
  383. val |= WINCONx_WSWP;
  384. val |= WINCONx_BURSTLEN_16WORD;
  385. break;
  386. case 32:
  387. val |= WINCON1_BPPMODE_28BPP_A4888
  388. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  389. val |= WINCONx_WSWP;
  390. val |= WINCONx_BURSTLEN_16WORD;
  391. break;
  392. default:
  393. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  394. val |= WINCON0_BPPMODE_24BPP_888;
  395. val |= WINCONx_WSWP;
  396. val |= WINCONx_BURSTLEN_16WORD;
  397. break;
  398. }
  399. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  400. writel(val, ctx->regs + WINCON(win));
  401. }
  402. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  403. {
  404. struct fimd_context *ctx = get_fimd_context(dev);
  405. unsigned int keycon0 = 0, keycon1 = 0;
  406. DRM_DEBUG_KMS("%s\n", __FILE__);
  407. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  408. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  409. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  410. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  411. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  412. }
  413. /**
  414. * shadow_protect_win() - disable updating values from shadow registers at vsync
  415. *
  416. * @win: window to protect registers for
  417. * @protect: 1 to protect (disable updates)
  418. */
  419. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  420. int win, bool protect)
  421. {
  422. u32 reg, bits, val;
  423. if (ctx->driver_data->has_shadowcon) {
  424. reg = SHADOWCON;
  425. bits = SHADOWCON_WINx_PROTECT(win);
  426. } else {
  427. reg = PRTCON;
  428. bits = PRTCON_PROTECT;
  429. }
  430. val = readl(ctx->regs + reg);
  431. if (protect)
  432. val |= bits;
  433. else
  434. val &= ~bits;
  435. writel(val, ctx->regs + reg);
  436. }
  437. static void fimd_win_commit(struct device *dev, int zpos)
  438. {
  439. struct fimd_context *ctx = get_fimd_context(dev);
  440. struct fimd_win_data *win_data;
  441. int win = zpos;
  442. unsigned long val, alpha, size;
  443. unsigned int last_x;
  444. unsigned int last_y;
  445. DRM_DEBUG_KMS("%s\n", __FILE__);
  446. if (ctx->suspended)
  447. return;
  448. if (win == DEFAULT_ZPOS)
  449. win = ctx->default_win;
  450. if (win < 0 || win >= WINDOWS_NR)
  451. return;
  452. win_data = &ctx->win_data[win];
  453. /*
  454. * SHADOWCON/PRTCON register is used for enabling timing.
  455. *
  456. * for example, once only width value of a register is set,
  457. * if the dma is started then fimd hardware could malfunction so
  458. * with protect window setting, the register fields with prefix '_F'
  459. * wouldn't be updated at vsync also but updated once unprotect window
  460. * is set.
  461. */
  462. /* protect windows */
  463. fimd_shadow_protect_win(ctx, win, true);
  464. /* buffer start address */
  465. val = (unsigned long)win_data->dma_addr;
  466. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  467. /* buffer end address */
  468. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  469. val = (unsigned long)(win_data->dma_addr + size);
  470. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  471. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  472. (unsigned long)win_data->dma_addr, val, size);
  473. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  474. win_data->ovl_width, win_data->ovl_height);
  475. /* buffer size */
  476. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  477. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
  478. VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
  479. VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
  480. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  481. /* OSD position */
  482. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  483. VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
  484. VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
  485. VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
  486. writel(val, ctx->regs + VIDOSD_A(win));
  487. last_x = win_data->offset_x + win_data->ovl_width;
  488. if (last_x)
  489. last_x--;
  490. last_y = win_data->offset_y + win_data->ovl_height;
  491. if (last_y)
  492. last_y--;
  493. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  494. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  495. writel(val, ctx->regs + VIDOSD_B(win));
  496. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  497. win_data->offset_x, win_data->offset_y, last_x, last_y);
  498. /* hardware window 0 doesn't support alpha channel. */
  499. if (win != 0) {
  500. /* OSD alpha */
  501. alpha = VIDISD14C_ALPHA1_R(0xf) |
  502. VIDISD14C_ALPHA1_G(0xf) |
  503. VIDISD14C_ALPHA1_B(0xf);
  504. writel(alpha, ctx->regs + VIDOSD_C(win));
  505. }
  506. /* OSD size */
  507. if (win != 3 && win != 4) {
  508. u32 offset = VIDOSD_D(win);
  509. if (win == 0)
  510. offset = VIDOSD_C(win);
  511. val = win_data->ovl_width * win_data->ovl_height;
  512. writel(val, ctx->regs + offset);
  513. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  514. }
  515. fimd_win_set_pixfmt(dev, win);
  516. /* hardware window 0 doesn't support color key. */
  517. if (win != 0)
  518. fimd_win_set_colkey(dev, win);
  519. /* wincon */
  520. val = readl(ctx->regs + WINCON(win));
  521. val |= WINCONx_ENWIN;
  522. writel(val, ctx->regs + WINCON(win));
  523. /* Enable DMA channel and unprotect windows */
  524. fimd_shadow_protect_win(ctx, win, false);
  525. if (ctx->driver_data->has_shadowcon) {
  526. val = readl(ctx->regs + SHADOWCON);
  527. val |= SHADOWCON_CHx_ENABLE(win);
  528. writel(val, ctx->regs + SHADOWCON);
  529. }
  530. win_data->enabled = true;
  531. }
  532. static void fimd_win_disable(struct device *dev, int zpos)
  533. {
  534. struct fimd_context *ctx = get_fimd_context(dev);
  535. struct fimd_win_data *win_data;
  536. int win = zpos;
  537. u32 val;
  538. DRM_DEBUG_KMS("%s\n", __FILE__);
  539. if (win == DEFAULT_ZPOS)
  540. win = ctx->default_win;
  541. if (win < 0 || win >= WINDOWS_NR)
  542. return;
  543. win_data = &ctx->win_data[win];
  544. if (ctx->suspended) {
  545. /* do not resume this window*/
  546. win_data->resume = false;
  547. return;
  548. }
  549. /* protect windows */
  550. fimd_shadow_protect_win(ctx, win, true);
  551. /* wincon */
  552. val = readl(ctx->regs + WINCON(win));
  553. val &= ~WINCONx_ENWIN;
  554. writel(val, ctx->regs + WINCON(win));
  555. /* unprotect windows */
  556. if (ctx->driver_data->has_shadowcon) {
  557. val = readl(ctx->regs + SHADOWCON);
  558. val &= ~SHADOWCON_CHx_ENABLE(win);
  559. writel(val, ctx->regs + SHADOWCON);
  560. }
  561. fimd_shadow_protect_win(ctx, win, false);
  562. win_data->enabled = false;
  563. }
  564. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  565. .mode_set = fimd_win_mode_set,
  566. .commit = fimd_win_commit,
  567. .disable = fimd_win_disable,
  568. };
  569. static struct exynos_drm_manager fimd_manager = {
  570. .pipe = -1,
  571. .ops = &fimd_manager_ops,
  572. .overlay_ops = &fimd_overlay_ops,
  573. .display_ops = &fimd_display_ops,
  574. };
  575. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  576. {
  577. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  578. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  579. struct drm_device *drm_dev = subdrv->drm_dev;
  580. struct exynos_drm_manager *manager = subdrv->manager;
  581. u32 val;
  582. val = readl(ctx->regs + VIDINTCON1);
  583. if (val & VIDINTCON1_INT_FRAME)
  584. /* VSYNC interrupt */
  585. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  586. /* check the crtc is detached already from encoder */
  587. if (manager->pipe < 0)
  588. goto out;
  589. drm_handle_vblank(drm_dev, manager->pipe);
  590. exynos_drm_crtc_finish_pageflip(drm_dev, manager->pipe);
  591. /* set wait vsync event to zero and wake up queue. */
  592. if (atomic_read(&ctx->wait_vsync_event)) {
  593. atomic_set(&ctx->wait_vsync_event, 0);
  594. DRM_WAKEUP(&ctx->wait_vsync_queue);
  595. }
  596. out:
  597. return IRQ_HANDLED;
  598. }
  599. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  600. {
  601. DRM_DEBUG_KMS("%s\n", __FILE__);
  602. /*
  603. * enable drm irq mode.
  604. * - with irq_enabled = 1, we can use the vblank feature.
  605. *
  606. * P.S. note that we wouldn't use drm irq handler but
  607. * just specific driver own one instead because
  608. * drm framework supports only one irq handler.
  609. */
  610. drm_dev->irq_enabled = 1;
  611. /*
  612. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  613. * by drm timer once a current process gives up ownership of
  614. * vblank event.(after drm_vblank_put function is called)
  615. */
  616. drm_dev->vblank_disable_allowed = 1;
  617. /* attach this sub driver to iommu mapping if supported. */
  618. if (is_drm_iommu_supported(drm_dev))
  619. drm_iommu_attach_device(drm_dev, dev);
  620. return 0;
  621. }
  622. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  623. {
  624. DRM_DEBUG_KMS("%s\n", __FILE__);
  625. /* detach this sub driver from iommu mapping if supported. */
  626. if (is_drm_iommu_supported(drm_dev))
  627. drm_iommu_detach_device(drm_dev, dev);
  628. }
  629. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  630. struct fb_videomode *timing)
  631. {
  632. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  633. u32 retrace;
  634. u32 clkdiv;
  635. u32 best_framerate = 0;
  636. u32 framerate;
  637. DRM_DEBUG_KMS("%s\n", __FILE__);
  638. retrace = timing->left_margin + timing->hsync_len +
  639. timing->right_margin + timing->xres;
  640. retrace *= timing->upper_margin + timing->vsync_len +
  641. timing->lower_margin + timing->yres;
  642. /* default framerate is 60Hz */
  643. if (!timing->refresh)
  644. timing->refresh = 60;
  645. clk /= retrace;
  646. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  647. int tmp;
  648. /* get best framerate */
  649. framerate = clk / clkdiv;
  650. tmp = timing->refresh - framerate;
  651. if (tmp < 0) {
  652. best_framerate = framerate;
  653. continue;
  654. } else {
  655. if (!best_framerate)
  656. best_framerate = framerate;
  657. else if (tmp < (best_framerate - framerate))
  658. best_framerate = framerate;
  659. break;
  660. }
  661. }
  662. return clkdiv;
  663. }
  664. static void fimd_clear_win(struct fimd_context *ctx, int win)
  665. {
  666. DRM_DEBUG_KMS("%s\n", __FILE__);
  667. writel(0, ctx->regs + WINCON(win));
  668. writel(0, ctx->regs + VIDOSD_A(win));
  669. writel(0, ctx->regs + VIDOSD_B(win));
  670. writel(0, ctx->regs + VIDOSD_C(win));
  671. if (win == 1 || win == 2)
  672. writel(0, ctx->regs + VIDOSD_D(win));
  673. fimd_shadow_protect_win(ctx, win, false);
  674. }
  675. static int fimd_clock(struct fimd_context *ctx, bool enable)
  676. {
  677. DRM_DEBUG_KMS("%s\n", __FILE__);
  678. if (enable) {
  679. int ret;
  680. ret = clk_prepare_enable(ctx->bus_clk);
  681. if (ret < 0)
  682. return ret;
  683. ret = clk_prepare_enable(ctx->lcd_clk);
  684. if (ret < 0) {
  685. clk_disable_unprepare(ctx->bus_clk);
  686. return ret;
  687. }
  688. } else {
  689. clk_disable_unprepare(ctx->lcd_clk);
  690. clk_disable_unprepare(ctx->bus_clk);
  691. }
  692. return 0;
  693. }
  694. static void fimd_window_suspend(struct device *dev)
  695. {
  696. struct fimd_context *ctx = get_fimd_context(dev);
  697. struct fimd_win_data *win_data;
  698. int i;
  699. for (i = 0; i < WINDOWS_NR; i++) {
  700. win_data = &ctx->win_data[i];
  701. win_data->resume = win_data->enabled;
  702. fimd_win_disable(dev, i);
  703. }
  704. fimd_wait_for_vblank(dev);
  705. }
  706. static void fimd_window_resume(struct device *dev)
  707. {
  708. struct fimd_context *ctx = get_fimd_context(dev);
  709. struct fimd_win_data *win_data;
  710. int i;
  711. for (i = 0; i < WINDOWS_NR; i++) {
  712. win_data = &ctx->win_data[i];
  713. win_data->enabled = win_data->resume;
  714. win_data->resume = false;
  715. }
  716. }
  717. static int fimd_activate(struct fimd_context *ctx, bool enable)
  718. {
  719. struct device *dev = ctx->subdrv.dev;
  720. if (enable) {
  721. int ret;
  722. ret = fimd_clock(ctx, true);
  723. if (ret < 0)
  724. return ret;
  725. ctx->suspended = false;
  726. /* if vblank was enabled status, enable it again. */
  727. if (test_and_clear_bit(0, &ctx->irq_flags))
  728. fimd_enable_vblank(dev);
  729. fimd_window_resume(dev);
  730. } else {
  731. fimd_window_suspend(dev);
  732. fimd_clock(ctx, false);
  733. ctx->suspended = true;
  734. }
  735. return 0;
  736. }
  737. static int fimd_probe(struct platform_device *pdev)
  738. {
  739. struct device *dev = &pdev->dev;
  740. struct fimd_context *ctx;
  741. struct exynos_drm_subdrv *subdrv;
  742. struct exynos_drm_fimd_pdata *pdata;
  743. struct exynos_drm_panel_info *panel;
  744. struct resource *res;
  745. int win;
  746. int ret = -EINVAL;
  747. DRM_DEBUG_KMS("%s\n", __FILE__);
  748. if (dev->of_node) {
  749. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  750. if (!pdata) {
  751. DRM_ERROR("memory allocation for pdata failed\n");
  752. return -ENOMEM;
  753. }
  754. ret = of_get_fb_videomode(dev->of_node, &pdata->panel.timing,
  755. OF_USE_NATIVE_MODE);
  756. if (ret) {
  757. DRM_ERROR("failed: of_get_fb_videomode() : %d\n", ret);
  758. return ret;
  759. }
  760. } else {
  761. pdata = dev->platform_data;
  762. if (!pdata) {
  763. DRM_ERROR("no platform data specified\n");
  764. return -EINVAL;
  765. }
  766. }
  767. panel = &pdata->panel;
  768. if (!panel) {
  769. dev_err(dev, "panel is null.\n");
  770. return -EINVAL;
  771. }
  772. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  773. if (!ctx)
  774. return -ENOMEM;
  775. ctx->bus_clk = devm_clk_get(dev, "fimd");
  776. if (IS_ERR(ctx->bus_clk)) {
  777. dev_err(dev, "failed to get bus clock\n");
  778. return PTR_ERR(ctx->bus_clk);
  779. }
  780. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  781. if (IS_ERR(ctx->lcd_clk)) {
  782. dev_err(dev, "failed to get lcd clock\n");
  783. return PTR_ERR(ctx->lcd_clk);
  784. }
  785. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  786. ctx->regs = devm_ioremap_resource(dev, res);
  787. if (IS_ERR(ctx->regs))
  788. return PTR_ERR(ctx->regs);
  789. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "vsync");
  790. if (!res) {
  791. dev_err(dev, "irq request failed.\n");
  792. return -ENXIO;
  793. }
  794. ctx->irq = res->start;
  795. ret = devm_request_irq(dev, ctx->irq, fimd_irq_handler,
  796. 0, "drm_fimd", ctx);
  797. if (ret) {
  798. dev_err(dev, "irq request failed.\n");
  799. return ret;
  800. }
  801. ctx->driver_data = drm_fimd_get_driver_data(pdev);
  802. ctx->vidcon0 = pdata->vidcon0;
  803. ctx->vidcon1 = pdata->vidcon1;
  804. ctx->default_win = pdata->default_win;
  805. ctx->panel = panel;
  806. DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
  807. atomic_set(&ctx->wait_vsync_event, 0);
  808. subdrv = &ctx->subdrv;
  809. subdrv->dev = dev;
  810. subdrv->manager = &fimd_manager;
  811. subdrv->probe = fimd_subdrv_probe;
  812. subdrv->remove = fimd_subdrv_remove;
  813. mutex_init(&ctx->lock);
  814. platform_set_drvdata(pdev, ctx);
  815. pm_runtime_enable(dev);
  816. pm_runtime_get_sync(dev);
  817. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  818. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  819. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  820. panel->timing.pixclock, ctx->clkdiv);
  821. for (win = 0; win < WINDOWS_NR; win++)
  822. fimd_clear_win(ctx, win);
  823. exynos_drm_subdrv_register(subdrv);
  824. return 0;
  825. }
  826. static int fimd_remove(struct platform_device *pdev)
  827. {
  828. struct device *dev = &pdev->dev;
  829. struct fimd_context *ctx = platform_get_drvdata(pdev);
  830. DRM_DEBUG_KMS("%s\n", __FILE__);
  831. exynos_drm_subdrv_unregister(&ctx->subdrv);
  832. if (ctx->suspended)
  833. goto out;
  834. pm_runtime_set_suspended(dev);
  835. pm_runtime_put_sync(dev);
  836. out:
  837. pm_runtime_disable(dev);
  838. return 0;
  839. }
  840. #ifdef CONFIG_PM_SLEEP
  841. static int fimd_suspend(struct device *dev)
  842. {
  843. struct fimd_context *ctx = get_fimd_context(dev);
  844. /*
  845. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  846. * called here, an error would be returned by that interface
  847. * because the usage_count of pm runtime is more than 1.
  848. */
  849. if (!pm_runtime_suspended(dev))
  850. return fimd_activate(ctx, false);
  851. return 0;
  852. }
  853. static int fimd_resume(struct device *dev)
  854. {
  855. struct fimd_context *ctx = get_fimd_context(dev);
  856. /*
  857. * if entered to sleep when lcd panel was on, the usage_count
  858. * of pm runtime would still be 1 so in this case, fimd driver
  859. * should be on directly not drawing on pm runtime interface.
  860. */
  861. if (!pm_runtime_suspended(dev)) {
  862. int ret;
  863. ret = fimd_activate(ctx, true);
  864. if (ret < 0)
  865. return ret;
  866. /*
  867. * in case of dpms on(standby), fimd_apply function will
  868. * be called by encoder's dpms callback to update fimd's
  869. * registers but in case of sleep wakeup, it's not.
  870. * so fimd_apply function should be called at here.
  871. */
  872. fimd_apply(dev);
  873. }
  874. return 0;
  875. }
  876. #endif
  877. #ifdef CONFIG_PM_RUNTIME
  878. static int fimd_runtime_suspend(struct device *dev)
  879. {
  880. struct fimd_context *ctx = get_fimd_context(dev);
  881. DRM_DEBUG_KMS("%s\n", __FILE__);
  882. return fimd_activate(ctx, false);
  883. }
  884. static int fimd_runtime_resume(struct device *dev)
  885. {
  886. struct fimd_context *ctx = get_fimd_context(dev);
  887. DRM_DEBUG_KMS("%s\n", __FILE__);
  888. return fimd_activate(ctx, true);
  889. }
  890. #endif
  891. static struct platform_device_id fimd_driver_ids[] = {
  892. {
  893. .name = "s3c64xx-fb",
  894. .driver_data = (unsigned long)&s3c64xx_fimd_driver_data,
  895. }, {
  896. .name = "exynos4-fb",
  897. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  898. }, {
  899. .name = "exynos5-fb",
  900. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  901. },
  902. {},
  903. };
  904. MODULE_DEVICE_TABLE(platform, fimd_driver_ids);
  905. static const struct dev_pm_ops fimd_pm_ops = {
  906. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  907. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  908. };
  909. struct platform_driver fimd_driver = {
  910. .probe = fimd_probe,
  911. .remove = fimd_remove,
  912. .id_table = fimd_driver_ids,
  913. .driver = {
  914. .name = "exynos4-fb",
  915. .owner = THIS_MODULE,
  916. .pm = &fimd_pm_ops,
  917. .of_match_table = of_match_ptr(fimd_driver_dt_match),
  918. },
  919. };