r600.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/firmware.h>
  30. #include <linux/platform_device.h>
  31. #include "drmP.h"
  32. #include "radeon_drm.h"
  33. #include "radeon.h"
  34. #include "radeon_mode.h"
  35. #include "r600d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define PFP_UCODE_SIZE 576
  39. #define PM4_UCODE_SIZE 1792
  40. #define R700_PFP_UCODE_SIZE 848
  41. #define R700_PM4_UCODE_SIZE 1360
  42. /* Firmware Names */
  43. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  44. MODULE_FIRMWARE("radeon/R600_me.bin");
  45. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  46. MODULE_FIRMWARE("radeon/RV610_me.bin");
  47. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  48. MODULE_FIRMWARE("radeon/RV630_me.bin");
  49. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  50. MODULE_FIRMWARE("radeon/RV620_me.bin");
  51. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV635_me.bin");
  53. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV670_me.bin");
  55. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RS780_me.bin");
  57. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV770_me.bin");
  59. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV730_me.bin");
  61. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV710_me.bin");
  63. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  64. /* r600,rv610,rv630,rv620,rv635,rv670 */
  65. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  66. void r600_gpu_init(struct radeon_device *rdev);
  67. void r600_fini(struct radeon_device *rdev);
  68. /*
  69. * R600 PCIE GART
  70. */
  71. int r600_gart_clear_page(struct radeon_device *rdev, int i)
  72. {
  73. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  74. u64 pte;
  75. if (i < 0 || i > rdev->gart.num_gpu_pages)
  76. return -EINVAL;
  77. pte = 0;
  78. writeq(pte, ((void __iomem *)ptr) + (i * 8));
  79. return 0;
  80. }
  81. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  82. {
  83. unsigned i;
  84. u32 tmp;
  85. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  86. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  87. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  88. for (i = 0; i < rdev->usec_timeout; i++) {
  89. /* read MC_STATUS */
  90. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  91. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  92. if (tmp == 2) {
  93. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  94. return;
  95. }
  96. if (tmp) {
  97. return;
  98. }
  99. udelay(1);
  100. }
  101. }
  102. int r600_pcie_gart_init(struct radeon_device *rdev)
  103. {
  104. int r;
  105. if (rdev->gart.table.vram.robj) {
  106. WARN(1, "R600 PCIE GART already initialized.\n");
  107. return 0;
  108. }
  109. /* Initialize common gart structure */
  110. r = radeon_gart_init(rdev);
  111. if (r)
  112. return r;
  113. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  114. return radeon_gart_table_vram_alloc(rdev);
  115. }
  116. int r600_pcie_gart_enable(struct radeon_device *rdev)
  117. {
  118. u32 tmp;
  119. int r, i;
  120. if (rdev->gart.table.vram.robj == NULL) {
  121. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  122. return -EINVAL;
  123. }
  124. r = radeon_gart_table_vram_pin(rdev);
  125. if (r)
  126. return r;
  127. /* Setup L2 cache */
  128. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  129. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  130. EFFECTIVE_L2_QUEUE_SIZE(7));
  131. WREG32(VM_L2_CNTL2, 0);
  132. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  133. /* Setup TLB control */
  134. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  135. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  136. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  137. ENABLE_WAIT_L2_QUERY;
  138. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  139. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  140. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  141. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  142. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  143. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  144. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  145. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  146. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  147. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  148. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  149. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  150. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  151. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  152. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  153. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  154. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  155. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  156. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  157. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  158. (u32)(rdev->dummy_page.addr >> 12));
  159. for (i = 1; i < 7; i++)
  160. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  161. r600_pcie_gart_tlb_flush(rdev);
  162. rdev->gart.ready = true;
  163. return 0;
  164. }
  165. void r600_pcie_gart_disable(struct radeon_device *rdev)
  166. {
  167. u32 tmp;
  168. int i;
  169. /* Disable all tables */
  170. for (i = 0; i < 7; i++)
  171. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  172. /* Disable L2 cache */
  173. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  174. EFFECTIVE_L2_QUEUE_SIZE(7));
  175. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  176. /* Setup L1 TLB control */
  177. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  178. ENABLE_WAIT_L2_QUERY;
  179. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  180. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  181. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  182. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  183. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  184. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  185. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  186. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  187. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  188. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  189. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  190. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  191. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  192. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  193. if (rdev->gart.table.vram.robj) {
  194. radeon_object_kunmap(rdev->gart.table.vram.robj);
  195. radeon_object_unpin(rdev->gart.table.vram.robj);
  196. }
  197. }
  198. void r600_pcie_gart_fini(struct radeon_device *rdev)
  199. {
  200. r600_pcie_gart_disable(rdev);
  201. radeon_gart_table_vram_free(rdev);
  202. radeon_gart_fini(rdev);
  203. }
  204. void r600_agp_enable(struct radeon_device *rdev)
  205. {
  206. u32 tmp;
  207. int i;
  208. /* Setup L2 cache */
  209. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  210. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  211. EFFECTIVE_L2_QUEUE_SIZE(7));
  212. WREG32(VM_L2_CNTL2, 0);
  213. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  214. /* Setup TLB control */
  215. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  216. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  217. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  218. ENABLE_WAIT_L2_QUERY;
  219. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  220. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  221. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  222. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  223. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  224. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  225. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  226. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  227. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  228. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  229. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  230. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  231. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  232. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  233. for (i = 0; i < 7; i++)
  234. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  235. }
  236. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  237. {
  238. unsigned i;
  239. u32 tmp;
  240. for (i = 0; i < rdev->usec_timeout; i++) {
  241. /* read MC_STATUS */
  242. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  243. if (!tmp)
  244. return 0;
  245. udelay(1);
  246. }
  247. return -1;
  248. }
  249. static void r600_mc_program(struct radeon_device *rdev)
  250. {
  251. struct rv515_mc_save save;
  252. u32 tmp;
  253. int i, j;
  254. /* Initialize HDP */
  255. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  256. WREG32((0x2c14 + j), 0x00000000);
  257. WREG32((0x2c18 + j), 0x00000000);
  258. WREG32((0x2c1c + j), 0x00000000);
  259. WREG32((0x2c20 + j), 0x00000000);
  260. WREG32((0x2c24 + j), 0x00000000);
  261. }
  262. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  263. rv515_mc_stop(rdev, &save);
  264. if (r600_mc_wait_for_idle(rdev)) {
  265. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  266. }
  267. /* Lockout access through VGA aperture (doesn't exist before R600) */
  268. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  269. /* Update configuration */
  270. if (rdev->flags & RADEON_IS_AGP) {
  271. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  272. /* VRAM before AGP */
  273. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  274. rdev->mc.vram_start >> 12);
  275. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  276. rdev->mc.gtt_end >> 12);
  277. } else {
  278. /* VRAM after AGP */
  279. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  280. rdev->mc.gtt_start >> 12);
  281. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  282. rdev->mc.vram_end >> 12);
  283. }
  284. } else {
  285. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  286. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  287. }
  288. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  289. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  290. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  291. WREG32(MC_VM_FB_LOCATION, tmp);
  292. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  293. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  294. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  295. if (rdev->flags & RADEON_IS_AGP) {
  296. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  297. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  298. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  299. } else {
  300. WREG32(MC_VM_AGP_BASE, 0);
  301. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  302. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  303. }
  304. if (r600_mc_wait_for_idle(rdev)) {
  305. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  306. }
  307. rv515_mc_resume(rdev, &save);
  308. /* we need to own VRAM, so turn off the VGA renderer here
  309. * to stop it overwriting our objects */
  310. rv515_vga_render_disable(rdev);
  311. }
  312. int r600_mc_init(struct radeon_device *rdev)
  313. {
  314. fixed20_12 a;
  315. u32 tmp;
  316. int chansize, numchan;
  317. int r;
  318. /* Get VRAM informations */
  319. rdev->mc.vram_is_ddr = true;
  320. tmp = RREG32(RAMCFG);
  321. if (tmp & CHANSIZE_OVERRIDE) {
  322. chansize = 16;
  323. } else if (tmp & CHANSIZE_MASK) {
  324. chansize = 64;
  325. } else {
  326. chansize = 32;
  327. }
  328. tmp = RREG32(CHMAP);
  329. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  330. case 0:
  331. default:
  332. numchan = 1;
  333. break;
  334. case 1:
  335. numchan = 2;
  336. break;
  337. case 2:
  338. numchan = 4;
  339. break;
  340. case 3:
  341. numchan = 8;
  342. break;
  343. }
  344. rdev->mc.vram_width = numchan * chansize;
  345. /* Could aper size report 0 ? */
  346. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  347. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  348. /* Setup GPU memory space */
  349. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  350. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  351. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  352. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  353. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  354. rdev->mc.real_vram_size = rdev->mc.aper_size;
  355. if (rdev->flags & RADEON_IS_AGP) {
  356. r = radeon_agp_init(rdev);
  357. if (r)
  358. return r;
  359. /* gtt_size is setup by radeon_agp_init */
  360. rdev->mc.gtt_location = rdev->mc.agp_base;
  361. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  362. /* Try to put vram before or after AGP because we
  363. * we want SYSTEM_APERTURE to cover both VRAM and
  364. * AGP so that GPU can catch out of VRAM/AGP access
  365. */
  366. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  367. /* Enought place before */
  368. rdev->mc.vram_location = rdev->mc.gtt_location -
  369. rdev->mc.mc_vram_size;
  370. } else if (tmp > rdev->mc.mc_vram_size) {
  371. /* Enought place after */
  372. rdev->mc.vram_location = rdev->mc.gtt_location +
  373. rdev->mc.gtt_size;
  374. } else {
  375. /* Try to setup VRAM then AGP might not
  376. * not work on some card
  377. */
  378. rdev->mc.vram_location = 0x00000000UL;
  379. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  380. }
  381. } else {
  382. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  383. rdev->mc.vram_location = (RREG32(MC_VM_FB_LOCATION) &
  384. 0xFFFF) << 24;
  385. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  386. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  387. /* Enough place after vram */
  388. rdev->mc.gtt_location = tmp;
  389. } else if (rdev->mc.vram_location >= rdev->mc.gtt_size) {
  390. /* Enough place before vram */
  391. rdev->mc.gtt_location = 0;
  392. } else {
  393. /* Not enough place after or before shrink
  394. * gart size
  395. */
  396. if (rdev->mc.vram_location > (0xFFFFFFFFUL - tmp)) {
  397. rdev->mc.gtt_location = 0;
  398. rdev->mc.gtt_size = rdev->mc.vram_location;
  399. } else {
  400. rdev->mc.gtt_location = tmp;
  401. rdev->mc.gtt_size = 0xFFFFFFFFUL - tmp;
  402. }
  403. }
  404. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  405. }
  406. rdev->mc.vram_start = rdev->mc.vram_location;
  407. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  408. rdev->mc.gtt_start = rdev->mc.gtt_location;
  409. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  410. /* FIXME: we should enforce default clock in case GPU is not in
  411. * default setup
  412. */
  413. a.full = rfixed_const(100);
  414. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  415. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  416. return 0;
  417. }
  418. /* We doesn't check that the GPU really needs a reset we simply do the
  419. * reset, it's up to the caller to determine if the GPU needs one. We
  420. * might add an helper function to check that.
  421. */
  422. int r600_gpu_soft_reset(struct radeon_device *rdev)
  423. {
  424. struct rv515_mc_save save;
  425. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  426. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  427. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  428. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  429. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  430. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  431. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  432. S_008010_GUI_ACTIVE(1);
  433. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  434. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  435. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  436. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  437. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  438. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  439. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  440. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  441. u32 srbm_reset = 0;
  442. u32 tmp;
  443. dev_info(rdev->dev, "GPU softreset \n");
  444. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  445. RREG32(R_008010_GRBM_STATUS));
  446. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  447. RREG32(R_008014_GRBM_STATUS2));
  448. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  449. RREG32(R_000E50_SRBM_STATUS));
  450. rv515_mc_stop(rdev, &save);
  451. if (r600_mc_wait_for_idle(rdev)) {
  452. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  453. }
  454. /* Disable CP parsing/prefetching */
  455. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(0xff));
  456. /* Check if any of the rendering block is busy and reset it */
  457. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  458. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  459. tmp = S_008020_SOFT_RESET_CR(1) |
  460. S_008020_SOFT_RESET_DB(1) |
  461. S_008020_SOFT_RESET_CB(1) |
  462. S_008020_SOFT_RESET_PA(1) |
  463. S_008020_SOFT_RESET_SC(1) |
  464. S_008020_SOFT_RESET_SMX(1) |
  465. S_008020_SOFT_RESET_SPI(1) |
  466. S_008020_SOFT_RESET_SX(1) |
  467. S_008020_SOFT_RESET_SH(1) |
  468. S_008020_SOFT_RESET_TC(1) |
  469. S_008020_SOFT_RESET_TA(1) |
  470. S_008020_SOFT_RESET_VC(1) |
  471. S_008020_SOFT_RESET_VGT(1);
  472. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  473. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  474. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  475. udelay(50);
  476. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  477. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  478. }
  479. /* Reset CP (we always reset CP) */
  480. tmp = S_008020_SOFT_RESET_CP(1);
  481. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  482. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  483. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  484. udelay(50);
  485. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  486. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  487. /* Reset others GPU block if necessary */
  488. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  489. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  490. if (G_000E50_GRBM_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  491. srbm_reset |= S_000E60_SOFT_RESET_GRBM(1);
  492. if (G_000E50_HI_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  493. srbm_reset |= S_000E60_SOFT_RESET_IH(1);
  494. if (G_000E50_VMC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  495. srbm_reset |= S_000E60_SOFT_RESET_VMC(1);
  496. if (G_000E50_MCB_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  497. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  498. if (G_000E50_MCDZ_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  499. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  500. if (G_000E50_MCDY_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  501. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  502. if (G_000E50_MCDX_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  503. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  504. if (G_000E50_MCDW_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  505. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  506. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  507. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  508. if (G_000E50_SEM_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  509. srbm_reset |= S_000E60_SOFT_RESET_SEM(1);
  510. if (G_000E50_BIF_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  511. srbm_reset |= S_000E60_SOFT_RESET_BIF(1);
  512. dev_info(rdev->dev, " R_000E60_SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  513. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  514. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  515. udelay(50);
  516. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  517. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  518. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  519. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  520. udelay(50);
  521. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  522. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  523. /* Wait a little for things to settle down */
  524. udelay(50);
  525. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  526. RREG32(R_008010_GRBM_STATUS));
  527. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  528. RREG32(R_008014_GRBM_STATUS2));
  529. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  530. RREG32(R_000E50_SRBM_STATUS));
  531. /* After reset we need to reinit the asic as GPU often endup in an
  532. * incoherent state.
  533. */
  534. atom_asic_init(rdev->mode_info.atom_context);
  535. rv515_mc_resume(rdev, &save);
  536. return 0;
  537. }
  538. int r600_gpu_reset(struct radeon_device *rdev)
  539. {
  540. return r600_gpu_soft_reset(rdev);
  541. }
  542. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  543. u32 num_backends,
  544. u32 backend_disable_mask)
  545. {
  546. u32 backend_map = 0;
  547. u32 enabled_backends_mask;
  548. u32 enabled_backends_count;
  549. u32 cur_pipe;
  550. u32 swizzle_pipe[R6XX_MAX_PIPES];
  551. u32 cur_backend;
  552. u32 i;
  553. if (num_tile_pipes > R6XX_MAX_PIPES)
  554. num_tile_pipes = R6XX_MAX_PIPES;
  555. if (num_tile_pipes < 1)
  556. num_tile_pipes = 1;
  557. if (num_backends > R6XX_MAX_BACKENDS)
  558. num_backends = R6XX_MAX_BACKENDS;
  559. if (num_backends < 1)
  560. num_backends = 1;
  561. enabled_backends_mask = 0;
  562. enabled_backends_count = 0;
  563. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  564. if (((backend_disable_mask >> i) & 1) == 0) {
  565. enabled_backends_mask |= (1 << i);
  566. ++enabled_backends_count;
  567. }
  568. if (enabled_backends_count == num_backends)
  569. break;
  570. }
  571. if (enabled_backends_count == 0) {
  572. enabled_backends_mask = 1;
  573. enabled_backends_count = 1;
  574. }
  575. if (enabled_backends_count != num_backends)
  576. num_backends = enabled_backends_count;
  577. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  578. switch (num_tile_pipes) {
  579. case 1:
  580. swizzle_pipe[0] = 0;
  581. break;
  582. case 2:
  583. swizzle_pipe[0] = 0;
  584. swizzle_pipe[1] = 1;
  585. break;
  586. case 3:
  587. swizzle_pipe[0] = 0;
  588. swizzle_pipe[1] = 1;
  589. swizzle_pipe[2] = 2;
  590. break;
  591. case 4:
  592. swizzle_pipe[0] = 0;
  593. swizzle_pipe[1] = 1;
  594. swizzle_pipe[2] = 2;
  595. swizzle_pipe[3] = 3;
  596. break;
  597. case 5:
  598. swizzle_pipe[0] = 0;
  599. swizzle_pipe[1] = 1;
  600. swizzle_pipe[2] = 2;
  601. swizzle_pipe[3] = 3;
  602. swizzle_pipe[4] = 4;
  603. break;
  604. case 6:
  605. swizzle_pipe[0] = 0;
  606. swizzle_pipe[1] = 2;
  607. swizzle_pipe[2] = 4;
  608. swizzle_pipe[3] = 5;
  609. swizzle_pipe[4] = 1;
  610. swizzle_pipe[5] = 3;
  611. break;
  612. case 7:
  613. swizzle_pipe[0] = 0;
  614. swizzle_pipe[1] = 2;
  615. swizzle_pipe[2] = 4;
  616. swizzle_pipe[3] = 6;
  617. swizzle_pipe[4] = 1;
  618. swizzle_pipe[5] = 3;
  619. swizzle_pipe[6] = 5;
  620. break;
  621. case 8:
  622. swizzle_pipe[0] = 0;
  623. swizzle_pipe[1] = 2;
  624. swizzle_pipe[2] = 4;
  625. swizzle_pipe[3] = 6;
  626. swizzle_pipe[4] = 1;
  627. swizzle_pipe[5] = 3;
  628. swizzle_pipe[6] = 5;
  629. swizzle_pipe[7] = 7;
  630. break;
  631. }
  632. cur_backend = 0;
  633. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  634. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  635. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  636. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  637. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  638. }
  639. return backend_map;
  640. }
  641. int r600_count_pipe_bits(uint32_t val)
  642. {
  643. int i, ret = 0;
  644. for (i = 0; i < 32; i++) {
  645. ret += val & 1;
  646. val >>= 1;
  647. }
  648. return ret;
  649. }
  650. void r600_gpu_init(struct radeon_device *rdev)
  651. {
  652. u32 tiling_config;
  653. u32 ramcfg;
  654. u32 tmp;
  655. int i, j;
  656. u32 sq_config;
  657. u32 sq_gpr_resource_mgmt_1 = 0;
  658. u32 sq_gpr_resource_mgmt_2 = 0;
  659. u32 sq_thread_resource_mgmt = 0;
  660. u32 sq_stack_resource_mgmt_1 = 0;
  661. u32 sq_stack_resource_mgmt_2 = 0;
  662. /* FIXME: implement */
  663. switch (rdev->family) {
  664. case CHIP_R600:
  665. rdev->config.r600.max_pipes = 4;
  666. rdev->config.r600.max_tile_pipes = 8;
  667. rdev->config.r600.max_simds = 4;
  668. rdev->config.r600.max_backends = 4;
  669. rdev->config.r600.max_gprs = 256;
  670. rdev->config.r600.max_threads = 192;
  671. rdev->config.r600.max_stack_entries = 256;
  672. rdev->config.r600.max_hw_contexts = 8;
  673. rdev->config.r600.max_gs_threads = 16;
  674. rdev->config.r600.sx_max_export_size = 128;
  675. rdev->config.r600.sx_max_export_pos_size = 16;
  676. rdev->config.r600.sx_max_export_smx_size = 128;
  677. rdev->config.r600.sq_num_cf_insts = 2;
  678. break;
  679. case CHIP_RV630:
  680. case CHIP_RV635:
  681. rdev->config.r600.max_pipes = 2;
  682. rdev->config.r600.max_tile_pipes = 2;
  683. rdev->config.r600.max_simds = 3;
  684. rdev->config.r600.max_backends = 1;
  685. rdev->config.r600.max_gprs = 128;
  686. rdev->config.r600.max_threads = 192;
  687. rdev->config.r600.max_stack_entries = 128;
  688. rdev->config.r600.max_hw_contexts = 8;
  689. rdev->config.r600.max_gs_threads = 4;
  690. rdev->config.r600.sx_max_export_size = 128;
  691. rdev->config.r600.sx_max_export_pos_size = 16;
  692. rdev->config.r600.sx_max_export_smx_size = 128;
  693. rdev->config.r600.sq_num_cf_insts = 2;
  694. break;
  695. case CHIP_RV610:
  696. case CHIP_RV620:
  697. case CHIP_RS780:
  698. case CHIP_RS880:
  699. rdev->config.r600.max_pipes = 1;
  700. rdev->config.r600.max_tile_pipes = 1;
  701. rdev->config.r600.max_simds = 2;
  702. rdev->config.r600.max_backends = 1;
  703. rdev->config.r600.max_gprs = 128;
  704. rdev->config.r600.max_threads = 192;
  705. rdev->config.r600.max_stack_entries = 128;
  706. rdev->config.r600.max_hw_contexts = 4;
  707. rdev->config.r600.max_gs_threads = 4;
  708. rdev->config.r600.sx_max_export_size = 128;
  709. rdev->config.r600.sx_max_export_pos_size = 16;
  710. rdev->config.r600.sx_max_export_smx_size = 128;
  711. rdev->config.r600.sq_num_cf_insts = 1;
  712. break;
  713. case CHIP_RV670:
  714. rdev->config.r600.max_pipes = 4;
  715. rdev->config.r600.max_tile_pipes = 4;
  716. rdev->config.r600.max_simds = 4;
  717. rdev->config.r600.max_backends = 4;
  718. rdev->config.r600.max_gprs = 192;
  719. rdev->config.r600.max_threads = 192;
  720. rdev->config.r600.max_stack_entries = 256;
  721. rdev->config.r600.max_hw_contexts = 8;
  722. rdev->config.r600.max_gs_threads = 16;
  723. rdev->config.r600.sx_max_export_size = 128;
  724. rdev->config.r600.sx_max_export_pos_size = 16;
  725. rdev->config.r600.sx_max_export_smx_size = 128;
  726. rdev->config.r600.sq_num_cf_insts = 2;
  727. break;
  728. default:
  729. break;
  730. }
  731. /* Initialize HDP */
  732. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  733. WREG32((0x2c14 + j), 0x00000000);
  734. WREG32((0x2c18 + j), 0x00000000);
  735. WREG32((0x2c1c + j), 0x00000000);
  736. WREG32((0x2c20 + j), 0x00000000);
  737. WREG32((0x2c24 + j), 0x00000000);
  738. }
  739. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  740. /* Setup tiling */
  741. tiling_config = 0;
  742. ramcfg = RREG32(RAMCFG);
  743. switch (rdev->config.r600.max_tile_pipes) {
  744. case 1:
  745. tiling_config |= PIPE_TILING(0);
  746. break;
  747. case 2:
  748. tiling_config |= PIPE_TILING(1);
  749. break;
  750. case 4:
  751. tiling_config |= PIPE_TILING(2);
  752. break;
  753. case 8:
  754. tiling_config |= PIPE_TILING(3);
  755. break;
  756. default:
  757. break;
  758. }
  759. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  760. tiling_config |= GROUP_SIZE(0);
  761. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  762. if (tmp > 3) {
  763. tiling_config |= ROW_TILING(3);
  764. tiling_config |= SAMPLE_SPLIT(3);
  765. } else {
  766. tiling_config |= ROW_TILING(tmp);
  767. tiling_config |= SAMPLE_SPLIT(tmp);
  768. }
  769. tiling_config |= BANK_SWAPS(1);
  770. tmp = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  771. rdev->config.r600.max_backends,
  772. (0xff << rdev->config.r600.max_backends) & 0xff);
  773. tiling_config |= BACKEND_MAP(tmp);
  774. WREG32(GB_TILING_CONFIG, tiling_config);
  775. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  776. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  777. tmp = BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  778. WREG32(CC_RB_BACKEND_DISABLE, tmp);
  779. /* Setup pipes */
  780. tmp = INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  781. tmp |= INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  782. WREG32(CC_GC_SHADER_PIPE_CONFIG, tmp);
  783. WREG32(GC_USER_SHADER_PIPE_CONFIG, tmp);
  784. tmp = R6XX_MAX_BACKENDS - r600_count_pipe_bits(tmp & INACTIVE_QD_PIPES_MASK);
  785. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  786. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  787. /* Setup some CP states */
  788. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  789. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  790. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  791. SYNC_WALKER | SYNC_ALIGNER));
  792. /* Setup various GPU states */
  793. if (rdev->family == CHIP_RV670)
  794. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  795. tmp = RREG32(SX_DEBUG_1);
  796. tmp |= SMX_EVENT_RELEASE;
  797. if ((rdev->family > CHIP_R600))
  798. tmp |= ENABLE_NEW_SMX_ADDRESS;
  799. WREG32(SX_DEBUG_1, tmp);
  800. if (((rdev->family) == CHIP_R600) ||
  801. ((rdev->family) == CHIP_RV630) ||
  802. ((rdev->family) == CHIP_RV610) ||
  803. ((rdev->family) == CHIP_RV620) ||
  804. ((rdev->family) == CHIP_RS780) ||
  805. ((rdev->family) == CHIP_RS880)) {
  806. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  807. } else {
  808. WREG32(DB_DEBUG, 0);
  809. }
  810. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  811. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  812. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  813. WREG32(VGT_NUM_INSTANCES, 0);
  814. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  815. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  816. tmp = RREG32(SQ_MS_FIFO_SIZES);
  817. if (((rdev->family) == CHIP_RV610) ||
  818. ((rdev->family) == CHIP_RV620) ||
  819. ((rdev->family) == CHIP_RS780) ||
  820. ((rdev->family) == CHIP_RS880)) {
  821. tmp = (CACHE_FIFO_SIZE(0xa) |
  822. FETCH_FIFO_HIWATER(0xa) |
  823. DONE_FIFO_HIWATER(0xe0) |
  824. ALU_UPDATE_FIFO_HIWATER(0x8));
  825. } else if (((rdev->family) == CHIP_R600) ||
  826. ((rdev->family) == CHIP_RV630)) {
  827. tmp &= ~DONE_FIFO_HIWATER(0xff);
  828. tmp |= DONE_FIFO_HIWATER(0x4);
  829. }
  830. WREG32(SQ_MS_FIFO_SIZES, tmp);
  831. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  832. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  833. */
  834. sq_config = RREG32(SQ_CONFIG);
  835. sq_config &= ~(PS_PRIO(3) |
  836. VS_PRIO(3) |
  837. GS_PRIO(3) |
  838. ES_PRIO(3));
  839. sq_config |= (DX9_CONSTS |
  840. VC_ENABLE |
  841. PS_PRIO(0) |
  842. VS_PRIO(1) |
  843. GS_PRIO(2) |
  844. ES_PRIO(3));
  845. if ((rdev->family) == CHIP_R600) {
  846. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  847. NUM_VS_GPRS(124) |
  848. NUM_CLAUSE_TEMP_GPRS(4));
  849. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  850. NUM_ES_GPRS(0));
  851. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  852. NUM_VS_THREADS(48) |
  853. NUM_GS_THREADS(4) |
  854. NUM_ES_THREADS(4));
  855. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  856. NUM_VS_STACK_ENTRIES(128));
  857. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  858. NUM_ES_STACK_ENTRIES(0));
  859. } else if (((rdev->family) == CHIP_RV610) ||
  860. ((rdev->family) == CHIP_RV620) ||
  861. ((rdev->family) == CHIP_RS780) ||
  862. ((rdev->family) == CHIP_RS880)) {
  863. /* no vertex cache */
  864. sq_config &= ~VC_ENABLE;
  865. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  866. NUM_VS_GPRS(44) |
  867. NUM_CLAUSE_TEMP_GPRS(2));
  868. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  869. NUM_ES_GPRS(17));
  870. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  871. NUM_VS_THREADS(78) |
  872. NUM_GS_THREADS(4) |
  873. NUM_ES_THREADS(31));
  874. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  875. NUM_VS_STACK_ENTRIES(40));
  876. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  877. NUM_ES_STACK_ENTRIES(16));
  878. } else if (((rdev->family) == CHIP_RV630) ||
  879. ((rdev->family) == CHIP_RV635)) {
  880. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  881. NUM_VS_GPRS(44) |
  882. NUM_CLAUSE_TEMP_GPRS(2));
  883. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  884. NUM_ES_GPRS(18));
  885. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  886. NUM_VS_THREADS(78) |
  887. NUM_GS_THREADS(4) |
  888. NUM_ES_THREADS(31));
  889. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  890. NUM_VS_STACK_ENTRIES(40));
  891. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  892. NUM_ES_STACK_ENTRIES(16));
  893. } else if ((rdev->family) == CHIP_RV670) {
  894. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  895. NUM_VS_GPRS(44) |
  896. NUM_CLAUSE_TEMP_GPRS(2));
  897. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  898. NUM_ES_GPRS(17));
  899. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  900. NUM_VS_THREADS(78) |
  901. NUM_GS_THREADS(4) |
  902. NUM_ES_THREADS(31));
  903. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  904. NUM_VS_STACK_ENTRIES(64));
  905. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  906. NUM_ES_STACK_ENTRIES(64));
  907. }
  908. WREG32(SQ_CONFIG, sq_config);
  909. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  910. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  911. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  912. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  913. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  914. if (((rdev->family) == CHIP_RV610) ||
  915. ((rdev->family) == CHIP_RV620) ||
  916. ((rdev->family) == CHIP_RS780) ||
  917. ((rdev->family) == CHIP_RS880)) {
  918. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  919. } else {
  920. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  921. }
  922. /* More default values. 2D/3D driver should adjust as needed */
  923. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  924. S1_X(0x4) | S1_Y(0xc)));
  925. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  926. S1_X(0x2) | S1_Y(0x2) |
  927. S2_X(0xa) | S2_Y(0x6) |
  928. S3_X(0x6) | S3_Y(0xa)));
  929. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  930. S1_X(0x4) | S1_Y(0xc) |
  931. S2_X(0x1) | S2_Y(0x6) |
  932. S3_X(0xa) | S3_Y(0xe)));
  933. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  934. S5_X(0x0) | S5_Y(0x0) |
  935. S6_X(0xb) | S6_Y(0x4) |
  936. S7_X(0x7) | S7_Y(0x8)));
  937. WREG32(VGT_STRMOUT_EN, 0);
  938. tmp = rdev->config.r600.max_pipes * 16;
  939. switch (rdev->family) {
  940. case CHIP_RV610:
  941. case CHIP_RV620:
  942. case CHIP_RS780:
  943. case CHIP_RS880:
  944. tmp += 32;
  945. break;
  946. case CHIP_RV670:
  947. tmp += 128;
  948. break;
  949. default:
  950. break;
  951. }
  952. if (tmp > 256) {
  953. tmp = 256;
  954. }
  955. WREG32(VGT_ES_PER_GS, 128);
  956. WREG32(VGT_GS_PER_ES, tmp);
  957. WREG32(VGT_GS_PER_VS, 2);
  958. WREG32(VGT_GS_VERTEX_REUSE, 16);
  959. /* more default values. 2D/3D driver should adjust as needed */
  960. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  961. WREG32(VGT_STRMOUT_EN, 0);
  962. WREG32(SX_MISC, 0);
  963. WREG32(PA_SC_MODE_CNTL, 0);
  964. WREG32(PA_SC_AA_CONFIG, 0);
  965. WREG32(PA_SC_LINE_STIPPLE, 0);
  966. WREG32(SPI_INPUT_Z, 0);
  967. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  968. WREG32(CB_COLOR7_FRAG, 0);
  969. /* Clear render buffer base addresses */
  970. WREG32(CB_COLOR0_BASE, 0);
  971. WREG32(CB_COLOR1_BASE, 0);
  972. WREG32(CB_COLOR2_BASE, 0);
  973. WREG32(CB_COLOR3_BASE, 0);
  974. WREG32(CB_COLOR4_BASE, 0);
  975. WREG32(CB_COLOR5_BASE, 0);
  976. WREG32(CB_COLOR6_BASE, 0);
  977. WREG32(CB_COLOR7_BASE, 0);
  978. WREG32(CB_COLOR7_FRAG, 0);
  979. switch (rdev->family) {
  980. case CHIP_RV610:
  981. case CHIP_RV620:
  982. case CHIP_RS780:
  983. case CHIP_RS880:
  984. tmp = TC_L2_SIZE(8);
  985. break;
  986. case CHIP_RV630:
  987. case CHIP_RV635:
  988. tmp = TC_L2_SIZE(4);
  989. break;
  990. case CHIP_R600:
  991. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  992. break;
  993. default:
  994. tmp = TC_L2_SIZE(0);
  995. break;
  996. }
  997. WREG32(TC_CNTL, tmp);
  998. tmp = RREG32(HDP_HOST_PATH_CNTL);
  999. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1000. tmp = RREG32(ARB_POP);
  1001. tmp |= ENABLE_TC128;
  1002. WREG32(ARB_POP, tmp);
  1003. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1004. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1005. NUM_CLIP_SEQ(3)));
  1006. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1007. }
  1008. /*
  1009. * Indirect registers accessor
  1010. */
  1011. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1012. {
  1013. u32 r;
  1014. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1015. (void)RREG32(PCIE_PORT_INDEX);
  1016. r = RREG32(PCIE_PORT_DATA);
  1017. return r;
  1018. }
  1019. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1020. {
  1021. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1022. (void)RREG32(PCIE_PORT_INDEX);
  1023. WREG32(PCIE_PORT_DATA, (v));
  1024. (void)RREG32(PCIE_PORT_DATA);
  1025. }
  1026. void r600_hdp_flush(struct radeon_device *rdev)
  1027. {
  1028. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1029. }
  1030. /*
  1031. * CP & Ring
  1032. */
  1033. void r600_cp_stop(struct radeon_device *rdev)
  1034. {
  1035. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1036. }
  1037. int r600_cp_init_microcode(struct radeon_device *rdev)
  1038. {
  1039. struct platform_device *pdev;
  1040. const char *chip_name;
  1041. size_t pfp_req_size, me_req_size;
  1042. char fw_name[30];
  1043. int err;
  1044. DRM_DEBUG("\n");
  1045. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1046. err = IS_ERR(pdev);
  1047. if (err) {
  1048. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1049. return -EINVAL;
  1050. }
  1051. switch (rdev->family) {
  1052. case CHIP_R600: chip_name = "R600"; break;
  1053. case CHIP_RV610: chip_name = "RV610"; break;
  1054. case CHIP_RV630: chip_name = "RV630"; break;
  1055. case CHIP_RV620: chip_name = "RV620"; break;
  1056. case CHIP_RV635: chip_name = "RV635"; break;
  1057. case CHIP_RV670: chip_name = "RV670"; break;
  1058. case CHIP_RS780:
  1059. case CHIP_RS880: chip_name = "RS780"; break;
  1060. case CHIP_RV770: chip_name = "RV770"; break;
  1061. case CHIP_RV730:
  1062. case CHIP_RV740: chip_name = "RV730"; break;
  1063. case CHIP_RV710: chip_name = "RV710"; break;
  1064. default: BUG();
  1065. }
  1066. if (rdev->family >= CHIP_RV770) {
  1067. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1068. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1069. } else {
  1070. pfp_req_size = PFP_UCODE_SIZE * 4;
  1071. me_req_size = PM4_UCODE_SIZE * 12;
  1072. }
  1073. DRM_INFO("Loading %s CP Microcode\n", chip_name);
  1074. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1075. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1076. if (err)
  1077. goto out;
  1078. if (rdev->pfp_fw->size != pfp_req_size) {
  1079. printk(KERN_ERR
  1080. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1081. rdev->pfp_fw->size, fw_name);
  1082. err = -EINVAL;
  1083. goto out;
  1084. }
  1085. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1086. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1087. if (err)
  1088. goto out;
  1089. if (rdev->me_fw->size != me_req_size) {
  1090. printk(KERN_ERR
  1091. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1092. rdev->me_fw->size, fw_name);
  1093. err = -EINVAL;
  1094. }
  1095. out:
  1096. platform_device_unregister(pdev);
  1097. if (err) {
  1098. if (err != -EINVAL)
  1099. printk(KERN_ERR
  1100. "r600_cp: Failed to load firmware \"%s\"\n",
  1101. fw_name);
  1102. release_firmware(rdev->pfp_fw);
  1103. rdev->pfp_fw = NULL;
  1104. release_firmware(rdev->me_fw);
  1105. rdev->me_fw = NULL;
  1106. }
  1107. return err;
  1108. }
  1109. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1110. {
  1111. const __be32 *fw_data;
  1112. int i;
  1113. if (!rdev->me_fw || !rdev->pfp_fw)
  1114. return -EINVAL;
  1115. r600_cp_stop(rdev);
  1116. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1117. /* Reset cp */
  1118. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1119. RREG32(GRBM_SOFT_RESET);
  1120. mdelay(15);
  1121. WREG32(GRBM_SOFT_RESET, 0);
  1122. WREG32(CP_ME_RAM_WADDR, 0);
  1123. fw_data = (const __be32 *)rdev->me_fw->data;
  1124. WREG32(CP_ME_RAM_WADDR, 0);
  1125. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1126. WREG32(CP_ME_RAM_DATA,
  1127. be32_to_cpup(fw_data++));
  1128. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1129. WREG32(CP_PFP_UCODE_ADDR, 0);
  1130. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1131. WREG32(CP_PFP_UCODE_DATA,
  1132. be32_to_cpup(fw_data++));
  1133. WREG32(CP_PFP_UCODE_ADDR, 0);
  1134. WREG32(CP_ME_RAM_WADDR, 0);
  1135. WREG32(CP_ME_RAM_RADDR, 0);
  1136. return 0;
  1137. }
  1138. int r600_cp_start(struct radeon_device *rdev)
  1139. {
  1140. int r;
  1141. uint32_t cp_me;
  1142. r = radeon_ring_lock(rdev, 7);
  1143. if (r) {
  1144. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1145. return r;
  1146. }
  1147. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1148. radeon_ring_write(rdev, 0x1);
  1149. if (rdev->family < CHIP_RV770) {
  1150. radeon_ring_write(rdev, 0x3);
  1151. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1152. } else {
  1153. radeon_ring_write(rdev, 0x0);
  1154. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1155. }
  1156. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1157. radeon_ring_write(rdev, 0);
  1158. radeon_ring_write(rdev, 0);
  1159. radeon_ring_unlock_commit(rdev);
  1160. cp_me = 0xff;
  1161. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1162. return 0;
  1163. }
  1164. int r600_cp_resume(struct radeon_device *rdev)
  1165. {
  1166. u32 tmp;
  1167. u32 rb_bufsz;
  1168. int r;
  1169. /* Reset cp */
  1170. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1171. RREG32(GRBM_SOFT_RESET);
  1172. mdelay(15);
  1173. WREG32(GRBM_SOFT_RESET, 0);
  1174. /* Set ring buffer size */
  1175. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1176. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1177. #ifdef __BIG_ENDIAN
  1178. tmp |= BUF_SWAP_32BIT;
  1179. #endif
  1180. WREG32(CP_RB_CNTL, tmp);
  1181. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1182. /* Set the write pointer delay */
  1183. WREG32(CP_RB_WPTR_DELAY, 0);
  1184. /* Initialize the ring buffer's read and write pointers */
  1185. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1186. WREG32(CP_RB_RPTR_WR, 0);
  1187. WREG32(CP_RB_WPTR, 0);
  1188. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1189. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1190. mdelay(1);
  1191. WREG32(CP_RB_CNTL, tmp);
  1192. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1193. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1194. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1195. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1196. r600_cp_start(rdev);
  1197. rdev->cp.ready = true;
  1198. r = radeon_ring_test(rdev);
  1199. if (r) {
  1200. rdev->cp.ready = false;
  1201. return r;
  1202. }
  1203. return 0;
  1204. }
  1205. void r600_cp_commit(struct radeon_device *rdev)
  1206. {
  1207. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1208. (void)RREG32(CP_RB_WPTR);
  1209. }
  1210. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1211. {
  1212. u32 rb_bufsz;
  1213. /* Align ring size */
  1214. rb_bufsz = drm_order(ring_size / 8);
  1215. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1216. rdev->cp.ring_size = ring_size;
  1217. rdev->cp.align_mask = 16 - 1;
  1218. }
  1219. /*
  1220. * GPU scratch registers helpers function.
  1221. */
  1222. void r600_scratch_init(struct radeon_device *rdev)
  1223. {
  1224. int i;
  1225. rdev->scratch.num_reg = 7;
  1226. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1227. rdev->scratch.free[i] = true;
  1228. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1229. }
  1230. }
  1231. int r600_ring_test(struct radeon_device *rdev)
  1232. {
  1233. uint32_t scratch;
  1234. uint32_t tmp = 0;
  1235. unsigned i;
  1236. int r;
  1237. r = radeon_scratch_get(rdev, &scratch);
  1238. if (r) {
  1239. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1240. return r;
  1241. }
  1242. WREG32(scratch, 0xCAFEDEAD);
  1243. r = radeon_ring_lock(rdev, 3);
  1244. if (r) {
  1245. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1246. radeon_scratch_free(rdev, scratch);
  1247. return r;
  1248. }
  1249. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1250. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1251. radeon_ring_write(rdev, 0xDEADBEEF);
  1252. radeon_ring_unlock_commit(rdev);
  1253. for (i = 0; i < rdev->usec_timeout; i++) {
  1254. tmp = RREG32(scratch);
  1255. if (tmp == 0xDEADBEEF)
  1256. break;
  1257. DRM_UDELAY(1);
  1258. }
  1259. if (i < rdev->usec_timeout) {
  1260. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1261. } else {
  1262. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1263. scratch, tmp);
  1264. r = -EINVAL;
  1265. }
  1266. radeon_scratch_free(rdev, scratch);
  1267. return r;
  1268. }
  1269. void r600_wb_disable(struct radeon_device *rdev)
  1270. {
  1271. WREG32(SCRATCH_UMSK, 0);
  1272. if (rdev->wb.wb_obj) {
  1273. radeon_object_kunmap(rdev->wb.wb_obj);
  1274. radeon_object_unpin(rdev->wb.wb_obj);
  1275. }
  1276. }
  1277. void r600_wb_fini(struct radeon_device *rdev)
  1278. {
  1279. r600_wb_disable(rdev);
  1280. if (rdev->wb.wb_obj) {
  1281. radeon_object_unref(&rdev->wb.wb_obj);
  1282. rdev->wb.wb = NULL;
  1283. rdev->wb.wb_obj = NULL;
  1284. }
  1285. }
  1286. int r600_wb_enable(struct radeon_device *rdev)
  1287. {
  1288. int r;
  1289. if (rdev->wb.wb_obj == NULL) {
  1290. r = radeon_object_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1291. RADEON_GEM_DOMAIN_GTT, false, &rdev->wb.wb_obj);
  1292. if (r) {
  1293. dev_warn(rdev->dev, "failed to create WB buffer (%d).\n", r);
  1294. return r;
  1295. }
  1296. r = radeon_object_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1297. &rdev->wb.gpu_addr);
  1298. if (r) {
  1299. dev_warn(rdev->dev, "failed to pin WB buffer (%d).\n", r);
  1300. r600_wb_fini(rdev);
  1301. return r;
  1302. }
  1303. r = radeon_object_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1304. if (r) {
  1305. dev_warn(rdev->dev, "failed to map WB buffer (%d).\n", r);
  1306. r600_wb_fini(rdev);
  1307. return r;
  1308. }
  1309. }
  1310. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1311. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1312. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1313. WREG32(SCRATCH_UMSK, 0xff);
  1314. return 0;
  1315. }
  1316. void r600_fence_ring_emit(struct radeon_device *rdev,
  1317. struct radeon_fence *fence)
  1318. {
  1319. /* Emit fence sequence & fire IRQ */
  1320. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1321. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1322. radeon_ring_write(rdev, fence->seq);
  1323. }
  1324. int r600_copy_dma(struct radeon_device *rdev,
  1325. uint64_t src_offset,
  1326. uint64_t dst_offset,
  1327. unsigned num_pages,
  1328. struct radeon_fence *fence)
  1329. {
  1330. /* FIXME: implement */
  1331. return 0;
  1332. }
  1333. int r600_copy_blit(struct radeon_device *rdev,
  1334. uint64_t src_offset, uint64_t dst_offset,
  1335. unsigned num_pages, struct radeon_fence *fence)
  1336. {
  1337. r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1338. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1339. r600_blit_done_copy(rdev, fence);
  1340. return 0;
  1341. }
  1342. int r600_irq_process(struct radeon_device *rdev)
  1343. {
  1344. /* FIXME: implement */
  1345. return 0;
  1346. }
  1347. int r600_irq_set(struct radeon_device *rdev)
  1348. {
  1349. /* FIXME: implement */
  1350. return 0;
  1351. }
  1352. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1353. uint32_t tiling_flags, uint32_t pitch,
  1354. uint32_t offset, uint32_t obj_size)
  1355. {
  1356. /* FIXME: implement */
  1357. return 0;
  1358. }
  1359. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1360. {
  1361. /* FIXME: implement */
  1362. }
  1363. bool r600_card_posted(struct radeon_device *rdev)
  1364. {
  1365. uint32_t reg;
  1366. /* first check CRTCs */
  1367. reg = RREG32(D1CRTC_CONTROL) |
  1368. RREG32(D2CRTC_CONTROL);
  1369. if (reg & CRTC_EN)
  1370. return true;
  1371. /* then check MEM_SIZE, in case the crtcs are off */
  1372. if (RREG32(CONFIG_MEMSIZE))
  1373. return true;
  1374. return false;
  1375. }
  1376. int r600_startup(struct radeon_device *rdev)
  1377. {
  1378. int r;
  1379. r600_mc_program(rdev);
  1380. if (rdev->flags & RADEON_IS_AGP) {
  1381. r600_agp_enable(rdev);
  1382. } else {
  1383. r = r600_pcie_gart_enable(rdev);
  1384. if (r)
  1385. return r;
  1386. }
  1387. r600_gpu_init(rdev);
  1388. r = radeon_object_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1389. &rdev->r600_blit.shader_gpu_addr);
  1390. if (r) {
  1391. DRM_ERROR("failed to pin blit object %d\n", r);
  1392. return r;
  1393. }
  1394. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1395. if (r)
  1396. return r;
  1397. r = r600_cp_load_microcode(rdev);
  1398. if (r)
  1399. return r;
  1400. r = r600_cp_resume(rdev);
  1401. if (r)
  1402. return r;
  1403. /* write back buffer are not vital so don't worry about failure */
  1404. r600_wb_enable(rdev);
  1405. return 0;
  1406. }
  1407. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  1408. {
  1409. uint32_t temp;
  1410. temp = RREG32(CONFIG_CNTL);
  1411. if (state == false) {
  1412. temp &= ~(1<<0);
  1413. temp |= (1<<1);
  1414. } else {
  1415. temp &= ~(1<<1);
  1416. }
  1417. WREG32(CONFIG_CNTL, temp);
  1418. }
  1419. int r600_resume(struct radeon_device *rdev)
  1420. {
  1421. int r;
  1422. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  1423. * posting will perform necessary task to bring back GPU into good
  1424. * shape.
  1425. */
  1426. /* post card */
  1427. atom_asic_init(rdev->mode_info.atom_context);
  1428. /* Initialize clocks */
  1429. r = radeon_clocks_init(rdev);
  1430. if (r) {
  1431. return r;
  1432. }
  1433. r = r600_startup(rdev);
  1434. if (r) {
  1435. DRM_ERROR("r600 startup failed on resume\n");
  1436. return r;
  1437. }
  1438. r = r600_ib_test(rdev);
  1439. if (r) {
  1440. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1441. return r;
  1442. }
  1443. return r;
  1444. }
  1445. int r600_suspend(struct radeon_device *rdev)
  1446. {
  1447. /* FIXME: we should wait for ring to be empty */
  1448. r600_cp_stop(rdev);
  1449. rdev->cp.ready = false;
  1450. r600_wb_disable(rdev);
  1451. r600_pcie_gart_disable(rdev);
  1452. /* unpin shaders bo */
  1453. radeon_object_unpin(rdev->r600_blit.shader_obj);
  1454. return 0;
  1455. }
  1456. /* Plan is to move initialization in that function and use
  1457. * helper function so that radeon_device_init pretty much
  1458. * do nothing more than calling asic specific function. This
  1459. * should also allow to remove a bunch of callback function
  1460. * like vram_info.
  1461. */
  1462. int r600_init(struct radeon_device *rdev)
  1463. {
  1464. int r;
  1465. r = radeon_dummy_page_init(rdev);
  1466. if (r)
  1467. return r;
  1468. if (r600_debugfs_mc_info_init(rdev)) {
  1469. DRM_ERROR("Failed to register debugfs file for mc !\n");
  1470. }
  1471. /* This don't do much */
  1472. r = radeon_gem_init(rdev);
  1473. if (r)
  1474. return r;
  1475. /* Read BIOS */
  1476. if (!radeon_get_bios(rdev)) {
  1477. if (ASIC_IS_AVIVO(rdev))
  1478. return -EINVAL;
  1479. }
  1480. /* Must be an ATOMBIOS */
  1481. if (!rdev->is_atom_bios) {
  1482. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1483. return -EINVAL;
  1484. }
  1485. r = radeon_atombios_init(rdev);
  1486. if (r)
  1487. return r;
  1488. /* Post card if necessary */
  1489. if (!r600_card_posted(rdev)) {
  1490. if (!rdev->bios) {
  1491. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1492. return -EINVAL;
  1493. }
  1494. DRM_INFO("GPU not posted. posting now...\n");
  1495. atom_asic_init(rdev->mode_info.atom_context);
  1496. }
  1497. /* Initialize scratch registers */
  1498. r600_scratch_init(rdev);
  1499. /* Initialize surface registers */
  1500. radeon_surface_init(rdev);
  1501. /* Initialize clocks */
  1502. radeon_get_clock_info(rdev->ddev);
  1503. r = radeon_clocks_init(rdev);
  1504. if (r)
  1505. return r;
  1506. /* Initialize power management */
  1507. radeon_pm_init(rdev);
  1508. /* Fence driver */
  1509. r = radeon_fence_driver_init(rdev);
  1510. if (r)
  1511. return r;
  1512. r = r600_mc_init(rdev);
  1513. if (r)
  1514. return r;
  1515. /* Memory manager */
  1516. r = radeon_object_init(rdev);
  1517. if (r)
  1518. return r;
  1519. rdev->cp.ring_obj = NULL;
  1520. r600_ring_init(rdev, 1024 * 1024);
  1521. if (!rdev->me_fw || !rdev->pfp_fw) {
  1522. r = r600_cp_init_microcode(rdev);
  1523. if (r) {
  1524. DRM_ERROR("Failed to load firmware!\n");
  1525. return r;
  1526. }
  1527. }
  1528. r = r600_pcie_gart_init(rdev);
  1529. if (r)
  1530. return r;
  1531. rdev->accel_working = true;
  1532. r = r600_blit_init(rdev);
  1533. if (r) {
  1534. DRM_ERROR("radeon: failled blitter (%d).\n", r);
  1535. return r;
  1536. }
  1537. r = r600_startup(rdev);
  1538. if (r) {
  1539. r600_suspend(rdev);
  1540. r600_wb_fini(rdev);
  1541. radeon_ring_fini(rdev);
  1542. r600_pcie_gart_fini(rdev);
  1543. rdev->accel_working = false;
  1544. }
  1545. if (rdev->accel_working) {
  1546. r = radeon_ib_pool_init(rdev);
  1547. if (r) {
  1548. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  1549. rdev->accel_working = false;
  1550. }
  1551. r = r600_ib_test(rdev);
  1552. if (r) {
  1553. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1554. rdev->accel_working = false;
  1555. }
  1556. }
  1557. return 0;
  1558. }
  1559. void r600_fini(struct radeon_device *rdev)
  1560. {
  1561. /* Suspend operations */
  1562. r600_suspend(rdev);
  1563. r600_blit_fini(rdev);
  1564. radeon_ring_fini(rdev);
  1565. r600_wb_fini(rdev);
  1566. r600_pcie_gart_fini(rdev);
  1567. radeon_gem_fini(rdev);
  1568. radeon_fence_driver_fini(rdev);
  1569. radeon_clocks_fini(rdev);
  1570. if (rdev->flags & RADEON_IS_AGP)
  1571. radeon_agp_fini(rdev);
  1572. radeon_object_fini(rdev);
  1573. radeon_atombios_fini(rdev);
  1574. kfree(rdev->bios);
  1575. rdev->bios = NULL;
  1576. radeon_dummy_page_fini(rdev);
  1577. }
  1578. /*
  1579. * CS stuff
  1580. */
  1581. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1582. {
  1583. /* FIXME: implement */
  1584. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1585. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  1586. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1587. radeon_ring_write(rdev, ib->length_dw);
  1588. }
  1589. int r600_ib_test(struct radeon_device *rdev)
  1590. {
  1591. struct radeon_ib *ib;
  1592. uint32_t scratch;
  1593. uint32_t tmp = 0;
  1594. unsigned i;
  1595. int r;
  1596. r = radeon_scratch_get(rdev, &scratch);
  1597. if (r) {
  1598. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  1599. return r;
  1600. }
  1601. WREG32(scratch, 0xCAFEDEAD);
  1602. r = radeon_ib_get(rdev, &ib);
  1603. if (r) {
  1604. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  1605. return r;
  1606. }
  1607. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1608. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1609. ib->ptr[2] = 0xDEADBEEF;
  1610. ib->ptr[3] = PACKET2(0);
  1611. ib->ptr[4] = PACKET2(0);
  1612. ib->ptr[5] = PACKET2(0);
  1613. ib->ptr[6] = PACKET2(0);
  1614. ib->ptr[7] = PACKET2(0);
  1615. ib->ptr[8] = PACKET2(0);
  1616. ib->ptr[9] = PACKET2(0);
  1617. ib->ptr[10] = PACKET2(0);
  1618. ib->ptr[11] = PACKET2(0);
  1619. ib->ptr[12] = PACKET2(0);
  1620. ib->ptr[13] = PACKET2(0);
  1621. ib->ptr[14] = PACKET2(0);
  1622. ib->ptr[15] = PACKET2(0);
  1623. ib->length_dw = 16;
  1624. r = radeon_ib_schedule(rdev, ib);
  1625. if (r) {
  1626. radeon_scratch_free(rdev, scratch);
  1627. radeon_ib_free(rdev, &ib);
  1628. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  1629. return r;
  1630. }
  1631. r = radeon_fence_wait(ib->fence, false);
  1632. if (r) {
  1633. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  1634. return r;
  1635. }
  1636. for (i = 0; i < rdev->usec_timeout; i++) {
  1637. tmp = RREG32(scratch);
  1638. if (tmp == 0xDEADBEEF)
  1639. break;
  1640. DRM_UDELAY(1);
  1641. }
  1642. if (i < rdev->usec_timeout) {
  1643. DRM_INFO("ib test succeeded in %u usecs\n", i);
  1644. } else {
  1645. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  1646. scratch, tmp);
  1647. r = -EINVAL;
  1648. }
  1649. radeon_scratch_free(rdev, scratch);
  1650. radeon_ib_free(rdev, &ib);
  1651. return r;
  1652. }
  1653. /*
  1654. * Debugfs info
  1655. */
  1656. #if defined(CONFIG_DEBUG_FS)
  1657. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1658. {
  1659. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1660. struct drm_device *dev = node->minor->dev;
  1661. struct radeon_device *rdev = dev->dev_private;
  1662. uint32_t rdp, wdp;
  1663. unsigned count, i, j;
  1664. radeon_ring_free_size(rdev);
  1665. rdp = RREG32(CP_RB_RPTR);
  1666. wdp = RREG32(CP_RB_WPTR);
  1667. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1668. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  1669. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1670. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1671. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1672. seq_printf(m, "%u dwords in ring\n", count);
  1673. for (j = 0; j <= count; j++) {
  1674. i = (rdp + j) & rdev->cp.ptr_mask;
  1675. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1676. }
  1677. return 0;
  1678. }
  1679. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  1680. {
  1681. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1682. struct drm_device *dev = node->minor->dev;
  1683. struct radeon_device *rdev = dev->dev_private;
  1684. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  1685. DREG32_SYS(m, rdev, VM_L2_STATUS);
  1686. return 0;
  1687. }
  1688. static struct drm_info_list r600_mc_info_list[] = {
  1689. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  1690. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  1691. };
  1692. #endif
  1693. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  1694. {
  1695. #if defined(CONFIG_DEBUG_FS)
  1696. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  1697. #else
  1698. return 0;
  1699. #endif
  1700. }