r100.c 109 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include "r100_reg_safe.h"
  44. #include "rn50_reg_safe.h"
  45. /* Firmware Names */
  46. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  47. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  48. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  49. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  50. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  51. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  52. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  53. MODULE_FIRMWARE(FIRMWARE_R100);
  54. MODULE_FIRMWARE(FIRMWARE_R200);
  55. MODULE_FIRMWARE(FIRMWARE_R300);
  56. MODULE_FIRMWARE(FIRMWARE_R420);
  57. MODULE_FIRMWARE(FIRMWARE_RS690);
  58. MODULE_FIRMWARE(FIRMWARE_RS600);
  59. MODULE_FIRMWARE(FIRMWARE_R520);
  60. #include "r100_track.h"
  61. /* This files gather functions specifics to:
  62. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  63. */
  64. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  65. {
  66. int i;
  67. rdev->pm.dynpm_can_upclock = true;
  68. rdev->pm.dynpm_can_downclock = true;
  69. switch (rdev->pm.dynpm_planned_action) {
  70. case DYNPM_ACTION_MINIMUM:
  71. rdev->pm.requested_power_state_index = 0;
  72. rdev->pm.dynpm_can_downclock = false;
  73. break;
  74. case DYNPM_ACTION_DOWNCLOCK:
  75. if (rdev->pm.current_power_state_index == 0) {
  76. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  77. rdev->pm.dynpm_can_downclock = false;
  78. } else {
  79. if (rdev->pm.active_crtc_count > 1) {
  80. for (i = 0; i < rdev->pm.num_power_states; i++) {
  81. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  82. continue;
  83. else if (i >= rdev->pm.current_power_state_index) {
  84. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  85. break;
  86. } else {
  87. rdev->pm.requested_power_state_index = i;
  88. break;
  89. }
  90. }
  91. } else
  92. rdev->pm.requested_power_state_index =
  93. rdev->pm.current_power_state_index - 1;
  94. }
  95. /* don't use the power state if crtcs are active and no display flag is set */
  96. if ((rdev->pm.active_crtc_count > 0) &&
  97. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  98. RADEON_PM_MODE_NO_DISPLAY)) {
  99. rdev->pm.requested_power_state_index++;
  100. }
  101. break;
  102. case DYNPM_ACTION_UPCLOCK:
  103. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  104. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  105. rdev->pm.dynpm_can_upclock = false;
  106. } else {
  107. if (rdev->pm.active_crtc_count > 1) {
  108. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  109. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  110. continue;
  111. else if (i <= rdev->pm.current_power_state_index) {
  112. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  113. break;
  114. } else {
  115. rdev->pm.requested_power_state_index = i;
  116. break;
  117. }
  118. }
  119. } else
  120. rdev->pm.requested_power_state_index =
  121. rdev->pm.current_power_state_index + 1;
  122. }
  123. break;
  124. case DYNPM_ACTION_DEFAULT:
  125. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  126. rdev->pm.dynpm_can_upclock = false;
  127. break;
  128. case DYNPM_ACTION_NONE:
  129. default:
  130. DRM_ERROR("Requested mode for not defined action\n");
  131. return;
  132. }
  133. /* only one clock mode per power state */
  134. rdev->pm.requested_clock_mode_index = 0;
  135. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  136. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  137. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  138. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  139. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  140. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  141. pcie_lanes);
  142. }
  143. void r100_pm_init_profile(struct radeon_device *rdev)
  144. {
  145. /* default */
  146. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  147. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  148. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  149. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  150. /* low sh */
  151. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  152. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  153. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  154. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  155. /* mid sh */
  156. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  157. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  158. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  159. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  160. /* high sh */
  161. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  162. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  163. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  164. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  165. /* low mh */
  166. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  167. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  168. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  169. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  170. /* mid mh */
  171. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  172. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  173. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  174. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  175. /* high mh */
  176. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  177. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  178. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  179. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  180. }
  181. void r100_pm_misc(struct radeon_device *rdev)
  182. {
  183. int requested_index = rdev->pm.requested_power_state_index;
  184. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  185. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  186. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  187. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  188. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  189. tmp = RREG32(voltage->gpio.reg);
  190. if (voltage->active_high)
  191. tmp |= voltage->gpio.mask;
  192. else
  193. tmp &= ~(voltage->gpio.mask);
  194. WREG32(voltage->gpio.reg, tmp);
  195. if (voltage->delay)
  196. udelay(voltage->delay);
  197. } else {
  198. tmp = RREG32(voltage->gpio.reg);
  199. if (voltage->active_high)
  200. tmp &= ~voltage->gpio.mask;
  201. else
  202. tmp |= voltage->gpio.mask;
  203. WREG32(voltage->gpio.reg, tmp);
  204. if (voltage->delay)
  205. udelay(voltage->delay);
  206. }
  207. }
  208. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  209. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  210. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  211. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  212. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  213. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  214. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  215. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  216. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  217. else
  218. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  219. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  220. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  221. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  222. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  223. } else
  224. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  225. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  226. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  227. if (voltage->delay) {
  228. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  229. switch (voltage->delay) {
  230. case 33:
  231. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  232. break;
  233. case 66:
  234. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  235. break;
  236. case 99:
  237. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  238. break;
  239. case 132:
  240. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  241. break;
  242. }
  243. } else
  244. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  245. } else
  246. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  247. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  248. sclk_cntl &= ~FORCE_HDP;
  249. else
  250. sclk_cntl |= FORCE_HDP;
  251. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  252. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  253. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  254. /* set pcie lanes */
  255. if ((rdev->flags & RADEON_IS_PCIE) &&
  256. !(rdev->flags & RADEON_IS_IGP) &&
  257. rdev->asic->set_pcie_lanes &&
  258. (ps->pcie_lanes !=
  259. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  260. radeon_set_pcie_lanes(rdev,
  261. ps->pcie_lanes);
  262. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  263. }
  264. }
  265. void r100_pm_prepare(struct radeon_device *rdev)
  266. {
  267. struct drm_device *ddev = rdev->ddev;
  268. struct drm_crtc *crtc;
  269. struct radeon_crtc *radeon_crtc;
  270. u32 tmp;
  271. /* disable any active CRTCs */
  272. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  273. radeon_crtc = to_radeon_crtc(crtc);
  274. if (radeon_crtc->enabled) {
  275. if (radeon_crtc->crtc_id) {
  276. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  277. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  278. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  279. } else {
  280. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  281. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  282. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  283. }
  284. }
  285. }
  286. }
  287. void r100_pm_finish(struct radeon_device *rdev)
  288. {
  289. struct drm_device *ddev = rdev->ddev;
  290. struct drm_crtc *crtc;
  291. struct radeon_crtc *radeon_crtc;
  292. u32 tmp;
  293. /* enable any active CRTCs */
  294. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  295. radeon_crtc = to_radeon_crtc(crtc);
  296. if (radeon_crtc->enabled) {
  297. if (radeon_crtc->crtc_id) {
  298. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  299. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  300. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  301. } else {
  302. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  303. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  304. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  305. }
  306. }
  307. }
  308. }
  309. bool r100_gui_idle(struct radeon_device *rdev)
  310. {
  311. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  312. return false;
  313. else
  314. return true;
  315. }
  316. /* hpd for digital panel detect/disconnect */
  317. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  318. {
  319. bool connected = false;
  320. switch (hpd) {
  321. case RADEON_HPD_1:
  322. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  323. connected = true;
  324. break;
  325. case RADEON_HPD_2:
  326. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  327. connected = true;
  328. break;
  329. default:
  330. break;
  331. }
  332. return connected;
  333. }
  334. void r100_hpd_set_polarity(struct radeon_device *rdev,
  335. enum radeon_hpd_id hpd)
  336. {
  337. u32 tmp;
  338. bool connected = r100_hpd_sense(rdev, hpd);
  339. switch (hpd) {
  340. case RADEON_HPD_1:
  341. tmp = RREG32(RADEON_FP_GEN_CNTL);
  342. if (connected)
  343. tmp &= ~RADEON_FP_DETECT_INT_POL;
  344. else
  345. tmp |= RADEON_FP_DETECT_INT_POL;
  346. WREG32(RADEON_FP_GEN_CNTL, tmp);
  347. break;
  348. case RADEON_HPD_2:
  349. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  350. if (connected)
  351. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  352. else
  353. tmp |= RADEON_FP2_DETECT_INT_POL;
  354. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  355. break;
  356. default:
  357. break;
  358. }
  359. }
  360. void r100_hpd_init(struct radeon_device *rdev)
  361. {
  362. struct drm_device *dev = rdev->ddev;
  363. struct drm_connector *connector;
  364. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  365. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  366. switch (radeon_connector->hpd.hpd) {
  367. case RADEON_HPD_1:
  368. rdev->irq.hpd[0] = true;
  369. break;
  370. case RADEON_HPD_2:
  371. rdev->irq.hpd[1] = true;
  372. break;
  373. default:
  374. break;
  375. }
  376. }
  377. if (rdev->irq.installed)
  378. r100_irq_set(rdev);
  379. }
  380. void r100_hpd_fini(struct radeon_device *rdev)
  381. {
  382. struct drm_device *dev = rdev->ddev;
  383. struct drm_connector *connector;
  384. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  385. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  386. switch (radeon_connector->hpd.hpd) {
  387. case RADEON_HPD_1:
  388. rdev->irq.hpd[0] = false;
  389. break;
  390. case RADEON_HPD_2:
  391. rdev->irq.hpd[1] = false;
  392. break;
  393. default:
  394. break;
  395. }
  396. }
  397. }
  398. /*
  399. * PCI GART
  400. */
  401. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  402. {
  403. /* TODO: can we do somethings here ? */
  404. /* It seems hw only cache one entry so we should discard this
  405. * entry otherwise if first GPU GART read hit this entry it
  406. * could end up in wrong address. */
  407. }
  408. int r100_pci_gart_init(struct radeon_device *rdev)
  409. {
  410. int r;
  411. if (rdev->gart.table.ram.ptr) {
  412. WARN(1, "R100 PCI GART already initialized.\n");
  413. return 0;
  414. }
  415. /* Initialize common gart structure */
  416. r = radeon_gart_init(rdev);
  417. if (r)
  418. return r;
  419. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  420. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  421. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  422. return radeon_gart_table_ram_alloc(rdev);
  423. }
  424. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  425. void r100_enable_bm(struct radeon_device *rdev)
  426. {
  427. uint32_t tmp;
  428. /* Enable bus mastering */
  429. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  430. WREG32(RADEON_BUS_CNTL, tmp);
  431. }
  432. int r100_pci_gart_enable(struct radeon_device *rdev)
  433. {
  434. uint32_t tmp;
  435. radeon_gart_restore(rdev);
  436. /* discard memory request outside of configured range */
  437. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  438. WREG32(RADEON_AIC_CNTL, tmp);
  439. /* set address range for PCI address translate */
  440. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  441. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  442. /* set PCI GART page-table base address */
  443. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  444. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  445. WREG32(RADEON_AIC_CNTL, tmp);
  446. r100_pci_gart_tlb_flush(rdev);
  447. rdev->gart.ready = true;
  448. return 0;
  449. }
  450. void r100_pci_gart_disable(struct radeon_device *rdev)
  451. {
  452. uint32_t tmp;
  453. /* discard memory request outside of configured range */
  454. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  455. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  456. WREG32(RADEON_AIC_LO_ADDR, 0);
  457. WREG32(RADEON_AIC_HI_ADDR, 0);
  458. }
  459. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  460. {
  461. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  462. return -EINVAL;
  463. }
  464. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  465. return 0;
  466. }
  467. void r100_pci_gart_fini(struct radeon_device *rdev)
  468. {
  469. radeon_gart_fini(rdev);
  470. r100_pci_gart_disable(rdev);
  471. radeon_gart_table_ram_free(rdev);
  472. }
  473. int r100_irq_set(struct radeon_device *rdev)
  474. {
  475. uint32_t tmp = 0;
  476. if (!rdev->irq.installed) {
  477. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  478. WREG32(R_000040_GEN_INT_CNTL, 0);
  479. return -EINVAL;
  480. }
  481. if (rdev->irq.sw_int) {
  482. tmp |= RADEON_SW_INT_ENABLE;
  483. }
  484. if (rdev->irq.gui_idle) {
  485. tmp |= RADEON_GUI_IDLE_MASK;
  486. }
  487. if (rdev->irq.crtc_vblank_int[0]) {
  488. tmp |= RADEON_CRTC_VBLANK_MASK;
  489. }
  490. if (rdev->irq.crtc_vblank_int[1]) {
  491. tmp |= RADEON_CRTC2_VBLANK_MASK;
  492. }
  493. if (rdev->irq.hpd[0]) {
  494. tmp |= RADEON_FP_DETECT_MASK;
  495. }
  496. if (rdev->irq.hpd[1]) {
  497. tmp |= RADEON_FP2_DETECT_MASK;
  498. }
  499. WREG32(RADEON_GEN_INT_CNTL, tmp);
  500. return 0;
  501. }
  502. void r100_irq_disable(struct radeon_device *rdev)
  503. {
  504. u32 tmp;
  505. WREG32(R_000040_GEN_INT_CNTL, 0);
  506. /* Wait and acknowledge irq */
  507. mdelay(1);
  508. tmp = RREG32(R_000044_GEN_INT_STATUS);
  509. WREG32(R_000044_GEN_INT_STATUS, tmp);
  510. }
  511. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  512. {
  513. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  514. uint32_t irq_mask = RADEON_SW_INT_TEST |
  515. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  516. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  517. /* the interrupt works, but the status bit is permanently asserted */
  518. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  519. if (!rdev->irq.gui_idle_acked)
  520. irq_mask |= RADEON_GUI_IDLE_STAT;
  521. }
  522. if (irqs) {
  523. WREG32(RADEON_GEN_INT_STATUS, irqs);
  524. }
  525. return irqs & irq_mask;
  526. }
  527. int r100_irq_process(struct radeon_device *rdev)
  528. {
  529. uint32_t status, msi_rearm;
  530. bool queue_hotplug = false;
  531. /* reset gui idle ack. the status bit is broken */
  532. rdev->irq.gui_idle_acked = false;
  533. status = r100_irq_ack(rdev);
  534. if (!status) {
  535. return IRQ_NONE;
  536. }
  537. if (rdev->shutdown) {
  538. return IRQ_NONE;
  539. }
  540. while (status) {
  541. /* SW interrupt */
  542. if (status & RADEON_SW_INT_TEST) {
  543. radeon_fence_process(rdev);
  544. }
  545. /* gui idle interrupt */
  546. if (status & RADEON_GUI_IDLE_STAT) {
  547. rdev->irq.gui_idle_acked = true;
  548. rdev->pm.gui_idle = true;
  549. wake_up(&rdev->irq.idle_queue);
  550. }
  551. /* Vertical blank interrupts */
  552. if (status & RADEON_CRTC_VBLANK_STAT) {
  553. drm_handle_vblank(rdev->ddev, 0);
  554. rdev->pm.vblank_sync = true;
  555. wake_up(&rdev->irq.vblank_queue);
  556. }
  557. if (status & RADEON_CRTC2_VBLANK_STAT) {
  558. drm_handle_vblank(rdev->ddev, 1);
  559. rdev->pm.vblank_sync = true;
  560. wake_up(&rdev->irq.vblank_queue);
  561. }
  562. if (status & RADEON_FP_DETECT_STAT) {
  563. queue_hotplug = true;
  564. DRM_DEBUG("HPD1\n");
  565. }
  566. if (status & RADEON_FP2_DETECT_STAT) {
  567. queue_hotplug = true;
  568. DRM_DEBUG("HPD2\n");
  569. }
  570. status = r100_irq_ack(rdev);
  571. }
  572. /* reset gui idle ack. the status bit is broken */
  573. rdev->irq.gui_idle_acked = false;
  574. if (queue_hotplug)
  575. queue_work(rdev->wq, &rdev->hotplug_work);
  576. if (rdev->msi_enabled) {
  577. switch (rdev->family) {
  578. case CHIP_RS400:
  579. case CHIP_RS480:
  580. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  581. WREG32(RADEON_AIC_CNTL, msi_rearm);
  582. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  583. break;
  584. default:
  585. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  586. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  587. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  588. break;
  589. }
  590. }
  591. return IRQ_HANDLED;
  592. }
  593. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  594. {
  595. if (crtc == 0)
  596. return RREG32(RADEON_CRTC_CRNT_FRAME);
  597. else
  598. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  599. }
  600. /* Who ever call radeon_fence_emit should call ring_lock and ask
  601. * for enough space (today caller are ib schedule and buffer move) */
  602. void r100_fence_ring_emit(struct radeon_device *rdev,
  603. struct radeon_fence *fence)
  604. {
  605. /* We have to make sure that caches are flushed before
  606. * CPU might read something from VRAM. */
  607. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  608. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  609. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  610. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  611. /* Wait until IDLE & CLEAN */
  612. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  613. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  614. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  615. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  616. RADEON_HDP_READ_BUFFER_INVALIDATE);
  617. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  618. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  619. /* Emit fence sequence & fire IRQ */
  620. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  621. radeon_ring_write(rdev, fence->seq);
  622. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  623. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  624. }
  625. int r100_copy_blit(struct radeon_device *rdev,
  626. uint64_t src_offset,
  627. uint64_t dst_offset,
  628. unsigned num_pages,
  629. struct radeon_fence *fence)
  630. {
  631. uint32_t cur_pages;
  632. uint32_t stride_bytes = PAGE_SIZE;
  633. uint32_t pitch;
  634. uint32_t stride_pixels;
  635. unsigned ndw;
  636. int num_loops;
  637. int r = 0;
  638. /* radeon limited to 16k stride */
  639. stride_bytes &= 0x3fff;
  640. /* radeon pitch is /64 */
  641. pitch = stride_bytes / 64;
  642. stride_pixels = stride_bytes / 4;
  643. num_loops = DIV_ROUND_UP(num_pages, 8191);
  644. /* Ask for enough room for blit + flush + fence */
  645. ndw = 64 + (10 * num_loops);
  646. r = radeon_ring_lock(rdev, ndw);
  647. if (r) {
  648. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  649. return -EINVAL;
  650. }
  651. while (num_pages > 0) {
  652. cur_pages = num_pages;
  653. if (cur_pages > 8191) {
  654. cur_pages = 8191;
  655. }
  656. num_pages -= cur_pages;
  657. /* pages are in Y direction - height
  658. page width in X direction - width */
  659. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  660. radeon_ring_write(rdev,
  661. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  662. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  663. RADEON_GMC_SRC_CLIPPING |
  664. RADEON_GMC_DST_CLIPPING |
  665. RADEON_GMC_BRUSH_NONE |
  666. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  667. RADEON_GMC_SRC_DATATYPE_COLOR |
  668. RADEON_ROP3_S |
  669. RADEON_DP_SRC_SOURCE_MEMORY |
  670. RADEON_GMC_CLR_CMP_CNTL_DIS |
  671. RADEON_GMC_WR_MSK_DIS);
  672. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  673. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  674. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  675. radeon_ring_write(rdev, 0);
  676. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  677. radeon_ring_write(rdev, num_pages);
  678. radeon_ring_write(rdev, num_pages);
  679. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  680. }
  681. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  682. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  683. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  684. radeon_ring_write(rdev,
  685. RADEON_WAIT_2D_IDLECLEAN |
  686. RADEON_WAIT_HOST_IDLECLEAN |
  687. RADEON_WAIT_DMA_GUI_IDLE);
  688. if (fence) {
  689. r = radeon_fence_emit(rdev, fence);
  690. }
  691. radeon_ring_unlock_commit(rdev);
  692. return r;
  693. }
  694. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  695. {
  696. unsigned i;
  697. u32 tmp;
  698. for (i = 0; i < rdev->usec_timeout; i++) {
  699. tmp = RREG32(R_000E40_RBBM_STATUS);
  700. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  701. return 0;
  702. }
  703. udelay(1);
  704. }
  705. return -1;
  706. }
  707. void r100_ring_start(struct radeon_device *rdev)
  708. {
  709. int r;
  710. r = radeon_ring_lock(rdev, 2);
  711. if (r) {
  712. return;
  713. }
  714. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  715. radeon_ring_write(rdev,
  716. RADEON_ISYNC_ANY2D_IDLE3D |
  717. RADEON_ISYNC_ANY3D_IDLE2D |
  718. RADEON_ISYNC_WAIT_IDLEGUI |
  719. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  720. radeon_ring_unlock_commit(rdev);
  721. }
  722. /* Load the microcode for the CP */
  723. static int r100_cp_init_microcode(struct radeon_device *rdev)
  724. {
  725. struct platform_device *pdev;
  726. const char *fw_name = NULL;
  727. int err;
  728. DRM_DEBUG_KMS("\n");
  729. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  730. err = IS_ERR(pdev);
  731. if (err) {
  732. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  733. return -EINVAL;
  734. }
  735. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  736. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  737. (rdev->family == CHIP_RS200)) {
  738. DRM_INFO("Loading R100 Microcode\n");
  739. fw_name = FIRMWARE_R100;
  740. } else if ((rdev->family == CHIP_R200) ||
  741. (rdev->family == CHIP_RV250) ||
  742. (rdev->family == CHIP_RV280) ||
  743. (rdev->family == CHIP_RS300)) {
  744. DRM_INFO("Loading R200 Microcode\n");
  745. fw_name = FIRMWARE_R200;
  746. } else if ((rdev->family == CHIP_R300) ||
  747. (rdev->family == CHIP_R350) ||
  748. (rdev->family == CHIP_RV350) ||
  749. (rdev->family == CHIP_RV380) ||
  750. (rdev->family == CHIP_RS400) ||
  751. (rdev->family == CHIP_RS480)) {
  752. DRM_INFO("Loading R300 Microcode\n");
  753. fw_name = FIRMWARE_R300;
  754. } else if ((rdev->family == CHIP_R420) ||
  755. (rdev->family == CHIP_R423) ||
  756. (rdev->family == CHIP_RV410)) {
  757. DRM_INFO("Loading R400 Microcode\n");
  758. fw_name = FIRMWARE_R420;
  759. } else if ((rdev->family == CHIP_RS690) ||
  760. (rdev->family == CHIP_RS740)) {
  761. DRM_INFO("Loading RS690/RS740 Microcode\n");
  762. fw_name = FIRMWARE_RS690;
  763. } else if (rdev->family == CHIP_RS600) {
  764. DRM_INFO("Loading RS600 Microcode\n");
  765. fw_name = FIRMWARE_RS600;
  766. } else if ((rdev->family == CHIP_RV515) ||
  767. (rdev->family == CHIP_R520) ||
  768. (rdev->family == CHIP_RV530) ||
  769. (rdev->family == CHIP_R580) ||
  770. (rdev->family == CHIP_RV560) ||
  771. (rdev->family == CHIP_RV570)) {
  772. DRM_INFO("Loading R500 Microcode\n");
  773. fw_name = FIRMWARE_R520;
  774. }
  775. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  776. platform_device_unregister(pdev);
  777. if (err) {
  778. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  779. fw_name);
  780. } else if (rdev->me_fw->size % 8) {
  781. printk(KERN_ERR
  782. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  783. rdev->me_fw->size, fw_name);
  784. err = -EINVAL;
  785. release_firmware(rdev->me_fw);
  786. rdev->me_fw = NULL;
  787. }
  788. return err;
  789. }
  790. static void r100_cp_load_microcode(struct radeon_device *rdev)
  791. {
  792. const __be32 *fw_data;
  793. int i, size;
  794. if (r100_gui_wait_for_idle(rdev)) {
  795. printk(KERN_WARNING "Failed to wait GUI idle while "
  796. "programming pipes. Bad things might happen.\n");
  797. }
  798. if (rdev->me_fw) {
  799. size = rdev->me_fw->size / 4;
  800. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  801. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  802. for (i = 0; i < size; i += 2) {
  803. WREG32(RADEON_CP_ME_RAM_DATAH,
  804. be32_to_cpup(&fw_data[i]));
  805. WREG32(RADEON_CP_ME_RAM_DATAL,
  806. be32_to_cpup(&fw_data[i + 1]));
  807. }
  808. }
  809. }
  810. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  811. {
  812. unsigned rb_bufsz;
  813. unsigned rb_blksz;
  814. unsigned max_fetch;
  815. unsigned pre_write_timer;
  816. unsigned pre_write_limit;
  817. unsigned indirect2_start;
  818. unsigned indirect1_start;
  819. uint32_t tmp;
  820. int r;
  821. if (r100_debugfs_cp_init(rdev)) {
  822. DRM_ERROR("Failed to register debugfs file for CP !\n");
  823. }
  824. if (!rdev->me_fw) {
  825. r = r100_cp_init_microcode(rdev);
  826. if (r) {
  827. DRM_ERROR("Failed to load firmware!\n");
  828. return r;
  829. }
  830. }
  831. /* Align ring size */
  832. rb_bufsz = drm_order(ring_size / 8);
  833. ring_size = (1 << (rb_bufsz + 1)) * 4;
  834. r100_cp_load_microcode(rdev);
  835. r = radeon_ring_init(rdev, ring_size);
  836. if (r) {
  837. return r;
  838. }
  839. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  840. * the rptr copy in system ram */
  841. rb_blksz = 9;
  842. /* cp will read 128bytes at a time (4 dwords) */
  843. max_fetch = 1;
  844. rdev->cp.align_mask = 16 - 1;
  845. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  846. pre_write_timer = 64;
  847. /* Force CP_RB_WPTR write if written more than one time before the
  848. * delay expire
  849. */
  850. pre_write_limit = 0;
  851. /* Setup the cp cache like this (cache size is 96 dwords) :
  852. * RING 0 to 15
  853. * INDIRECT1 16 to 79
  854. * INDIRECT2 80 to 95
  855. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  856. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  857. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  858. * Idea being that most of the gpu cmd will be through indirect1 buffer
  859. * so it gets the bigger cache.
  860. */
  861. indirect2_start = 80;
  862. indirect1_start = 16;
  863. /* cp setup */
  864. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  865. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  866. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  867. REG_SET(RADEON_MAX_FETCH, max_fetch));
  868. #ifdef __BIG_ENDIAN
  869. tmp |= RADEON_BUF_SWAP_32BIT;
  870. #endif
  871. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  872. /* Set ring address */
  873. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  874. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  875. /* Force read & write ptr to 0 */
  876. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  877. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  878. WREG32(RADEON_CP_RB_WPTR, 0);
  879. /* set the wb address whether it's enabled or not */
  880. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  881. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  882. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  883. if (rdev->wb.enabled)
  884. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  885. else {
  886. tmp |= RADEON_RB_NO_UPDATE;
  887. WREG32(R_000770_SCRATCH_UMSK, 0);
  888. }
  889. WREG32(RADEON_CP_RB_CNTL, tmp);
  890. udelay(10);
  891. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  892. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  893. /* protect against crazy HW on resume */
  894. rdev->cp.wptr &= rdev->cp.ptr_mask;
  895. /* Set cp mode to bus mastering & enable cp*/
  896. WREG32(RADEON_CP_CSQ_MODE,
  897. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  898. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  899. WREG32(0x718, 0);
  900. WREG32(0x744, 0x00004D4D);
  901. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  902. radeon_ring_start(rdev);
  903. r = radeon_ring_test(rdev);
  904. if (r) {
  905. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  906. return r;
  907. }
  908. rdev->cp.ready = true;
  909. return 0;
  910. }
  911. void r100_cp_fini(struct radeon_device *rdev)
  912. {
  913. if (r100_cp_wait_for_idle(rdev)) {
  914. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  915. }
  916. /* Disable ring */
  917. r100_cp_disable(rdev);
  918. radeon_ring_fini(rdev);
  919. DRM_INFO("radeon: cp finalized\n");
  920. }
  921. void r100_cp_disable(struct radeon_device *rdev)
  922. {
  923. /* Disable ring */
  924. rdev->cp.ready = false;
  925. WREG32(RADEON_CP_CSQ_MODE, 0);
  926. WREG32(RADEON_CP_CSQ_CNTL, 0);
  927. WREG32(R_000770_SCRATCH_UMSK, 0);
  928. if (r100_gui_wait_for_idle(rdev)) {
  929. printk(KERN_WARNING "Failed to wait GUI idle while "
  930. "programming pipes. Bad things might happen.\n");
  931. }
  932. }
  933. void r100_cp_commit(struct radeon_device *rdev)
  934. {
  935. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  936. (void)RREG32(RADEON_CP_RB_WPTR);
  937. }
  938. /*
  939. * CS functions
  940. */
  941. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  942. struct radeon_cs_packet *pkt,
  943. const unsigned *auth, unsigned n,
  944. radeon_packet0_check_t check)
  945. {
  946. unsigned reg;
  947. unsigned i, j, m;
  948. unsigned idx;
  949. int r;
  950. idx = pkt->idx + 1;
  951. reg = pkt->reg;
  952. /* Check that register fall into register range
  953. * determined by the number of entry (n) in the
  954. * safe register bitmap.
  955. */
  956. if (pkt->one_reg_wr) {
  957. if ((reg >> 7) > n) {
  958. return -EINVAL;
  959. }
  960. } else {
  961. if (((reg + (pkt->count << 2)) >> 7) > n) {
  962. return -EINVAL;
  963. }
  964. }
  965. for (i = 0; i <= pkt->count; i++, idx++) {
  966. j = (reg >> 7);
  967. m = 1 << ((reg >> 2) & 31);
  968. if (auth[j] & m) {
  969. r = check(p, pkt, idx, reg);
  970. if (r) {
  971. return r;
  972. }
  973. }
  974. if (pkt->one_reg_wr) {
  975. if (!(auth[j] & m)) {
  976. break;
  977. }
  978. } else {
  979. reg += 4;
  980. }
  981. }
  982. return 0;
  983. }
  984. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  985. struct radeon_cs_packet *pkt)
  986. {
  987. volatile uint32_t *ib;
  988. unsigned i;
  989. unsigned idx;
  990. ib = p->ib->ptr;
  991. idx = pkt->idx;
  992. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  993. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  994. }
  995. }
  996. /**
  997. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  998. * @parser: parser structure holding parsing context.
  999. * @pkt: where to store packet informations
  1000. *
  1001. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1002. * if packet is bigger than remaining ib size. or if packets is unknown.
  1003. **/
  1004. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1005. struct radeon_cs_packet *pkt,
  1006. unsigned idx)
  1007. {
  1008. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1009. uint32_t header;
  1010. if (idx >= ib_chunk->length_dw) {
  1011. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1012. idx, ib_chunk->length_dw);
  1013. return -EINVAL;
  1014. }
  1015. header = radeon_get_ib_value(p, idx);
  1016. pkt->idx = idx;
  1017. pkt->type = CP_PACKET_GET_TYPE(header);
  1018. pkt->count = CP_PACKET_GET_COUNT(header);
  1019. switch (pkt->type) {
  1020. case PACKET_TYPE0:
  1021. pkt->reg = CP_PACKET0_GET_REG(header);
  1022. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1023. break;
  1024. case PACKET_TYPE3:
  1025. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1026. break;
  1027. case PACKET_TYPE2:
  1028. pkt->count = -1;
  1029. break;
  1030. default:
  1031. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1032. return -EINVAL;
  1033. }
  1034. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1035. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1036. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1037. return -EINVAL;
  1038. }
  1039. return 0;
  1040. }
  1041. /**
  1042. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1043. * @parser: parser structure holding parsing context.
  1044. *
  1045. * Userspace sends a special sequence for VLINE waits.
  1046. * PACKET0 - VLINE_START_END + value
  1047. * PACKET0 - WAIT_UNTIL +_value
  1048. * RELOC (P3) - crtc_id in reloc.
  1049. *
  1050. * This function parses this and relocates the VLINE START END
  1051. * and WAIT UNTIL packets to the correct crtc.
  1052. * It also detects a switched off crtc and nulls out the
  1053. * wait in that case.
  1054. */
  1055. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1056. {
  1057. struct drm_mode_object *obj;
  1058. struct drm_crtc *crtc;
  1059. struct radeon_crtc *radeon_crtc;
  1060. struct radeon_cs_packet p3reloc, waitreloc;
  1061. int crtc_id;
  1062. int r;
  1063. uint32_t header, h_idx, reg;
  1064. volatile uint32_t *ib;
  1065. ib = p->ib->ptr;
  1066. /* parse the wait until */
  1067. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1068. if (r)
  1069. return r;
  1070. /* check its a wait until and only 1 count */
  1071. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1072. waitreloc.count != 0) {
  1073. DRM_ERROR("vline wait had illegal wait until segment\n");
  1074. r = -EINVAL;
  1075. return r;
  1076. }
  1077. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1078. DRM_ERROR("vline wait had illegal wait until\n");
  1079. r = -EINVAL;
  1080. return r;
  1081. }
  1082. /* jump over the NOP */
  1083. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1084. if (r)
  1085. return r;
  1086. h_idx = p->idx - 2;
  1087. p->idx += waitreloc.count + 2;
  1088. p->idx += p3reloc.count + 2;
  1089. header = radeon_get_ib_value(p, h_idx);
  1090. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1091. reg = CP_PACKET0_GET_REG(header);
  1092. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1093. if (!obj) {
  1094. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1095. r = -EINVAL;
  1096. goto out;
  1097. }
  1098. crtc = obj_to_crtc(obj);
  1099. radeon_crtc = to_radeon_crtc(crtc);
  1100. crtc_id = radeon_crtc->crtc_id;
  1101. if (!crtc->enabled) {
  1102. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1103. ib[h_idx + 2] = PACKET2(0);
  1104. ib[h_idx + 3] = PACKET2(0);
  1105. } else if (crtc_id == 1) {
  1106. switch (reg) {
  1107. case AVIVO_D1MODE_VLINE_START_END:
  1108. header &= ~R300_CP_PACKET0_REG_MASK;
  1109. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1110. break;
  1111. case RADEON_CRTC_GUI_TRIG_VLINE:
  1112. header &= ~R300_CP_PACKET0_REG_MASK;
  1113. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1114. break;
  1115. default:
  1116. DRM_ERROR("unknown crtc reloc\n");
  1117. r = -EINVAL;
  1118. goto out;
  1119. }
  1120. ib[h_idx] = header;
  1121. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1122. }
  1123. out:
  1124. return r;
  1125. }
  1126. /**
  1127. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1128. * @parser: parser structure holding parsing context.
  1129. * @data: pointer to relocation data
  1130. * @offset_start: starting offset
  1131. * @offset_mask: offset mask (to align start offset on)
  1132. * @reloc: reloc informations
  1133. *
  1134. * Check next packet is relocation packet3, do bo validation and compute
  1135. * GPU offset using the provided start.
  1136. **/
  1137. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1138. struct radeon_cs_reloc **cs_reloc)
  1139. {
  1140. struct radeon_cs_chunk *relocs_chunk;
  1141. struct radeon_cs_packet p3reloc;
  1142. unsigned idx;
  1143. int r;
  1144. if (p->chunk_relocs_idx == -1) {
  1145. DRM_ERROR("No relocation chunk !\n");
  1146. return -EINVAL;
  1147. }
  1148. *cs_reloc = NULL;
  1149. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1150. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1151. if (r) {
  1152. return r;
  1153. }
  1154. p->idx += p3reloc.count + 2;
  1155. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1156. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1157. p3reloc.idx);
  1158. r100_cs_dump_packet(p, &p3reloc);
  1159. return -EINVAL;
  1160. }
  1161. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1162. if (idx >= relocs_chunk->length_dw) {
  1163. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1164. idx, relocs_chunk->length_dw);
  1165. r100_cs_dump_packet(p, &p3reloc);
  1166. return -EINVAL;
  1167. }
  1168. /* FIXME: we assume reloc size is 4 dwords */
  1169. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1170. return 0;
  1171. }
  1172. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1173. {
  1174. int vtx_size;
  1175. vtx_size = 2;
  1176. /* ordered according to bits in spec */
  1177. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1178. vtx_size++;
  1179. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1180. vtx_size += 3;
  1181. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1182. vtx_size++;
  1183. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1184. vtx_size++;
  1185. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1186. vtx_size += 3;
  1187. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1188. vtx_size++;
  1189. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1190. vtx_size++;
  1191. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1192. vtx_size += 2;
  1193. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1194. vtx_size += 2;
  1195. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1196. vtx_size++;
  1197. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1198. vtx_size += 2;
  1199. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1200. vtx_size++;
  1201. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1202. vtx_size += 2;
  1203. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1204. vtx_size++;
  1205. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1206. vtx_size++;
  1207. /* blend weight */
  1208. if (vtx_fmt & (0x7 << 15))
  1209. vtx_size += (vtx_fmt >> 15) & 0x7;
  1210. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1211. vtx_size += 3;
  1212. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1213. vtx_size += 2;
  1214. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1215. vtx_size++;
  1216. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1217. vtx_size++;
  1218. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1219. vtx_size++;
  1220. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1221. vtx_size++;
  1222. return vtx_size;
  1223. }
  1224. static int r100_packet0_check(struct radeon_cs_parser *p,
  1225. struct radeon_cs_packet *pkt,
  1226. unsigned idx, unsigned reg)
  1227. {
  1228. struct radeon_cs_reloc *reloc;
  1229. struct r100_cs_track *track;
  1230. volatile uint32_t *ib;
  1231. uint32_t tmp;
  1232. int r;
  1233. int i, face;
  1234. u32 tile_flags = 0;
  1235. u32 idx_value;
  1236. ib = p->ib->ptr;
  1237. track = (struct r100_cs_track *)p->track;
  1238. idx_value = radeon_get_ib_value(p, idx);
  1239. switch (reg) {
  1240. case RADEON_CRTC_GUI_TRIG_VLINE:
  1241. r = r100_cs_packet_parse_vline(p);
  1242. if (r) {
  1243. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1244. idx, reg);
  1245. r100_cs_dump_packet(p, pkt);
  1246. return r;
  1247. }
  1248. break;
  1249. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1250. * range access */
  1251. case RADEON_DST_PITCH_OFFSET:
  1252. case RADEON_SRC_PITCH_OFFSET:
  1253. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1254. if (r)
  1255. return r;
  1256. break;
  1257. case RADEON_RB3D_DEPTHOFFSET:
  1258. r = r100_cs_packet_next_reloc(p, &reloc);
  1259. if (r) {
  1260. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1261. idx, reg);
  1262. r100_cs_dump_packet(p, pkt);
  1263. return r;
  1264. }
  1265. track->zb.robj = reloc->robj;
  1266. track->zb.offset = idx_value;
  1267. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1268. break;
  1269. case RADEON_RB3D_COLOROFFSET:
  1270. r = r100_cs_packet_next_reloc(p, &reloc);
  1271. if (r) {
  1272. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1273. idx, reg);
  1274. r100_cs_dump_packet(p, pkt);
  1275. return r;
  1276. }
  1277. track->cb[0].robj = reloc->robj;
  1278. track->cb[0].offset = idx_value;
  1279. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1280. break;
  1281. case RADEON_PP_TXOFFSET_0:
  1282. case RADEON_PP_TXOFFSET_1:
  1283. case RADEON_PP_TXOFFSET_2:
  1284. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1285. r = r100_cs_packet_next_reloc(p, &reloc);
  1286. if (r) {
  1287. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1288. idx, reg);
  1289. r100_cs_dump_packet(p, pkt);
  1290. return r;
  1291. }
  1292. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1293. track->textures[i].robj = reloc->robj;
  1294. break;
  1295. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1296. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1297. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1298. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1299. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1300. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1301. r = r100_cs_packet_next_reloc(p, &reloc);
  1302. if (r) {
  1303. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1304. idx, reg);
  1305. r100_cs_dump_packet(p, pkt);
  1306. return r;
  1307. }
  1308. track->textures[0].cube_info[i].offset = idx_value;
  1309. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1310. track->textures[0].cube_info[i].robj = reloc->robj;
  1311. break;
  1312. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1313. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1314. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1315. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1316. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1317. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1318. r = r100_cs_packet_next_reloc(p, &reloc);
  1319. if (r) {
  1320. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1321. idx, reg);
  1322. r100_cs_dump_packet(p, pkt);
  1323. return r;
  1324. }
  1325. track->textures[1].cube_info[i].offset = idx_value;
  1326. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1327. track->textures[1].cube_info[i].robj = reloc->robj;
  1328. break;
  1329. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1330. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1331. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1332. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1333. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1334. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1335. r = r100_cs_packet_next_reloc(p, &reloc);
  1336. if (r) {
  1337. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1338. idx, reg);
  1339. r100_cs_dump_packet(p, pkt);
  1340. return r;
  1341. }
  1342. track->textures[2].cube_info[i].offset = idx_value;
  1343. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1344. track->textures[2].cube_info[i].robj = reloc->robj;
  1345. break;
  1346. case RADEON_RE_WIDTH_HEIGHT:
  1347. track->maxy = ((idx_value >> 16) & 0x7FF);
  1348. break;
  1349. case RADEON_RB3D_COLORPITCH:
  1350. r = r100_cs_packet_next_reloc(p, &reloc);
  1351. if (r) {
  1352. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1353. idx, reg);
  1354. r100_cs_dump_packet(p, pkt);
  1355. return r;
  1356. }
  1357. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1358. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1359. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1360. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1361. tmp = idx_value & ~(0x7 << 16);
  1362. tmp |= tile_flags;
  1363. ib[idx] = tmp;
  1364. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1365. break;
  1366. case RADEON_RB3D_DEPTHPITCH:
  1367. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1368. break;
  1369. case RADEON_RB3D_CNTL:
  1370. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1371. case 7:
  1372. case 8:
  1373. case 9:
  1374. case 11:
  1375. case 12:
  1376. track->cb[0].cpp = 1;
  1377. break;
  1378. case 3:
  1379. case 4:
  1380. case 15:
  1381. track->cb[0].cpp = 2;
  1382. break;
  1383. case 6:
  1384. track->cb[0].cpp = 4;
  1385. break;
  1386. default:
  1387. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1388. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1389. return -EINVAL;
  1390. }
  1391. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1392. break;
  1393. case RADEON_RB3D_ZSTENCILCNTL:
  1394. switch (idx_value & 0xf) {
  1395. case 0:
  1396. track->zb.cpp = 2;
  1397. break;
  1398. case 2:
  1399. case 3:
  1400. case 4:
  1401. case 5:
  1402. case 9:
  1403. case 11:
  1404. track->zb.cpp = 4;
  1405. break;
  1406. default:
  1407. break;
  1408. }
  1409. break;
  1410. case RADEON_RB3D_ZPASS_ADDR:
  1411. r = r100_cs_packet_next_reloc(p, &reloc);
  1412. if (r) {
  1413. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1414. idx, reg);
  1415. r100_cs_dump_packet(p, pkt);
  1416. return r;
  1417. }
  1418. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1419. break;
  1420. case RADEON_PP_CNTL:
  1421. {
  1422. uint32_t temp = idx_value >> 4;
  1423. for (i = 0; i < track->num_texture; i++)
  1424. track->textures[i].enabled = !!(temp & (1 << i));
  1425. }
  1426. break;
  1427. case RADEON_SE_VF_CNTL:
  1428. track->vap_vf_cntl = idx_value;
  1429. break;
  1430. case RADEON_SE_VTX_FMT:
  1431. track->vtx_size = r100_get_vtx_size(idx_value);
  1432. break;
  1433. case RADEON_PP_TEX_SIZE_0:
  1434. case RADEON_PP_TEX_SIZE_1:
  1435. case RADEON_PP_TEX_SIZE_2:
  1436. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1437. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1438. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1439. break;
  1440. case RADEON_PP_TEX_PITCH_0:
  1441. case RADEON_PP_TEX_PITCH_1:
  1442. case RADEON_PP_TEX_PITCH_2:
  1443. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1444. track->textures[i].pitch = idx_value + 32;
  1445. break;
  1446. case RADEON_PP_TXFILTER_0:
  1447. case RADEON_PP_TXFILTER_1:
  1448. case RADEON_PP_TXFILTER_2:
  1449. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1450. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1451. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1452. tmp = (idx_value >> 23) & 0x7;
  1453. if (tmp == 2 || tmp == 6)
  1454. track->textures[i].roundup_w = false;
  1455. tmp = (idx_value >> 27) & 0x7;
  1456. if (tmp == 2 || tmp == 6)
  1457. track->textures[i].roundup_h = false;
  1458. break;
  1459. case RADEON_PP_TXFORMAT_0:
  1460. case RADEON_PP_TXFORMAT_1:
  1461. case RADEON_PP_TXFORMAT_2:
  1462. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1463. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1464. track->textures[i].use_pitch = 1;
  1465. } else {
  1466. track->textures[i].use_pitch = 0;
  1467. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1468. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1469. }
  1470. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1471. track->textures[i].tex_coord_type = 2;
  1472. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1473. case RADEON_TXFORMAT_I8:
  1474. case RADEON_TXFORMAT_RGB332:
  1475. case RADEON_TXFORMAT_Y8:
  1476. track->textures[i].cpp = 1;
  1477. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1478. break;
  1479. case RADEON_TXFORMAT_AI88:
  1480. case RADEON_TXFORMAT_ARGB1555:
  1481. case RADEON_TXFORMAT_RGB565:
  1482. case RADEON_TXFORMAT_ARGB4444:
  1483. case RADEON_TXFORMAT_VYUY422:
  1484. case RADEON_TXFORMAT_YVYU422:
  1485. case RADEON_TXFORMAT_SHADOW16:
  1486. case RADEON_TXFORMAT_LDUDV655:
  1487. case RADEON_TXFORMAT_DUDV88:
  1488. track->textures[i].cpp = 2;
  1489. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1490. break;
  1491. case RADEON_TXFORMAT_ARGB8888:
  1492. case RADEON_TXFORMAT_RGBA8888:
  1493. case RADEON_TXFORMAT_SHADOW32:
  1494. case RADEON_TXFORMAT_LDUDUV8888:
  1495. track->textures[i].cpp = 4;
  1496. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1497. break;
  1498. case RADEON_TXFORMAT_DXT1:
  1499. track->textures[i].cpp = 1;
  1500. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1501. break;
  1502. case RADEON_TXFORMAT_DXT23:
  1503. case RADEON_TXFORMAT_DXT45:
  1504. track->textures[i].cpp = 1;
  1505. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1506. break;
  1507. }
  1508. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1509. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1510. break;
  1511. case RADEON_PP_CUBIC_FACES_0:
  1512. case RADEON_PP_CUBIC_FACES_1:
  1513. case RADEON_PP_CUBIC_FACES_2:
  1514. tmp = idx_value;
  1515. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1516. for (face = 0; face < 4; face++) {
  1517. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1518. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1519. }
  1520. break;
  1521. default:
  1522. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1523. reg, idx);
  1524. return -EINVAL;
  1525. }
  1526. return 0;
  1527. }
  1528. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1529. struct radeon_cs_packet *pkt,
  1530. struct radeon_bo *robj)
  1531. {
  1532. unsigned idx;
  1533. u32 value;
  1534. idx = pkt->idx + 1;
  1535. value = radeon_get_ib_value(p, idx + 2);
  1536. if ((value + 1) > radeon_bo_size(robj)) {
  1537. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1538. "(need %u have %lu) !\n",
  1539. value + 1,
  1540. radeon_bo_size(robj));
  1541. return -EINVAL;
  1542. }
  1543. return 0;
  1544. }
  1545. static int r100_packet3_check(struct radeon_cs_parser *p,
  1546. struct radeon_cs_packet *pkt)
  1547. {
  1548. struct radeon_cs_reloc *reloc;
  1549. struct r100_cs_track *track;
  1550. unsigned idx;
  1551. volatile uint32_t *ib;
  1552. int r;
  1553. ib = p->ib->ptr;
  1554. idx = pkt->idx + 1;
  1555. track = (struct r100_cs_track *)p->track;
  1556. switch (pkt->opcode) {
  1557. case PACKET3_3D_LOAD_VBPNTR:
  1558. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1559. if (r)
  1560. return r;
  1561. break;
  1562. case PACKET3_INDX_BUFFER:
  1563. r = r100_cs_packet_next_reloc(p, &reloc);
  1564. if (r) {
  1565. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1566. r100_cs_dump_packet(p, pkt);
  1567. return r;
  1568. }
  1569. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1570. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1571. if (r) {
  1572. return r;
  1573. }
  1574. break;
  1575. case 0x23:
  1576. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1577. r = r100_cs_packet_next_reloc(p, &reloc);
  1578. if (r) {
  1579. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1580. r100_cs_dump_packet(p, pkt);
  1581. return r;
  1582. }
  1583. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1584. track->num_arrays = 1;
  1585. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1586. track->arrays[0].robj = reloc->robj;
  1587. track->arrays[0].esize = track->vtx_size;
  1588. track->max_indx = radeon_get_ib_value(p, idx+1);
  1589. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1590. track->immd_dwords = pkt->count - 1;
  1591. r = r100_cs_track_check(p->rdev, track);
  1592. if (r)
  1593. return r;
  1594. break;
  1595. case PACKET3_3D_DRAW_IMMD:
  1596. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1597. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1598. return -EINVAL;
  1599. }
  1600. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1601. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1602. track->immd_dwords = pkt->count - 1;
  1603. r = r100_cs_track_check(p->rdev, track);
  1604. if (r)
  1605. return r;
  1606. break;
  1607. /* triggers drawing using in-packet vertex data */
  1608. case PACKET3_3D_DRAW_IMMD_2:
  1609. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1610. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1611. return -EINVAL;
  1612. }
  1613. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1614. track->immd_dwords = pkt->count;
  1615. r = r100_cs_track_check(p->rdev, track);
  1616. if (r)
  1617. return r;
  1618. break;
  1619. /* triggers drawing using in-packet vertex data */
  1620. case PACKET3_3D_DRAW_VBUF_2:
  1621. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1622. r = r100_cs_track_check(p->rdev, track);
  1623. if (r)
  1624. return r;
  1625. break;
  1626. /* triggers drawing of vertex buffers setup elsewhere */
  1627. case PACKET3_3D_DRAW_INDX_2:
  1628. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1629. r = r100_cs_track_check(p->rdev, track);
  1630. if (r)
  1631. return r;
  1632. break;
  1633. /* triggers drawing using indices to vertex buffer */
  1634. case PACKET3_3D_DRAW_VBUF:
  1635. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1636. r = r100_cs_track_check(p->rdev, track);
  1637. if (r)
  1638. return r;
  1639. break;
  1640. /* triggers drawing of vertex buffers setup elsewhere */
  1641. case PACKET3_3D_DRAW_INDX:
  1642. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1643. r = r100_cs_track_check(p->rdev, track);
  1644. if (r)
  1645. return r;
  1646. break;
  1647. /* triggers drawing using indices to vertex buffer */
  1648. case PACKET3_3D_CLEAR_HIZ:
  1649. case PACKET3_3D_CLEAR_ZMASK:
  1650. if (p->rdev->hyperz_filp != p->filp)
  1651. return -EINVAL;
  1652. break;
  1653. case PACKET3_NOP:
  1654. break;
  1655. default:
  1656. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1657. return -EINVAL;
  1658. }
  1659. return 0;
  1660. }
  1661. int r100_cs_parse(struct radeon_cs_parser *p)
  1662. {
  1663. struct radeon_cs_packet pkt;
  1664. struct r100_cs_track *track;
  1665. int r;
  1666. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1667. r100_cs_track_clear(p->rdev, track);
  1668. p->track = track;
  1669. do {
  1670. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1671. if (r) {
  1672. return r;
  1673. }
  1674. p->idx += pkt.count + 2;
  1675. switch (pkt.type) {
  1676. case PACKET_TYPE0:
  1677. if (p->rdev->family >= CHIP_R200)
  1678. r = r100_cs_parse_packet0(p, &pkt,
  1679. p->rdev->config.r100.reg_safe_bm,
  1680. p->rdev->config.r100.reg_safe_bm_size,
  1681. &r200_packet0_check);
  1682. else
  1683. r = r100_cs_parse_packet0(p, &pkt,
  1684. p->rdev->config.r100.reg_safe_bm,
  1685. p->rdev->config.r100.reg_safe_bm_size,
  1686. &r100_packet0_check);
  1687. break;
  1688. case PACKET_TYPE2:
  1689. break;
  1690. case PACKET_TYPE3:
  1691. r = r100_packet3_check(p, &pkt);
  1692. break;
  1693. default:
  1694. DRM_ERROR("Unknown packet type %d !\n",
  1695. pkt.type);
  1696. return -EINVAL;
  1697. }
  1698. if (r) {
  1699. return r;
  1700. }
  1701. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1702. return 0;
  1703. }
  1704. /*
  1705. * Global GPU functions
  1706. */
  1707. void r100_errata(struct radeon_device *rdev)
  1708. {
  1709. rdev->pll_errata = 0;
  1710. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1711. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1712. }
  1713. if (rdev->family == CHIP_RV100 ||
  1714. rdev->family == CHIP_RS100 ||
  1715. rdev->family == CHIP_RS200) {
  1716. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1717. }
  1718. }
  1719. /* Wait for vertical sync on primary CRTC */
  1720. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1721. {
  1722. uint32_t crtc_gen_cntl, tmp;
  1723. int i;
  1724. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1725. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1726. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1727. return;
  1728. }
  1729. /* Clear the CRTC_VBLANK_SAVE bit */
  1730. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1731. for (i = 0; i < rdev->usec_timeout; i++) {
  1732. tmp = RREG32(RADEON_CRTC_STATUS);
  1733. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1734. return;
  1735. }
  1736. DRM_UDELAY(1);
  1737. }
  1738. }
  1739. /* Wait for vertical sync on secondary CRTC */
  1740. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1741. {
  1742. uint32_t crtc2_gen_cntl, tmp;
  1743. int i;
  1744. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1745. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1746. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1747. return;
  1748. /* Clear the CRTC_VBLANK_SAVE bit */
  1749. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1750. for (i = 0; i < rdev->usec_timeout; i++) {
  1751. tmp = RREG32(RADEON_CRTC2_STATUS);
  1752. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1753. return;
  1754. }
  1755. DRM_UDELAY(1);
  1756. }
  1757. }
  1758. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1759. {
  1760. unsigned i;
  1761. uint32_t tmp;
  1762. for (i = 0; i < rdev->usec_timeout; i++) {
  1763. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1764. if (tmp >= n) {
  1765. return 0;
  1766. }
  1767. DRM_UDELAY(1);
  1768. }
  1769. return -1;
  1770. }
  1771. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1772. {
  1773. unsigned i;
  1774. uint32_t tmp;
  1775. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1776. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1777. " Bad things might happen.\n");
  1778. }
  1779. for (i = 0; i < rdev->usec_timeout; i++) {
  1780. tmp = RREG32(RADEON_RBBM_STATUS);
  1781. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1782. return 0;
  1783. }
  1784. DRM_UDELAY(1);
  1785. }
  1786. return -1;
  1787. }
  1788. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1789. {
  1790. unsigned i;
  1791. uint32_t tmp;
  1792. for (i = 0; i < rdev->usec_timeout; i++) {
  1793. /* read MC_STATUS */
  1794. tmp = RREG32(RADEON_MC_STATUS);
  1795. if (tmp & RADEON_MC_IDLE) {
  1796. return 0;
  1797. }
  1798. DRM_UDELAY(1);
  1799. }
  1800. return -1;
  1801. }
  1802. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1803. {
  1804. lockup->last_cp_rptr = cp->rptr;
  1805. lockup->last_jiffies = jiffies;
  1806. }
  1807. /**
  1808. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1809. * @rdev: radeon device structure
  1810. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1811. * @cp: radeon_cp structure holding CP information
  1812. *
  1813. * We don't need to initialize the lockup tracking information as we will either
  1814. * have CP rptr to a different value of jiffies wrap around which will force
  1815. * initialization of the lockup tracking informations.
  1816. *
  1817. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1818. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1819. * if the elapsed time since last call is bigger than 2 second than we return
  1820. * false and update the tracking information. Due to this the caller must call
  1821. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1822. * the fencing code should be cautious about that.
  1823. *
  1824. * Caller should write to the ring to force CP to do something so we don't get
  1825. * false positive when CP is just gived nothing to do.
  1826. *
  1827. **/
  1828. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1829. {
  1830. unsigned long cjiffies, elapsed;
  1831. cjiffies = jiffies;
  1832. if (!time_after(cjiffies, lockup->last_jiffies)) {
  1833. /* likely a wrap around */
  1834. lockup->last_cp_rptr = cp->rptr;
  1835. lockup->last_jiffies = jiffies;
  1836. return false;
  1837. }
  1838. if (cp->rptr != lockup->last_cp_rptr) {
  1839. /* CP is still working no lockup */
  1840. lockup->last_cp_rptr = cp->rptr;
  1841. lockup->last_jiffies = jiffies;
  1842. return false;
  1843. }
  1844. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  1845. if (elapsed >= 10000) {
  1846. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  1847. return true;
  1848. }
  1849. /* give a chance to the GPU ... */
  1850. return false;
  1851. }
  1852. bool r100_gpu_is_lockup(struct radeon_device *rdev)
  1853. {
  1854. u32 rbbm_status;
  1855. int r;
  1856. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  1857. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  1858. r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
  1859. return false;
  1860. }
  1861. /* force CP activities */
  1862. r = radeon_ring_lock(rdev, 2);
  1863. if (!r) {
  1864. /* PACKET2 NOP */
  1865. radeon_ring_write(rdev, 0x80000000);
  1866. radeon_ring_write(rdev, 0x80000000);
  1867. radeon_ring_unlock_commit(rdev);
  1868. }
  1869. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  1870. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
  1871. }
  1872. void r100_bm_disable(struct radeon_device *rdev)
  1873. {
  1874. u32 tmp;
  1875. /* disable bus mastering */
  1876. tmp = RREG32(R_000030_BUS_CNTL);
  1877. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  1878. mdelay(1);
  1879. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  1880. mdelay(1);
  1881. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  1882. tmp = RREG32(RADEON_BUS_CNTL);
  1883. mdelay(1);
  1884. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  1885. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  1886. mdelay(1);
  1887. }
  1888. int r100_asic_reset(struct radeon_device *rdev)
  1889. {
  1890. struct r100_mc_save save;
  1891. u32 status, tmp;
  1892. r100_mc_stop(rdev, &save);
  1893. status = RREG32(R_000E40_RBBM_STATUS);
  1894. if (!G_000E40_GUI_ACTIVE(status)) {
  1895. return 0;
  1896. }
  1897. status = RREG32(R_000E40_RBBM_STATUS);
  1898. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1899. /* stop CP */
  1900. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1901. tmp = RREG32(RADEON_CP_RB_CNTL);
  1902. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  1903. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1904. WREG32(RADEON_CP_RB_WPTR, 0);
  1905. WREG32(RADEON_CP_RB_CNTL, tmp);
  1906. /* save PCI state */
  1907. pci_save_state(rdev->pdev);
  1908. /* disable bus mastering */
  1909. r100_bm_disable(rdev);
  1910. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  1911. S_0000F0_SOFT_RESET_RE(1) |
  1912. S_0000F0_SOFT_RESET_PP(1) |
  1913. S_0000F0_SOFT_RESET_RB(1));
  1914. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1915. mdelay(500);
  1916. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1917. mdelay(1);
  1918. status = RREG32(R_000E40_RBBM_STATUS);
  1919. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1920. /* reset CP */
  1921. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  1922. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1923. mdelay(500);
  1924. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1925. mdelay(1);
  1926. status = RREG32(R_000E40_RBBM_STATUS);
  1927. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1928. /* restore PCI & busmastering */
  1929. pci_restore_state(rdev->pdev);
  1930. r100_enable_bm(rdev);
  1931. /* Check if GPU is idle */
  1932. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  1933. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  1934. dev_err(rdev->dev, "failed to reset GPU\n");
  1935. rdev->gpu_lockup = true;
  1936. return -1;
  1937. }
  1938. r100_mc_resume(rdev, &save);
  1939. dev_info(rdev->dev, "GPU reset succeed\n");
  1940. return 0;
  1941. }
  1942. void r100_set_common_regs(struct radeon_device *rdev)
  1943. {
  1944. struct drm_device *dev = rdev->ddev;
  1945. bool force_dac2 = false;
  1946. u32 tmp;
  1947. /* set these so they don't interfere with anything */
  1948. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  1949. WREG32(RADEON_SUBPIC_CNTL, 0);
  1950. WREG32(RADEON_VIPH_CONTROL, 0);
  1951. WREG32(RADEON_I2C_CNTL_1, 0);
  1952. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  1953. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  1954. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  1955. /* always set up dac2 on rn50 and some rv100 as lots
  1956. * of servers seem to wire it up to a VGA port but
  1957. * don't report it in the bios connector
  1958. * table.
  1959. */
  1960. switch (dev->pdev->device) {
  1961. /* RN50 */
  1962. case 0x515e:
  1963. case 0x5969:
  1964. force_dac2 = true;
  1965. break;
  1966. /* RV100*/
  1967. case 0x5159:
  1968. case 0x515a:
  1969. /* DELL triple head servers */
  1970. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  1971. ((dev->pdev->subsystem_device == 0x016c) ||
  1972. (dev->pdev->subsystem_device == 0x016d) ||
  1973. (dev->pdev->subsystem_device == 0x016e) ||
  1974. (dev->pdev->subsystem_device == 0x016f) ||
  1975. (dev->pdev->subsystem_device == 0x0170) ||
  1976. (dev->pdev->subsystem_device == 0x017d) ||
  1977. (dev->pdev->subsystem_device == 0x017e) ||
  1978. (dev->pdev->subsystem_device == 0x0183) ||
  1979. (dev->pdev->subsystem_device == 0x018a) ||
  1980. (dev->pdev->subsystem_device == 0x019a)))
  1981. force_dac2 = true;
  1982. break;
  1983. }
  1984. if (force_dac2) {
  1985. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  1986. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1987. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  1988. /* For CRT on DAC2, don't turn it on if BIOS didn't
  1989. enable it, even it's detected.
  1990. */
  1991. /* force it to crtc0 */
  1992. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  1993. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  1994. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1995. /* set up the TV DAC */
  1996. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  1997. RADEON_TV_DAC_STD_MASK |
  1998. RADEON_TV_DAC_RDACPD |
  1999. RADEON_TV_DAC_GDACPD |
  2000. RADEON_TV_DAC_BDACPD |
  2001. RADEON_TV_DAC_BGADJ_MASK |
  2002. RADEON_TV_DAC_DACADJ_MASK);
  2003. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2004. RADEON_TV_DAC_NHOLD |
  2005. RADEON_TV_DAC_STD_PS2 |
  2006. (0x58 << 16));
  2007. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2008. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2009. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2010. }
  2011. /* switch PM block to ACPI mode */
  2012. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2013. tmp &= ~RADEON_PM_MODE_SEL;
  2014. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2015. }
  2016. /*
  2017. * VRAM info
  2018. */
  2019. static void r100_vram_get_type(struct radeon_device *rdev)
  2020. {
  2021. uint32_t tmp;
  2022. rdev->mc.vram_is_ddr = false;
  2023. if (rdev->flags & RADEON_IS_IGP)
  2024. rdev->mc.vram_is_ddr = true;
  2025. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2026. rdev->mc.vram_is_ddr = true;
  2027. if ((rdev->family == CHIP_RV100) ||
  2028. (rdev->family == CHIP_RS100) ||
  2029. (rdev->family == CHIP_RS200)) {
  2030. tmp = RREG32(RADEON_MEM_CNTL);
  2031. if (tmp & RV100_HALF_MODE) {
  2032. rdev->mc.vram_width = 32;
  2033. } else {
  2034. rdev->mc.vram_width = 64;
  2035. }
  2036. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2037. rdev->mc.vram_width /= 4;
  2038. rdev->mc.vram_is_ddr = true;
  2039. }
  2040. } else if (rdev->family <= CHIP_RV280) {
  2041. tmp = RREG32(RADEON_MEM_CNTL);
  2042. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2043. rdev->mc.vram_width = 128;
  2044. } else {
  2045. rdev->mc.vram_width = 64;
  2046. }
  2047. } else {
  2048. /* newer IGPs */
  2049. rdev->mc.vram_width = 128;
  2050. }
  2051. }
  2052. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2053. {
  2054. u32 aper_size;
  2055. u8 byte;
  2056. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2057. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2058. * that is has the 2nd generation multifunction PCI interface
  2059. */
  2060. if (rdev->family == CHIP_RV280 ||
  2061. rdev->family >= CHIP_RV350) {
  2062. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2063. ~RADEON_HDP_APER_CNTL);
  2064. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2065. return aper_size * 2;
  2066. }
  2067. /* Older cards have all sorts of funny issues to deal with. First
  2068. * check if it's a multifunction card by reading the PCI config
  2069. * header type... Limit those to one aperture size
  2070. */
  2071. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2072. if (byte & 0x80) {
  2073. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2074. DRM_INFO("Limiting VRAM to one aperture\n");
  2075. return aper_size;
  2076. }
  2077. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2078. * have set it up. We don't write this as it's broken on some ASICs but
  2079. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2080. */
  2081. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2082. return aper_size * 2;
  2083. return aper_size;
  2084. }
  2085. void r100_vram_init_sizes(struct radeon_device *rdev)
  2086. {
  2087. u64 config_aper_size;
  2088. /* work out accessible VRAM */
  2089. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2090. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2091. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2092. /* FIXME we don't use the second aperture yet when we could use it */
  2093. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2094. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2095. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2096. if (rdev->flags & RADEON_IS_IGP) {
  2097. uint32_t tom;
  2098. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2099. tom = RREG32(RADEON_NB_TOM);
  2100. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2101. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2102. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2103. } else {
  2104. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2105. /* Some production boards of m6 will report 0
  2106. * if it's 8 MB
  2107. */
  2108. if (rdev->mc.real_vram_size == 0) {
  2109. rdev->mc.real_vram_size = 8192 * 1024;
  2110. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2111. }
  2112. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2113. * Novell bug 204882 + along with lots of ubuntu ones
  2114. */
  2115. if (config_aper_size > rdev->mc.real_vram_size)
  2116. rdev->mc.mc_vram_size = config_aper_size;
  2117. else
  2118. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2119. }
  2120. }
  2121. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2122. {
  2123. uint32_t temp;
  2124. temp = RREG32(RADEON_CONFIG_CNTL);
  2125. if (state == false) {
  2126. temp &= ~(1<<8);
  2127. temp |= (1<<9);
  2128. } else {
  2129. temp &= ~(1<<9);
  2130. }
  2131. WREG32(RADEON_CONFIG_CNTL, temp);
  2132. }
  2133. void r100_mc_init(struct radeon_device *rdev)
  2134. {
  2135. u64 base;
  2136. r100_vram_get_type(rdev);
  2137. r100_vram_init_sizes(rdev);
  2138. base = rdev->mc.aper_base;
  2139. if (rdev->flags & RADEON_IS_IGP)
  2140. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2141. radeon_vram_location(rdev, &rdev->mc, base);
  2142. rdev->mc.gtt_base_align = 0;
  2143. if (!(rdev->flags & RADEON_IS_AGP))
  2144. radeon_gtt_location(rdev, &rdev->mc);
  2145. radeon_update_bandwidth_info(rdev);
  2146. }
  2147. /*
  2148. * Indirect registers accessor
  2149. */
  2150. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2151. {
  2152. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2153. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2154. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2155. }
  2156. }
  2157. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2158. {
  2159. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2160. * or the chip could hang on a subsequent access
  2161. */
  2162. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2163. udelay(5000);
  2164. }
  2165. /* This function is required to workaround a hardware bug in some (all?)
  2166. * revisions of the R300. This workaround should be called after every
  2167. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2168. * may not be correct.
  2169. */
  2170. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2171. uint32_t save, tmp;
  2172. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2173. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2174. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2175. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2176. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2177. }
  2178. }
  2179. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2180. {
  2181. uint32_t data;
  2182. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2183. r100_pll_errata_after_index(rdev);
  2184. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2185. r100_pll_errata_after_data(rdev);
  2186. return data;
  2187. }
  2188. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2189. {
  2190. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2191. r100_pll_errata_after_index(rdev);
  2192. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2193. r100_pll_errata_after_data(rdev);
  2194. }
  2195. void r100_set_safe_registers(struct radeon_device *rdev)
  2196. {
  2197. if (ASIC_IS_RN50(rdev)) {
  2198. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2199. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2200. } else if (rdev->family < CHIP_R200) {
  2201. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2202. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2203. } else {
  2204. r200_set_safe_registers(rdev);
  2205. }
  2206. }
  2207. /*
  2208. * Debugfs info
  2209. */
  2210. #if defined(CONFIG_DEBUG_FS)
  2211. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2212. {
  2213. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2214. struct drm_device *dev = node->minor->dev;
  2215. struct radeon_device *rdev = dev->dev_private;
  2216. uint32_t reg, value;
  2217. unsigned i;
  2218. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2219. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2220. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2221. for (i = 0; i < 64; i++) {
  2222. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2223. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2224. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2225. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2226. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2227. }
  2228. return 0;
  2229. }
  2230. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2231. {
  2232. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2233. struct drm_device *dev = node->minor->dev;
  2234. struct radeon_device *rdev = dev->dev_private;
  2235. uint32_t rdp, wdp;
  2236. unsigned count, i, j;
  2237. radeon_ring_free_size(rdev);
  2238. rdp = RREG32(RADEON_CP_RB_RPTR);
  2239. wdp = RREG32(RADEON_CP_RB_WPTR);
  2240. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  2241. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2242. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2243. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2244. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2245. seq_printf(m, "%u dwords in ring\n", count);
  2246. for (j = 0; j <= count; j++) {
  2247. i = (rdp + j) & rdev->cp.ptr_mask;
  2248. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2249. }
  2250. return 0;
  2251. }
  2252. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2253. {
  2254. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2255. struct drm_device *dev = node->minor->dev;
  2256. struct radeon_device *rdev = dev->dev_private;
  2257. uint32_t csq_stat, csq2_stat, tmp;
  2258. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2259. unsigned i;
  2260. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2261. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2262. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2263. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2264. r_rptr = (csq_stat >> 0) & 0x3ff;
  2265. r_wptr = (csq_stat >> 10) & 0x3ff;
  2266. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2267. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2268. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2269. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2270. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2271. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2272. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2273. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2274. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2275. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2276. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2277. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2278. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2279. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2280. seq_printf(m, "Ring fifo:\n");
  2281. for (i = 0; i < 256; i++) {
  2282. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2283. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2284. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2285. }
  2286. seq_printf(m, "Indirect1 fifo:\n");
  2287. for (i = 256; i <= 512; i++) {
  2288. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2289. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2290. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2291. }
  2292. seq_printf(m, "Indirect2 fifo:\n");
  2293. for (i = 640; i < ib1_wptr; i++) {
  2294. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2295. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2296. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2297. }
  2298. return 0;
  2299. }
  2300. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2301. {
  2302. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2303. struct drm_device *dev = node->minor->dev;
  2304. struct radeon_device *rdev = dev->dev_private;
  2305. uint32_t tmp;
  2306. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2307. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2308. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2309. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2310. tmp = RREG32(RADEON_BUS_CNTL);
  2311. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2312. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2313. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2314. tmp = RREG32(RADEON_AGP_BASE);
  2315. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2316. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2317. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2318. tmp = RREG32(0x01D0);
  2319. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2320. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2321. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2322. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2323. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2324. tmp = RREG32(0x01E4);
  2325. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2326. return 0;
  2327. }
  2328. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2329. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2330. };
  2331. static struct drm_info_list r100_debugfs_cp_list[] = {
  2332. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2333. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2334. };
  2335. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2336. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2337. };
  2338. #endif
  2339. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2340. {
  2341. #if defined(CONFIG_DEBUG_FS)
  2342. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2343. #else
  2344. return 0;
  2345. #endif
  2346. }
  2347. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2348. {
  2349. #if defined(CONFIG_DEBUG_FS)
  2350. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2351. #else
  2352. return 0;
  2353. #endif
  2354. }
  2355. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2356. {
  2357. #if defined(CONFIG_DEBUG_FS)
  2358. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2359. #else
  2360. return 0;
  2361. #endif
  2362. }
  2363. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2364. uint32_t tiling_flags, uint32_t pitch,
  2365. uint32_t offset, uint32_t obj_size)
  2366. {
  2367. int surf_index = reg * 16;
  2368. int flags = 0;
  2369. if (rdev->family <= CHIP_RS200) {
  2370. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2371. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2372. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2373. if (tiling_flags & RADEON_TILING_MACRO)
  2374. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2375. } else if (rdev->family <= CHIP_RV280) {
  2376. if (tiling_flags & (RADEON_TILING_MACRO))
  2377. flags |= R200_SURF_TILE_COLOR_MACRO;
  2378. if (tiling_flags & RADEON_TILING_MICRO)
  2379. flags |= R200_SURF_TILE_COLOR_MICRO;
  2380. } else {
  2381. if (tiling_flags & RADEON_TILING_MACRO)
  2382. flags |= R300_SURF_TILE_MACRO;
  2383. if (tiling_flags & RADEON_TILING_MICRO)
  2384. flags |= R300_SURF_TILE_MICRO;
  2385. }
  2386. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2387. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2388. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2389. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2390. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2391. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2392. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2393. if (ASIC_IS_RN50(rdev))
  2394. pitch /= 16;
  2395. }
  2396. /* r100/r200 divide by 16 */
  2397. if (rdev->family < CHIP_R300)
  2398. flags |= pitch / 16;
  2399. else
  2400. flags |= pitch / 8;
  2401. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2402. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2403. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2404. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2405. return 0;
  2406. }
  2407. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2408. {
  2409. int surf_index = reg * 16;
  2410. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2411. }
  2412. void r100_bandwidth_update(struct radeon_device *rdev)
  2413. {
  2414. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2415. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2416. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2417. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2418. fixed20_12 memtcas_ff[8] = {
  2419. dfixed_init(1),
  2420. dfixed_init(2),
  2421. dfixed_init(3),
  2422. dfixed_init(0),
  2423. dfixed_init_half(1),
  2424. dfixed_init_half(2),
  2425. dfixed_init(0),
  2426. };
  2427. fixed20_12 memtcas_rs480_ff[8] = {
  2428. dfixed_init(0),
  2429. dfixed_init(1),
  2430. dfixed_init(2),
  2431. dfixed_init(3),
  2432. dfixed_init(0),
  2433. dfixed_init_half(1),
  2434. dfixed_init_half(2),
  2435. dfixed_init_half(3),
  2436. };
  2437. fixed20_12 memtcas2_ff[8] = {
  2438. dfixed_init(0),
  2439. dfixed_init(1),
  2440. dfixed_init(2),
  2441. dfixed_init(3),
  2442. dfixed_init(4),
  2443. dfixed_init(5),
  2444. dfixed_init(6),
  2445. dfixed_init(7),
  2446. };
  2447. fixed20_12 memtrbs[8] = {
  2448. dfixed_init(1),
  2449. dfixed_init_half(1),
  2450. dfixed_init(2),
  2451. dfixed_init_half(2),
  2452. dfixed_init(3),
  2453. dfixed_init_half(3),
  2454. dfixed_init(4),
  2455. dfixed_init_half(4)
  2456. };
  2457. fixed20_12 memtrbs_r4xx[8] = {
  2458. dfixed_init(4),
  2459. dfixed_init(5),
  2460. dfixed_init(6),
  2461. dfixed_init(7),
  2462. dfixed_init(8),
  2463. dfixed_init(9),
  2464. dfixed_init(10),
  2465. dfixed_init(11)
  2466. };
  2467. fixed20_12 min_mem_eff;
  2468. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2469. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2470. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2471. disp_drain_rate2, read_return_rate;
  2472. fixed20_12 time_disp1_drop_priority;
  2473. int c;
  2474. int cur_size = 16; /* in octawords */
  2475. int critical_point = 0, critical_point2;
  2476. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2477. int stop_req, max_stop_req;
  2478. struct drm_display_mode *mode1 = NULL;
  2479. struct drm_display_mode *mode2 = NULL;
  2480. uint32_t pixel_bytes1 = 0;
  2481. uint32_t pixel_bytes2 = 0;
  2482. radeon_update_display_priority(rdev);
  2483. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2484. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2485. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2486. }
  2487. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2488. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2489. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2490. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2491. }
  2492. }
  2493. min_mem_eff.full = dfixed_const_8(0);
  2494. /* get modes */
  2495. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2496. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2497. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2498. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2499. /* check crtc enables */
  2500. if (mode2)
  2501. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2502. if (mode1)
  2503. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2504. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2505. }
  2506. /*
  2507. * determine is there is enough bw for current mode
  2508. */
  2509. sclk_ff = rdev->pm.sclk;
  2510. mclk_ff = rdev->pm.mclk;
  2511. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2512. temp_ff.full = dfixed_const(temp);
  2513. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2514. pix_clk.full = 0;
  2515. pix_clk2.full = 0;
  2516. peak_disp_bw.full = 0;
  2517. if (mode1) {
  2518. temp_ff.full = dfixed_const(1000);
  2519. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2520. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2521. temp_ff.full = dfixed_const(pixel_bytes1);
  2522. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2523. }
  2524. if (mode2) {
  2525. temp_ff.full = dfixed_const(1000);
  2526. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2527. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2528. temp_ff.full = dfixed_const(pixel_bytes2);
  2529. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2530. }
  2531. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2532. if (peak_disp_bw.full >= mem_bw.full) {
  2533. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2534. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2535. }
  2536. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2537. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2538. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2539. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2540. mem_trp = ((temp & 0x3)) + 1;
  2541. mem_tras = ((temp & 0x70) >> 4) + 1;
  2542. } else if (rdev->family == CHIP_R300 ||
  2543. rdev->family == CHIP_R350) { /* r300, r350 */
  2544. mem_trcd = (temp & 0x7) + 1;
  2545. mem_trp = ((temp >> 8) & 0x7) + 1;
  2546. mem_tras = ((temp >> 11) & 0xf) + 4;
  2547. } else if (rdev->family == CHIP_RV350 ||
  2548. rdev->family <= CHIP_RV380) {
  2549. /* rv3x0 */
  2550. mem_trcd = (temp & 0x7) + 3;
  2551. mem_trp = ((temp >> 8) & 0x7) + 3;
  2552. mem_tras = ((temp >> 11) & 0xf) + 6;
  2553. } else if (rdev->family == CHIP_R420 ||
  2554. rdev->family == CHIP_R423 ||
  2555. rdev->family == CHIP_RV410) {
  2556. /* r4xx */
  2557. mem_trcd = (temp & 0xf) + 3;
  2558. if (mem_trcd > 15)
  2559. mem_trcd = 15;
  2560. mem_trp = ((temp >> 8) & 0xf) + 3;
  2561. if (mem_trp > 15)
  2562. mem_trp = 15;
  2563. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2564. if (mem_tras > 31)
  2565. mem_tras = 31;
  2566. } else { /* RV200, R200 */
  2567. mem_trcd = (temp & 0x7) + 1;
  2568. mem_trp = ((temp >> 8) & 0x7) + 1;
  2569. mem_tras = ((temp >> 12) & 0xf) + 4;
  2570. }
  2571. /* convert to FF */
  2572. trcd_ff.full = dfixed_const(mem_trcd);
  2573. trp_ff.full = dfixed_const(mem_trp);
  2574. tras_ff.full = dfixed_const(mem_tras);
  2575. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2576. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2577. data = (temp & (7 << 20)) >> 20;
  2578. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2579. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2580. tcas_ff = memtcas_rs480_ff[data];
  2581. else
  2582. tcas_ff = memtcas_ff[data];
  2583. } else
  2584. tcas_ff = memtcas2_ff[data];
  2585. if (rdev->family == CHIP_RS400 ||
  2586. rdev->family == CHIP_RS480) {
  2587. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2588. data = (temp >> 23) & 0x7;
  2589. if (data < 5)
  2590. tcas_ff.full += dfixed_const(data);
  2591. }
  2592. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2593. /* on the R300, Tcas is included in Trbs.
  2594. */
  2595. temp = RREG32(RADEON_MEM_CNTL);
  2596. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2597. if (data == 1) {
  2598. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2599. temp = RREG32(R300_MC_IND_INDEX);
  2600. temp &= ~R300_MC_IND_ADDR_MASK;
  2601. temp |= R300_MC_READ_CNTL_CD_mcind;
  2602. WREG32(R300_MC_IND_INDEX, temp);
  2603. temp = RREG32(R300_MC_IND_DATA);
  2604. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2605. } else {
  2606. temp = RREG32(R300_MC_READ_CNTL_AB);
  2607. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2608. }
  2609. } else {
  2610. temp = RREG32(R300_MC_READ_CNTL_AB);
  2611. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2612. }
  2613. if (rdev->family == CHIP_RV410 ||
  2614. rdev->family == CHIP_R420 ||
  2615. rdev->family == CHIP_R423)
  2616. trbs_ff = memtrbs_r4xx[data];
  2617. else
  2618. trbs_ff = memtrbs[data];
  2619. tcas_ff.full += trbs_ff.full;
  2620. }
  2621. sclk_eff_ff.full = sclk_ff.full;
  2622. if (rdev->flags & RADEON_IS_AGP) {
  2623. fixed20_12 agpmode_ff;
  2624. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2625. temp_ff.full = dfixed_const_666(16);
  2626. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2627. }
  2628. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2629. if (ASIC_IS_R300(rdev)) {
  2630. sclk_delay_ff.full = dfixed_const(250);
  2631. } else {
  2632. if ((rdev->family == CHIP_RV100) ||
  2633. rdev->flags & RADEON_IS_IGP) {
  2634. if (rdev->mc.vram_is_ddr)
  2635. sclk_delay_ff.full = dfixed_const(41);
  2636. else
  2637. sclk_delay_ff.full = dfixed_const(33);
  2638. } else {
  2639. if (rdev->mc.vram_width == 128)
  2640. sclk_delay_ff.full = dfixed_const(57);
  2641. else
  2642. sclk_delay_ff.full = dfixed_const(41);
  2643. }
  2644. }
  2645. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2646. if (rdev->mc.vram_is_ddr) {
  2647. if (rdev->mc.vram_width == 32) {
  2648. k1.full = dfixed_const(40);
  2649. c = 3;
  2650. } else {
  2651. k1.full = dfixed_const(20);
  2652. c = 1;
  2653. }
  2654. } else {
  2655. k1.full = dfixed_const(40);
  2656. c = 3;
  2657. }
  2658. temp_ff.full = dfixed_const(2);
  2659. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2660. temp_ff.full = dfixed_const(c);
  2661. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2662. temp_ff.full = dfixed_const(4);
  2663. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2664. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2665. mc_latency_mclk.full += k1.full;
  2666. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2667. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2668. /*
  2669. HW cursor time assuming worst case of full size colour cursor.
  2670. */
  2671. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2672. temp_ff.full += trcd_ff.full;
  2673. if (temp_ff.full < tras_ff.full)
  2674. temp_ff.full = tras_ff.full;
  2675. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2676. temp_ff.full = dfixed_const(cur_size);
  2677. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2678. /*
  2679. Find the total latency for the display data.
  2680. */
  2681. disp_latency_overhead.full = dfixed_const(8);
  2682. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2683. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2684. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2685. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2686. disp_latency.full = mc_latency_mclk.full;
  2687. else
  2688. disp_latency.full = mc_latency_sclk.full;
  2689. /* setup Max GRPH_STOP_REQ default value */
  2690. if (ASIC_IS_RV100(rdev))
  2691. max_stop_req = 0x5c;
  2692. else
  2693. max_stop_req = 0x7c;
  2694. if (mode1) {
  2695. /* CRTC1
  2696. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2697. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2698. */
  2699. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2700. if (stop_req > max_stop_req)
  2701. stop_req = max_stop_req;
  2702. /*
  2703. Find the drain rate of the display buffer.
  2704. */
  2705. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2706. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2707. /*
  2708. Find the critical point of the display buffer.
  2709. */
  2710. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2711. crit_point_ff.full += dfixed_const_half(0);
  2712. critical_point = dfixed_trunc(crit_point_ff);
  2713. if (rdev->disp_priority == 2) {
  2714. critical_point = 0;
  2715. }
  2716. /*
  2717. The critical point should never be above max_stop_req-4. Setting
  2718. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2719. */
  2720. if (max_stop_req - critical_point < 4)
  2721. critical_point = 0;
  2722. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2723. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2724. critical_point = 0x10;
  2725. }
  2726. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2727. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2728. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2729. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2730. if ((rdev->family == CHIP_R350) &&
  2731. (stop_req > 0x15)) {
  2732. stop_req -= 0x10;
  2733. }
  2734. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2735. temp |= RADEON_GRPH_BUFFER_SIZE;
  2736. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2737. RADEON_GRPH_CRITICAL_AT_SOF |
  2738. RADEON_GRPH_STOP_CNTL);
  2739. /*
  2740. Write the result into the register.
  2741. */
  2742. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2743. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2744. #if 0
  2745. if ((rdev->family == CHIP_RS400) ||
  2746. (rdev->family == CHIP_RS480)) {
  2747. /* attempt to program RS400 disp regs correctly ??? */
  2748. temp = RREG32(RS400_DISP1_REG_CNTL);
  2749. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2750. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2751. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2752. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2753. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2754. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2755. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2756. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2757. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2758. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2759. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2760. }
  2761. #endif
  2762. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  2763. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2764. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2765. }
  2766. if (mode2) {
  2767. u32 grph2_cntl;
  2768. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2769. if (stop_req > max_stop_req)
  2770. stop_req = max_stop_req;
  2771. /*
  2772. Find the drain rate of the display buffer.
  2773. */
  2774. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2775. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2776. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2777. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2778. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2779. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2780. if ((rdev->family == CHIP_R350) &&
  2781. (stop_req > 0x15)) {
  2782. stop_req -= 0x10;
  2783. }
  2784. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2785. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2786. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2787. RADEON_GRPH_CRITICAL_AT_SOF |
  2788. RADEON_GRPH_STOP_CNTL);
  2789. if ((rdev->family == CHIP_RS100) ||
  2790. (rdev->family == CHIP_RS200))
  2791. critical_point2 = 0;
  2792. else {
  2793. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2794. temp_ff.full = dfixed_const(temp);
  2795. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  2796. if (sclk_ff.full < temp_ff.full)
  2797. temp_ff.full = sclk_ff.full;
  2798. read_return_rate.full = temp_ff.full;
  2799. if (mode1) {
  2800. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2801. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  2802. } else {
  2803. time_disp1_drop_priority.full = 0;
  2804. }
  2805. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2806. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  2807. crit_point_ff.full += dfixed_const_half(0);
  2808. critical_point2 = dfixed_trunc(crit_point_ff);
  2809. if (rdev->disp_priority == 2) {
  2810. critical_point2 = 0;
  2811. }
  2812. if (max_stop_req - critical_point2 < 4)
  2813. critical_point2 = 0;
  2814. }
  2815. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2816. /* some R300 cards have problem with this set to 0 */
  2817. critical_point2 = 0x10;
  2818. }
  2819. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2820. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2821. if ((rdev->family == CHIP_RS400) ||
  2822. (rdev->family == CHIP_RS480)) {
  2823. #if 0
  2824. /* attempt to program RS400 disp2 regs correctly ??? */
  2825. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2826. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2827. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2828. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2829. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2830. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2831. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2832. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2833. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2834. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2835. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2836. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2837. #endif
  2838. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2839. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2840. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2841. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2842. }
  2843. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  2844. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2845. }
  2846. }
  2847. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2848. {
  2849. DRM_ERROR("pitch %d\n", t->pitch);
  2850. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2851. DRM_ERROR("width %d\n", t->width);
  2852. DRM_ERROR("width_11 %d\n", t->width_11);
  2853. DRM_ERROR("height %d\n", t->height);
  2854. DRM_ERROR("height_11 %d\n", t->height_11);
  2855. DRM_ERROR("num levels %d\n", t->num_levels);
  2856. DRM_ERROR("depth %d\n", t->txdepth);
  2857. DRM_ERROR("bpp %d\n", t->cpp);
  2858. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2859. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2860. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2861. DRM_ERROR("compress format %d\n", t->compress_format);
  2862. }
  2863. static int r100_track_compress_size(int compress_format, int w, int h)
  2864. {
  2865. int block_width, block_height, block_bytes;
  2866. int wblocks, hblocks;
  2867. int min_wblocks;
  2868. int sz;
  2869. block_width = 4;
  2870. block_height = 4;
  2871. switch (compress_format) {
  2872. case R100_TRACK_COMP_DXT1:
  2873. block_bytes = 8;
  2874. min_wblocks = 4;
  2875. break;
  2876. default:
  2877. case R100_TRACK_COMP_DXT35:
  2878. block_bytes = 16;
  2879. min_wblocks = 2;
  2880. break;
  2881. }
  2882. hblocks = (h + block_height - 1) / block_height;
  2883. wblocks = (w + block_width - 1) / block_width;
  2884. if (wblocks < min_wblocks)
  2885. wblocks = min_wblocks;
  2886. sz = wblocks * hblocks * block_bytes;
  2887. return sz;
  2888. }
  2889. static int r100_cs_track_cube(struct radeon_device *rdev,
  2890. struct r100_cs_track *track, unsigned idx)
  2891. {
  2892. unsigned face, w, h;
  2893. struct radeon_bo *cube_robj;
  2894. unsigned long size;
  2895. unsigned compress_format = track->textures[idx].compress_format;
  2896. for (face = 0; face < 5; face++) {
  2897. cube_robj = track->textures[idx].cube_info[face].robj;
  2898. w = track->textures[idx].cube_info[face].width;
  2899. h = track->textures[idx].cube_info[face].height;
  2900. if (compress_format) {
  2901. size = r100_track_compress_size(compress_format, w, h);
  2902. } else
  2903. size = w * h;
  2904. size *= track->textures[idx].cpp;
  2905. size += track->textures[idx].cube_info[face].offset;
  2906. if (size > radeon_bo_size(cube_robj)) {
  2907. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2908. size, radeon_bo_size(cube_robj));
  2909. r100_cs_track_texture_print(&track->textures[idx]);
  2910. return -1;
  2911. }
  2912. }
  2913. return 0;
  2914. }
  2915. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2916. struct r100_cs_track *track)
  2917. {
  2918. struct radeon_bo *robj;
  2919. unsigned long size;
  2920. unsigned u, i, w, h, d;
  2921. int ret;
  2922. for (u = 0; u < track->num_texture; u++) {
  2923. if (!track->textures[u].enabled)
  2924. continue;
  2925. robj = track->textures[u].robj;
  2926. if (robj == NULL) {
  2927. DRM_ERROR("No texture bound to unit %u\n", u);
  2928. return -EINVAL;
  2929. }
  2930. size = 0;
  2931. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2932. if (track->textures[u].use_pitch) {
  2933. if (rdev->family < CHIP_R300)
  2934. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2935. else
  2936. w = track->textures[u].pitch / (1 << i);
  2937. } else {
  2938. w = track->textures[u].width;
  2939. if (rdev->family >= CHIP_RV515)
  2940. w |= track->textures[u].width_11;
  2941. w = w / (1 << i);
  2942. if (track->textures[u].roundup_w)
  2943. w = roundup_pow_of_two(w);
  2944. }
  2945. h = track->textures[u].height;
  2946. if (rdev->family >= CHIP_RV515)
  2947. h |= track->textures[u].height_11;
  2948. h = h / (1 << i);
  2949. if (track->textures[u].roundup_h)
  2950. h = roundup_pow_of_two(h);
  2951. if (track->textures[u].tex_coord_type == 1) {
  2952. d = (1 << track->textures[u].txdepth) / (1 << i);
  2953. if (!d)
  2954. d = 1;
  2955. } else {
  2956. d = 1;
  2957. }
  2958. if (track->textures[u].compress_format) {
  2959. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  2960. /* compressed textures are block based */
  2961. } else
  2962. size += w * h * d;
  2963. }
  2964. size *= track->textures[u].cpp;
  2965. switch (track->textures[u].tex_coord_type) {
  2966. case 0:
  2967. case 1:
  2968. break;
  2969. case 2:
  2970. if (track->separate_cube) {
  2971. ret = r100_cs_track_cube(rdev, track, u);
  2972. if (ret)
  2973. return ret;
  2974. } else
  2975. size *= 6;
  2976. break;
  2977. default:
  2978. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2979. "%u\n", track->textures[u].tex_coord_type, u);
  2980. return -EINVAL;
  2981. }
  2982. if (size > radeon_bo_size(robj)) {
  2983. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2984. "%lu\n", u, size, radeon_bo_size(robj));
  2985. r100_cs_track_texture_print(&track->textures[u]);
  2986. return -EINVAL;
  2987. }
  2988. }
  2989. return 0;
  2990. }
  2991. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2992. {
  2993. unsigned i;
  2994. unsigned long size;
  2995. unsigned prim_walk;
  2996. unsigned nverts;
  2997. unsigned num_cb = track->num_cb;
  2998. if (!track->zb_cb_clear && !track->color_channel_mask &&
  2999. !track->blend_read_enable)
  3000. num_cb = 0;
  3001. for (i = 0; i < num_cb; i++) {
  3002. if (track->cb[i].robj == NULL) {
  3003. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3004. return -EINVAL;
  3005. }
  3006. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3007. size += track->cb[i].offset;
  3008. if (size > radeon_bo_size(track->cb[i].robj)) {
  3009. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3010. "(need %lu have %lu) !\n", i, size,
  3011. radeon_bo_size(track->cb[i].robj));
  3012. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3013. i, track->cb[i].pitch, track->cb[i].cpp,
  3014. track->cb[i].offset, track->maxy);
  3015. return -EINVAL;
  3016. }
  3017. }
  3018. if (track->z_enabled) {
  3019. if (track->zb.robj == NULL) {
  3020. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3021. return -EINVAL;
  3022. }
  3023. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3024. size += track->zb.offset;
  3025. if (size > radeon_bo_size(track->zb.robj)) {
  3026. DRM_ERROR("[drm] Buffer too small for z buffer "
  3027. "(need %lu have %lu) !\n", size,
  3028. radeon_bo_size(track->zb.robj));
  3029. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3030. track->zb.pitch, track->zb.cpp,
  3031. track->zb.offset, track->maxy);
  3032. return -EINVAL;
  3033. }
  3034. }
  3035. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3036. if (track->vap_vf_cntl & (1 << 14)) {
  3037. nverts = track->vap_alt_nverts;
  3038. } else {
  3039. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3040. }
  3041. switch (prim_walk) {
  3042. case 1:
  3043. for (i = 0; i < track->num_arrays; i++) {
  3044. size = track->arrays[i].esize * track->max_indx * 4;
  3045. if (track->arrays[i].robj == NULL) {
  3046. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3047. "bound\n", prim_walk, i);
  3048. return -EINVAL;
  3049. }
  3050. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3051. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3052. "need %lu dwords have %lu dwords\n",
  3053. prim_walk, i, size >> 2,
  3054. radeon_bo_size(track->arrays[i].robj)
  3055. >> 2);
  3056. DRM_ERROR("Max indices %u\n", track->max_indx);
  3057. return -EINVAL;
  3058. }
  3059. }
  3060. break;
  3061. case 2:
  3062. for (i = 0; i < track->num_arrays; i++) {
  3063. size = track->arrays[i].esize * (nverts - 1) * 4;
  3064. if (track->arrays[i].robj == NULL) {
  3065. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3066. "bound\n", prim_walk, i);
  3067. return -EINVAL;
  3068. }
  3069. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3070. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3071. "need %lu dwords have %lu dwords\n",
  3072. prim_walk, i, size >> 2,
  3073. radeon_bo_size(track->arrays[i].robj)
  3074. >> 2);
  3075. return -EINVAL;
  3076. }
  3077. }
  3078. break;
  3079. case 3:
  3080. size = track->vtx_size * nverts;
  3081. if (size != track->immd_dwords) {
  3082. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3083. track->immd_dwords, size);
  3084. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3085. nverts, track->vtx_size);
  3086. return -EINVAL;
  3087. }
  3088. break;
  3089. default:
  3090. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3091. prim_walk);
  3092. return -EINVAL;
  3093. }
  3094. return r100_cs_track_texture_check(rdev, track);
  3095. }
  3096. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3097. {
  3098. unsigned i, face;
  3099. if (rdev->family < CHIP_R300) {
  3100. track->num_cb = 1;
  3101. if (rdev->family <= CHIP_RS200)
  3102. track->num_texture = 3;
  3103. else
  3104. track->num_texture = 6;
  3105. track->maxy = 2048;
  3106. track->separate_cube = 1;
  3107. } else {
  3108. track->num_cb = 4;
  3109. track->num_texture = 16;
  3110. track->maxy = 4096;
  3111. track->separate_cube = 0;
  3112. }
  3113. for (i = 0; i < track->num_cb; i++) {
  3114. track->cb[i].robj = NULL;
  3115. track->cb[i].pitch = 8192;
  3116. track->cb[i].cpp = 16;
  3117. track->cb[i].offset = 0;
  3118. }
  3119. track->z_enabled = true;
  3120. track->zb.robj = NULL;
  3121. track->zb.pitch = 8192;
  3122. track->zb.cpp = 4;
  3123. track->zb.offset = 0;
  3124. track->vtx_size = 0x7F;
  3125. track->immd_dwords = 0xFFFFFFFFUL;
  3126. track->num_arrays = 11;
  3127. track->max_indx = 0x00FFFFFFUL;
  3128. for (i = 0; i < track->num_arrays; i++) {
  3129. track->arrays[i].robj = NULL;
  3130. track->arrays[i].esize = 0x7F;
  3131. }
  3132. for (i = 0; i < track->num_texture; i++) {
  3133. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3134. track->textures[i].pitch = 16536;
  3135. track->textures[i].width = 16536;
  3136. track->textures[i].height = 16536;
  3137. track->textures[i].width_11 = 1 << 11;
  3138. track->textures[i].height_11 = 1 << 11;
  3139. track->textures[i].num_levels = 12;
  3140. if (rdev->family <= CHIP_RS200) {
  3141. track->textures[i].tex_coord_type = 0;
  3142. track->textures[i].txdepth = 0;
  3143. } else {
  3144. track->textures[i].txdepth = 16;
  3145. track->textures[i].tex_coord_type = 1;
  3146. }
  3147. track->textures[i].cpp = 64;
  3148. track->textures[i].robj = NULL;
  3149. /* CS IB emission code makes sure texture unit are disabled */
  3150. track->textures[i].enabled = false;
  3151. track->textures[i].roundup_w = true;
  3152. track->textures[i].roundup_h = true;
  3153. if (track->separate_cube)
  3154. for (face = 0; face < 5; face++) {
  3155. track->textures[i].cube_info[face].robj = NULL;
  3156. track->textures[i].cube_info[face].width = 16536;
  3157. track->textures[i].cube_info[face].height = 16536;
  3158. track->textures[i].cube_info[face].offset = 0;
  3159. }
  3160. }
  3161. }
  3162. int r100_ring_test(struct radeon_device *rdev)
  3163. {
  3164. uint32_t scratch;
  3165. uint32_t tmp = 0;
  3166. unsigned i;
  3167. int r;
  3168. r = radeon_scratch_get(rdev, &scratch);
  3169. if (r) {
  3170. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3171. return r;
  3172. }
  3173. WREG32(scratch, 0xCAFEDEAD);
  3174. r = radeon_ring_lock(rdev, 2);
  3175. if (r) {
  3176. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3177. radeon_scratch_free(rdev, scratch);
  3178. return r;
  3179. }
  3180. radeon_ring_write(rdev, PACKET0(scratch, 0));
  3181. radeon_ring_write(rdev, 0xDEADBEEF);
  3182. radeon_ring_unlock_commit(rdev);
  3183. for (i = 0; i < rdev->usec_timeout; i++) {
  3184. tmp = RREG32(scratch);
  3185. if (tmp == 0xDEADBEEF) {
  3186. break;
  3187. }
  3188. DRM_UDELAY(1);
  3189. }
  3190. if (i < rdev->usec_timeout) {
  3191. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3192. } else {
  3193. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  3194. scratch, tmp);
  3195. r = -EINVAL;
  3196. }
  3197. radeon_scratch_free(rdev, scratch);
  3198. return r;
  3199. }
  3200. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3201. {
  3202. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  3203. radeon_ring_write(rdev, ib->gpu_addr);
  3204. radeon_ring_write(rdev, ib->length_dw);
  3205. }
  3206. int r100_ib_test(struct radeon_device *rdev)
  3207. {
  3208. struct radeon_ib *ib;
  3209. uint32_t scratch;
  3210. uint32_t tmp = 0;
  3211. unsigned i;
  3212. int r;
  3213. r = radeon_scratch_get(rdev, &scratch);
  3214. if (r) {
  3215. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3216. return r;
  3217. }
  3218. WREG32(scratch, 0xCAFEDEAD);
  3219. r = radeon_ib_get(rdev, &ib);
  3220. if (r) {
  3221. return r;
  3222. }
  3223. ib->ptr[0] = PACKET0(scratch, 0);
  3224. ib->ptr[1] = 0xDEADBEEF;
  3225. ib->ptr[2] = PACKET2(0);
  3226. ib->ptr[3] = PACKET2(0);
  3227. ib->ptr[4] = PACKET2(0);
  3228. ib->ptr[5] = PACKET2(0);
  3229. ib->ptr[6] = PACKET2(0);
  3230. ib->ptr[7] = PACKET2(0);
  3231. ib->length_dw = 8;
  3232. r = radeon_ib_schedule(rdev, ib);
  3233. if (r) {
  3234. radeon_scratch_free(rdev, scratch);
  3235. radeon_ib_free(rdev, &ib);
  3236. return r;
  3237. }
  3238. r = radeon_fence_wait(ib->fence, false);
  3239. if (r) {
  3240. return r;
  3241. }
  3242. for (i = 0; i < rdev->usec_timeout; i++) {
  3243. tmp = RREG32(scratch);
  3244. if (tmp == 0xDEADBEEF) {
  3245. break;
  3246. }
  3247. DRM_UDELAY(1);
  3248. }
  3249. if (i < rdev->usec_timeout) {
  3250. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3251. } else {
  3252. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  3253. scratch, tmp);
  3254. r = -EINVAL;
  3255. }
  3256. radeon_scratch_free(rdev, scratch);
  3257. radeon_ib_free(rdev, &ib);
  3258. return r;
  3259. }
  3260. void r100_ib_fini(struct radeon_device *rdev)
  3261. {
  3262. radeon_ib_pool_fini(rdev);
  3263. }
  3264. int r100_ib_init(struct radeon_device *rdev)
  3265. {
  3266. int r;
  3267. r = radeon_ib_pool_init(rdev);
  3268. if (r) {
  3269. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  3270. r100_ib_fini(rdev);
  3271. return r;
  3272. }
  3273. r = r100_ib_test(rdev);
  3274. if (r) {
  3275. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  3276. r100_ib_fini(rdev);
  3277. return r;
  3278. }
  3279. return 0;
  3280. }
  3281. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3282. {
  3283. /* Shutdown CP we shouldn't need to do that but better be safe than
  3284. * sorry
  3285. */
  3286. rdev->cp.ready = false;
  3287. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3288. /* Save few CRTC registers */
  3289. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3290. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3291. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3292. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3293. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3294. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3295. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3296. }
  3297. /* Disable VGA aperture access */
  3298. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3299. /* Disable cursor, overlay, crtc */
  3300. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3301. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3302. S_000054_CRTC_DISPLAY_DIS(1));
  3303. WREG32(R_000050_CRTC_GEN_CNTL,
  3304. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3305. S_000050_CRTC_DISP_REQ_EN_B(1));
  3306. WREG32(R_000420_OV0_SCALE_CNTL,
  3307. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3308. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3309. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3310. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3311. S_000360_CUR2_LOCK(1));
  3312. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3313. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3314. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3315. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3316. WREG32(R_000360_CUR2_OFFSET,
  3317. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3318. }
  3319. }
  3320. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3321. {
  3322. /* Update base address for crtc */
  3323. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3324. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3325. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3326. }
  3327. /* Restore CRTC registers */
  3328. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3329. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3330. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3331. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3332. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3333. }
  3334. }
  3335. void r100_vga_render_disable(struct radeon_device *rdev)
  3336. {
  3337. u32 tmp;
  3338. tmp = RREG8(R_0003C2_GENMO_WT);
  3339. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3340. }
  3341. static void r100_debugfs(struct radeon_device *rdev)
  3342. {
  3343. int r;
  3344. r = r100_debugfs_mc_info_init(rdev);
  3345. if (r)
  3346. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3347. }
  3348. static void r100_mc_program(struct radeon_device *rdev)
  3349. {
  3350. struct r100_mc_save save;
  3351. /* Stops all mc clients */
  3352. r100_mc_stop(rdev, &save);
  3353. if (rdev->flags & RADEON_IS_AGP) {
  3354. WREG32(R_00014C_MC_AGP_LOCATION,
  3355. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3356. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3357. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3358. if (rdev->family > CHIP_RV200)
  3359. WREG32(R_00015C_AGP_BASE_2,
  3360. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3361. } else {
  3362. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3363. WREG32(R_000170_AGP_BASE, 0);
  3364. if (rdev->family > CHIP_RV200)
  3365. WREG32(R_00015C_AGP_BASE_2, 0);
  3366. }
  3367. /* Wait for mc idle */
  3368. if (r100_mc_wait_for_idle(rdev))
  3369. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3370. /* Program MC, should be a 32bits limited address space */
  3371. WREG32(R_000148_MC_FB_LOCATION,
  3372. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3373. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3374. r100_mc_resume(rdev, &save);
  3375. }
  3376. void r100_clock_startup(struct radeon_device *rdev)
  3377. {
  3378. u32 tmp;
  3379. if (radeon_dynclks != -1 && radeon_dynclks)
  3380. radeon_legacy_set_clock_gating(rdev, 1);
  3381. /* We need to force on some of the block */
  3382. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3383. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3384. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3385. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3386. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3387. }
  3388. static int r100_startup(struct radeon_device *rdev)
  3389. {
  3390. int r;
  3391. /* set common regs */
  3392. r100_set_common_regs(rdev);
  3393. /* program mc */
  3394. r100_mc_program(rdev);
  3395. /* Resume clock */
  3396. r100_clock_startup(rdev);
  3397. /* Initialize GPU configuration (# pipes, ...) */
  3398. // r100_gpu_init(rdev);
  3399. /* Initialize GART (initialize after TTM so we can allocate
  3400. * memory through TTM but finalize after TTM) */
  3401. r100_enable_bm(rdev);
  3402. if (rdev->flags & RADEON_IS_PCI) {
  3403. r = r100_pci_gart_enable(rdev);
  3404. if (r)
  3405. return r;
  3406. }
  3407. /* allocate wb buffer */
  3408. r = radeon_wb_init(rdev);
  3409. if (r)
  3410. return r;
  3411. /* Enable IRQ */
  3412. r100_irq_set(rdev);
  3413. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3414. /* 1M ring buffer */
  3415. r = r100_cp_init(rdev, 1024 * 1024);
  3416. if (r) {
  3417. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3418. return r;
  3419. }
  3420. r = r100_ib_init(rdev);
  3421. if (r) {
  3422. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3423. return r;
  3424. }
  3425. return 0;
  3426. }
  3427. int r100_resume(struct radeon_device *rdev)
  3428. {
  3429. /* Make sur GART are not working */
  3430. if (rdev->flags & RADEON_IS_PCI)
  3431. r100_pci_gart_disable(rdev);
  3432. /* Resume clock before doing reset */
  3433. r100_clock_startup(rdev);
  3434. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3435. if (radeon_asic_reset(rdev)) {
  3436. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3437. RREG32(R_000E40_RBBM_STATUS),
  3438. RREG32(R_0007C0_CP_STAT));
  3439. }
  3440. /* post */
  3441. radeon_combios_asic_init(rdev->ddev);
  3442. /* Resume clock after posting */
  3443. r100_clock_startup(rdev);
  3444. /* Initialize surface registers */
  3445. radeon_surface_init(rdev);
  3446. return r100_startup(rdev);
  3447. }
  3448. int r100_suspend(struct radeon_device *rdev)
  3449. {
  3450. r100_cp_disable(rdev);
  3451. radeon_wb_disable(rdev);
  3452. r100_irq_disable(rdev);
  3453. if (rdev->flags & RADEON_IS_PCI)
  3454. r100_pci_gart_disable(rdev);
  3455. return 0;
  3456. }
  3457. void r100_fini(struct radeon_device *rdev)
  3458. {
  3459. r100_cp_fini(rdev);
  3460. radeon_wb_fini(rdev);
  3461. r100_ib_fini(rdev);
  3462. radeon_gem_fini(rdev);
  3463. if (rdev->flags & RADEON_IS_PCI)
  3464. r100_pci_gart_fini(rdev);
  3465. radeon_agp_fini(rdev);
  3466. radeon_irq_kms_fini(rdev);
  3467. radeon_fence_driver_fini(rdev);
  3468. radeon_bo_fini(rdev);
  3469. radeon_atombios_fini(rdev);
  3470. kfree(rdev->bios);
  3471. rdev->bios = NULL;
  3472. }
  3473. /*
  3474. * Due to how kexec works, it can leave the hw fully initialised when it
  3475. * boots the new kernel. However doing our init sequence with the CP and
  3476. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3477. * do some quick sanity checks and restore sane values to avoid this
  3478. * problem.
  3479. */
  3480. void r100_restore_sanity(struct radeon_device *rdev)
  3481. {
  3482. u32 tmp;
  3483. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3484. if (tmp) {
  3485. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3486. }
  3487. tmp = RREG32(RADEON_CP_RB_CNTL);
  3488. if (tmp) {
  3489. WREG32(RADEON_CP_RB_CNTL, 0);
  3490. }
  3491. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3492. if (tmp) {
  3493. WREG32(RADEON_SCRATCH_UMSK, 0);
  3494. }
  3495. }
  3496. int r100_init(struct radeon_device *rdev)
  3497. {
  3498. int r;
  3499. /* Register debugfs file specific to this group of asics */
  3500. r100_debugfs(rdev);
  3501. /* Disable VGA */
  3502. r100_vga_render_disable(rdev);
  3503. /* Initialize scratch registers */
  3504. radeon_scratch_init(rdev);
  3505. /* Initialize surface registers */
  3506. radeon_surface_init(rdev);
  3507. /* sanity check some register to avoid hangs like after kexec */
  3508. r100_restore_sanity(rdev);
  3509. /* TODO: disable VGA need to use VGA request */
  3510. /* BIOS*/
  3511. if (!radeon_get_bios(rdev)) {
  3512. if (ASIC_IS_AVIVO(rdev))
  3513. return -EINVAL;
  3514. }
  3515. if (rdev->is_atom_bios) {
  3516. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3517. return -EINVAL;
  3518. } else {
  3519. r = radeon_combios_init(rdev);
  3520. if (r)
  3521. return r;
  3522. }
  3523. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3524. if (radeon_asic_reset(rdev)) {
  3525. dev_warn(rdev->dev,
  3526. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3527. RREG32(R_000E40_RBBM_STATUS),
  3528. RREG32(R_0007C0_CP_STAT));
  3529. }
  3530. /* check if cards are posted or not */
  3531. if (radeon_boot_test_post_card(rdev) == false)
  3532. return -EINVAL;
  3533. /* Set asic errata */
  3534. r100_errata(rdev);
  3535. /* Initialize clocks */
  3536. radeon_get_clock_info(rdev->ddev);
  3537. /* initialize AGP */
  3538. if (rdev->flags & RADEON_IS_AGP) {
  3539. r = radeon_agp_init(rdev);
  3540. if (r) {
  3541. radeon_agp_disable(rdev);
  3542. }
  3543. }
  3544. /* initialize VRAM */
  3545. r100_mc_init(rdev);
  3546. /* Fence driver */
  3547. r = radeon_fence_driver_init(rdev);
  3548. if (r)
  3549. return r;
  3550. r = radeon_irq_kms_init(rdev);
  3551. if (r)
  3552. return r;
  3553. /* Memory manager */
  3554. r = radeon_bo_init(rdev);
  3555. if (r)
  3556. return r;
  3557. if (rdev->flags & RADEON_IS_PCI) {
  3558. r = r100_pci_gart_init(rdev);
  3559. if (r)
  3560. return r;
  3561. }
  3562. r100_set_safe_registers(rdev);
  3563. rdev->accel_working = true;
  3564. r = r100_startup(rdev);
  3565. if (r) {
  3566. /* Somethings want wront with the accel init stop accel */
  3567. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3568. r100_cp_fini(rdev);
  3569. radeon_wb_fini(rdev);
  3570. r100_ib_fini(rdev);
  3571. radeon_irq_kms_fini(rdev);
  3572. if (rdev->flags & RADEON_IS_PCI)
  3573. r100_pci_gart_fini(rdev);
  3574. rdev->accel_working = false;
  3575. }
  3576. return 0;
  3577. }