sky2.c 124 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/pci.h>
  32. #include <linux/ip.h>
  33. #include <net/ip.h>
  34. #include <linux/tcp.h>
  35. #include <linux/in.h>
  36. #include <linux/delay.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/debugfs.h>
  41. #include <linux/mii.h>
  42. #include <asm/irq.h>
  43. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  44. #define SKY2_VLAN_TAG_USED 1
  45. #endif
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.24"
  49. #define PFX DRV_NAME " "
  50. /*
  51. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  52. * that are organized into three (receive, transmit, status) different rings
  53. * similar to Tigon3.
  54. */
  55. #define RX_LE_SIZE 1024
  56. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  57. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  58. #define RX_DEF_PENDING RX_MAX_PENDING
  59. /* This is the worst case number of transmit list elements for a single skb:
  60. VLAN + TSO + CKSUM + Data + skb_frags * DMA */
  61. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  62. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  63. #define TX_MAX_PENDING 4096
  64. #define TX_DEF_PENDING 127
  65. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  66. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  67. #define TX_WATCHDOG (5 * HZ)
  68. #define NAPI_WEIGHT 64
  69. #define PHY_RETRIES 1000
  70. #define SKY2_EEPROM_MAGIC 0x9955aabb
  71. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  72. static const u32 default_msg =
  73. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  74. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  75. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  76. static int debug = -1; /* defaults above */
  77. module_param(debug, int, 0);
  78. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  79. static int copybreak __read_mostly = 128;
  80. module_param(copybreak, int, 0);
  81. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  82. static int disable_msi = 0;
  83. module_param(disable_msi, int, 0);
  84. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  85. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  124. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  125. { 0 }
  126. };
  127. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  128. /* Avoid conditionals by using array */
  129. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  130. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  131. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  132. static void sky2_set_multicast(struct net_device *dev);
  133. /* Access to PHY via serial interconnect */
  134. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  135. {
  136. int i;
  137. gma_write16(hw, port, GM_SMI_DATA, val);
  138. gma_write16(hw, port, GM_SMI_CTRL,
  139. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  140. for (i = 0; i < PHY_RETRIES; i++) {
  141. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  142. if (ctrl == 0xffff)
  143. goto io_error;
  144. if (!(ctrl & GM_SMI_CT_BUSY))
  145. return 0;
  146. udelay(10);
  147. }
  148. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  149. return -ETIMEDOUT;
  150. io_error:
  151. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  152. return -EIO;
  153. }
  154. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  155. {
  156. int i;
  157. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  158. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  159. for (i = 0; i < PHY_RETRIES; i++) {
  160. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  161. if (ctrl == 0xffff)
  162. goto io_error;
  163. if (ctrl & GM_SMI_CT_RD_VAL) {
  164. *val = gma_read16(hw, port, GM_SMI_DATA);
  165. return 0;
  166. }
  167. udelay(10);
  168. }
  169. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  170. return -ETIMEDOUT;
  171. io_error:
  172. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  173. return -EIO;
  174. }
  175. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  176. {
  177. u16 v;
  178. __gm_phy_read(hw, port, reg, &v);
  179. return v;
  180. }
  181. static void sky2_power_on(struct sky2_hw *hw)
  182. {
  183. /* switch power to VCC (WA for VAUX problem) */
  184. sky2_write8(hw, B0_POWER_CTRL,
  185. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  186. /* disable Core Clock Division, */
  187. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  188. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  189. /* enable bits are inverted */
  190. sky2_write8(hw, B2_Y2_CLK_GATE,
  191. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  192. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  193. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  194. else
  195. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  196. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  197. u32 reg;
  198. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  199. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  200. /* set all bits to 0 except bits 15..12 and 8 */
  201. reg &= P_ASPM_CONTROL_MSK;
  202. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  203. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  204. /* set all bits to 0 except bits 28 & 27 */
  205. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  206. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  207. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  208. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  209. reg = sky2_read32(hw, B2_GP_IO);
  210. reg |= GLB_GPIO_STAT_RACE_DIS;
  211. sky2_write32(hw, B2_GP_IO, reg);
  212. sky2_read32(hw, B2_GP_IO);
  213. }
  214. }
  215. static void sky2_power_aux(struct sky2_hw *hw)
  216. {
  217. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  218. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  219. else
  220. /* enable bits are inverted */
  221. sky2_write8(hw, B2_Y2_CLK_GATE,
  222. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  223. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  224. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  225. /* switch power to VAUX */
  226. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  227. sky2_write8(hw, B0_POWER_CTRL,
  228. (PC_VAUX_ENA | PC_VCC_ENA |
  229. PC_VAUX_ON | PC_VCC_OFF));
  230. }
  231. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  232. {
  233. u16 reg;
  234. /* disable all GMAC IRQ's */
  235. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  236. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  237. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  238. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  239. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  240. reg = gma_read16(hw, port, GM_RX_CTRL);
  241. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  242. gma_write16(hw, port, GM_RX_CTRL, reg);
  243. }
  244. /* flow control to advertise bits */
  245. static const u16 copper_fc_adv[] = {
  246. [FC_NONE] = 0,
  247. [FC_TX] = PHY_M_AN_ASP,
  248. [FC_RX] = PHY_M_AN_PC,
  249. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  250. };
  251. /* flow control to advertise bits when using 1000BaseX */
  252. static const u16 fiber_fc_adv[] = {
  253. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  254. [FC_TX] = PHY_M_P_ASYM_MD_X,
  255. [FC_RX] = PHY_M_P_SYM_MD_X,
  256. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  257. };
  258. /* flow control to GMA disable bits */
  259. static const u16 gm_fc_disable[] = {
  260. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  261. [FC_TX] = GM_GPCR_FC_RX_DIS,
  262. [FC_RX] = GM_GPCR_FC_TX_DIS,
  263. [FC_BOTH] = 0,
  264. };
  265. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  266. {
  267. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  268. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  269. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  270. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  271. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  272. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  273. PHY_M_EC_MAC_S_MSK);
  274. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  275. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  276. if (hw->chip_id == CHIP_ID_YUKON_EC)
  277. /* set downshift counter to 3x and enable downshift */
  278. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  279. else
  280. /* set master & slave downshift counter to 1x */
  281. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  282. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  283. }
  284. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  285. if (sky2_is_copper(hw)) {
  286. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  287. /* enable automatic crossover */
  288. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  289. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  290. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  291. u16 spec;
  292. /* Enable Class A driver for FE+ A0 */
  293. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  294. spec |= PHY_M_FESC_SEL_CL_A;
  295. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  296. }
  297. } else {
  298. /* disable energy detect */
  299. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  300. /* enable automatic crossover */
  301. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  302. /* downshift on PHY 88E1112 and 88E1149 is changed */
  303. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  304. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  305. /* set downshift counter to 3x and enable downshift */
  306. ctrl &= ~PHY_M_PC_DSC_MSK;
  307. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  308. }
  309. }
  310. } else {
  311. /* workaround for deviation #4.88 (CRC errors) */
  312. /* disable Automatic Crossover */
  313. ctrl &= ~PHY_M_PC_MDIX_MSK;
  314. }
  315. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  316. /* special setup for PHY 88E1112 Fiber */
  317. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  318. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  319. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  320. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  321. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  322. ctrl &= ~PHY_M_MAC_MD_MSK;
  323. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  324. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  325. if (hw->pmd_type == 'P') {
  326. /* select page 1 to access Fiber registers */
  327. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  328. /* for SFP-module set SIGDET polarity to low */
  329. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  330. ctrl |= PHY_M_FIB_SIGD_POL;
  331. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  332. }
  333. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  334. }
  335. ctrl = PHY_CT_RESET;
  336. ct1000 = 0;
  337. adv = PHY_AN_CSMA;
  338. reg = 0;
  339. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  340. if (sky2_is_copper(hw)) {
  341. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  342. ct1000 |= PHY_M_1000C_AFD;
  343. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  344. ct1000 |= PHY_M_1000C_AHD;
  345. if (sky2->advertising & ADVERTISED_100baseT_Full)
  346. adv |= PHY_M_AN_100_FD;
  347. if (sky2->advertising & ADVERTISED_100baseT_Half)
  348. adv |= PHY_M_AN_100_HD;
  349. if (sky2->advertising & ADVERTISED_10baseT_Full)
  350. adv |= PHY_M_AN_10_FD;
  351. if (sky2->advertising & ADVERTISED_10baseT_Half)
  352. adv |= PHY_M_AN_10_HD;
  353. } else { /* special defines for FIBER (88E1040S only) */
  354. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  355. adv |= PHY_M_AN_1000X_AFD;
  356. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  357. adv |= PHY_M_AN_1000X_AHD;
  358. }
  359. /* Restart Auto-negotiation */
  360. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  361. } else {
  362. /* forced speed/duplex settings */
  363. ct1000 = PHY_M_1000C_MSE;
  364. /* Disable auto update for duplex flow control and duplex */
  365. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  366. switch (sky2->speed) {
  367. case SPEED_1000:
  368. ctrl |= PHY_CT_SP1000;
  369. reg |= GM_GPCR_SPEED_1000;
  370. break;
  371. case SPEED_100:
  372. ctrl |= PHY_CT_SP100;
  373. reg |= GM_GPCR_SPEED_100;
  374. break;
  375. }
  376. if (sky2->duplex == DUPLEX_FULL) {
  377. reg |= GM_GPCR_DUP_FULL;
  378. ctrl |= PHY_CT_DUP_MD;
  379. } else if (sky2->speed < SPEED_1000)
  380. sky2->flow_mode = FC_NONE;
  381. }
  382. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  383. if (sky2_is_copper(hw))
  384. adv |= copper_fc_adv[sky2->flow_mode];
  385. else
  386. adv |= fiber_fc_adv[sky2->flow_mode];
  387. } else {
  388. reg |= GM_GPCR_AU_FCT_DIS;
  389. reg |= gm_fc_disable[sky2->flow_mode];
  390. /* Forward pause packets to GMAC? */
  391. if (sky2->flow_mode & FC_RX)
  392. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  393. else
  394. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  395. }
  396. gma_write16(hw, port, GM_GP_CTRL, reg);
  397. if (hw->flags & SKY2_HW_GIGABIT)
  398. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  399. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  400. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  401. /* Setup Phy LED's */
  402. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  403. ledover = 0;
  404. switch (hw->chip_id) {
  405. case CHIP_ID_YUKON_FE:
  406. /* on 88E3082 these bits are at 11..9 (shifted left) */
  407. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  408. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  409. /* delete ACT LED control bits */
  410. ctrl &= ~PHY_M_FELP_LED1_MSK;
  411. /* change ACT LED control to blink mode */
  412. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  413. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  414. break;
  415. case CHIP_ID_YUKON_FE_P:
  416. /* Enable Link Partner Next Page */
  417. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  418. ctrl |= PHY_M_PC_ENA_LIP_NP;
  419. /* disable Energy Detect and enable scrambler */
  420. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  421. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  422. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  423. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  424. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  425. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  426. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  427. break;
  428. case CHIP_ID_YUKON_XL:
  429. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  430. /* select page 3 to access LED control register */
  431. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  432. /* set LED Function Control register */
  433. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  434. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  435. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  436. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  437. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  438. /* set Polarity Control register */
  439. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  440. (PHY_M_POLC_LS1_P_MIX(4) |
  441. PHY_M_POLC_IS0_P_MIX(4) |
  442. PHY_M_POLC_LOS_CTRL(2) |
  443. PHY_M_POLC_INIT_CTRL(2) |
  444. PHY_M_POLC_STA1_CTRL(2) |
  445. PHY_M_POLC_STA0_CTRL(2)));
  446. /* restore page register */
  447. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  448. break;
  449. case CHIP_ID_YUKON_EC_U:
  450. case CHIP_ID_YUKON_EX:
  451. case CHIP_ID_YUKON_SUPR:
  452. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  453. /* select page 3 to access LED control register */
  454. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  455. /* set LED Function Control register */
  456. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  457. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  458. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  459. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  460. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  461. /* set Blink Rate in LED Timer Control Register */
  462. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  463. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  464. /* restore page register */
  465. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  466. break;
  467. default:
  468. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  469. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  470. /* turn off the Rx LED (LED_RX) */
  471. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  472. }
  473. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  474. /* apply fixes in PHY AFE */
  475. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  476. /* increase differential signal amplitude in 10BASE-T */
  477. gm_phy_write(hw, port, 0x18, 0xaa99);
  478. gm_phy_write(hw, port, 0x17, 0x2011);
  479. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  480. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  481. gm_phy_write(hw, port, 0x18, 0xa204);
  482. gm_phy_write(hw, port, 0x17, 0x2002);
  483. }
  484. /* set page register to 0 */
  485. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  486. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  487. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  488. /* apply workaround for integrated resistors calibration */
  489. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  490. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  491. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  492. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  493. /* no effect on Yukon-XL */
  494. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  495. if ( !(sky2->flags & SKY2_FLAG_AUTO_SPEED)
  496. || sky2->speed == SPEED_100) {
  497. /* turn on 100 Mbps LED (LED_LINK100) */
  498. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  499. }
  500. if (ledover)
  501. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  502. }
  503. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  504. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  505. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  506. else
  507. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  508. }
  509. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  510. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  511. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  512. {
  513. u32 reg1;
  514. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  515. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  516. reg1 &= ~phy_power[port];
  517. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  518. reg1 |= coma_mode[port];
  519. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  520. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  521. sky2_pci_read32(hw, PCI_DEV_REG1);
  522. if (hw->chip_id == CHIP_ID_YUKON_FE)
  523. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  524. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  525. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  526. }
  527. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  528. {
  529. u32 reg1;
  530. u16 ctrl;
  531. /* release GPHY Control reset */
  532. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  533. /* release GMAC reset */
  534. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  535. if (hw->flags & SKY2_HW_NEWER_PHY) {
  536. /* select page 2 to access MAC control register */
  537. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  538. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  539. /* allow GMII Power Down */
  540. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  541. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  542. /* set page register back to 0 */
  543. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  544. }
  545. /* setup General Purpose Control Register */
  546. gma_write16(hw, port, GM_GP_CTRL,
  547. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  548. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  549. GM_GPCR_AU_SPD_DIS);
  550. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  551. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  552. /* select page 2 to access MAC control register */
  553. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  554. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  555. /* enable Power Down */
  556. ctrl |= PHY_M_PC_POW_D_ENA;
  557. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  558. /* set page register back to 0 */
  559. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  560. }
  561. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  562. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  563. }
  564. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  565. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  566. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  567. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  568. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  569. }
  570. /* Force a renegotiation */
  571. static void sky2_phy_reinit(struct sky2_port *sky2)
  572. {
  573. spin_lock_bh(&sky2->phy_lock);
  574. sky2_phy_init(sky2->hw, sky2->port);
  575. spin_unlock_bh(&sky2->phy_lock);
  576. }
  577. /* Put device in state to listen for Wake On Lan */
  578. static void sky2_wol_init(struct sky2_port *sky2)
  579. {
  580. struct sky2_hw *hw = sky2->hw;
  581. unsigned port = sky2->port;
  582. enum flow_control save_mode;
  583. u16 ctrl;
  584. u32 reg1;
  585. /* Bring hardware out of reset */
  586. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  587. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  588. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  589. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  590. /* Force to 10/100
  591. * sky2_reset will re-enable on resume
  592. */
  593. save_mode = sky2->flow_mode;
  594. ctrl = sky2->advertising;
  595. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  596. sky2->flow_mode = FC_NONE;
  597. spin_lock_bh(&sky2->phy_lock);
  598. sky2_phy_power_up(hw, port);
  599. sky2_phy_init(hw, port);
  600. spin_unlock_bh(&sky2->phy_lock);
  601. sky2->flow_mode = save_mode;
  602. sky2->advertising = ctrl;
  603. /* Set GMAC to no flow control and auto update for speed/duplex */
  604. gma_write16(hw, port, GM_GP_CTRL,
  605. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  606. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  607. /* Set WOL address */
  608. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  609. sky2->netdev->dev_addr, ETH_ALEN);
  610. /* Turn on appropriate WOL control bits */
  611. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  612. ctrl = 0;
  613. if (sky2->wol & WAKE_PHY)
  614. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  615. else
  616. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  617. if (sky2->wol & WAKE_MAGIC)
  618. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  619. else
  620. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  621. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  622. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  623. /* Turn on legacy PCI-Express PME mode */
  624. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  625. reg1 |= PCI_Y2_PME_LEGACY;
  626. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  627. /* block receiver */
  628. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  629. }
  630. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  631. {
  632. struct net_device *dev = hw->dev[port];
  633. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  634. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  635. hw->chip_id == CHIP_ID_YUKON_FE_P ||
  636. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  637. /* Yukon-Extreme B0 and further Extreme devices */
  638. /* enable Store & Forward mode for TX */
  639. if (dev->mtu <= ETH_DATA_LEN)
  640. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  641. TX_JUMBO_DIS | TX_STFW_ENA);
  642. else
  643. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  644. TX_JUMBO_ENA| TX_STFW_ENA);
  645. } else {
  646. if (dev->mtu <= ETH_DATA_LEN)
  647. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  648. else {
  649. /* set Tx GMAC FIFO Almost Empty Threshold */
  650. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  651. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  652. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  653. /* Can't do offload because of lack of store/forward */
  654. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  655. }
  656. }
  657. }
  658. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  659. {
  660. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  661. u16 reg;
  662. u32 rx_reg;
  663. int i;
  664. const u8 *addr = hw->dev[port]->dev_addr;
  665. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  666. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  667. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  668. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  669. /* WA DEV_472 -- looks like crossed wires on port 2 */
  670. /* clear GMAC 1 Control reset */
  671. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  672. do {
  673. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  674. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  675. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  676. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  677. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  678. }
  679. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  680. /* Enable Transmit FIFO Underrun */
  681. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  682. spin_lock_bh(&sky2->phy_lock);
  683. sky2_phy_power_up(hw, port);
  684. sky2_phy_init(hw, port);
  685. spin_unlock_bh(&sky2->phy_lock);
  686. /* MIB clear */
  687. reg = gma_read16(hw, port, GM_PHY_ADDR);
  688. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  689. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  690. gma_read16(hw, port, i);
  691. gma_write16(hw, port, GM_PHY_ADDR, reg);
  692. /* transmit control */
  693. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  694. /* receive control reg: unicast + multicast + no FCS */
  695. gma_write16(hw, port, GM_RX_CTRL,
  696. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  697. /* transmit flow control */
  698. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  699. /* transmit parameter */
  700. gma_write16(hw, port, GM_TX_PARAM,
  701. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  702. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  703. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  704. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  705. /* serial mode register */
  706. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  707. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  708. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  709. reg |= GM_SMOD_JUMBO_ENA;
  710. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  711. /* virtual address for data */
  712. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  713. /* physical address: used for pause frames */
  714. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  715. /* ignore counter overflows */
  716. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  717. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  718. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  719. /* Configure Rx MAC FIFO */
  720. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  721. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  722. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  723. hw->chip_id == CHIP_ID_YUKON_FE_P)
  724. rx_reg |= GMF_RX_OVER_ON;
  725. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  726. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  727. /* Hardware errata - clear flush mask */
  728. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  729. } else {
  730. /* Flush Rx MAC FIFO on any flow control or error */
  731. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  732. }
  733. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  734. reg = RX_GMF_FL_THR_DEF + 1;
  735. /* Another magic mystery workaround from sk98lin */
  736. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  737. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  738. reg = 0x178;
  739. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  740. /* Configure Tx MAC FIFO */
  741. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  742. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  743. /* On chips without ram buffer, pause is controled by MAC level */
  744. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  745. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  746. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  747. sky2_set_tx_stfwd(hw, port);
  748. }
  749. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  750. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  751. /* disable dynamic watermark */
  752. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  753. reg &= ~TX_DYN_WM_ENA;
  754. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  755. }
  756. }
  757. /* Assign Ram Buffer allocation to queue */
  758. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  759. {
  760. u32 end;
  761. /* convert from K bytes to qwords used for hw register */
  762. start *= 1024/8;
  763. space *= 1024/8;
  764. end = start + space - 1;
  765. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  766. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  767. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  768. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  769. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  770. if (q == Q_R1 || q == Q_R2) {
  771. u32 tp = space - space/4;
  772. /* On receive queue's set the thresholds
  773. * give receiver priority when > 3/4 full
  774. * send pause when down to 2K
  775. */
  776. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  777. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  778. tp = space - 2048/8;
  779. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  780. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  781. } else {
  782. /* Enable store & forward on Tx queue's because
  783. * Tx FIFO is only 1K on Yukon
  784. */
  785. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  786. }
  787. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  788. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  789. }
  790. /* Setup Bus Memory Interface */
  791. static void sky2_qset(struct sky2_hw *hw, u16 q)
  792. {
  793. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  794. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  795. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  796. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  797. }
  798. /* Setup prefetch unit registers. This is the interface between
  799. * hardware and driver list elements
  800. */
  801. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  802. dma_addr_t addr, u32 last)
  803. {
  804. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  805. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  806. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  807. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  808. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  809. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  810. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  811. }
  812. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  813. {
  814. struct sky2_tx_le *le = sky2->tx_le + *slot;
  815. struct tx_ring_info *re = sky2->tx_ring + *slot;
  816. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  817. re->flags = 0;
  818. re->skb = NULL;
  819. le->ctrl = 0;
  820. return le;
  821. }
  822. static void tx_init(struct sky2_port *sky2)
  823. {
  824. struct sky2_tx_le *le;
  825. sky2->tx_prod = sky2->tx_cons = 0;
  826. sky2->tx_tcpsum = 0;
  827. sky2->tx_last_mss = 0;
  828. le = get_tx_le(sky2, &sky2->tx_prod);
  829. le->addr = 0;
  830. le->opcode = OP_ADDR64 | HW_OWNER;
  831. sky2->tx_last_upper = 0;
  832. }
  833. /* Update chip's next pointer */
  834. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  835. {
  836. /* Make sure write' to descriptors are complete before we tell hardware */
  837. wmb();
  838. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  839. /* Synchronize I/O on since next processor may write to tail */
  840. mmiowb();
  841. }
  842. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  843. {
  844. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  845. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  846. le->ctrl = 0;
  847. return le;
  848. }
  849. /* Build description to hardware for one receive segment */
  850. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  851. dma_addr_t map, unsigned len)
  852. {
  853. struct sky2_rx_le *le;
  854. if (sizeof(dma_addr_t) > sizeof(u32)) {
  855. le = sky2_next_rx(sky2);
  856. le->addr = cpu_to_le32(upper_32_bits(map));
  857. le->opcode = OP_ADDR64 | HW_OWNER;
  858. }
  859. le = sky2_next_rx(sky2);
  860. le->addr = cpu_to_le32(lower_32_bits(map));
  861. le->length = cpu_to_le16(len);
  862. le->opcode = op | HW_OWNER;
  863. }
  864. /* Build description to hardware for one possibly fragmented skb */
  865. static void sky2_rx_submit(struct sky2_port *sky2,
  866. const struct rx_ring_info *re)
  867. {
  868. int i;
  869. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  870. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  871. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  872. }
  873. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  874. unsigned size)
  875. {
  876. struct sk_buff *skb = re->skb;
  877. int i;
  878. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  879. if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
  880. return -EIO;
  881. pci_unmap_len_set(re, data_size, size);
  882. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  883. re->frag_addr[i] = pci_map_page(pdev,
  884. skb_shinfo(skb)->frags[i].page,
  885. skb_shinfo(skb)->frags[i].page_offset,
  886. skb_shinfo(skb)->frags[i].size,
  887. PCI_DMA_FROMDEVICE);
  888. return 0;
  889. }
  890. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  891. {
  892. struct sk_buff *skb = re->skb;
  893. int i;
  894. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  895. PCI_DMA_FROMDEVICE);
  896. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  897. pci_unmap_page(pdev, re->frag_addr[i],
  898. skb_shinfo(skb)->frags[i].size,
  899. PCI_DMA_FROMDEVICE);
  900. }
  901. /* Tell chip where to start receive checksum.
  902. * Actually has two checksums, but set both same to avoid possible byte
  903. * order problems.
  904. */
  905. static void rx_set_checksum(struct sky2_port *sky2)
  906. {
  907. struct sky2_rx_le *le = sky2_next_rx(sky2);
  908. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  909. le->ctrl = 0;
  910. le->opcode = OP_TCPSTART | HW_OWNER;
  911. sky2_write32(sky2->hw,
  912. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  913. (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
  914. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  915. }
  916. /*
  917. * The RX Stop command will not work for Yukon-2 if the BMU does not
  918. * reach the end of packet and since we can't make sure that we have
  919. * incoming data, we must reset the BMU while it is not doing a DMA
  920. * transfer. Since it is possible that the RX path is still active,
  921. * the RX RAM buffer will be stopped first, so any possible incoming
  922. * data will not trigger a DMA. After the RAM buffer is stopped, the
  923. * BMU is polled until any DMA in progress is ended and only then it
  924. * will be reset.
  925. */
  926. static void sky2_rx_stop(struct sky2_port *sky2)
  927. {
  928. struct sky2_hw *hw = sky2->hw;
  929. unsigned rxq = rxqaddr[sky2->port];
  930. int i;
  931. /* disable the RAM Buffer receive queue */
  932. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  933. for (i = 0; i < 0xffff; i++)
  934. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  935. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  936. goto stopped;
  937. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  938. sky2->netdev->name);
  939. stopped:
  940. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  941. /* reset the Rx prefetch unit */
  942. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  943. mmiowb();
  944. }
  945. /* Clean out receive buffer area, assumes receiver hardware stopped */
  946. static void sky2_rx_clean(struct sky2_port *sky2)
  947. {
  948. unsigned i;
  949. memset(sky2->rx_le, 0, RX_LE_BYTES);
  950. for (i = 0; i < sky2->rx_pending; i++) {
  951. struct rx_ring_info *re = sky2->rx_ring + i;
  952. if (re->skb) {
  953. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  954. kfree_skb(re->skb);
  955. re->skb = NULL;
  956. }
  957. }
  958. }
  959. /* Basic MII support */
  960. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  961. {
  962. struct mii_ioctl_data *data = if_mii(ifr);
  963. struct sky2_port *sky2 = netdev_priv(dev);
  964. struct sky2_hw *hw = sky2->hw;
  965. int err = -EOPNOTSUPP;
  966. if (!netif_running(dev))
  967. return -ENODEV; /* Phy still in reset */
  968. switch (cmd) {
  969. case SIOCGMIIPHY:
  970. data->phy_id = PHY_ADDR_MARV;
  971. /* fallthru */
  972. case SIOCGMIIREG: {
  973. u16 val = 0;
  974. spin_lock_bh(&sky2->phy_lock);
  975. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  976. spin_unlock_bh(&sky2->phy_lock);
  977. data->val_out = val;
  978. break;
  979. }
  980. case SIOCSMIIREG:
  981. if (!capable(CAP_NET_ADMIN))
  982. return -EPERM;
  983. spin_lock_bh(&sky2->phy_lock);
  984. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  985. data->val_in);
  986. spin_unlock_bh(&sky2->phy_lock);
  987. break;
  988. }
  989. return err;
  990. }
  991. #ifdef SKY2_VLAN_TAG_USED
  992. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  993. {
  994. if (onoff) {
  995. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  996. RX_VLAN_STRIP_ON);
  997. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  998. TX_VLAN_TAG_ON);
  999. } else {
  1000. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1001. RX_VLAN_STRIP_OFF);
  1002. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1003. TX_VLAN_TAG_OFF);
  1004. }
  1005. }
  1006. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  1007. {
  1008. struct sky2_port *sky2 = netdev_priv(dev);
  1009. struct sky2_hw *hw = sky2->hw;
  1010. u16 port = sky2->port;
  1011. netif_tx_lock_bh(dev);
  1012. napi_disable(&hw->napi);
  1013. sky2->vlgrp = grp;
  1014. sky2_set_vlan_mode(hw, port, grp != NULL);
  1015. sky2_read32(hw, B0_Y2_SP_LISR);
  1016. napi_enable(&hw->napi);
  1017. netif_tx_unlock_bh(dev);
  1018. }
  1019. #endif
  1020. /* Amount of required worst case padding in rx buffer */
  1021. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1022. {
  1023. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1024. }
  1025. /*
  1026. * Allocate an skb for receiving. If the MTU is large enough
  1027. * make the skb non-linear with a fragment list of pages.
  1028. */
  1029. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1030. {
  1031. struct sk_buff *skb;
  1032. int i;
  1033. skb = netdev_alloc_skb(sky2->netdev,
  1034. sky2->rx_data_size + sky2_rx_pad(sky2->hw));
  1035. if (!skb)
  1036. goto nomem;
  1037. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1038. unsigned char *start;
  1039. /*
  1040. * Workaround for a bug in FIFO that cause hang
  1041. * if the FIFO if the receive buffer is not 64 byte aligned.
  1042. * The buffer returned from netdev_alloc_skb is
  1043. * aligned except if slab debugging is enabled.
  1044. */
  1045. start = PTR_ALIGN(skb->data, 8);
  1046. skb_reserve(skb, start - skb->data);
  1047. } else
  1048. skb_reserve(skb, NET_IP_ALIGN);
  1049. for (i = 0; i < sky2->rx_nfrags; i++) {
  1050. struct page *page = alloc_page(GFP_ATOMIC);
  1051. if (!page)
  1052. goto free_partial;
  1053. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1054. }
  1055. return skb;
  1056. free_partial:
  1057. kfree_skb(skb);
  1058. nomem:
  1059. return NULL;
  1060. }
  1061. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1062. {
  1063. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1064. }
  1065. /*
  1066. * Allocate and setup receiver buffer pool.
  1067. * Normal case this ends up creating one list element for skb
  1068. * in the receive ring. Worst case if using large MTU and each
  1069. * allocation falls on a different 64 bit region, that results
  1070. * in 6 list elements per ring entry.
  1071. * One element is used for checksum enable/disable, and one
  1072. * extra to avoid wrap.
  1073. */
  1074. static int sky2_rx_start(struct sky2_port *sky2)
  1075. {
  1076. struct sky2_hw *hw = sky2->hw;
  1077. struct rx_ring_info *re;
  1078. unsigned rxq = rxqaddr[sky2->port];
  1079. unsigned i, size, thresh;
  1080. sky2->rx_put = sky2->rx_next = 0;
  1081. sky2_qset(hw, rxq);
  1082. /* On PCI express lowering the watermark gives better performance */
  1083. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1084. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1085. /* These chips have no ram buffer?
  1086. * MAC Rx RAM Read is controlled by hardware */
  1087. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1088. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1089. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1090. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1091. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1092. if (!(hw->flags & SKY2_HW_NEW_LE))
  1093. rx_set_checksum(sky2);
  1094. /* Space needed for frame data + headers rounded up */
  1095. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1096. /* Stopping point for hardware truncation */
  1097. thresh = (size - 8) / sizeof(u32);
  1098. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1099. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1100. /* Compute residue after pages */
  1101. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1102. /* Optimize to handle small packets and headers */
  1103. if (size < copybreak)
  1104. size = copybreak;
  1105. if (size < ETH_HLEN)
  1106. size = ETH_HLEN;
  1107. sky2->rx_data_size = size;
  1108. /* Fill Rx ring */
  1109. for (i = 0; i < sky2->rx_pending; i++) {
  1110. re = sky2->rx_ring + i;
  1111. re->skb = sky2_rx_alloc(sky2);
  1112. if (!re->skb)
  1113. goto nomem;
  1114. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1115. dev_kfree_skb(re->skb);
  1116. re->skb = NULL;
  1117. goto nomem;
  1118. }
  1119. sky2_rx_submit(sky2, re);
  1120. }
  1121. /*
  1122. * The receiver hangs if it receives frames larger than the
  1123. * packet buffer. As a workaround, truncate oversize frames, but
  1124. * the register is limited to 9 bits, so if you do frames > 2052
  1125. * you better get the MTU right!
  1126. */
  1127. if (thresh > 0x1ff)
  1128. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1129. else {
  1130. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1131. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1132. }
  1133. /* Tell chip about available buffers */
  1134. sky2_rx_update(sky2, rxq);
  1135. return 0;
  1136. nomem:
  1137. sky2_rx_clean(sky2);
  1138. return -ENOMEM;
  1139. }
  1140. /* Bring up network interface. */
  1141. static int sky2_up(struct net_device *dev)
  1142. {
  1143. struct sky2_port *sky2 = netdev_priv(dev);
  1144. struct sky2_hw *hw = sky2->hw;
  1145. unsigned port = sky2->port;
  1146. u32 imask, ramsize;
  1147. int cap, err = -ENOMEM;
  1148. struct net_device *otherdev = hw->dev[sky2->port^1];
  1149. /*
  1150. * On dual port PCI-X card, there is an problem where status
  1151. * can be received out of order due to split transactions
  1152. */
  1153. if (otherdev && netif_running(otherdev) &&
  1154. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1155. u16 cmd;
  1156. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1157. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1158. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1159. }
  1160. netif_carrier_off(dev);
  1161. /* must be power of 2 */
  1162. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1163. sky2->tx_ring_size *
  1164. sizeof(struct sky2_tx_le),
  1165. &sky2->tx_le_map);
  1166. if (!sky2->tx_le)
  1167. goto err_out;
  1168. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1169. GFP_KERNEL);
  1170. if (!sky2->tx_ring)
  1171. goto err_out;
  1172. tx_init(sky2);
  1173. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1174. &sky2->rx_le_map);
  1175. if (!sky2->rx_le)
  1176. goto err_out;
  1177. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1178. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1179. GFP_KERNEL);
  1180. if (!sky2->rx_ring)
  1181. goto err_out;
  1182. sky2_mac_init(hw, port);
  1183. /* Register is number of 4K blocks on internal RAM buffer. */
  1184. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1185. if (ramsize > 0) {
  1186. u32 rxspace;
  1187. hw->flags |= SKY2_HW_RAM_BUFFER;
  1188. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1189. if (ramsize < 16)
  1190. rxspace = ramsize / 2;
  1191. else
  1192. rxspace = 8 + (2*(ramsize - 16))/3;
  1193. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1194. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1195. /* Make sure SyncQ is disabled */
  1196. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1197. RB_RST_SET);
  1198. }
  1199. sky2_qset(hw, txqaddr[port]);
  1200. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1201. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1202. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1203. /* Set almost empty threshold */
  1204. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1205. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1206. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1207. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1208. sky2->tx_ring_size - 1);
  1209. #ifdef SKY2_VLAN_TAG_USED
  1210. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1211. #endif
  1212. err = sky2_rx_start(sky2);
  1213. if (err)
  1214. goto err_out;
  1215. /* Enable interrupts from phy/mac for port */
  1216. imask = sky2_read32(hw, B0_IMSK);
  1217. imask |= portirq_msk[port];
  1218. sky2_write32(hw, B0_IMSK, imask);
  1219. sky2_read32(hw, B0_IMSK);
  1220. if (netif_msg_ifup(sky2))
  1221. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1222. return 0;
  1223. err_out:
  1224. if (sky2->rx_le) {
  1225. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1226. sky2->rx_le, sky2->rx_le_map);
  1227. sky2->rx_le = NULL;
  1228. }
  1229. if (sky2->tx_le) {
  1230. pci_free_consistent(hw->pdev,
  1231. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1232. sky2->tx_le, sky2->tx_le_map);
  1233. sky2->tx_le = NULL;
  1234. }
  1235. kfree(sky2->tx_ring);
  1236. kfree(sky2->rx_ring);
  1237. sky2->tx_ring = NULL;
  1238. sky2->rx_ring = NULL;
  1239. return err;
  1240. }
  1241. /* Modular subtraction in ring */
  1242. static inline int tx_inuse(const struct sky2_port *sky2)
  1243. {
  1244. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1245. }
  1246. /* Number of list elements available for next tx */
  1247. static inline int tx_avail(const struct sky2_port *sky2)
  1248. {
  1249. return sky2->tx_pending - tx_inuse(sky2);
  1250. }
  1251. /* Estimate of number of transmit list elements required */
  1252. static unsigned tx_le_req(const struct sk_buff *skb)
  1253. {
  1254. unsigned count;
  1255. count = sizeof(dma_addr_t) / sizeof(u32);
  1256. count += skb_shinfo(skb)->nr_frags * count;
  1257. if (skb_is_gso(skb))
  1258. ++count;
  1259. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1260. ++count;
  1261. return count;
  1262. }
  1263. static void sky2_tx_unmap(struct pci_dev *pdev,
  1264. const struct tx_ring_info *re)
  1265. {
  1266. if (re->flags & TX_MAP_SINGLE)
  1267. pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
  1268. pci_unmap_len(re, maplen),
  1269. PCI_DMA_TODEVICE);
  1270. else if (re->flags & TX_MAP_PAGE)
  1271. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1272. pci_unmap_len(re, maplen),
  1273. PCI_DMA_TODEVICE);
  1274. }
  1275. /*
  1276. * Put one packet in ring for transmit.
  1277. * A single packet can generate multiple list elements, and
  1278. * the number of ring elements will probably be less than the number
  1279. * of list elements used.
  1280. */
  1281. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1282. {
  1283. struct sky2_port *sky2 = netdev_priv(dev);
  1284. struct sky2_hw *hw = sky2->hw;
  1285. struct sky2_tx_le *le = NULL;
  1286. struct tx_ring_info *re;
  1287. unsigned i, len;
  1288. dma_addr_t mapping;
  1289. u32 upper;
  1290. u16 slot;
  1291. u16 mss;
  1292. u8 ctrl;
  1293. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1294. return NETDEV_TX_BUSY;
  1295. len = skb_headlen(skb);
  1296. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1297. if (pci_dma_mapping_error(hw->pdev, mapping))
  1298. goto mapping_error;
  1299. slot = sky2->tx_prod;
  1300. if (unlikely(netif_msg_tx_queued(sky2)))
  1301. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1302. dev->name, slot, skb->len);
  1303. /* Send high bits if needed */
  1304. upper = upper_32_bits(mapping);
  1305. if (upper != sky2->tx_last_upper) {
  1306. le = get_tx_le(sky2, &slot);
  1307. le->addr = cpu_to_le32(upper);
  1308. sky2->tx_last_upper = upper;
  1309. le->opcode = OP_ADDR64 | HW_OWNER;
  1310. }
  1311. /* Check for TCP Segmentation Offload */
  1312. mss = skb_shinfo(skb)->gso_size;
  1313. if (mss != 0) {
  1314. if (!(hw->flags & SKY2_HW_NEW_LE))
  1315. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1316. if (mss != sky2->tx_last_mss) {
  1317. le = get_tx_le(sky2, &slot);
  1318. le->addr = cpu_to_le32(mss);
  1319. if (hw->flags & SKY2_HW_NEW_LE)
  1320. le->opcode = OP_MSS | HW_OWNER;
  1321. else
  1322. le->opcode = OP_LRGLEN | HW_OWNER;
  1323. sky2->tx_last_mss = mss;
  1324. }
  1325. }
  1326. ctrl = 0;
  1327. #ifdef SKY2_VLAN_TAG_USED
  1328. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1329. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1330. if (!le) {
  1331. le = get_tx_le(sky2, &slot);
  1332. le->addr = 0;
  1333. le->opcode = OP_VLAN|HW_OWNER;
  1334. } else
  1335. le->opcode |= OP_VLAN;
  1336. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1337. ctrl |= INS_VLAN;
  1338. }
  1339. #endif
  1340. /* Handle TCP checksum offload */
  1341. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1342. /* On Yukon EX (some versions) encoding change. */
  1343. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1344. ctrl |= CALSUM; /* auto checksum */
  1345. else {
  1346. const unsigned offset = skb_transport_offset(skb);
  1347. u32 tcpsum;
  1348. tcpsum = offset << 16; /* sum start */
  1349. tcpsum |= offset + skb->csum_offset; /* sum write */
  1350. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1351. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1352. ctrl |= UDPTCP;
  1353. if (tcpsum != sky2->tx_tcpsum) {
  1354. sky2->tx_tcpsum = tcpsum;
  1355. le = get_tx_le(sky2, &slot);
  1356. le->addr = cpu_to_le32(tcpsum);
  1357. le->length = 0; /* initial checksum value */
  1358. le->ctrl = 1; /* one packet */
  1359. le->opcode = OP_TCPLISW | HW_OWNER;
  1360. }
  1361. }
  1362. }
  1363. re = sky2->tx_ring + slot;
  1364. re->flags = TX_MAP_SINGLE;
  1365. pci_unmap_addr_set(re, mapaddr, mapping);
  1366. pci_unmap_len_set(re, maplen, len);
  1367. le = get_tx_le(sky2, &slot);
  1368. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1369. le->length = cpu_to_le16(len);
  1370. le->ctrl = ctrl;
  1371. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1372. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1373. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1374. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1375. frag->size, PCI_DMA_TODEVICE);
  1376. if (pci_dma_mapping_error(hw->pdev, mapping))
  1377. goto mapping_unwind;
  1378. upper = upper_32_bits(mapping);
  1379. if (upper != sky2->tx_last_upper) {
  1380. le = get_tx_le(sky2, &slot);
  1381. le->addr = cpu_to_le32(upper);
  1382. sky2->tx_last_upper = upper;
  1383. le->opcode = OP_ADDR64 | HW_OWNER;
  1384. }
  1385. re = sky2->tx_ring + slot;
  1386. re->flags = TX_MAP_PAGE;
  1387. pci_unmap_addr_set(re, mapaddr, mapping);
  1388. pci_unmap_len_set(re, maplen, frag->size);
  1389. le = get_tx_le(sky2, &slot);
  1390. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1391. le->length = cpu_to_le16(frag->size);
  1392. le->ctrl = ctrl;
  1393. le->opcode = OP_BUFFER | HW_OWNER;
  1394. }
  1395. re->skb = skb;
  1396. le->ctrl |= EOP;
  1397. sky2->tx_prod = slot;
  1398. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1399. netif_stop_queue(dev);
  1400. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1401. return NETDEV_TX_OK;
  1402. mapping_unwind:
  1403. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1404. re = sky2->tx_ring + i;
  1405. sky2_tx_unmap(hw->pdev, re);
  1406. }
  1407. mapping_error:
  1408. if (net_ratelimit())
  1409. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1410. dev_kfree_skb(skb);
  1411. return NETDEV_TX_OK;
  1412. }
  1413. /*
  1414. * Free ring elements from starting at tx_cons until "done"
  1415. *
  1416. * NB:
  1417. * 1. The hardware will tell us about partial completion of multi-part
  1418. * buffers so make sure not to free skb to early.
  1419. * 2. This may run in parallel start_xmit because the it only
  1420. * looks at the tail of the queue of FIFO (tx_cons), not
  1421. * the head (tx_prod)
  1422. */
  1423. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1424. {
  1425. struct net_device *dev = sky2->netdev;
  1426. unsigned idx;
  1427. BUG_ON(done >= sky2->tx_ring_size);
  1428. for (idx = sky2->tx_cons; idx != done;
  1429. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1430. struct tx_ring_info *re = sky2->tx_ring + idx;
  1431. struct sk_buff *skb = re->skb;
  1432. sky2_tx_unmap(sky2->hw->pdev, re);
  1433. if (skb) {
  1434. if (unlikely(netif_msg_tx_done(sky2)))
  1435. printk(KERN_DEBUG "%s: tx done %u\n",
  1436. dev->name, idx);
  1437. dev->stats.tx_packets++;
  1438. dev->stats.tx_bytes += skb->len;
  1439. dev_kfree_skb_any(skb);
  1440. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1441. }
  1442. }
  1443. sky2->tx_cons = idx;
  1444. smp_mb();
  1445. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1446. netif_wake_queue(dev);
  1447. }
  1448. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1449. {
  1450. /* Disable Force Sync bit and Enable Alloc bit */
  1451. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1452. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1453. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1454. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1455. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1456. /* Reset the PCI FIFO of the async Tx queue */
  1457. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1458. BMU_RST_SET | BMU_FIFO_RST);
  1459. /* Reset the Tx prefetch units */
  1460. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1461. PREF_UNIT_RST_SET);
  1462. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1463. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1464. }
  1465. /* Network shutdown */
  1466. static int sky2_down(struct net_device *dev)
  1467. {
  1468. struct sky2_port *sky2 = netdev_priv(dev);
  1469. struct sky2_hw *hw = sky2->hw;
  1470. unsigned port = sky2->port;
  1471. u16 ctrl;
  1472. u32 imask;
  1473. /* Never really got started! */
  1474. if (!sky2->tx_le)
  1475. return 0;
  1476. if (netif_msg_ifdown(sky2))
  1477. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1478. /* Force flow control off */
  1479. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1480. /* Stop transmitter */
  1481. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1482. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1483. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1484. RB_RST_SET | RB_DIS_OP_MD);
  1485. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1486. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1487. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1488. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1489. /* Workaround shared GMAC reset */
  1490. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1491. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1492. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1493. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1494. /* Force any delayed status interrrupt and NAPI */
  1495. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1496. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1497. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1498. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1499. sky2_rx_stop(sky2);
  1500. /* Disable port IRQ */
  1501. imask = sky2_read32(hw, B0_IMSK);
  1502. imask &= ~portirq_msk[port];
  1503. sky2_write32(hw, B0_IMSK, imask);
  1504. sky2_read32(hw, B0_IMSK);
  1505. synchronize_irq(hw->pdev->irq);
  1506. napi_synchronize(&hw->napi);
  1507. spin_lock_bh(&sky2->phy_lock);
  1508. sky2_phy_power_down(hw, port);
  1509. spin_unlock_bh(&sky2->phy_lock);
  1510. /* turn off LED's */
  1511. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1512. sky2_tx_reset(hw, port);
  1513. /* Free any pending frames stuck in HW queue */
  1514. sky2_tx_complete(sky2, sky2->tx_prod);
  1515. sky2_rx_clean(sky2);
  1516. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1517. sky2->rx_le, sky2->rx_le_map);
  1518. kfree(sky2->rx_ring);
  1519. pci_free_consistent(hw->pdev,
  1520. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1521. sky2->tx_le, sky2->tx_le_map);
  1522. kfree(sky2->tx_ring);
  1523. sky2->tx_le = NULL;
  1524. sky2->rx_le = NULL;
  1525. sky2->rx_ring = NULL;
  1526. sky2->tx_ring = NULL;
  1527. return 0;
  1528. }
  1529. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1530. {
  1531. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1532. return SPEED_1000;
  1533. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1534. if (aux & PHY_M_PS_SPEED_100)
  1535. return SPEED_100;
  1536. else
  1537. return SPEED_10;
  1538. }
  1539. switch (aux & PHY_M_PS_SPEED_MSK) {
  1540. case PHY_M_PS_SPEED_1000:
  1541. return SPEED_1000;
  1542. case PHY_M_PS_SPEED_100:
  1543. return SPEED_100;
  1544. default:
  1545. return SPEED_10;
  1546. }
  1547. }
  1548. static void sky2_link_up(struct sky2_port *sky2)
  1549. {
  1550. struct sky2_hw *hw = sky2->hw;
  1551. unsigned port = sky2->port;
  1552. u16 reg;
  1553. static const char *fc_name[] = {
  1554. [FC_NONE] = "none",
  1555. [FC_TX] = "tx",
  1556. [FC_RX] = "rx",
  1557. [FC_BOTH] = "both",
  1558. };
  1559. /* enable Rx/Tx */
  1560. reg = gma_read16(hw, port, GM_GP_CTRL);
  1561. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1562. gma_write16(hw, port, GM_GP_CTRL, reg);
  1563. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1564. netif_carrier_on(sky2->netdev);
  1565. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1566. /* Turn on link LED */
  1567. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1568. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1569. if (netif_msg_link(sky2))
  1570. printk(KERN_INFO PFX
  1571. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1572. sky2->netdev->name, sky2->speed,
  1573. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1574. fc_name[sky2->flow_status]);
  1575. }
  1576. static void sky2_link_down(struct sky2_port *sky2)
  1577. {
  1578. struct sky2_hw *hw = sky2->hw;
  1579. unsigned port = sky2->port;
  1580. u16 reg;
  1581. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1582. reg = gma_read16(hw, port, GM_GP_CTRL);
  1583. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1584. gma_write16(hw, port, GM_GP_CTRL, reg);
  1585. netif_carrier_off(sky2->netdev);
  1586. /* Turn on link LED */
  1587. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1588. if (netif_msg_link(sky2))
  1589. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1590. sky2_phy_init(hw, port);
  1591. }
  1592. static enum flow_control sky2_flow(int rx, int tx)
  1593. {
  1594. if (rx)
  1595. return tx ? FC_BOTH : FC_RX;
  1596. else
  1597. return tx ? FC_TX : FC_NONE;
  1598. }
  1599. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1600. {
  1601. struct sky2_hw *hw = sky2->hw;
  1602. unsigned port = sky2->port;
  1603. u16 advert, lpa;
  1604. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1605. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1606. if (lpa & PHY_M_AN_RF) {
  1607. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1608. return -1;
  1609. }
  1610. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1611. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1612. sky2->netdev->name);
  1613. return -1;
  1614. }
  1615. sky2->speed = sky2_phy_speed(hw, aux);
  1616. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1617. /* Since the pause result bits seem to in different positions on
  1618. * different chips. look at registers.
  1619. */
  1620. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1621. /* Shift for bits in fiber PHY */
  1622. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1623. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1624. if (advert & ADVERTISE_1000XPAUSE)
  1625. advert |= ADVERTISE_PAUSE_CAP;
  1626. if (advert & ADVERTISE_1000XPSE_ASYM)
  1627. advert |= ADVERTISE_PAUSE_ASYM;
  1628. if (lpa & LPA_1000XPAUSE)
  1629. lpa |= LPA_PAUSE_CAP;
  1630. if (lpa & LPA_1000XPAUSE_ASYM)
  1631. lpa |= LPA_PAUSE_ASYM;
  1632. }
  1633. sky2->flow_status = FC_NONE;
  1634. if (advert & ADVERTISE_PAUSE_CAP) {
  1635. if (lpa & LPA_PAUSE_CAP)
  1636. sky2->flow_status = FC_BOTH;
  1637. else if (advert & ADVERTISE_PAUSE_ASYM)
  1638. sky2->flow_status = FC_RX;
  1639. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1640. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1641. sky2->flow_status = FC_TX;
  1642. }
  1643. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1644. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1645. sky2->flow_status = FC_NONE;
  1646. if (sky2->flow_status & FC_TX)
  1647. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1648. else
  1649. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1650. return 0;
  1651. }
  1652. /* Interrupt from PHY */
  1653. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1654. {
  1655. struct net_device *dev = hw->dev[port];
  1656. struct sky2_port *sky2 = netdev_priv(dev);
  1657. u16 istatus, phystat;
  1658. if (!netif_running(dev))
  1659. return;
  1660. spin_lock(&sky2->phy_lock);
  1661. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1662. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1663. if (netif_msg_intr(sky2))
  1664. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1665. sky2->netdev->name, istatus, phystat);
  1666. if (istatus & PHY_M_IS_AN_COMPL) {
  1667. if (sky2_autoneg_done(sky2, phystat) == 0)
  1668. sky2_link_up(sky2);
  1669. goto out;
  1670. }
  1671. if (istatus & PHY_M_IS_LSP_CHANGE)
  1672. sky2->speed = sky2_phy_speed(hw, phystat);
  1673. if (istatus & PHY_M_IS_DUP_CHANGE)
  1674. sky2->duplex =
  1675. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1676. if (istatus & PHY_M_IS_LST_CHANGE) {
  1677. if (phystat & PHY_M_PS_LINK_UP)
  1678. sky2_link_up(sky2);
  1679. else
  1680. sky2_link_down(sky2);
  1681. }
  1682. out:
  1683. spin_unlock(&sky2->phy_lock);
  1684. }
  1685. /* Transmit timeout is only called if we are running, carrier is up
  1686. * and tx queue is full (stopped).
  1687. */
  1688. static void sky2_tx_timeout(struct net_device *dev)
  1689. {
  1690. struct sky2_port *sky2 = netdev_priv(dev);
  1691. struct sky2_hw *hw = sky2->hw;
  1692. if (netif_msg_timer(sky2))
  1693. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1694. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1695. dev->name, sky2->tx_cons, sky2->tx_prod,
  1696. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1697. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1698. /* can't restart safely under softirq */
  1699. schedule_work(&hw->restart_work);
  1700. }
  1701. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1702. {
  1703. struct sky2_port *sky2 = netdev_priv(dev);
  1704. struct sky2_hw *hw = sky2->hw;
  1705. unsigned port = sky2->port;
  1706. int err;
  1707. u16 ctl, mode;
  1708. u32 imask;
  1709. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1710. return -EINVAL;
  1711. if (new_mtu > ETH_DATA_LEN &&
  1712. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1713. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1714. return -EINVAL;
  1715. if (!netif_running(dev)) {
  1716. dev->mtu = new_mtu;
  1717. return 0;
  1718. }
  1719. imask = sky2_read32(hw, B0_IMSK);
  1720. sky2_write32(hw, B0_IMSK, 0);
  1721. dev->trans_start = jiffies; /* prevent tx timeout */
  1722. netif_stop_queue(dev);
  1723. napi_disable(&hw->napi);
  1724. synchronize_irq(hw->pdev->irq);
  1725. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1726. sky2_set_tx_stfwd(hw, port);
  1727. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1728. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1729. sky2_rx_stop(sky2);
  1730. sky2_rx_clean(sky2);
  1731. dev->mtu = new_mtu;
  1732. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1733. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1734. if (dev->mtu > ETH_DATA_LEN)
  1735. mode |= GM_SMOD_JUMBO_ENA;
  1736. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1737. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1738. err = sky2_rx_start(sky2);
  1739. sky2_write32(hw, B0_IMSK, imask);
  1740. sky2_read32(hw, B0_Y2_SP_LISR);
  1741. napi_enable(&hw->napi);
  1742. if (err)
  1743. dev_close(dev);
  1744. else {
  1745. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1746. netif_wake_queue(dev);
  1747. }
  1748. return err;
  1749. }
  1750. /* For small just reuse existing skb for next receive */
  1751. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1752. const struct rx_ring_info *re,
  1753. unsigned length)
  1754. {
  1755. struct sk_buff *skb;
  1756. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1757. if (likely(skb)) {
  1758. skb_reserve(skb, 2);
  1759. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1760. length, PCI_DMA_FROMDEVICE);
  1761. skb_copy_from_linear_data(re->skb, skb->data, length);
  1762. skb->ip_summed = re->skb->ip_summed;
  1763. skb->csum = re->skb->csum;
  1764. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1765. length, PCI_DMA_FROMDEVICE);
  1766. re->skb->ip_summed = CHECKSUM_NONE;
  1767. skb_put(skb, length);
  1768. }
  1769. return skb;
  1770. }
  1771. /* Adjust length of skb with fragments to match received data */
  1772. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1773. unsigned int length)
  1774. {
  1775. int i, num_frags;
  1776. unsigned int size;
  1777. /* put header into skb */
  1778. size = min(length, hdr_space);
  1779. skb->tail += size;
  1780. skb->len += size;
  1781. length -= size;
  1782. num_frags = skb_shinfo(skb)->nr_frags;
  1783. for (i = 0; i < num_frags; i++) {
  1784. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1785. if (length == 0) {
  1786. /* don't need this page */
  1787. __free_page(frag->page);
  1788. --skb_shinfo(skb)->nr_frags;
  1789. } else {
  1790. size = min(length, (unsigned) PAGE_SIZE);
  1791. frag->size = size;
  1792. skb->data_len += size;
  1793. skb->truesize += size;
  1794. skb->len += size;
  1795. length -= size;
  1796. }
  1797. }
  1798. }
  1799. /* Normal packet - take skb from ring element and put in a new one */
  1800. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1801. struct rx_ring_info *re,
  1802. unsigned int length)
  1803. {
  1804. struct sk_buff *skb, *nskb;
  1805. unsigned hdr_space = sky2->rx_data_size;
  1806. /* Don't be tricky about reusing pages (yet) */
  1807. nskb = sky2_rx_alloc(sky2);
  1808. if (unlikely(!nskb))
  1809. return NULL;
  1810. skb = re->skb;
  1811. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1812. prefetch(skb->data);
  1813. re->skb = nskb;
  1814. if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
  1815. dev_kfree_skb(nskb);
  1816. re->skb = skb;
  1817. return NULL;
  1818. }
  1819. if (skb_shinfo(skb)->nr_frags)
  1820. skb_put_frags(skb, hdr_space, length);
  1821. else
  1822. skb_put(skb, length);
  1823. return skb;
  1824. }
  1825. /*
  1826. * Receive one packet.
  1827. * For larger packets, get new buffer.
  1828. */
  1829. static struct sk_buff *sky2_receive(struct net_device *dev,
  1830. u16 length, u32 status)
  1831. {
  1832. struct sky2_port *sky2 = netdev_priv(dev);
  1833. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1834. struct sk_buff *skb = NULL;
  1835. u16 count = (status & GMR_FS_LEN) >> 16;
  1836. #ifdef SKY2_VLAN_TAG_USED
  1837. /* Account for vlan tag */
  1838. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1839. count -= VLAN_HLEN;
  1840. #endif
  1841. if (unlikely(netif_msg_rx_status(sky2)))
  1842. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1843. dev->name, sky2->rx_next, status, length);
  1844. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1845. prefetch(sky2->rx_ring + sky2->rx_next);
  1846. /* This chip has hardware problems that generates bogus status.
  1847. * So do only marginal checking and expect higher level protocols
  1848. * to handle crap frames.
  1849. */
  1850. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1851. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1852. length != count)
  1853. goto okay;
  1854. if (status & GMR_FS_ANY_ERR)
  1855. goto error;
  1856. if (!(status & GMR_FS_RX_OK))
  1857. goto resubmit;
  1858. /* if length reported by DMA does not match PHY, packet was truncated */
  1859. if (length != count)
  1860. goto len_error;
  1861. okay:
  1862. if (length < copybreak)
  1863. skb = receive_copy(sky2, re, length);
  1864. else
  1865. skb = receive_new(sky2, re, length);
  1866. resubmit:
  1867. sky2_rx_submit(sky2, re);
  1868. return skb;
  1869. len_error:
  1870. /* Truncation of overlength packets
  1871. causes PHY length to not match MAC length */
  1872. ++dev->stats.rx_length_errors;
  1873. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1874. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1875. dev->name, status, length);
  1876. goto resubmit;
  1877. error:
  1878. ++dev->stats.rx_errors;
  1879. if (status & GMR_FS_RX_FF_OV) {
  1880. dev->stats.rx_over_errors++;
  1881. goto resubmit;
  1882. }
  1883. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1884. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1885. dev->name, status, length);
  1886. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1887. dev->stats.rx_length_errors++;
  1888. if (status & GMR_FS_FRAGMENT)
  1889. dev->stats.rx_frame_errors++;
  1890. if (status & GMR_FS_CRC_ERR)
  1891. dev->stats.rx_crc_errors++;
  1892. goto resubmit;
  1893. }
  1894. /* Transmit complete */
  1895. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1896. {
  1897. struct sky2_port *sky2 = netdev_priv(dev);
  1898. if (netif_running(dev))
  1899. sky2_tx_complete(sky2, last);
  1900. }
  1901. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  1902. u32 status, struct sk_buff *skb)
  1903. {
  1904. #ifdef SKY2_VLAN_TAG_USED
  1905. u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
  1906. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1907. if (skb->ip_summed == CHECKSUM_NONE)
  1908. vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
  1909. else
  1910. vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
  1911. vlan_tag, skb);
  1912. return;
  1913. }
  1914. #endif
  1915. if (skb->ip_summed == CHECKSUM_NONE)
  1916. netif_receive_skb(skb);
  1917. else
  1918. napi_gro_receive(&sky2->hw->napi, skb);
  1919. }
  1920. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  1921. unsigned packets, unsigned bytes)
  1922. {
  1923. if (packets) {
  1924. struct net_device *dev = hw->dev[port];
  1925. dev->stats.rx_packets += packets;
  1926. dev->stats.rx_bytes += bytes;
  1927. dev->last_rx = jiffies;
  1928. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  1929. }
  1930. }
  1931. /* Process status response ring */
  1932. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1933. {
  1934. int work_done = 0;
  1935. unsigned int total_bytes[2] = { 0 };
  1936. unsigned int total_packets[2] = { 0 };
  1937. rmb();
  1938. do {
  1939. struct sky2_port *sky2;
  1940. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1941. unsigned port;
  1942. struct net_device *dev;
  1943. struct sk_buff *skb;
  1944. u32 status;
  1945. u16 length;
  1946. u8 opcode = le->opcode;
  1947. if (!(opcode & HW_OWNER))
  1948. break;
  1949. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1950. port = le->css & CSS_LINK_BIT;
  1951. dev = hw->dev[port];
  1952. sky2 = netdev_priv(dev);
  1953. length = le16_to_cpu(le->length);
  1954. status = le32_to_cpu(le->status);
  1955. le->opcode = 0;
  1956. switch (opcode & ~HW_OWNER) {
  1957. case OP_RXSTAT:
  1958. total_packets[port]++;
  1959. total_bytes[port] += length;
  1960. skb = sky2_receive(dev, length, status);
  1961. if (unlikely(!skb)) {
  1962. dev->stats.rx_dropped++;
  1963. break;
  1964. }
  1965. /* This chip reports checksum status differently */
  1966. if (hw->flags & SKY2_HW_NEW_LE) {
  1967. if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
  1968. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1969. (le->css & CSS_TCPUDPCSOK))
  1970. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1971. else
  1972. skb->ip_summed = CHECKSUM_NONE;
  1973. }
  1974. skb->protocol = eth_type_trans(skb, dev);
  1975. sky2_skb_rx(sky2, status, skb);
  1976. /* Stop after net poll weight */
  1977. if (++work_done >= to_do)
  1978. goto exit_loop;
  1979. break;
  1980. #ifdef SKY2_VLAN_TAG_USED
  1981. case OP_RXVLAN:
  1982. sky2->rx_tag = length;
  1983. break;
  1984. case OP_RXCHKSVLAN:
  1985. sky2->rx_tag = length;
  1986. /* fall through */
  1987. #endif
  1988. case OP_RXCHKS:
  1989. if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
  1990. break;
  1991. /* If this happens then driver assuming wrong format */
  1992. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1993. if (net_ratelimit())
  1994. printk(KERN_NOTICE "%s: unexpected"
  1995. " checksum status\n",
  1996. dev->name);
  1997. break;
  1998. }
  1999. /* Both checksum counters are programmed to start at
  2000. * the same offset, so unless there is a problem they
  2001. * should match. This failure is an early indication that
  2002. * hardware receive checksumming won't work.
  2003. */
  2004. if (likely(status >> 16 == (status & 0xffff))) {
  2005. skb = sky2->rx_ring[sky2->rx_next].skb;
  2006. skb->ip_summed = CHECKSUM_COMPLETE;
  2007. skb->csum = le16_to_cpu(status);
  2008. } else {
  2009. printk(KERN_NOTICE PFX "%s: hardware receive "
  2010. "checksum problem (status = %#x)\n",
  2011. dev->name, status);
  2012. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2013. sky2_write32(sky2->hw,
  2014. Q_ADDR(rxqaddr[port], Q_CSR),
  2015. BMU_DIS_RX_CHKSUM);
  2016. }
  2017. break;
  2018. case OP_TXINDEXLE:
  2019. /* TX index reports status for both ports */
  2020. sky2_tx_done(hw->dev[0], status & 0xfff);
  2021. if (hw->dev[1])
  2022. sky2_tx_done(hw->dev[1],
  2023. ((status >> 24) & 0xff)
  2024. | (u16)(length & 0xf) << 8);
  2025. break;
  2026. default:
  2027. if (net_ratelimit())
  2028. printk(KERN_WARNING PFX
  2029. "unknown status opcode 0x%x\n", opcode);
  2030. }
  2031. } while (hw->st_idx != idx);
  2032. /* Fully processed status ring so clear irq */
  2033. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2034. exit_loop:
  2035. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2036. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2037. return work_done;
  2038. }
  2039. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2040. {
  2041. struct net_device *dev = hw->dev[port];
  2042. if (net_ratelimit())
  2043. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  2044. dev->name, status);
  2045. if (status & Y2_IS_PAR_RD1) {
  2046. if (net_ratelimit())
  2047. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  2048. dev->name);
  2049. /* Clear IRQ */
  2050. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2051. }
  2052. if (status & Y2_IS_PAR_WR1) {
  2053. if (net_ratelimit())
  2054. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  2055. dev->name);
  2056. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2057. }
  2058. if (status & Y2_IS_PAR_MAC1) {
  2059. if (net_ratelimit())
  2060. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  2061. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2062. }
  2063. if (status & Y2_IS_PAR_RX1) {
  2064. if (net_ratelimit())
  2065. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  2066. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2067. }
  2068. if (status & Y2_IS_TCP_TXA1) {
  2069. if (net_ratelimit())
  2070. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  2071. dev->name);
  2072. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2073. }
  2074. }
  2075. static void sky2_hw_intr(struct sky2_hw *hw)
  2076. {
  2077. struct pci_dev *pdev = hw->pdev;
  2078. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2079. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2080. status &= hwmsk;
  2081. if (status & Y2_IS_TIST_OV)
  2082. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2083. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2084. u16 pci_err;
  2085. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2086. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2087. if (net_ratelimit())
  2088. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2089. pci_err);
  2090. sky2_pci_write16(hw, PCI_STATUS,
  2091. pci_err | PCI_STATUS_ERROR_BITS);
  2092. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2093. }
  2094. if (status & Y2_IS_PCI_EXP) {
  2095. /* PCI-Express uncorrectable Error occurred */
  2096. u32 err;
  2097. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2098. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2099. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2100. 0xfffffffful);
  2101. if (net_ratelimit())
  2102. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2103. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2104. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2105. }
  2106. if (status & Y2_HWE_L1_MASK)
  2107. sky2_hw_error(hw, 0, status);
  2108. status >>= 8;
  2109. if (status & Y2_HWE_L1_MASK)
  2110. sky2_hw_error(hw, 1, status);
  2111. }
  2112. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2113. {
  2114. struct net_device *dev = hw->dev[port];
  2115. struct sky2_port *sky2 = netdev_priv(dev);
  2116. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2117. if (netif_msg_intr(sky2))
  2118. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2119. dev->name, status);
  2120. if (status & GM_IS_RX_CO_OV)
  2121. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2122. if (status & GM_IS_TX_CO_OV)
  2123. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2124. if (status & GM_IS_RX_FF_OR) {
  2125. ++dev->stats.rx_fifo_errors;
  2126. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2127. }
  2128. if (status & GM_IS_TX_FF_UR) {
  2129. ++dev->stats.tx_fifo_errors;
  2130. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2131. }
  2132. }
  2133. /* This should never happen it is a bug. */
  2134. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2135. {
  2136. struct net_device *dev = hw->dev[port];
  2137. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2138. dev_err(&hw->pdev->dev, PFX
  2139. "%s: descriptor error q=%#x get=%u put=%u\n",
  2140. dev->name, (unsigned) q, (unsigned) idx,
  2141. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2142. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2143. }
  2144. static int sky2_rx_hung(struct net_device *dev)
  2145. {
  2146. struct sky2_port *sky2 = netdev_priv(dev);
  2147. struct sky2_hw *hw = sky2->hw;
  2148. unsigned port = sky2->port;
  2149. unsigned rxq = rxqaddr[port];
  2150. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2151. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2152. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2153. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2154. /* If idle and MAC or PCI is stuck */
  2155. if (sky2->check.last == dev->last_rx &&
  2156. ((mac_rp == sky2->check.mac_rp &&
  2157. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2158. /* Check if the PCI RX hang */
  2159. (fifo_rp == sky2->check.fifo_rp &&
  2160. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2161. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2162. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2163. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2164. return 1;
  2165. } else {
  2166. sky2->check.last = dev->last_rx;
  2167. sky2->check.mac_rp = mac_rp;
  2168. sky2->check.mac_lev = mac_lev;
  2169. sky2->check.fifo_rp = fifo_rp;
  2170. sky2->check.fifo_lev = fifo_lev;
  2171. return 0;
  2172. }
  2173. }
  2174. static void sky2_watchdog(unsigned long arg)
  2175. {
  2176. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2177. /* Check for lost IRQ once a second */
  2178. if (sky2_read32(hw, B0_ISRC)) {
  2179. napi_schedule(&hw->napi);
  2180. } else {
  2181. int i, active = 0;
  2182. for (i = 0; i < hw->ports; i++) {
  2183. struct net_device *dev = hw->dev[i];
  2184. if (!netif_running(dev))
  2185. continue;
  2186. ++active;
  2187. /* For chips with Rx FIFO, check if stuck */
  2188. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2189. sky2_rx_hung(dev)) {
  2190. pr_info(PFX "%s: receiver hang detected\n",
  2191. dev->name);
  2192. schedule_work(&hw->restart_work);
  2193. return;
  2194. }
  2195. }
  2196. if (active == 0)
  2197. return;
  2198. }
  2199. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2200. }
  2201. /* Hardware/software error handling */
  2202. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2203. {
  2204. if (net_ratelimit())
  2205. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2206. if (status & Y2_IS_HW_ERR)
  2207. sky2_hw_intr(hw);
  2208. if (status & Y2_IS_IRQ_MAC1)
  2209. sky2_mac_intr(hw, 0);
  2210. if (status & Y2_IS_IRQ_MAC2)
  2211. sky2_mac_intr(hw, 1);
  2212. if (status & Y2_IS_CHK_RX1)
  2213. sky2_le_error(hw, 0, Q_R1);
  2214. if (status & Y2_IS_CHK_RX2)
  2215. sky2_le_error(hw, 1, Q_R2);
  2216. if (status & Y2_IS_CHK_TXA1)
  2217. sky2_le_error(hw, 0, Q_XA1);
  2218. if (status & Y2_IS_CHK_TXA2)
  2219. sky2_le_error(hw, 1, Q_XA2);
  2220. }
  2221. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2222. {
  2223. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2224. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2225. int work_done = 0;
  2226. u16 idx;
  2227. if (unlikely(status & Y2_IS_ERROR))
  2228. sky2_err_intr(hw, status);
  2229. if (status & Y2_IS_IRQ_PHY1)
  2230. sky2_phy_intr(hw, 0);
  2231. if (status & Y2_IS_IRQ_PHY2)
  2232. sky2_phy_intr(hw, 1);
  2233. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2234. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2235. if (work_done >= work_limit)
  2236. goto done;
  2237. }
  2238. napi_complete(napi);
  2239. sky2_read32(hw, B0_Y2_SP_LISR);
  2240. done:
  2241. return work_done;
  2242. }
  2243. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2244. {
  2245. struct sky2_hw *hw = dev_id;
  2246. u32 status;
  2247. /* Reading this mask interrupts as side effect */
  2248. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2249. if (status == 0 || status == ~0)
  2250. return IRQ_NONE;
  2251. prefetch(&hw->st_le[hw->st_idx]);
  2252. napi_schedule(&hw->napi);
  2253. return IRQ_HANDLED;
  2254. }
  2255. #ifdef CONFIG_NET_POLL_CONTROLLER
  2256. static void sky2_netpoll(struct net_device *dev)
  2257. {
  2258. struct sky2_port *sky2 = netdev_priv(dev);
  2259. napi_schedule(&sky2->hw->napi);
  2260. }
  2261. #endif
  2262. /* Chip internal frequency for clock calculations */
  2263. static u32 sky2_mhz(const struct sky2_hw *hw)
  2264. {
  2265. switch (hw->chip_id) {
  2266. case CHIP_ID_YUKON_EC:
  2267. case CHIP_ID_YUKON_EC_U:
  2268. case CHIP_ID_YUKON_EX:
  2269. case CHIP_ID_YUKON_SUPR:
  2270. case CHIP_ID_YUKON_UL_2:
  2271. return 125;
  2272. case CHIP_ID_YUKON_FE:
  2273. return 100;
  2274. case CHIP_ID_YUKON_FE_P:
  2275. return 50;
  2276. case CHIP_ID_YUKON_XL:
  2277. return 156;
  2278. default:
  2279. BUG();
  2280. }
  2281. }
  2282. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2283. {
  2284. return sky2_mhz(hw) * us;
  2285. }
  2286. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2287. {
  2288. return clk / sky2_mhz(hw);
  2289. }
  2290. static int __devinit sky2_init(struct sky2_hw *hw)
  2291. {
  2292. u8 t8;
  2293. /* Enable all clocks and check for bad PCI access */
  2294. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2295. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2296. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2297. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2298. switch(hw->chip_id) {
  2299. case CHIP_ID_YUKON_XL:
  2300. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2301. break;
  2302. case CHIP_ID_YUKON_EC_U:
  2303. hw->flags = SKY2_HW_GIGABIT
  2304. | SKY2_HW_NEWER_PHY
  2305. | SKY2_HW_ADV_POWER_CTL;
  2306. break;
  2307. case CHIP_ID_YUKON_EX:
  2308. hw->flags = SKY2_HW_GIGABIT
  2309. | SKY2_HW_NEWER_PHY
  2310. | SKY2_HW_NEW_LE
  2311. | SKY2_HW_ADV_POWER_CTL;
  2312. /* New transmit checksum */
  2313. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2314. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2315. break;
  2316. case CHIP_ID_YUKON_EC:
  2317. /* This rev is really old, and requires untested workarounds */
  2318. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2319. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2320. return -EOPNOTSUPP;
  2321. }
  2322. hw->flags = SKY2_HW_GIGABIT;
  2323. break;
  2324. case CHIP_ID_YUKON_FE:
  2325. break;
  2326. case CHIP_ID_YUKON_FE_P:
  2327. hw->flags = SKY2_HW_NEWER_PHY
  2328. | SKY2_HW_NEW_LE
  2329. | SKY2_HW_AUTO_TX_SUM
  2330. | SKY2_HW_ADV_POWER_CTL;
  2331. break;
  2332. case CHIP_ID_YUKON_SUPR:
  2333. hw->flags = SKY2_HW_GIGABIT
  2334. | SKY2_HW_NEWER_PHY
  2335. | SKY2_HW_NEW_LE
  2336. | SKY2_HW_AUTO_TX_SUM
  2337. | SKY2_HW_ADV_POWER_CTL;
  2338. break;
  2339. case CHIP_ID_YUKON_UL_2:
  2340. hw->flags = SKY2_HW_GIGABIT
  2341. | SKY2_HW_ADV_POWER_CTL;
  2342. break;
  2343. default:
  2344. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2345. hw->chip_id);
  2346. return -EOPNOTSUPP;
  2347. }
  2348. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2349. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2350. hw->flags |= SKY2_HW_FIBRE_PHY;
  2351. hw->ports = 1;
  2352. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2353. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2354. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2355. ++hw->ports;
  2356. }
  2357. return 0;
  2358. }
  2359. static void sky2_reset(struct sky2_hw *hw)
  2360. {
  2361. struct pci_dev *pdev = hw->pdev;
  2362. u16 status;
  2363. int i, cap;
  2364. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2365. /* disable ASF */
  2366. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2367. status = sky2_read16(hw, HCU_CCSR);
  2368. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2369. HCU_CCSR_UC_STATE_MSK);
  2370. sky2_write16(hw, HCU_CCSR, status);
  2371. } else
  2372. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2373. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2374. /* do a SW reset */
  2375. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2376. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2377. /* allow writes to PCI config */
  2378. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2379. /* clear PCI errors, if any */
  2380. status = sky2_pci_read16(hw, PCI_STATUS);
  2381. status |= PCI_STATUS_ERROR_BITS;
  2382. sky2_pci_write16(hw, PCI_STATUS, status);
  2383. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2384. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2385. if (cap) {
  2386. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2387. 0xfffffffful);
  2388. /* If error bit is stuck on ignore it */
  2389. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2390. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2391. else
  2392. hwe_mask |= Y2_IS_PCI_EXP;
  2393. }
  2394. sky2_power_on(hw);
  2395. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2396. for (i = 0; i < hw->ports; i++) {
  2397. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2398. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2399. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2400. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2401. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2402. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2403. | GMC_BYP_RETR_ON);
  2404. }
  2405. /* Clear I2C IRQ noise */
  2406. sky2_write32(hw, B2_I2C_IRQ, 1);
  2407. /* turn off hardware timer (unused) */
  2408. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2409. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2410. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2411. /* Turn off descriptor polling */
  2412. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2413. /* Turn off receive timestamp */
  2414. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2415. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2416. /* enable the Tx Arbiters */
  2417. for (i = 0; i < hw->ports; i++)
  2418. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2419. /* Initialize ram interface */
  2420. for (i = 0; i < hw->ports; i++) {
  2421. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2422. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2423. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2424. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2425. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2426. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2427. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2428. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2429. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2430. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2431. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2432. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2433. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2434. }
  2435. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2436. for (i = 0; i < hw->ports; i++)
  2437. sky2_gmac_reset(hw, i);
  2438. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2439. hw->st_idx = 0;
  2440. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2441. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2442. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2443. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2444. /* Set the list last index */
  2445. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2446. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2447. sky2_write8(hw, STAT_FIFO_WM, 16);
  2448. /* set Status-FIFO ISR watermark */
  2449. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2450. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2451. else
  2452. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2453. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2454. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2455. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2456. /* enable status unit */
  2457. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2458. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2459. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2460. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2461. }
  2462. /* Take device down (offline).
  2463. * Equivalent to doing dev_stop() but this does not
  2464. * inform upper layers of the transistion.
  2465. */
  2466. static void sky2_detach(struct net_device *dev)
  2467. {
  2468. if (netif_running(dev)) {
  2469. netif_device_detach(dev); /* stop txq */
  2470. sky2_down(dev);
  2471. }
  2472. }
  2473. /* Bring device back after doing sky2_detach */
  2474. static int sky2_reattach(struct net_device *dev)
  2475. {
  2476. int err = 0;
  2477. if (netif_running(dev)) {
  2478. err = sky2_up(dev);
  2479. if (err) {
  2480. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2481. dev->name, err);
  2482. dev_close(dev);
  2483. } else {
  2484. netif_device_attach(dev);
  2485. sky2_set_multicast(dev);
  2486. }
  2487. }
  2488. return err;
  2489. }
  2490. static void sky2_restart(struct work_struct *work)
  2491. {
  2492. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2493. int i;
  2494. rtnl_lock();
  2495. for (i = 0; i < hw->ports; i++)
  2496. sky2_detach(hw->dev[i]);
  2497. napi_disable(&hw->napi);
  2498. sky2_write32(hw, B0_IMSK, 0);
  2499. sky2_reset(hw);
  2500. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2501. napi_enable(&hw->napi);
  2502. for (i = 0; i < hw->ports; i++)
  2503. sky2_reattach(hw->dev[i]);
  2504. rtnl_unlock();
  2505. }
  2506. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2507. {
  2508. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2509. }
  2510. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2511. {
  2512. const struct sky2_port *sky2 = netdev_priv(dev);
  2513. wol->supported = sky2_wol_supported(sky2->hw);
  2514. wol->wolopts = sky2->wol;
  2515. }
  2516. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2517. {
  2518. struct sky2_port *sky2 = netdev_priv(dev);
  2519. struct sky2_hw *hw = sky2->hw;
  2520. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2521. || !device_can_wakeup(&hw->pdev->dev))
  2522. return -EOPNOTSUPP;
  2523. sky2->wol = wol->wolopts;
  2524. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2525. hw->chip_id == CHIP_ID_YUKON_EX ||
  2526. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2527. sky2_write32(hw, B0_CTST, sky2->wol
  2528. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2529. device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
  2530. if (!netif_running(dev))
  2531. sky2_wol_init(sky2);
  2532. return 0;
  2533. }
  2534. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2535. {
  2536. if (sky2_is_copper(hw)) {
  2537. u32 modes = SUPPORTED_10baseT_Half
  2538. | SUPPORTED_10baseT_Full
  2539. | SUPPORTED_100baseT_Half
  2540. | SUPPORTED_100baseT_Full
  2541. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2542. if (hw->flags & SKY2_HW_GIGABIT)
  2543. modes |= SUPPORTED_1000baseT_Half
  2544. | SUPPORTED_1000baseT_Full;
  2545. return modes;
  2546. } else
  2547. return SUPPORTED_1000baseT_Half
  2548. | SUPPORTED_1000baseT_Full
  2549. | SUPPORTED_Autoneg
  2550. | SUPPORTED_FIBRE;
  2551. }
  2552. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2553. {
  2554. struct sky2_port *sky2 = netdev_priv(dev);
  2555. struct sky2_hw *hw = sky2->hw;
  2556. ecmd->transceiver = XCVR_INTERNAL;
  2557. ecmd->supported = sky2_supported_modes(hw);
  2558. ecmd->phy_address = PHY_ADDR_MARV;
  2559. if (sky2_is_copper(hw)) {
  2560. ecmd->port = PORT_TP;
  2561. ecmd->speed = sky2->speed;
  2562. } else {
  2563. ecmd->speed = SPEED_1000;
  2564. ecmd->port = PORT_FIBRE;
  2565. }
  2566. ecmd->advertising = sky2->advertising;
  2567. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2568. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2569. ecmd->duplex = sky2->duplex;
  2570. return 0;
  2571. }
  2572. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2573. {
  2574. struct sky2_port *sky2 = netdev_priv(dev);
  2575. const struct sky2_hw *hw = sky2->hw;
  2576. u32 supported = sky2_supported_modes(hw);
  2577. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2578. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2579. ecmd->advertising = supported;
  2580. sky2->duplex = -1;
  2581. sky2->speed = -1;
  2582. } else {
  2583. u32 setting;
  2584. switch (ecmd->speed) {
  2585. case SPEED_1000:
  2586. if (ecmd->duplex == DUPLEX_FULL)
  2587. setting = SUPPORTED_1000baseT_Full;
  2588. else if (ecmd->duplex == DUPLEX_HALF)
  2589. setting = SUPPORTED_1000baseT_Half;
  2590. else
  2591. return -EINVAL;
  2592. break;
  2593. case SPEED_100:
  2594. if (ecmd->duplex == DUPLEX_FULL)
  2595. setting = SUPPORTED_100baseT_Full;
  2596. else if (ecmd->duplex == DUPLEX_HALF)
  2597. setting = SUPPORTED_100baseT_Half;
  2598. else
  2599. return -EINVAL;
  2600. break;
  2601. case SPEED_10:
  2602. if (ecmd->duplex == DUPLEX_FULL)
  2603. setting = SUPPORTED_10baseT_Full;
  2604. else if (ecmd->duplex == DUPLEX_HALF)
  2605. setting = SUPPORTED_10baseT_Half;
  2606. else
  2607. return -EINVAL;
  2608. break;
  2609. default:
  2610. return -EINVAL;
  2611. }
  2612. if ((setting & supported) == 0)
  2613. return -EINVAL;
  2614. sky2->speed = ecmd->speed;
  2615. sky2->duplex = ecmd->duplex;
  2616. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2617. }
  2618. sky2->advertising = ecmd->advertising;
  2619. if (netif_running(dev)) {
  2620. sky2_phy_reinit(sky2);
  2621. sky2_set_multicast(dev);
  2622. }
  2623. return 0;
  2624. }
  2625. static void sky2_get_drvinfo(struct net_device *dev,
  2626. struct ethtool_drvinfo *info)
  2627. {
  2628. struct sky2_port *sky2 = netdev_priv(dev);
  2629. strcpy(info->driver, DRV_NAME);
  2630. strcpy(info->version, DRV_VERSION);
  2631. strcpy(info->fw_version, "N/A");
  2632. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2633. }
  2634. static const struct sky2_stat {
  2635. char name[ETH_GSTRING_LEN];
  2636. u16 offset;
  2637. } sky2_stats[] = {
  2638. { "tx_bytes", GM_TXO_OK_HI },
  2639. { "rx_bytes", GM_RXO_OK_HI },
  2640. { "tx_broadcast", GM_TXF_BC_OK },
  2641. { "rx_broadcast", GM_RXF_BC_OK },
  2642. { "tx_multicast", GM_TXF_MC_OK },
  2643. { "rx_multicast", GM_RXF_MC_OK },
  2644. { "tx_unicast", GM_TXF_UC_OK },
  2645. { "rx_unicast", GM_RXF_UC_OK },
  2646. { "tx_mac_pause", GM_TXF_MPAUSE },
  2647. { "rx_mac_pause", GM_RXF_MPAUSE },
  2648. { "collisions", GM_TXF_COL },
  2649. { "late_collision",GM_TXF_LAT_COL },
  2650. { "aborted", GM_TXF_ABO_COL },
  2651. { "single_collisions", GM_TXF_SNG_COL },
  2652. { "multi_collisions", GM_TXF_MUL_COL },
  2653. { "rx_short", GM_RXF_SHT },
  2654. { "rx_runt", GM_RXE_FRAG },
  2655. { "rx_64_byte_packets", GM_RXF_64B },
  2656. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2657. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2658. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2659. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2660. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2661. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2662. { "rx_too_long", GM_RXF_LNG_ERR },
  2663. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2664. { "rx_jabber", GM_RXF_JAB_PKT },
  2665. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2666. { "tx_64_byte_packets", GM_TXF_64B },
  2667. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2668. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2669. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2670. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2671. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2672. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2673. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2674. };
  2675. static u32 sky2_get_rx_csum(struct net_device *dev)
  2676. {
  2677. struct sky2_port *sky2 = netdev_priv(dev);
  2678. return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
  2679. }
  2680. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2681. {
  2682. struct sky2_port *sky2 = netdev_priv(dev);
  2683. if (data)
  2684. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  2685. else
  2686. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2687. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2688. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2689. return 0;
  2690. }
  2691. static u32 sky2_get_msglevel(struct net_device *netdev)
  2692. {
  2693. struct sky2_port *sky2 = netdev_priv(netdev);
  2694. return sky2->msg_enable;
  2695. }
  2696. static int sky2_nway_reset(struct net_device *dev)
  2697. {
  2698. struct sky2_port *sky2 = netdev_priv(dev);
  2699. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2700. return -EINVAL;
  2701. sky2_phy_reinit(sky2);
  2702. sky2_set_multicast(dev);
  2703. return 0;
  2704. }
  2705. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2706. {
  2707. struct sky2_hw *hw = sky2->hw;
  2708. unsigned port = sky2->port;
  2709. int i;
  2710. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2711. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2712. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2713. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2714. for (i = 2; i < count; i++)
  2715. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2716. }
  2717. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2718. {
  2719. struct sky2_port *sky2 = netdev_priv(netdev);
  2720. sky2->msg_enable = value;
  2721. }
  2722. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2723. {
  2724. switch (sset) {
  2725. case ETH_SS_STATS:
  2726. return ARRAY_SIZE(sky2_stats);
  2727. default:
  2728. return -EOPNOTSUPP;
  2729. }
  2730. }
  2731. static void sky2_get_ethtool_stats(struct net_device *dev,
  2732. struct ethtool_stats *stats, u64 * data)
  2733. {
  2734. struct sky2_port *sky2 = netdev_priv(dev);
  2735. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2736. }
  2737. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2738. {
  2739. int i;
  2740. switch (stringset) {
  2741. case ETH_SS_STATS:
  2742. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2743. memcpy(data + i * ETH_GSTRING_LEN,
  2744. sky2_stats[i].name, ETH_GSTRING_LEN);
  2745. break;
  2746. }
  2747. }
  2748. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2749. {
  2750. struct sky2_port *sky2 = netdev_priv(dev);
  2751. struct sky2_hw *hw = sky2->hw;
  2752. unsigned port = sky2->port;
  2753. const struct sockaddr *addr = p;
  2754. if (!is_valid_ether_addr(addr->sa_data))
  2755. return -EADDRNOTAVAIL;
  2756. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2757. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2758. dev->dev_addr, ETH_ALEN);
  2759. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2760. dev->dev_addr, ETH_ALEN);
  2761. /* virtual address for data */
  2762. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2763. /* physical address: used for pause frames */
  2764. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2765. return 0;
  2766. }
  2767. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2768. {
  2769. u32 bit;
  2770. bit = ether_crc(ETH_ALEN, addr) & 63;
  2771. filter[bit >> 3] |= 1 << (bit & 7);
  2772. }
  2773. static void sky2_set_multicast(struct net_device *dev)
  2774. {
  2775. struct sky2_port *sky2 = netdev_priv(dev);
  2776. struct sky2_hw *hw = sky2->hw;
  2777. unsigned port = sky2->port;
  2778. struct dev_mc_list *list = dev->mc_list;
  2779. u16 reg;
  2780. u8 filter[8];
  2781. int rx_pause;
  2782. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2783. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2784. memset(filter, 0, sizeof(filter));
  2785. reg = gma_read16(hw, port, GM_RX_CTRL);
  2786. reg |= GM_RXCR_UCF_ENA;
  2787. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2788. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2789. else if (dev->flags & IFF_ALLMULTI)
  2790. memset(filter, 0xff, sizeof(filter));
  2791. else if (dev->mc_count == 0 && !rx_pause)
  2792. reg &= ~GM_RXCR_MCF_ENA;
  2793. else {
  2794. int i;
  2795. reg |= GM_RXCR_MCF_ENA;
  2796. if (rx_pause)
  2797. sky2_add_filter(filter, pause_mc_addr);
  2798. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2799. sky2_add_filter(filter, list->dmi_addr);
  2800. }
  2801. gma_write16(hw, port, GM_MC_ADDR_H1,
  2802. (u16) filter[0] | ((u16) filter[1] << 8));
  2803. gma_write16(hw, port, GM_MC_ADDR_H2,
  2804. (u16) filter[2] | ((u16) filter[3] << 8));
  2805. gma_write16(hw, port, GM_MC_ADDR_H3,
  2806. (u16) filter[4] | ((u16) filter[5] << 8));
  2807. gma_write16(hw, port, GM_MC_ADDR_H4,
  2808. (u16) filter[6] | ((u16) filter[7] << 8));
  2809. gma_write16(hw, port, GM_RX_CTRL, reg);
  2810. }
  2811. /* Can have one global because blinking is controlled by
  2812. * ethtool and that is always under RTNL mutex
  2813. */
  2814. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2815. {
  2816. struct sky2_hw *hw = sky2->hw;
  2817. unsigned port = sky2->port;
  2818. spin_lock_bh(&sky2->phy_lock);
  2819. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2820. hw->chip_id == CHIP_ID_YUKON_EX ||
  2821. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2822. u16 pg;
  2823. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2824. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2825. switch (mode) {
  2826. case MO_LED_OFF:
  2827. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2828. PHY_M_LEDC_LOS_CTRL(8) |
  2829. PHY_M_LEDC_INIT_CTRL(8) |
  2830. PHY_M_LEDC_STA1_CTRL(8) |
  2831. PHY_M_LEDC_STA0_CTRL(8));
  2832. break;
  2833. case MO_LED_ON:
  2834. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2835. PHY_M_LEDC_LOS_CTRL(9) |
  2836. PHY_M_LEDC_INIT_CTRL(9) |
  2837. PHY_M_LEDC_STA1_CTRL(9) |
  2838. PHY_M_LEDC_STA0_CTRL(9));
  2839. break;
  2840. case MO_LED_BLINK:
  2841. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2842. PHY_M_LEDC_LOS_CTRL(0xa) |
  2843. PHY_M_LEDC_INIT_CTRL(0xa) |
  2844. PHY_M_LEDC_STA1_CTRL(0xa) |
  2845. PHY_M_LEDC_STA0_CTRL(0xa));
  2846. break;
  2847. case MO_LED_NORM:
  2848. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2849. PHY_M_LEDC_LOS_CTRL(1) |
  2850. PHY_M_LEDC_INIT_CTRL(8) |
  2851. PHY_M_LEDC_STA1_CTRL(7) |
  2852. PHY_M_LEDC_STA0_CTRL(7));
  2853. }
  2854. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2855. } else
  2856. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2857. PHY_M_LED_MO_DUP(mode) |
  2858. PHY_M_LED_MO_10(mode) |
  2859. PHY_M_LED_MO_100(mode) |
  2860. PHY_M_LED_MO_1000(mode) |
  2861. PHY_M_LED_MO_RX(mode) |
  2862. PHY_M_LED_MO_TX(mode));
  2863. spin_unlock_bh(&sky2->phy_lock);
  2864. }
  2865. /* blink LED's for finding board */
  2866. static int sky2_phys_id(struct net_device *dev, u32 data)
  2867. {
  2868. struct sky2_port *sky2 = netdev_priv(dev);
  2869. unsigned int i;
  2870. if (data == 0)
  2871. data = UINT_MAX;
  2872. for (i = 0; i < data; i++) {
  2873. sky2_led(sky2, MO_LED_ON);
  2874. if (msleep_interruptible(500))
  2875. break;
  2876. sky2_led(sky2, MO_LED_OFF);
  2877. if (msleep_interruptible(500))
  2878. break;
  2879. }
  2880. sky2_led(sky2, MO_LED_NORM);
  2881. return 0;
  2882. }
  2883. static void sky2_get_pauseparam(struct net_device *dev,
  2884. struct ethtool_pauseparam *ecmd)
  2885. {
  2886. struct sky2_port *sky2 = netdev_priv(dev);
  2887. switch (sky2->flow_mode) {
  2888. case FC_NONE:
  2889. ecmd->tx_pause = ecmd->rx_pause = 0;
  2890. break;
  2891. case FC_TX:
  2892. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2893. break;
  2894. case FC_RX:
  2895. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2896. break;
  2897. case FC_BOTH:
  2898. ecmd->tx_pause = ecmd->rx_pause = 1;
  2899. }
  2900. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  2901. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2902. }
  2903. static int sky2_set_pauseparam(struct net_device *dev,
  2904. struct ethtool_pauseparam *ecmd)
  2905. {
  2906. struct sky2_port *sky2 = netdev_priv(dev);
  2907. if (ecmd->autoneg == AUTONEG_ENABLE)
  2908. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  2909. else
  2910. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  2911. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2912. if (netif_running(dev))
  2913. sky2_phy_reinit(sky2);
  2914. return 0;
  2915. }
  2916. static int sky2_get_coalesce(struct net_device *dev,
  2917. struct ethtool_coalesce *ecmd)
  2918. {
  2919. struct sky2_port *sky2 = netdev_priv(dev);
  2920. struct sky2_hw *hw = sky2->hw;
  2921. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2922. ecmd->tx_coalesce_usecs = 0;
  2923. else {
  2924. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2925. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2926. }
  2927. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2928. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2929. ecmd->rx_coalesce_usecs = 0;
  2930. else {
  2931. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2932. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2933. }
  2934. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2935. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2936. ecmd->rx_coalesce_usecs_irq = 0;
  2937. else {
  2938. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2939. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2940. }
  2941. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2942. return 0;
  2943. }
  2944. /* Note: this affect both ports */
  2945. static int sky2_set_coalesce(struct net_device *dev,
  2946. struct ethtool_coalesce *ecmd)
  2947. {
  2948. struct sky2_port *sky2 = netdev_priv(dev);
  2949. struct sky2_hw *hw = sky2->hw;
  2950. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2951. if (ecmd->tx_coalesce_usecs > tmax ||
  2952. ecmd->rx_coalesce_usecs > tmax ||
  2953. ecmd->rx_coalesce_usecs_irq > tmax)
  2954. return -EINVAL;
  2955. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  2956. return -EINVAL;
  2957. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2958. return -EINVAL;
  2959. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2960. return -EINVAL;
  2961. if (ecmd->tx_coalesce_usecs == 0)
  2962. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2963. else {
  2964. sky2_write32(hw, STAT_TX_TIMER_INI,
  2965. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2966. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2967. }
  2968. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2969. if (ecmd->rx_coalesce_usecs == 0)
  2970. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2971. else {
  2972. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2973. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2974. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2975. }
  2976. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2977. if (ecmd->rx_coalesce_usecs_irq == 0)
  2978. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2979. else {
  2980. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2981. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2982. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2983. }
  2984. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2985. return 0;
  2986. }
  2987. static void sky2_get_ringparam(struct net_device *dev,
  2988. struct ethtool_ringparam *ering)
  2989. {
  2990. struct sky2_port *sky2 = netdev_priv(dev);
  2991. ering->rx_max_pending = RX_MAX_PENDING;
  2992. ering->rx_mini_max_pending = 0;
  2993. ering->rx_jumbo_max_pending = 0;
  2994. ering->tx_max_pending = TX_MAX_PENDING;
  2995. ering->rx_pending = sky2->rx_pending;
  2996. ering->rx_mini_pending = 0;
  2997. ering->rx_jumbo_pending = 0;
  2998. ering->tx_pending = sky2->tx_pending;
  2999. }
  3000. static int sky2_set_ringparam(struct net_device *dev,
  3001. struct ethtool_ringparam *ering)
  3002. {
  3003. struct sky2_port *sky2 = netdev_priv(dev);
  3004. if (ering->rx_pending > RX_MAX_PENDING ||
  3005. ering->rx_pending < 8 ||
  3006. ering->tx_pending < TX_MIN_PENDING ||
  3007. ering->tx_pending > TX_MAX_PENDING)
  3008. return -EINVAL;
  3009. sky2_detach(dev);
  3010. sky2->rx_pending = ering->rx_pending;
  3011. sky2->tx_pending = ering->tx_pending;
  3012. sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
  3013. return sky2_reattach(dev);
  3014. }
  3015. static int sky2_get_regs_len(struct net_device *dev)
  3016. {
  3017. return 0x4000;
  3018. }
  3019. /*
  3020. * Returns copy of control register region
  3021. * Note: ethtool_get_regs always provides full size (16k) buffer
  3022. */
  3023. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3024. void *p)
  3025. {
  3026. const struct sky2_port *sky2 = netdev_priv(dev);
  3027. const void __iomem *io = sky2->hw->regs;
  3028. unsigned int b;
  3029. regs->version = 1;
  3030. for (b = 0; b < 128; b++) {
  3031. /* This complicated switch statement is to make sure and
  3032. * only access regions that are unreserved.
  3033. * Some blocks are only valid on dual port cards.
  3034. * and block 3 has some special diagnostic registers that
  3035. * are poison.
  3036. */
  3037. switch (b) {
  3038. case 3:
  3039. /* skip diagnostic ram region */
  3040. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3041. break;
  3042. /* dual port cards only */
  3043. case 5: /* Tx Arbiter 2 */
  3044. case 9: /* RX2 */
  3045. case 14 ... 15: /* TX2 */
  3046. case 17: case 19: /* Ram Buffer 2 */
  3047. case 22 ... 23: /* Tx Ram Buffer 2 */
  3048. case 25: /* Rx MAC Fifo 1 */
  3049. case 27: /* Tx MAC Fifo 2 */
  3050. case 31: /* GPHY 2 */
  3051. case 40 ... 47: /* Pattern Ram 2 */
  3052. case 52: case 54: /* TCP Segmentation 2 */
  3053. case 112 ... 116: /* GMAC 2 */
  3054. if (sky2->hw->ports == 1)
  3055. goto reserved;
  3056. /* fall through */
  3057. case 0: /* Control */
  3058. case 2: /* Mac address */
  3059. case 4: /* Tx Arbiter 1 */
  3060. case 7: /* PCI express reg */
  3061. case 8: /* RX1 */
  3062. case 12 ... 13: /* TX1 */
  3063. case 16: case 18:/* Rx Ram Buffer 1 */
  3064. case 20 ... 21: /* Tx Ram Buffer 1 */
  3065. case 24: /* Rx MAC Fifo 1 */
  3066. case 26: /* Tx MAC Fifo 1 */
  3067. case 28 ... 29: /* Descriptor and status unit */
  3068. case 30: /* GPHY 1*/
  3069. case 32 ... 39: /* Pattern Ram 1 */
  3070. case 48: case 50: /* TCP Segmentation 1 */
  3071. case 56 ... 60: /* PCI space */
  3072. case 80 ... 84: /* GMAC 1 */
  3073. memcpy_fromio(p, io, 128);
  3074. break;
  3075. default:
  3076. reserved:
  3077. memset(p, 0, 128);
  3078. }
  3079. p += 128;
  3080. io += 128;
  3081. }
  3082. }
  3083. /* In order to do Jumbo packets on these chips, need to turn off the
  3084. * transmit store/forward. Therefore checksum offload won't work.
  3085. */
  3086. static int no_tx_offload(struct net_device *dev)
  3087. {
  3088. const struct sky2_port *sky2 = netdev_priv(dev);
  3089. const struct sky2_hw *hw = sky2->hw;
  3090. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3091. }
  3092. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3093. {
  3094. if (data && no_tx_offload(dev))
  3095. return -EINVAL;
  3096. return ethtool_op_set_tx_csum(dev, data);
  3097. }
  3098. static int sky2_set_tso(struct net_device *dev, u32 data)
  3099. {
  3100. if (data && no_tx_offload(dev))
  3101. return -EINVAL;
  3102. return ethtool_op_set_tso(dev, data);
  3103. }
  3104. static int sky2_get_eeprom_len(struct net_device *dev)
  3105. {
  3106. struct sky2_port *sky2 = netdev_priv(dev);
  3107. struct sky2_hw *hw = sky2->hw;
  3108. u16 reg2;
  3109. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3110. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3111. }
  3112. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3113. {
  3114. unsigned long start = jiffies;
  3115. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3116. /* Can take up to 10.6 ms for write */
  3117. if (time_after(jiffies, start + HZ/4)) {
  3118. dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
  3119. return -ETIMEDOUT;
  3120. }
  3121. mdelay(1);
  3122. }
  3123. return 0;
  3124. }
  3125. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3126. u16 offset, size_t length)
  3127. {
  3128. int rc = 0;
  3129. while (length > 0) {
  3130. u32 val;
  3131. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3132. rc = sky2_vpd_wait(hw, cap, 0);
  3133. if (rc)
  3134. break;
  3135. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3136. memcpy(data, &val, min(sizeof(val), length));
  3137. offset += sizeof(u32);
  3138. data += sizeof(u32);
  3139. length -= sizeof(u32);
  3140. }
  3141. return rc;
  3142. }
  3143. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3144. u16 offset, unsigned int length)
  3145. {
  3146. unsigned int i;
  3147. int rc = 0;
  3148. for (i = 0; i < length; i += sizeof(u32)) {
  3149. u32 val = *(u32 *)(data + i);
  3150. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3151. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3152. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3153. if (rc)
  3154. break;
  3155. }
  3156. return rc;
  3157. }
  3158. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3159. u8 *data)
  3160. {
  3161. struct sky2_port *sky2 = netdev_priv(dev);
  3162. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3163. if (!cap)
  3164. return -EINVAL;
  3165. eeprom->magic = SKY2_EEPROM_MAGIC;
  3166. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3167. }
  3168. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3169. u8 *data)
  3170. {
  3171. struct sky2_port *sky2 = netdev_priv(dev);
  3172. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3173. if (!cap)
  3174. return -EINVAL;
  3175. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3176. return -EINVAL;
  3177. /* Partial writes not supported */
  3178. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3179. return -EINVAL;
  3180. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3181. }
  3182. static const struct ethtool_ops sky2_ethtool_ops = {
  3183. .get_settings = sky2_get_settings,
  3184. .set_settings = sky2_set_settings,
  3185. .get_drvinfo = sky2_get_drvinfo,
  3186. .get_wol = sky2_get_wol,
  3187. .set_wol = sky2_set_wol,
  3188. .get_msglevel = sky2_get_msglevel,
  3189. .set_msglevel = sky2_set_msglevel,
  3190. .nway_reset = sky2_nway_reset,
  3191. .get_regs_len = sky2_get_regs_len,
  3192. .get_regs = sky2_get_regs,
  3193. .get_link = ethtool_op_get_link,
  3194. .get_eeprom_len = sky2_get_eeprom_len,
  3195. .get_eeprom = sky2_get_eeprom,
  3196. .set_eeprom = sky2_set_eeprom,
  3197. .set_sg = ethtool_op_set_sg,
  3198. .set_tx_csum = sky2_set_tx_csum,
  3199. .set_tso = sky2_set_tso,
  3200. .get_rx_csum = sky2_get_rx_csum,
  3201. .set_rx_csum = sky2_set_rx_csum,
  3202. .get_strings = sky2_get_strings,
  3203. .get_coalesce = sky2_get_coalesce,
  3204. .set_coalesce = sky2_set_coalesce,
  3205. .get_ringparam = sky2_get_ringparam,
  3206. .set_ringparam = sky2_set_ringparam,
  3207. .get_pauseparam = sky2_get_pauseparam,
  3208. .set_pauseparam = sky2_set_pauseparam,
  3209. .phys_id = sky2_phys_id,
  3210. .get_sset_count = sky2_get_sset_count,
  3211. .get_ethtool_stats = sky2_get_ethtool_stats,
  3212. };
  3213. #ifdef CONFIG_SKY2_DEBUG
  3214. static struct dentry *sky2_debug;
  3215. /*
  3216. * Read and parse the first part of Vital Product Data
  3217. */
  3218. #define VPD_SIZE 128
  3219. #define VPD_MAGIC 0x82
  3220. static const struct vpd_tag {
  3221. char tag[2];
  3222. char *label;
  3223. } vpd_tags[] = {
  3224. { "PN", "Part Number" },
  3225. { "EC", "Engineering Level" },
  3226. { "MN", "Manufacturer" },
  3227. { "SN", "Serial Number" },
  3228. { "YA", "Asset Tag" },
  3229. { "VL", "First Error Log Message" },
  3230. { "VF", "Second Error Log Message" },
  3231. { "VB", "Boot Agent ROM Configuration" },
  3232. { "VE", "EFI UNDI Configuration" },
  3233. };
  3234. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3235. {
  3236. size_t vpd_size;
  3237. loff_t offs;
  3238. u8 len;
  3239. unsigned char *buf;
  3240. u16 reg2;
  3241. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3242. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3243. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3244. buf = kmalloc(vpd_size, GFP_KERNEL);
  3245. if (!buf) {
  3246. seq_puts(seq, "no memory!\n");
  3247. return;
  3248. }
  3249. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3250. seq_puts(seq, "VPD read failed\n");
  3251. goto out;
  3252. }
  3253. if (buf[0] != VPD_MAGIC) {
  3254. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3255. goto out;
  3256. }
  3257. len = buf[1];
  3258. if (len == 0 || len > vpd_size - 4) {
  3259. seq_printf(seq, "Invalid id length: %d\n", len);
  3260. goto out;
  3261. }
  3262. seq_printf(seq, "%.*s\n", len, buf + 3);
  3263. offs = len + 3;
  3264. while (offs < vpd_size - 4) {
  3265. int i;
  3266. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3267. break;
  3268. len = buf[offs + 2];
  3269. if (offs + len + 3 >= vpd_size)
  3270. break;
  3271. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3272. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3273. seq_printf(seq, " %s: %.*s\n",
  3274. vpd_tags[i].label, len, buf + offs + 3);
  3275. break;
  3276. }
  3277. }
  3278. offs += len + 3;
  3279. }
  3280. out:
  3281. kfree(buf);
  3282. }
  3283. static int sky2_debug_show(struct seq_file *seq, void *v)
  3284. {
  3285. struct net_device *dev = seq->private;
  3286. const struct sky2_port *sky2 = netdev_priv(dev);
  3287. struct sky2_hw *hw = sky2->hw;
  3288. unsigned port = sky2->port;
  3289. unsigned idx, last;
  3290. int sop;
  3291. sky2_show_vpd(seq, hw);
  3292. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3293. sky2_read32(hw, B0_ISRC),
  3294. sky2_read32(hw, B0_IMSK),
  3295. sky2_read32(hw, B0_Y2_SP_ICR));
  3296. if (!netif_running(dev)) {
  3297. seq_printf(seq, "network not running\n");
  3298. return 0;
  3299. }
  3300. napi_disable(&hw->napi);
  3301. last = sky2_read16(hw, STAT_PUT_IDX);
  3302. if (hw->st_idx == last)
  3303. seq_puts(seq, "Status ring (empty)\n");
  3304. else {
  3305. seq_puts(seq, "Status ring\n");
  3306. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3307. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3308. const struct sky2_status_le *le = hw->st_le + idx;
  3309. seq_printf(seq, "[%d] %#x %d %#x\n",
  3310. idx, le->opcode, le->length, le->status);
  3311. }
  3312. seq_puts(seq, "\n");
  3313. }
  3314. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3315. sky2->tx_cons, sky2->tx_prod,
  3316. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3317. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3318. /* Dump contents of tx ring */
  3319. sop = 1;
  3320. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3321. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3322. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3323. u32 a = le32_to_cpu(le->addr);
  3324. if (sop)
  3325. seq_printf(seq, "%u:", idx);
  3326. sop = 0;
  3327. switch(le->opcode & ~HW_OWNER) {
  3328. case OP_ADDR64:
  3329. seq_printf(seq, " %#x:", a);
  3330. break;
  3331. case OP_LRGLEN:
  3332. seq_printf(seq, " mtu=%d", a);
  3333. break;
  3334. case OP_VLAN:
  3335. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3336. break;
  3337. case OP_TCPLISW:
  3338. seq_printf(seq, " csum=%#x", a);
  3339. break;
  3340. case OP_LARGESEND:
  3341. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3342. break;
  3343. case OP_PACKET:
  3344. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3345. break;
  3346. case OP_BUFFER:
  3347. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3348. break;
  3349. default:
  3350. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3351. a, le16_to_cpu(le->length));
  3352. }
  3353. if (le->ctrl & EOP) {
  3354. seq_putc(seq, '\n');
  3355. sop = 1;
  3356. }
  3357. }
  3358. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3359. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3360. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3361. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3362. sky2_read32(hw, B0_Y2_SP_LISR);
  3363. napi_enable(&hw->napi);
  3364. return 0;
  3365. }
  3366. static int sky2_debug_open(struct inode *inode, struct file *file)
  3367. {
  3368. return single_open(file, sky2_debug_show, inode->i_private);
  3369. }
  3370. static const struct file_operations sky2_debug_fops = {
  3371. .owner = THIS_MODULE,
  3372. .open = sky2_debug_open,
  3373. .read = seq_read,
  3374. .llseek = seq_lseek,
  3375. .release = single_release,
  3376. };
  3377. /*
  3378. * Use network device events to create/remove/rename
  3379. * debugfs file entries
  3380. */
  3381. static int sky2_device_event(struct notifier_block *unused,
  3382. unsigned long event, void *ptr)
  3383. {
  3384. struct net_device *dev = ptr;
  3385. struct sky2_port *sky2 = netdev_priv(dev);
  3386. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3387. return NOTIFY_DONE;
  3388. switch(event) {
  3389. case NETDEV_CHANGENAME:
  3390. if (sky2->debugfs) {
  3391. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3392. sky2_debug, dev->name);
  3393. }
  3394. break;
  3395. case NETDEV_GOING_DOWN:
  3396. if (sky2->debugfs) {
  3397. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3398. dev->name);
  3399. debugfs_remove(sky2->debugfs);
  3400. sky2->debugfs = NULL;
  3401. }
  3402. break;
  3403. case NETDEV_UP:
  3404. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3405. sky2_debug, dev,
  3406. &sky2_debug_fops);
  3407. if (IS_ERR(sky2->debugfs))
  3408. sky2->debugfs = NULL;
  3409. }
  3410. return NOTIFY_DONE;
  3411. }
  3412. static struct notifier_block sky2_notifier = {
  3413. .notifier_call = sky2_device_event,
  3414. };
  3415. static __init void sky2_debug_init(void)
  3416. {
  3417. struct dentry *ent;
  3418. ent = debugfs_create_dir("sky2", NULL);
  3419. if (!ent || IS_ERR(ent))
  3420. return;
  3421. sky2_debug = ent;
  3422. register_netdevice_notifier(&sky2_notifier);
  3423. }
  3424. static __exit void sky2_debug_cleanup(void)
  3425. {
  3426. if (sky2_debug) {
  3427. unregister_netdevice_notifier(&sky2_notifier);
  3428. debugfs_remove(sky2_debug);
  3429. sky2_debug = NULL;
  3430. }
  3431. }
  3432. #else
  3433. #define sky2_debug_init()
  3434. #define sky2_debug_cleanup()
  3435. #endif
  3436. /* Two copies of network device operations to handle special case of
  3437. not allowing netpoll on second port */
  3438. static const struct net_device_ops sky2_netdev_ops[2] = {
  3439. {
  3440. .ndo_open = sky2_up,
  3441. .ndo_stop = sky2_down,
  3442. .ndo_start_xmit = sky2_xmit_frame,
  3443. .ndo_do_ioctl = sky2_ioctl,
  3444. .ndo_validate_addr = eth_validate_addr,
  3445. .ndo_set_mac_address = sky2_set_mac_address,
  3446. .ndo_set_multicast_list = sky2_set_multicast,
  3447. .ndo_change_mtu = sky2_change_mtu,
  3448. .ndo_tx_timeout = sky2_tx_timeout,
  3449. #ifdef SKY2_VLAN_TAG_USED
  3450. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3451. #endif
  3452. #ifdef CONFIG_NET_POLL_CONTROLLER
  3453. .ndo_poll_controller = sky2_netpoll,
  3454. #endif
  3455. },
  3456. {
  3457. .ndo_open = sky2_up,
  3458. .ndo_stop = sky2_down,
  3459. .ndo_start_xmit = sky2_xmit_frame,
  3460. .ndo_do_ioctl = sky2_ioctl,
  3461. .ndo_validate_addr = eth_validate_addr,
  3462. .ndo_set_mac_address = sky2_set_mac_address,
  3463. .ndo_set_multicast_list = sky2_set_multicast,
  3464. .ndo_change_mtu = sky2_change_mtu,
  3465. .ndo_tx_timeout = sky2_tx_timeout,
  3466. #ifdef SKY2_VLAN_TAG_USED
  3467. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3468. #endif
  3469. },
  3470. };
  3471. /* Initialize network device */
  3472. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3473. unsigned port,
  3474. int highmem, int wol)
  3475. {
  3476. struct sky2_port *sky2;
  3477. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3478. if (!dev) {
  3479. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3480. return NULL;
  3481. }
  3482. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3483. dev->irq = hw->pdev->irq;
  3484. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3485. dev->watchdog_timeo = TX_WATCHDOG;
  3486. dev->netdev_ops = &sky2_netdev_ops[port];
  3487. sky2 = netdev_priv(dev);
  3488. sky2->netdev = dev;
  3489. sky2->hw = hw;
  3490. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3491. /* Auto speed and flow control */
  3492. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3493. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3494. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  3495. sky2->flow_mode = FC_BOTH;
  3496. sky2->duplex = -1;
  3497. sky2->speed = -1;
  3498. sky2->advertising = sky2_supported_modes(hw);
  3499. sky2->wol = wol;
  3500. spin_lock_init(&sky2->phy_lock);
  3501. sky2->tx_pending = TX_DEF_PENDING;
  3502. sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
  3503. sky2->rx_pending = RX_DEF_PENDING;
  3504. hw->dev[port] = dev;
  3505. sky2->port = port;
  3506. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3507. if (highmem)
  3508. dev->features |= NETIF_F_HIGHDMA;
  3509. #ifdef SKY2_VLAN_TAG_USED
  3510. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3511. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3512. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3513. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3514. }
  3515. #endif
  3516. /* read the mac address */
  3517. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3518. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3519. return dev;
  3520. }
  3521. static void __devinit sky2_show_addr(struct net_device *dev)
  3522. {
  3523. const struct sky2_port *sky2 = netdev_priv(dev);
  3524. if (netif_msg_probe(sky2))
  3525. printk(KERN_INFO PFX "%s: addr %pM\n",
  3526. dev->name, dev->dev_addr);
  3527. }
  3528. /* Handle software interrupt used during MSI test */
  3529. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3530. {
  3531. struct sky2_hw *hw = dev_id;
  3532. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3533. if (status == 0)
  3534. return IRQ_NONE;
  3535. if (status & Y2_IS_IRQ_SW) {
  3536. hw->flags |= SKY2_HW_USE_MSI;
  3537. wake_up(&hw->msi_wait);
  3538. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3539. }
  3540. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3541. return IRQ_HANDLED;
  3542. }
  3543. /* Test interrupt path by forcing a a software IRQ */
  3544. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3545. {
  3546. struct pci_dev *pdev = hw->pdev;
  3547. int err;
  3548. init_waitqueue_head (&hw->msi_wait);
  3549. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3550. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3551. if (err) {
  3552. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3553. return err;
  3554. }
  3555. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3556. sky2_read8(hw, B0_CTST);
  3557. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3558. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3559. /* MSI test failed, go back to INTx mode */
  3560. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3561. "switching to INTx mode.\n");
  3562. err = -EOPNOTSUPP;
  3563. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3564. }
  3565. sky2_write32(hw, B0_IMSK, 0);
  3566. sky2_read32(hw, B0_IMSK);
  3567. free_irq(pdev->irq, hw);
  3568. return err;
  3569. }
  3570. /* This driver supports yukon2 chipset only */
  3571. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3572. {
  3573. const char *name[] = {
  3574. "XL", /* 0xb3 */
  3575. "EC Ultra", /* 0xb4 */
  3576. "Extreme", /* 0xb5 */
  3577. "EC", /* 0xb6 */
  3578. "FE", /* 0xb7 */
  3579. "FE+", /* 0xb8 */
  3580. "Supreme", /* 0xb9 */
  3581. "UL 2", /* 0xba */
  3582. };
  3583. if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
  3584. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3585. else
  3586. snprintf(buf, sz, "(chip %#x)", chipid);
  3587. return buf;
  3588. }
  3589. static int __devinit sky2_probe(struct pci_dev *pdev,
  3590. const struct pci_device_id *ent)
  3591. {
  3592. struct net_device *dev;
  3593. struct sky2_hw *hw;
  3594. int err, using_dac = 0, wol_default;
  3595. u32 reg;
  3596. char buf1[16];
  3597. err = pci_enable_device(pdev);
  3598. if (err) {
  3599. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3600. goto err_out;
  3601. }
  3602. /* Get configuration information
  3603. * Note: only regular PCI config access once to test for HW issues
  3604. * other PCI access through shared memory for speed and to
  3605. * avoid MMCONFIG problems.
  3606. */
  3607. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3608. if (err) {
  3609. dev_err(&pdev->dev, "PCI read config failed\n");
  3610. goto err_out;
  3611. }
  3612. if (~reg == 0) {
  3613. dev_err(&pdev->dev, "PCI configuration read error\n");
  3614. goto err_out;
  3615. }
  3616. err = pci_request_regions(pdev, DRV_NAME);
  3617. if (err) {
  3618. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3619. goto err_out_disable;
  3620. }
  3621. pci_set_master(pdev);
  3622. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3623. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3624. using_dac = 1;
  3625. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3626. if (err < 0) {
  3627. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3628. "for consistent allocations\n");
  3629. goto err_out_free_regions;
  3630. }
  3631. } else {
  3632. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3633. if (err) {
  3634. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3635. goto err_out_free_regions;
  3636. }
  3637. }
  3638. #ifdef __BIG_ENDIAN
  3639. /* The sk98lin vendor driver uses hardware byte swapping but
  3640. * this driver uses software swapping.
  3641. */
  3642. reg &= ~PCI_REV_DESC;
  3643. err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
  3644. if (err) {
  3645. dev_err(&pdev->dev, "PCI write config failed\n");
  3646. goto err_out_free_regions;
  3647. }
  3648. #endif
  3649. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3650. err = -ENOMEM;
  3651. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3652. if (!hw) {
  3653. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3654. goto err_out_free_regions;
  3655. }
  3656. hw->pdev = pdev;
  3657. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3658. if (!hw->regs) {
  3659. dev_err(&pdev->dev, "cannot map device registers\n");
  3660. goto err_out_free_hw;
  3661. }
  3662. /* ring for status responses */
  3663. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3664. if (!hw->st_le)
  3665. goto err_out_iounmap;
  3666. err = sky2_init(hw);
  3667. if (err)
  3668. goto err_out_iounmap;
  3669. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3670. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3671. sky2_reset(hw);
  3672. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3673. if (!dev) {
  3674. err = -ENOMEM;
  3675. goto err_out_free_pci;
  3676. }
  3677. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3678. err = sky2_test_msi(hw);
  3679. if (err == -EOPNOTSUPP)
  3680. pci_disable_msi(pdev);
  3681. else if (err)
  3682. goto err_out_free_netdev;
  3683. }
  3684. err = register_netdev(dev);
  3685. if (err) {
  3686. dev_err(&pdev->dev, "cannot register net device\n");
  3687. goto err_out_free_netdev;
  3688. }
  3689. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3690. err = request_irq(pdev->irq, sky2_intr,
  3691. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3692. dev->name, hw);
  3693. if (err) {
  3694. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3695. goto err_out_unregister;
  3696. }
  3697. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3698. napi_enable(&hw->napi);
  3699. sky2_show_addr(dev);
  3700. if (hw->ports > 1) {
  3701. struct net_device *dev1;
  3702. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3703. if (!dev1)
  3704. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3705. else if ((err = register_netdev(dev1))) {
  3706. dev_warn(&pdev->dev,
  3707. "register of second port failed (%d)\n", err);
  3708. hw->dev[1] = NULL;
  3709. free_netdev(dev1);
  3710. } else
  3711. sky2_show_addr(dev1);
  3712. }
  3713. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3714. INIT_WORK(&hw->restart_work, sky2_restart);
  3715. pci_set_drvdata(pdev, hw);
  3716. return 0;
  3717. err_out_unregister:
  3718. if (hw->flags & SKY2_HW_USE_MSI)
  3719. pci_disable_msi(pdev);
  3720. unregister_netdev(dev);
  3721. err_out_free_netdev:
  3722. free_netdev(dev);
  3723. err_out_free_pci:
  3724. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3725. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3726. err_out_iounmap:
  3727. iounmap(hw->regs);
  3728. err_out_free_hw:
  3729. kfree(hw);
  3730. err_out_free_regions:
  3731. pci_release_regions(pdev);
  3732. err_out_disable:
  3733. pci_disable_device(pdev);
  3734. err_out:
  3735. pci_set_drvdata(pdev, NULL);
  3736. return err;
  3737. }
  3738. static void __devexit sky2_remove(struct pci_dev *pdev)
  3739. {
  3740. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3741. int i;
  3742. if (!hw)
  3743. return;
  3744. del_timer_sync(&hw->watchdog_timer);
  3745. cancel_work_sync(&hw->restart_work);
  3746. for (i = hw->ports-1; i >= 0; --i)
  3747. unregister_netdev(hw->dev[i]);
  3748. sky2_write32(hw, B0_IMSK, 0);
  3749. sky2_power_aux(hw);
  3750. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3751. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3752. sky2_read8(hw, B0_CTST);
  3753. free_irq(pdev->irq, hw);
  3754. if (hw->flags & SKY2_HW_USE_MSI)
  3755. pci_disable_msi(pdev);
  3756. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3757. pci_release_regions(pdev);
  3758. pci_disable_device(pdev);
  3759. for (i = hw->ports-1; i >= 0; --i)
  3760. free_netdev(hw->dev[i]);
  3761. iounmap(hw->regs);
  3762. kfree(hw);
  3763. pci_set_drvdata(pdev, NULL);
  3764. }
  3765. #ifdef CONFIG_PM
  3766. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3767. {
  3768. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3769. int i, wol = 0;
  3770. if (!hw)
  3771. return 0;
  3772. del_timer_sync(&hw->watchdog_timer);
  3773. cancel_work_sync(&hw->restart_work);
  3774. rtnl_lock();
  3775. for (i = 0; i < hw->ports; i++) {
  3776. struct net_device *dev = hw->dev[i];
  3777. struct sky2_port *sky2 = netdev_priv(dev);
  3778. sky2_detach(dev);
  3779. if (sky2->wol)
  3780. sky2_wol_init(sky2);
  3781. wol |= sky2->wol;
  3782. }
  3783. sky2_write32(hw, B0_IMSK, 0);
  3784. napi_disable(&hw->napi);
  3785. sky2_power_aux(hw);
  3786. rtnl_unlock();
  3787. pci_save_state(pdev);
  3788. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3789. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3790. return 0;
  3791. }
  3792. static int sky2_resume(struct pci_dev *pdev)
  3793. {
  3794. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3795. int i, err;
  3796. if (!hw)
  3797. return 0;
  3798. err = pci_set_power_state(pdev, PCI_D0);
  3799. if (err)
  3800. goto out;
  3801. err = pci_restore_state(pdev);
  3802. if (err)
  3803. goto out;
  3804. pci_enable_wake(pdev, PCI_D0, 0);
  3805. /* Re-enable all clocks */
  3806. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3807. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3808. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3809. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3810. sky2_reset(hw);
  3811. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3812. napi_enable(&hw->napi);
  3813. rtnl_lock();
  3814. for (i = 0; i < hw->ports; i++) {
  3815. err = sky2_reattach(hw->dev[i]);
  3816. if (err)
  3817. goto out;
  3818. }
  3819. rtnl_unlock();
  3820. return 0;
  3821. out:
  3822. rtnl_unlock();
  3823. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3824. pci_disable_device(pdev);
  3825. return err;
  3826. }
  3827. #endif
  3828. static void sky2_shutdown(struct pci_dev *pdev)
  3829. {
  3830. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3831. int i, wol = 0;
  3832. if (!hw)
  3833. return;
  3834. rtnl_lock();
  3835. del_timer_sync(&hw->watchdog_timer);
  3836. for (i = 0; i < hw->ports; i++) {
  3837. struct net_device *dev = hw->dev[i];
  3838. struct sky2_port *sky2 = netdev_priv(dev);
  3839. if (sky2->wol) {
  3840. wol = 1;
  3841. sky2_wol_init(sky2);
  3842. }
  3843. }
  3844. if (wol)
  3845. sky2_power_aux(hw);
  3846. rtnl_unlock();
  3847. pci_enable_wake(pdev, PCI_D3hot, wol);
  3848. pci_enable_wake(pdev, PCI_D3cold, wol);
  3849. pci_disable_device(pdev);
  3850. pci_set_power_state(pdev, PCI_D3hot);
  3851. }
  3852. static struct pci_driver sky2_driver = {
  3853. .name = DRV_NAME,
  3854. .id_table = sky2_id_table,
  3855. .probe = sky2_probe,
  3856. .remove = __devexit_p(sky2_remove),
  3857. #ifdef CONFIG_PM
  3858. .suspend = sky2_suspend,
  3859. .resume = sky2_resume,
  3860. #endif
  3861. .shutdown = sky2_shutdown,
  3862. };
  3863. static int __init sky2_init_module(void)
  3864. {
  3865. pr_info(PFX "driver version " DRV_VERSION "\n");
  3866. sky2_debug_init();
  3867. return pci_register_driver(&sky2_driver);
  3868. }
  3869. static void __exit sky2_cleanup_module(void)
  3870. {
  3871. pci_unregister_driver(&sky2_driver);
  3872. sky2_debug_cleanup();
  3873. }
  3874. module_init(sky2_init_module);
  3875. module_exit(sky2_cleanup_module);
  3876. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3877. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3878. MODULE_LICENSE("GPL");
  3879. MODULE_VERSION(DRV_VERSION);