intel.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. #include <linux/init.h>
  2. #include <linux/kernel.h>
  3. #include <linux/string.h>
  4. #include <linux/bitops.h>
  5. #include <linux/smp.h>
  6. #include <linux/sched.h>
  7. #include <linux/thread_info.h>
  8. #include <linux/module.h>
  9. #include <asm/processor.h>
  10. #include <asm/pgtable.h>
  11. #include <asm/msr.h>
  12. #include <asm/uaccess.h>
  13. #include <asm/ds.h>
  14. #include <asm/bugs.h>
  15. #include <asm/cpu.h>
  16. #ifdef CONFIG_X86_64
  17. #include <asm/topology.h>
  18. #include <asm/numa_64.h>
  19. #endif
  20. #include "cpu.h"
  21. #ifdef CONFIG_X86_LOCAL_APIC
  22. #include <asm/mpspec.h>
  23. #include <asm/apic.h>
  24. #endif
  25. static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
  26. {
  27. /* Unmask CPUID levels if masked: */
  28. if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
  29. u64 misc_enable;
  30. rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  31. if (misc_enable & MSR_IA32_MISC_ENABLE_LIMIT_CPUID) {
  32. misc_enable &= ~MSR_IA32_MISC_ENABLE_LIMIT_CPUID;
  33. wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  34. c->cpuid_level = cpuid_eax(0);
  35. }
  36. }
  37. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  38. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  39. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  40. #ifdef CONFIG_X86_64
  41. set_cpu_cap(c, X86_FEATURE_SYSENTER32);
  42. #else
  43. /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
  44. if (c->x86 == 15 && c->x86_cache_alignment == 64)
  45. c->x86_cache_alignment = 128;
  46. #endif
  47. /*
  48. * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
  49. * with P/T states and does not stop in deep C-states.
  50. *
  51. * It is also reliable across cores and sockets. (but not across
  52. * cabinets - we turn it off in that case explicitly.)
  53. */
  54. if (c->x86_power & (1 << 8)) {
  55. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  56. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
  57. set_cpu_cap(c, X86_FEATURE_TSC_RELIABLE);
  58. sched_clock_stable = 1;
  59. }
  60. /*
  61. * There is a known erratum on Pentium III and Core Solo
  62. * and Core Duo CPUs.
  63. * " Page with PAT set to WC while associated MTRR is UC
  64. * may consolidate to UC "
  65. * Because of this erratum, it is better to stick with
  66. * setting WC in MTRR rather than using PAT on these CPUs.
  67. *
  68. * Enable PAT WC only on P4, Core 2 or later CPUs.
  69. */
  70. if (c->x86 == 6 && c->x86_model < 15)
  71. clear_cpu_cap(c, X86_FEATURE_PAT);
  72. }
  73. #ifdef CONFIG_X86_32
  74. /*
  75. * Early probe support logic for ppro memory erratum #50
  76. *
  77. * This is called before we do cpu ident work
  78. */
  79. int __cpuinit ppro_with_ram_bug(void)
  80. {
  81. /* Uses data from early_cpu_detect now */
  82. if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
  83. boot_cpu_data.x86 == 6 &&
  84. boot_cpu_data.x86_model == 1 &&
  85. boot_cpu_data.x86_mask < 8) {
  86. printk(KERN_INFO "Pentium Pro with Errata#50 detected. Taking evasive action.\n");
  87. return 1;
  88. }
  89. return 0;
  90. }
  91. #ifdef CONFIG_X86_F00F_BUG
  92. static void __cpuinit trap_init_f00f_bug(void)
  93. {
  94. __set_fixmap(FIX_F00F_IDT, __pa(&idt_table), PAGE_KERNEL_RO);
  95. /*
  96. * Update the IDT descriptor and reload the IDT so that
  97. * it uses the read-only mapped virtual address.
  98. */
  99. idt_descr.address = fix_to_virt(FIX_F00F_IDT);
  100. load_idt(&idt_descr);
  101. }
  102. #endif
  103. static void __cpuinit intel_smp_check(struct cpuinfo_x86 *c)
  104. {
  105. #ifdef CONFIG_SMP
  106. /* calling is from identify_secondary_cpu() ? */
  107. if (c->cpu_index == boot_cpu_id)
  108. return;
  109. /*
  110. * Mask B, Pentium, but not Pentium MMX
  111. */
  112. if (c->x86 == 5 &&
  113. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  114. c->x86_model <= 3) {
  115. /*
  116. * Remember we have B step Pentia with bugs
  117. */
  118. WARN_ONCE(1, "WARNING: SMP operation may be unreliable"
  119. "with B stepping processors.\n");
  120. }
  121. #endif
  122. }
  123. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  124. {
  125. unsigned long lo, hi;
  126. #ifdef CONFIG_X86_F00F_BUG
  127. /*
  128. * All current models of Pentium and Pentium with MMX technology CPUs
  129. * have the F0 0F bug, which lets nonprivileged users lock up the system.
  130. * Note that the workaround only should be initialized once...
  131. */
  132. c->f00f_bug = 0;
  133. if (!paravirt_enabled() && c->x86 == 5) {
  134. static int f00f_workaround_enabled;
  135. c->f00f_bug = 1;
  136. if (!f00f_workaround_enabled) {
  137. trap_init_f00f_bug();
  138. printk(KERN_NOTICE "Intel Pentium with F0 0F bug - workaround enabled.\n");
  139. f00f_workaround_enabled = 1;
  140. }
  141. }
  142. #endif
  143. /*
  144. * SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until
  145. * model 3 mask 3
  146. */
  147. if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
  148. clear_cpu_cap(c, X86_FEATURE_SEP);
  149. /*
  150. * P4 Xeon errata 037 workaround.
  151. * Hardware prefetcher may cause stale data to be loaded into the cache.
  152. */
  153. if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
  154. rdmsr(MSR_IA32_MISC_ENABLE, lo, hi);
  155. if ((lo & MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE) == 0) {
  156. printk (KERN_INFO "CPU: C0 stepping P4 Xeon detected.\n");
  157. printk (KERN_INFO "CPU: Disabling hardware prefetching (Errata 037)\n");
  158. lo |= MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE;
  159. wrmsr (MSR_IA32_MISC_ENABLE, lo, hi);
  160. }
  161. }
  162. /*
  163. * See if we have a good local APIC by checking for buggy Pentia,
  164. * i.e. all B steppings and the C2 stepping of P54C when using their
  165. * integrated APIC (see 11AP erratum in "Pentium Processor
  166. * Specification Update").
  167. */
  168. if (cpu_has_apic && (c->x86<<8 | c->x86_model<<4) == 0x520 &&
  169. (c->x86_mask < 0x6 || c->x86_mask == 0xb))
  170. set_cpu_cap(c, X86_FEATURE_11AP);
  171. #ifdef CONFIG_X86_INTEL_USERCOPY
  172. /*
  173. * Set up the preferred alignment for movsl bulk memory moves
  174. */
  175. switch (c->x86) {
  176. case 4: /* 486: untested */
  177. break;
  178. case 5: /* Old Pentia: untested */
  179. break;
  180. case 6: /* PII/PIII only like movsl with 8-byte alignment */
  181. movsl_mask.mask = 7;
  182. break;
  183. case 15: /* P4 is OK down to 8-byte alignment */
  184. movsl_mask.mask = 7;
  185. break;
  186. }
  187. #endif
  188. #ifdef CONFIG_X86_NUMAQ
  189. numaq_tsc_disable();
  190. #endif
  191. intel_smp_check(c);
  192. }
  193. #else
  194. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  195. {
  196. }
  197. #endif
  198. static void __cpuinit srat_detect_node(void)
  199. {
  200. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
  201. unsigned node;
  202. int cpu = smp_processor_id();
  203. int apicid = hard_smp_processor_id();
  204. /* Don't do the funky fallback heuristics the AMD version employs
  205. for now. */
  206. node = apicid_to_node[apicid];
  207. if (node == NUMA_NO_NODE || !node_online(node))
  208. node = first_node(node_online_map);
  209. numa_set_node(cpu, node);
  210. printk(KERN_INFO "CPU %d/0x%x -> Node %d\n", cpu, apicid, node);
  211. #endif
  212. }
  213. /*
  214. * find out the number of processor cores on the die
  215. */
  216. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  217. {
  218. unsigned int eax, ebx, ecx, edx;
  219. if (c->cpuid_level < 4)
  220. return 1;
  221. /* Intel has a non-standard dependency on %ecx for this CPUID level. */
  222. cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
  223. if (eax & 0x1f)
  224. return ((eax >> 26) + 1);
  225. else
  226. return 1;
  227. }
  228. static void __cpuinit detect_vmx_virtcap(struct cpuinfo_x86 *c)
  229. {
  230. /* Intel VMX MSR indicated features */
  231. #define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000
  232. #define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000
  233. #define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000
  234. #define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001
  235. #define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002
  236. #define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020
  237. u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2;
  238. clear_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  239. clear_cpu_cap(c, X86_FEATURE_VNMI);
  240. clear_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  241. clear_cpu_cap(c, X86_FEATURE_EPT);
  242. clear_cpu_cap(c, X86_FEATURE_VPID);
  243. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high);
  244. msr_ctl = vmx_msr_high | vmx_msr_low;
  245. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)
  246. set_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  247. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI)
  248. set_cpu_cap(c, X86_FEATURE_VNMI);
  249. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) {
  250. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  251. vmx_msr_low, vmx_msr_high);
  252. msr_ctl2 = vmx_msr_high | vmx_msr_low;
  253. if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) &&
  254. (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW))
  255. set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  256. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT)
  257. set_cpu_cap(c, X86_FEATURE_EPT);
  258. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID)
  259. set_cpu_cap(c, X86_FEATURE_VPID);
  260. }
  261. }
  262. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  263. {
  264. unsigned int l2 = 0;
  265. early_init_intel(c);
  266. intel_workarounds(c);
  267. /*
  268. * Detect the extended topology information if available. This
  269. * will reinitialise the initial_apicid which will be used
  270. * in init_intel_cacheinfo()
  271. */
  272. detect_extended_topology(c);
  273. l2 = init_intel_cacheinfo(c);
  274. if (c->cpuid_level > 9) {
  275. unsigned eax = cpuid_eax(10);
  276. /* Check for version and the number of counters */
  277. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  278. set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
  279. }
  280. if (cpu_has_xmm2)
  281. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  282. if (cpu_has_ds) {
  283. unsigned int l1;
  284. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  285. if (!(l1 & (1<<11)))
  286. set_cpu_cap(c, X86_FEATURE_BTS);
  287. if (!(l1 & (1<<12)))
  288. set_cpu_cap(c, X86_FEATURE_PEBS);
  289. ds_init_intel(c);
  290. }
  291. if (c->x86 == 6 && c->x86_model == 29 && cpu_has_clflush)
  292. set_cpu_cap(c, X86_FEATURE_CLFLUSH_MONITOR);
  293. #ifdef CONFIG_X86_64
  294. if (c->x86 == 15)
  295. c->x86_cache_alignment = c->x86_clflush_size * 2;
  296. if (c->x86 == 6)
  297. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  298. #else
  299. /*
  300. * Names for the Pentium II/Celeron processors
  301. * detectable only by also checking the cache size.
  302. * Dixon is NOT a Celeron.
  303. */
  304. if (c->x86 == 6) {
  305. char *p = NULL;
  306. switch (c->x86_model) {
  307. case 5:
  308. if (c->x86_mask == 0) {
  309. if (l2 == 0)
  310. p = "Celeron (Covington)";
  311. else if (l2 == 256)
  312. p = "Mobile Pentium II (Dixon)";
  313. }
  314. break;
  315. case 6:
  316. if (l2 == 128)
  317. p = "Celeron (Mendocino)";
  318. else if (c->x86_mask == 0 || c->x86_mask == 5)
  319. p = "Celeron-A";
  320. break;
  321. case 8:
  322. if (l2 == 128)
  323. p = "Celeron (Coppermine)";
  324. break;
  325. }
  326. if (p)
  327. strcpy(c->x86_model_id, p);
  328. }
  329. if (c->x86 == 15)
  330. set_cpu_cap(c, X86_FEATURE_P4);
  331. if (c->x86 == 6)
  332. set_cpu_cap(c, X86_FEATURE_P3);
  333. #endif
  334. if (!cpu_has(c, X86_FEATURE_XTOPOLOGY)) {
  335. /*
  336. * let's use the legacy cpuid vector 0x1 and 0x4 for topology
  337. * detection.
  338. */
  339. c->x86_max_cores = intel_num_cpu_cores(c);
  340. #ifdef CONFIG_X86_32
  341. detect_ht(c);
  342. #endif
  343. }
  344. /* Work around errata */
  345. srat_detect_node();
  346. if (cpu_has(c, X86_FEATURE_VMX))
  347. detect_vmx_virtcap(c);
  348. }
  349. #ifdef CONFIG_X86_32
  350. static unsigned int __cpuinit intel_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  351. {
  352. /*
  353. * Intel PIII Tualatin. This comes in two flavours.
  354. * One has 256kb of cache, the other 512. We have no way
  355. * to determine which, so we use a boottime override
  356. * for the 512kb model, and assume 256 otherwise.
  357. */
  358. if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
  359. size = 256;
  360. return size;
  361. }
  362. #endif
  363. static struct cpu_dev intel_cpu_dev __cpuinitdata = {
  364. .c_vendor = "Intel",
  365. .c_ident = { "GenuineIntel" },
  366. #ifdef CONFIG_X86_32
  367. .c_models = {
  368. { .vendor = X86_VENDOR_INTEL, .family = 4, .model_names =
  369. {
  370. [0] = "486 DX-25/33",
  371. [1] = "486 DX-50",
  372. [2] = "486 SX",
  373. [3] = "486 DX/2",
  374. [4] = "486 SL",
  375. [5] = "486 SX/2",
  376. [7] = "486 DX/2-WB",
  377. [8] = "486 DX/4",
  378. [9] = "486 DX/4-WB"
  379. }
  380. },
  381. { .vendor = X86_VENDOR_INTEL, .family = 5, .model_names =
  382. {
  383. [0] = "Pentium 60/66 A-step",
  384. [1] = "Pentium 60/66",
  385. [2] = "Pentium 75 - 200",
  386. [3] = "OverDrive PODP5V83",
  387. [4] = "Pentium MMX",
  388. [7] = "Mobile Pentium 75 - 200",
  389. [8] = "Mobile Pentium MMX"
  390. }
  391. },
  392. { .vendor = X86_VENDOR_INTEL, .family = 6, .model_names =
  393. {
  394. [0] = "Pentium Pro A-step",
  395. [1] = "Pentium Pro",
  396. [3] = "Pentium II (Klamath)",
  397. [4] = "Pentium II (Deschutes)",
  398. [5] = "Pentium II (Deschutes)",
  399. [6] = "Mobile Pentium II",
  400. [7] = "Pentium III (Katmai)",
  401. [8] = "Pentium III (Coppermine)",
  402. [10] = "Pentium III (Cascades)",
  403. [11] = "Pentium III (Tualatin)",
  404. }
  405. },
  406. { .vendor = X86_VENDOR_INTEL, .family = 15, .model_names =
  407. {
  408. [0] = "Pentium 4 (Unknown)",
  409. [1] = "Pentium 4 (Willamette)",
  410. [2] = "Pentium 4 (Northwood)",
  411. [4] = "Pentium 4 (Foster)",
  412. [5] = "Pentium 4 (Foster)",
  413. }
  414. },
  415. },
  416. .c_size_cache = intel_size_cache,
  417. #endif
  418. .c_early_init = early_init_intel,
  419. .c_init = init_intel,
  420. .c_x86_vendor = X86_VENDOR_INTEL,
  421. };
  422. cpu_dev_register(intel_cpu_dev);