gadget.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. * All rights reserved.
  6. *
  7. * Authors: Felipe Balbi <balbi@ti.com>,
  8. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions, and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce the above copyright
  17. * notice, this list of conditions and the following disclaimer in the
  18. * documentation and/or other materials provided with the distribution.
  19. * 3. The names of the above-listed copyright holders may not be used
  20. * to endorse or promote products derived from this software without
  21. * specific prior written permission.
  22. *
  23. * ALTERNATIVELY, this software may be distributed under the terms of the
  24. * GNU General Public License ("GPL") version 2, as published by the Free
  25. * Software Foundation.
  26. *
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  28. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  29. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  30. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  31. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  32. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  33. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  34. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  35. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  36. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  37. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  38. */
  39. #include <linux/kernel.h>
  40. #include <linux/delay.h>
  41. #include <linux/slab.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/platform_device.h>
  44. #include <linux/pm_runtime.h>
  45. #include <linux/interrupt.h>
  46. #include <linux/io.h>
  47. #include <linux/list.h>
  48. #include <linux/dma-mapping.h>
  49. #include <linux/usb/ch9.h>
  50. #include <linux/usb/gadget.h>
  51. #include "core.h"
  52. #include "gadget.h"
  53. #include "io.h"
  54. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  55. void dwc3_map_buffer_to_dma(struct dwc3_request *req)
  56. {
  57. struct dwc3 *dwc = req->dep->dwc;
  58. if (req->request.dma == DMA_ADDR_INVALID) {
  59. req->request.dma = dma_map_single(dwc->dev, req->request.buf,
  60. req->request.length, req->direction
  61. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  62. req->mapped = true;
  63. } else {
  64. dma_sync_single_for_device(dwc->dev, req->request.dma,
  65. req->request.length, req->direction
  66. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  67. req->mapped = false;
  68. }
  69. }
  70. void dwc3_unmap_buffer_from_dma(struct dwc3_request *req)
  71. {
  72. struct dwc3 *dwc = req->dep->dwc;
  73. if (req->mapped) {
  74. dma_unmap_single(dwc->dev, req->request.dma,
  75. req->request.length, req->direction
  76. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  77. req->mapped = 0;
  78. } else {
  79. dma_sync_single_for_cpu(dwc->dev, req->request.dma,
  80. req->request.length, req->direction
  81. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  82. }
  83. }
  84. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  85. int status)
  86. {
  87. struct dwc3 *dwc = dep->dwc;
  88. if (req->queued) {
  89. dep->busy_slot++;
  90. /*
  91. * Skip LINK TRB. We can't use req->trb and check for
  92. * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
  93. * completed (not the LINK TRB).
  94. */
  95. if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  96. usb_endpoint_xfer_isoc(dep->desc))
  97. dep->busy_slot++;
  98. }
  99. list_del(&req->list);
  100. if (req->request.status == -EINPROGRESS)
  101. req->request.status = status;
  102. dwc3_unmap_buffer_from_dma(req);
  103. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  104. req, dep->name, req->request.actual,
  105. req->request.length, status);
  106. spin_unlock(&dwc->lock);
  107. req->request.complete(&req->dep->endpoint, &req->request);
  108. spin_lock(&dwc->lock);
  109. }
  110. static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
  111. {
  112. switch (cmd) {
  113. case DWC3_DEPCMD_DEPSTARTCFG:
  114. return "Start New Configuration";
  115. case DWC3_DEPCMD_ENDTRANSFER:
  116. return "End Transfer";
  117. case DWC3_DEPCMD_UPDATETRANSFER:
  118. return "Update Transfer";
  119. case DWC3_DEPCMD_STARTTRANSFER:
  120. return "Start Transfer";
  121. case DWC3_DEPCMD_CLEARSTALL:
  122. return "Clear Stall";
  123. case DWC3_DEPCMD_SETSTALL:
  124. return "Set Stall";
  125. case DWC3_DEPCMD_GETSEQNUMBER:
  126. return "Get Data Sequence Number";
  127. case DWC3_DEPCMD_SETTRANSFRESOURCE:
  128. return "Set Endpoint Transfer Resource";
  129. case DWC3_DEPCMD_SETEPCONFIG:
  130. return "Set Endpoint Configuration";
  131. default:
  132. return "UNKNOWN command";
  133. }
  134. }
  135. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  136. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  137. {
  138. struct dwc3_ep *dep = dwc->eps[ep];
  139. unsigned long timeout = 500;
  140. u32 reg;
  141. dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
  142. dep->name,
  143. dwc3_gadget_ep_cmd_string(cmd), params->param0.raw,
  144. params->param1.raw, params->param2.raw);
  145. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0.raw);
  146. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1.raw);
  147. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2.raw);
  148. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  149. do {
  150. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  151. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  152. dev_vdbg(dwc->dev, "CMD Compl Status %d DEPCMD %04x\n",
  153. ((reg & 0xf000) >> 12), reg);
  154. return 0;
  155. }
  156. /*
  157. * XXX Figure out a sane timeout here. 500ms is way too much.
  158. * We can't sleep here, because it is also called from
  159. * interrupt context.
  160. */
  161. timeout--;
  162. if (!timeout)
  163. return -ETIMEDOUT;
  164. mdelay(1);
  165. } while (1);
  166. }
  167. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  168. struct dwc3_trb_hw *trb)
  169. {
  170. u32 offset = trb - dep->trb_pool;
  171. return dep->trb_pool_dma + offset;
  172. }
  173. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  174. {
  175. struct dwc3 *dwc = dep->dwc;
  176. if (dep->trb_pool)
  177. return 0;
  178. if (dep->number == 0 || dep->number == 1)
  179. return 0;
  180. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  181. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  182. &dep->trb_pool_dma, GFP_KERNEL);
  183. if (!dep->trb_pool) {
  184. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  185. dep->name);
  186. return -ENOMEM;
  187. }
  188. return 0;
  189. }
  190. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  191. {
  192. struct dwc3 *dwc = dep->dwc;
  193. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  194. dep->trb_pool, dep->trb_pool_dma);
  195. dep->trb_pool = NULL;
  196. dep->trb_pool_dma = 0;
  197. }
  198. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  199. {
  200. struct dwc3_gadget_ep_cmd_params params;
  201. u32 cmd;
  202. memset(&params, 0x00, sizeof(params));
  203. if (dep->number != 1) {
  204. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  205. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  206. if (dep->number > 1)
  207. cmd |= DWC3_DEPCMD_PARAM(2);
  208. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  209. }
  210. return 0;
  211. }
  212. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  213. const struct usb_endpoint_descriptor *desc)
  214. {
  215. struct dwc3_gadget_ep_cmd_params params;
  216. memset(&params, 0x00, sizeof(params));
  217. params.param0.depcfg.ep_type = usb_endpoint_type(desc);
  218. params.param0.depcfg.max_packet_size =
  219. le16_to_cpu(desc->wMaxPacketSize);
  220. params.param1.depcfg.xfer_complete_enable = true;
  221. params.param1.depcfg.xfer_not_ready_enable = true;
  222. if (usb_endpoint_xfer_isoc(desc))
  223. params.param1.depcfg.xfer_in_progress_enable = true;
  224. /*
  225. * We are doing 1:1 mapping for endpoints, meaning
  226. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  227. * so on. We consider the direction bit as part of the physical
  228. * endpoint number. So USB endpoint 0x81 is 0x03.
  229. */
  230. params.param1.depcfg.ep_number = dep->number;
  231. /*
  232. * We must use the lower 16 TX FIFOs even though
  233. * HW might have more
  234. */
  235. if (dep->direction)
  236. params.param0.depcfg.fifo_number = dep->number >> 1;
  237. if (desc->bInterval) {
  238. params.param1.depcfg.binterval_m1 = desc->bInterval - 1;
  239. dep->interval = 1 << (desc->bInterval - 1);
  240. }
  241. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  242. DWC3_DEPCMD_SETEPCONFIG, &params);
  243. }
  244. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  245. {
  246. struct dwc3_gadget_ep_cmd_params params;
  247. memset(&params, 0x00, sizeof(params));
  248. params.param0.depxfercfg.number_xfer_resources = 1;
  249. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  250. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  251. }
  252. /**
  253. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  254. * @dep: endpoint to be initialized
  255. * @desc: USB Endpoint Descriptor
  256. *
  257. * Caller should take care of locking
  258. */
  259. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  260. const struct usb_endpoint_descriptor *desc)
  261. {
  262. struct dwc3 *dwc = dep->dwc;
  263. u32 reg;
  264. int ret = -ENOMEM;
  265. if (!(dep->flags & DWC3_EP_ENABLED)) {
  266. ret = dwc3_gadget_start_config(dwc, dep);
  267. if (ret)
  268. return ret;
  269. }
  270. ret = dwc3_gadget_set_ep_config(dwc, dep, desc);
  271. if (ret)
  272. return ret;
  273. if (!(dep->flags & DWC3_EP_ENABLED)) {
  274. struct dwc3_trb_hw *trb_st_hw;
  275. struct dwc3_trb_hw *trb_link_hw;
  276. struct dwc3_trb trb_link;
  277. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  278. if (ret)
  279. return ret;
  280. dep->desc = desc;
  281. dep->type = usb_endpoint_type(desc);
  282. dep->flags |= DWC3_EP_ENABLED;
  283. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  284. reg |= DWC3_DALEPENA_EP(dep->number);
  285. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  286. if (!usb_endpoint_xfer_isoc(desc))
  287. return 0;
  288. memset(&trb_link, 0, sizeof(trb_link));
  289. /* Link TRB for ISOC. The HWO but is never reset */
  290. trb_st_hw = &dep->trb_pool[0];
  291. trb_link.bplh = dwc3_trb_dma_offset(dep, trb_st_hw);
  292. trb_link.trbctl = DWC3_TRBCTL_LINK_TRB;
  293. trb_link.hwo = true;
  294. trb_link_hw = &dep->trb_pool[DWC3_TRB_NUM - 1];
  295. dwc3_trb_to_hw(&trb_link, trb_link_hw);
  296. }
  297. return 0;
  298. }
  299. static void dwc3_gadget_nuke_reqs(struct dwc3_ep *dep, const int status)
  300. {
  301. struct dwc3_request *req;
  302. while (!list_empty(&dep->request_list)) {
  303. req = next_request(&dep->request_list);
  304. dwc3_gadget_giveback(dep, req, status);
  305. }
  306. /* nuke queued TRBs as well on command complete */
  307. dep->flags |= DWC3_EP_WILL_SHUTDOWN;
  308. }
  309. /**
  310. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  311. * @dep: the endpoint to disable
  312. *
  313. * Caller should take care of locking
  314. */
  315. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
  316. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  317. {
  318. struct dwc3 *dwc = dep->dwc;
  319. u32 reg;
  320. dep->flags &= ~DWC3_EP_ENABLED;
  321. dwc3_stop_active_transfer(dwc, dep->number);
  322. dwc3_gadget_nuke_reqs(dep, -ESHUTDOWN);
  323. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  324. reg &= ~DWC3_DALEPENA_EP(dep->number);
  325. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  326. dep->desc = NULL;
  327. dep->type = 0;
  328. return 0;
  329. }
  330. /* -------------------------------------------------------------------------- */
  331. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  332. const struct usb_endpoint_descriptor *desc)
  333. {
  334. return -EINVAL;
  335. }
  336. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  337. {
  338. return -EINVAL;
  339. }
  340. /* -------------------------------------------------------------------------- */
  341. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  342. const struct usb_endpoint_descriptor *desc)
  343. {
  344. struct dwc3_ep *dep;
  345. struct dwc3 *dwc;
  346. unsigned long flags;
  347. int ret;
  348. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  349. pr_debug("dwc3: invalid parameters\n");
  350. return -EINVAL;
  351. }
  352. if (!desc->wMaxPacketSize) {
  353. pr_debug("dwc3: missing wMaxPacketSize\n");
  354. return -EINVAL;
  355. }
  356. dep = to_dwc3_ep(ep);
  357. dwc = dep->dwc;
  358. switch (usb_endpoint_type(desc)) {
  359. case USB_ENDPOINT_XFER_CONTROL:
  360. strncat(dep->name, "-control", sizeof(dep->name));
  361. break;
  362. case USB_ENDPOINT_XFER_ISOC:
  363. strncat(dep->name, "-isoc", sizeof(dep->name));
  364. break;
  365. case USB_ENDPOINT_XFER_BULK:
  366. strncat(dep->name, "-bulk", sizeof(dep->name));
  367. break;
  368. case USB_ENDPOINT_XFER_INT:
  369. strncat(dep->name, "-int", sizeof(dep->name));
  370. break;
  371. default:
  372. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  373. }
  374. if (dep->flags & DWC3_EP_ENABLED) {
  375. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  376. dep->name);
  377. return 0;
  378. }
  379. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  380. spin_lock_irqsave(&dwc->lock, flags);
  381. ret = __dwc3_gadget_ep_enable(dep, desc);
  382. spin_unlock_irqrestore(&dwc->lock, flags);
  383. return ret;
  384. }
  385. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  386. {
  387. struct dwc3_ep *dep;
  388. struct dwc3 *dwc;
  389. unsigned long flags;
  390. int ret;
  391. if (!ep) {
  392. pr_debug("dwc3: invalid parameters\n");
  393. return -EINVAL;
  394. }
  395. dep = to_dwc3_ep(ep);
  396. dwc = dep->dwc;
  397. if (!(dep->flags & DWC3_EP_ENABLED)) {
  398. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  399. dep->name);
  400. return 0;
  401. }
  402. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  403. dep->number >> 1,
  404. (dep->number & 1) ? "in" : "out");
  405. spin_lock_irqsave(&dwc->lock, flags);
  406. ret = __dwc3_gadget_ep_disable(dep);
  407. spin_unlock_irqrestore(&dwc->lock, flags);
  408. return ret;
  409. }
  410. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  411. gfp_t gfp_flags)
  412. {
  413. struct dwc3_request *req;
  414. struct dwc3_ep *dep = to_dwc3_ep(ep);
  415. struct dwc3 *dwc = dep->dwc;
  416. req = kzalloc(sizeof(*req), gfp_flags);
  417. if (!req) {
  418. dev_err(dwc->dev, "not enough memory\n");
  419. return NULL;
  420. }
  421. req->epnum = dep->number;
  422. req->dep = dep;
  423. req->request.dma = DMA_ADDR_INVALID;
  424. return &req->request;
  425. }
  426. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  427. struct usb_request *request)
  428. {
  429. struct dwc3_request *req = to_dwc3_request(request);
  430. kfree(req);
  431. }
  432. /*
  433. * dwc3_prepare_trbs - setup TRBs from requests
  434. * @dep: endpoint for which requests are being prepared
  435. * @starting: true if the endpoint is idle and no requests are queued.
  436. *
  437. * The functions goes through the requests list and setups TRBs for the
  438. * transfers. The functions returns once there are not more TRBs available or
  439. * it run out of requests.
  440. */
  441. static struct dwc3_request *dwc3_prepare_trbs(struct dwc3_ep *dep,
  442. bool starting)
  443. {
  444. struct dwc3_request *req, *n, *ret = NULL;
  445. struct dwc3_trb_hw *trb_hw;
  446. struct dwc3_trb trb;
  447. u32 trbs_left;
  448. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  449. /* the first request must not be queued */
  450. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  451. /*
  452. * if busy & slot are equal than it is either full or empty. If we are
  453. * starting to proceed requests then we are empty. Otherwise we ar
  454. * full and don't do anything
  455. */
  456. if (!trbs_left) {
  457. if (!starting)
  458. return NULL;
  459. trbs_left = DWC3_TRB_NUM;
  460. /*
  461. * In case we start from scratch, we queue the ISOC requests
  462. * starting from slot 1. This is done because we use ring
  463. * buffer and have no LST bit to stop us. Instead, we place
  464. * IOC bit TRB_NUM/4. We try to avoid to having an interrupt
  465. * after the first request so we start at slot 1 and have
  466. * 7 requests proceed before we hit the first IOC.
  467. * Other transfer types don't use the ring buffer and are
  468. * processed from the first TRB until the last one. Since we
  469. * don't wrap around we have to start at the beginning.
  470. */
  471. if (usb_endpoint_xfer_isoc(dep->desc)) {
  472. dep->busy_slot = 1;
  473. dep->free_slot = 1;
  474. } else {
  475. dep->busy_slot = 0;
  476. dep->free_slot = 0;
  477. }
  478. }
  479. /* The last TRB is a link TRB, not used for xfer */
  480. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->desc))
  481. return NULL;
  482. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  483. unsigned int last_one = 0;
  484. unsigned int cur_slot;
  485. trb_hw = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  486. cur_slot = dep->free_slot;
  487. dep->free_slot++;
  488. /* Skip the LINK-TRB on ISOC */
  489. if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  490. usb_endpoint_xfer_isoc(dep->desc))
  491. continue;
  492. dwc3_gadget_move_request_queued(req);
  493. memset(&trb, 0, sizeof(trb));
  494. trbs_left--;
  495. /* Is our TRB pool empty? */
  496. if (!trbs_left)
  497. last_one = 1;
  498. /* Is this the last request? */
  499. if (list_empty(&dep->request_list))
  500. last_one = 1;
  501. /*
  502. * FIXME we shouldn't need to set LST bit always but we are
  503. * facing some weird problem with the Hardware where it doesn't
  504. * complete even though it has been previously started.
  505. *
  506. * While we're debugging the problem, as a workaround to
  507. * multiple TRBs handling, use only one TRB at a time.
  508. */
  509. last_one = 1;
  510. req->trb = trb_hw;
  511. if (!ret)
  512. ret = req;
  513. trb.bplh = req->request.dma;
  514. if (usb_endpoint_xfer_isoc(dep->desc)) {
  515. trb.isp_imi = true;
  516. trb.csp = true;
  517. } else {
  518. trb.lst = last_one;
  519. }
  520. switch (usb_endpoint_type(dep->desc)) {
  521. case USB_ENDPOINT_XFER_CONTROL:
  522. trb.trbctl = DWC3_TRBCTL_CONTROL_SETUP;
  523. break;
  524. case USB_ENDPOINT_XFER_ISOC:
  525. trb.trbctl = DWC3_TRBCTL_ISOCHRONOUS;
  526. /* IOC every DWC3_TRB_NUM / 4 so we can refill */
  527. if (!(cur_slot % (DWC3_TRB_NUM / 4)))
  528. trb.ioc = last_one;
  529. break;
  530. case USB_ENDPOINT_XFER_BULK:
  531. case USB_ENDPOINT_XFER_INT:
  532. trb.trbctl = DWC3_TRBCTL_NORMAL;
  533. break;
  534. default:
  535. /*
  536. * This is only possible with faulty memory because we
  537. * checked it already :)
  538. */
  539. BUG();
  540. }
  541. trb.length = req->request.length;
  542. trb.hwo = true;
  543. dwc3_trb_to_hw(&trb, trb_hw);
  544. req->trb_dma = dwc3_trb_dma_offset(dep, trb_hw);
  545. if (last_one)
  546. break;
  547. }
  548. return ret;
  549. }
  550. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  551. int start_new)
  552. {
  553. struct dwc3_gadget_ep_cmd_params params;
  554. struct dwc3_request *req;
  555. struct dwc3 *dwc = dep->dwc;
  556. int ret;
  557. u32 cmd;
  558. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  559. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  560. return -EBUSY;
  561. }
  562. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  563. /*
  564. * If we are getting here after a short-out-packet we don't enqueue any
  565. * new requests as we try to set the IOC bit only on the last request.
  566. */
  567. if (start_new) {
  568. if (list_empty(&dep->req_queued))
  569. dwc3_prepare_trbs(dep, start_new);
  570. /* req points to the first request which will be sent */
  571. req = next_request(&dep->req_queued);
  572. } else {
  573. /*
  574. * req points to the first request where HWO changed
  575. * from 0 to 1
  576. */
  577. req = dwc3_prepare_trbs(dep, start_new);
  578. }
  579. if (!req) {
  580. dep->flags |= DWC3_EP_PENDING_REQUEST;
  581. return 0;
  582. }
  583. memset(&params, 0, sizeof(params));
  584. params.param0.depstrtxfer.transfer_desc_addr_high =
  585. upper_32_bits(req->trb_dma);
  586. params.param1.depstrtxfer.transfer_desc_addr_low =
  587. lower_32_bits(req->trb_dma);
  588. if (start_new)
  589. cmd = DWC3_DEPCMD_STARTTRANSFER;
  590. else
  591. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  592. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  593. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  594. if (ret < 0) {
  595. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  596. /*
  597. * FIXME we need to iterate over the list of requests
  598. * here and stop, unmap, free and del each of the linked
  599. * requests instead of we do now.
  600. */
  601. dwc3_unmap_buffer_from_dma(req);
  602. list_del(&req->list);
  603. return ret;
  604. }
  605. dep->flags |= DWC3_EP_BUSY;
  606. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  607. dep->number);
  608. if (!dep->res_trans_idx)
  609. printk_once(KERN_ERR "%s() res_trans_idx is invalid\n", __func__);
  610. return 0;
  611. }
  612. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  613. {
  614. req->request.actual = 0;
  615. req->request.status = -EINPROGRESS;
  616. req->direction = dep->direction;
  617. req->epnum = dep->number;
  618. /*
  619. * We only add to our list of requests now and
  620. * start consuming the list once we get XferNotReady
  621. * IRQ.
  622. *
  623. * That way, we avoid doing anything that we don't need
  624. * to do now and defer it until the point we receive a
  625. * particular token from the Host side.
  626. *
  627. * This will also avoid Host cancelling URBs due to too
  628. * many NACKs.
  629. */
  630. dwc3_map_buffer_to_dma(req);
  631. list_add_tail(&req->list, &dep->request_list);
  632. /*
  633. * There is one special case: XferNotReady with
  634. * empty list of requests. We need to kick the
  635. * transfer here in that situation, otherwise
  636. * we will be NAKing forever.
  637. *
  638. * If we get XferNotReady before gadget driver
  639. * has a chance to queue a request, we will ACK
  640. * the IRQ but won't be able to receive the data
  641. * until the next request is queued. The following
  642. * code is handling exactly that.
  643. */
  644. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  645. int ret;
  646. int start_trans;
  647. start_trans = 1;
  648. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  649. dep->flags & DWC3_EP_BUSY)
  650. start_trans = 0;
  651. ret = __dwc3_gadget_kick_transfer(dep, 0, start_trans);
  652. if (ret && ret != -EBUSY) {
  653. struct dwc3 *dwc = dep->dwc;
  654. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  655. dep->name);
  656. }
  657. };
  658. return 0;
  659. }
  660. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  661. gfp_t gfp_flags)
  662. {
  663. struct dwc3_request *req = to_dwc3_request(request);
  664. struct dwc3_ep *dep = to_dwc3_ep(ep);
  665. struct dwc3 *dwc = dep->dwc;
  666. unsigned long flags;
  667. int ret;
  668. if (!dep->desc) {
  669. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  670. request, ep->name);
  671. return -ESHUTDOWN;
  672. }
  673. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  674. request, ep->name, request->length);
  675. spin_lock_irqsave(&dwc->lock, flags);
  676. ret = __dwc3_gadget_ep_queue(dep, req);
  677. spin_unlock_irqrestore(&dwc->lock, flags);
  678. return ret;
  679. }
  680. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  681. struct usb_request *request)
  682. {
  683. struct dwc3_request *req = to_dwc3_request(request);
  684. struct dwc3_request *r = NULL;
  685. struct dwc3_ep *dep = to_dwc3_ep(ep);
  686. struct dwc3 *dwc = dep->dwc;
  687. unsigned long flags;
  688. int ret = 0;
  689. spin_lock_irqsave(&dwc->lock, flags);
  690. list_for_each_entry(r, &dep->request_list, list) {
  691. if (r == req)
  692. break;
  693. }
  694. if (r != req) {
  695. list_for_each_entry(r, &dep->req_queued, list) {
  696. if (r == req)
  697. break;
  698. }
  699. if (r == req) {
  700. /* wait until it is processed */
  701. dwc3_stop_active_transfer(dwc, dep->number);
  702. goto out0;
  703. }
  704. dev_err(dwc->dev, "request %p was not queued to %s\n",
  705. request, ep->name);
  706. ret = -EINVAL;
  707. goto out0;
  708. }
  709. /* giveback the request */
  710. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  711. out0:
  712. spin_unlock_irqrestore(&dwc->lock, flags);
  713. return ret;
  714. }
  715. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
  716. {
  717. struct dwc3_gadget_ep_cmd_params params;
  718. struct dwc3 *dwc = dep->dwc;
  719. int ret;
  720. memset(&params, 0x00, sizeof(params));
  721. if (value) {
  722. if (dep->number == 0 || dep->number == 1)
  723. dwc->ep0state = EP0_STALL;
  724. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  725. DWC3_DEPCMD_SETSTALL, &params);
  726. if (ret)
  727. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  728. value ? "set" : "clear",
  729. dep->name);
  730. else
  731. dep->flags |= DWC3_EP_STALL;
  732. } else {
  733. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  734. DWC3_DEPCMD_CLEARSTALL, &params);
  735. if (ret)
  736. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  737. value ? "set" : "clear",
  738. dep->name);
  739. else
  740. dep->flags &= ~DWC3_EP_STALL;
  741. }
  742. return ret;
  743. }
  744. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  745. {
  746. struct dwc3_ep *dep = to_dwc3_ep(ep);
  747. struct dwc3 *dwc = dep->dwc;
  748. unsigned long flags;
  749. int ret;
  750. spin_lock_irqsave(&dwc->lock, flags);
  751. if (usb_endpoint_xfer_isoc(dep->desc)) {
  752. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  753. ret = -EINVAL;
  754. goto out;
  755. }
  756. ret = __dwc3_gadget_ep_set_halt(dep, value);
  757. out:
  758. spin_unlock_irqrestore(&dwc->lock, flags);
  759. return ret;
  760. }
  761. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  762. {
  763. struct dwc3_ep *dep = to_dwc3_ep(ep);
  764. dep->flags |= DWC3_EP_WEDGE;
  765. return usb_ep_set_halt(ep);
  766. }
  767. /* -------------------------------------------------------------------------- */
  768. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  769. .bLength = USB_DT_ENDPOINT_SIZE,
  770. .bDescriptorType = USB_DT_ENDPOINT,
  771. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  772. };
  773. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  774. .enable = dwc3_gadget_ep0_enable,
  775. .disable = dwc3_gadget_ep0_disable,
  776. .alloc_request = dwc3_gadget_ep_alloc_request,
  777. .free_request = dwc3_gadget_ep_free_request,
  778. .queue = dwc3_gadget_ep0_queue,
  779. .dequeue = dwc3_gadget_ep_dequeue,
  780. .set_halt = dwc3_gadget_ep_set_halt,
  781. .set_wedge = dwc3_gadget_ep_set_wedge,
  782. };
  783. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  784. .enable = dwc3_gadget_ep_enable,
  785. .disable = dwc3_gadget_ep_disable,
  786. .alloc_request = dwc3_gadget_ep_alloc_request,
  787. .free_request = dwc3_gadget_ep_free_request,
  788. .queue = dwc3_gadget_ep_queue,
  789. .dequeue = dwc3_gadget_ep_dequeue,
  790. .set_halt = dwc3_gadget_ep_set_halt,
  791. .set_wedge = dwc3_gadget_ep_set_wedge,
  792. };
  793. /* -------------------------------------------------------------------------- */
  794. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  795. {
  796. struct dwc3 *dwc = gadget_to_dwc(g);
  797. u32 reg;
  798. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  799. return DWC3_DSTS_SOFFN(reg);
  800. }
  801. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  802. {
  803. struct dwc3 *dwc = gadget_to_dwc(g);
  804. unsigned long timeout;
  805. unsigned long flags;
  806. u32 reg;
  807. int ret = 0;
  808. u8 link_state;
  809. u8 speed;
  810. spin_lock_irqsave(&dwc->lock, flags);
  811. /*
  812. * According to the Databook Remote wakeup request should
  813. * be issued only when the device is in early suspend state.
  814. *
  815. * We can check that via USB Link State bits in DSTS register.
  816. */
  817. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  818. speed = reg & DWC3_DSTS_CONNECTSPD;
  819. if (speed == DWC3_DSTS_SUPERSPEED) {
  820. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  821. ret = -EINVAL;
  822. goto out;
  823. }
  824. link_state = DWC3_DSTS_USBLNKST(reg);
  825. switch (link_state) {
  826. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  827. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  828. break;
  829. default:
  830. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  831. link_state);
  832. ret = -EINVAL;
  833. goto out;
  834. }
  835. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  836. /*
  837. * Switch link state to Recovery. In HS/FS/LS this means
  838. * RemoteWakeup Request
  839. */
  840. reg |= DWC3_DCTL_ULSTCHNG_RECOVERY;
  841. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  842. /* wait for at least 2000us */
  843. usleep_range(2000, 2500);
  844. /* write zeroes to Link Change Request */
  845. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  846. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  847. /* pool until Link State change to ON */
  848. timeout = jiffies + msecs_to_jiffies(100);
  849. while (!(time_after(jiffies, timeout))) {
  850. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  851. /* in HS, means ON */
  852. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  853. break;
  854. }
  855. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  856. dev_err(dwc->dev, "failed to send remote wakeup\n");
  857. ret = -EINVAL;
  858. }
  859. out:
  860. spin_unlock_irqrestore(&dwc->lock, flags);
  861. return ret;
  862. }
  863. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  864. int is_selfpowered)
  865. {
  866. struct dwc3 *dwc = gadget_to_dwc(g);
  867. dwc->is_selfpowered = !!is_selfpowered;
  868. return 0;
  869. }
  870. static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
  871. {
  872. u32 reg;
  873. unsigned long timeout = 500;
  874. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  875. if (is_on)
  876. reg |= DWC3_DCTL_RUN_STOP;
  877. else
  878. reg &= ~DWC3_DCTL_RUN_STOP;
  879. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  880. do {
  881. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  882. if (is_on) {
  883. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  884. break;
  885. } else {
  886. if (reg & DWC3_DSTS_DEVCTRLHLT)
  887. break;
  888. }
  889. /*
  890. * XXX reduce the 500ms delay
  891. */
  892. timeout--;
  893. if (!timeout)
  894. break;
  895. mdelay(1);
  896. } while (1);
  897. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  898. dwc->gadget_driver
  899. ? dwc->gadget_driver->function : "no-function",
  900. is_on ? "connect" : "disconnect");
  901. }
  902. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  903. {
  904. struct dwc3 *dwc = gadget_to_dwc(g);
  905. unsigned long flags;
  906. is_on = !!is_on;
  907. spin_lock_irqsave(&dwc->lock, flags);
  908. dwc3_gadget_run_stop(dwc, is_on);
  909. spin_unlock_irqrestore(&dwc->lock, flags);
  910. return 0;
  911. }
  912. static int dwc3_gadget_start(struct usb_gadget *g,
  913. struct usb_gadget_driver *driver)
  914. {
  915. struct dwc3 *dwc = gadget_to_dwc(g);
  916. struct dwc3_ep *dep;
  917. unsigned long flags;
  918. int ret = 0;
  919. u32 reg;
  920. spin_lock_irqsave(&dwc->lock, flags);
  921. if (dwc->gadget_driver) {
  922. dev_err(dwc->dev, "%s is already bound to %s\n",
  923. dwc->gadget.name,
  924. dwc->gadget_driver->driver.name);
  925. ret = -EBUSY;
  926. goto err0;
  927. }
  928. dwc->gadget_driver = driver;
  929. dwc->gadget.dev.driver = &driver->driver;
  930. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  931. /*
  932. * REVISIT: power down scale might be different
  933. * depending on PHY used, need to pass that via platform_data
  934. */
  935. reg |= DWC3_GCTL_PWRDNSCALE(0x61a)
  936. | DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_DEVICE);
  937. reg &= ~DWC3_GCTL_DISSCRAMBLE;
  938. /*
  939. * WORKAROUND: DWC3 revisions <1.90a have a bug
  940. * when The device fails to connect at SuperSpeed
  941. * and falls back to high-speed mode which causes
  942. * the device to enter in a Connect/Disconnect loop
  943. */
  944. if (dwc->revision < DWC3_REVISION_190A)
  945. reg |= DWC3_GCTL_U2RSTECN;
  946. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  947. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  948. reg &= ~(DWC3_DCFG_SPEED_MASK);
  949. reg |= DWC3_DCFG_SUPERSPEED;
  950. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  951. /* Start with SuperSpeed Default */
  952. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  953. dep = dwc->eps[0];
  954. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  955. if (ret) {
  956. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  957. goto err0;
  958. }
  959. dep = dwc->eps[1];
  960. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  961. if (ret) {
  962. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  963. goto err1;
  964. }
  965. /* begin to receive SETUP packets */
  966. dwc->ep0state = EP0_IDLE;
  967. dwc3_ep0_out_start(dwc);
  968. spin_unlock_irqrestore(&dwc->lock, flags);
  969. return 0;
  970. err1:
  971. __dwc3_gadget_ep_disable(dwc->eps[0]);
  972. err0:
  973. spin_unlock_irqrestore(&dwc->lock, flags);
  974. return ret;
  975. }
  976. static int dwc3_gadget_stop(struct usb_gadget *g,
  977. struct usb_gadget_driver *driver)
  978. {
  979. struct dwc3 *dwc = gadget_to_dwc(g);
  980. unsigned long flags;
  981. spin_lock_irqsave(&dwc->lock, flags);
  982. __dwc3_gadget_ep_disable(dwc->eps[0]);
  983. __dwc3_gadget_ep_disable(dwc->eps[1]);
  984. dwc->gadget_driver = NULL;
  985. dwc->gadget.dev.driver = NULL;
  986. spin_unlock_irqrestore(&dwc->lock, flags);
  987. return 0;
  988. }
  989. static const struct usb_gadget_ops dwc3_gadget_ops = {
  990. .get_frame = dwc3_gadget_get_frame,
  991. .wakeup = dwc3_gadget_wakeup,
  992. .set_selfpowered = dwc3_gadget_set_selfpowered,
  993. .pullup = dwc3_gadget_pullup,
  994. .udc_start = dwc3_gadget_start,
  995. .udc_stop = dwc3_gadget_stop,
  996. };
  997. /* -------------------------------------------------------------------------- */
  998. static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  999. {
  1000. struct dwc3_ep *dep;
  1001. u8 epnum;
  1002. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1003. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1004. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1005. if (!dep) {
  1006. dev_err(dwc->dev, "can't allocate endpoint %d\n",
  1007. epnum);
  1008. return -ENOMEM;
  1009. }
  1010. dep->dwc = dwc;
  1011. dep->number = epnum;
  1012. dwc->eps[epnum] = dep;
  1013. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1014. (epnum & 1) ? "in" : "out");
  1015. dep->endpoint.name = dep->name;
  1016. dep->direction = (epnum & 1);
  1017. if (epnum == 0 || epnum == 1) {
  1018. dep->endpoint.maxpacket = 512;
  1019. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1020. if (!epnum)
  1021. dwc->gadget.ep0 = &dep->endpoint;
  1022. } else {
  1023. int ret;
  1024. dep->endpoint.maxpacket = 1024;
  1025. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1026. list_add_tail(&dep->endpoint.ep_list,
  1027. &dwc->gadget.ep_list);
  1028. ret = dwc3_alloc_trb_pool(dep);
  1029. if (ret) {
  1030. dev_err(dwc->dev, "%s: failed to allocate TRB pool\n", dep->name);
  1031. return ret;
  1032. }
  1033. }
  1034. INIT_LIST_HEAD(&dep->request_list);
  1035. INIT_LIST_HEAD(&dep->req_queued);
  1036. }
  1037. return 0;
  1038. }
  1039. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1040. {
  1041. struct dwc3_ep *dep;
  1042. u8 epnum;
  1043. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1044. dep = dwc->eps[epnum];
  1045. dwc3_free_trb_pool(dep);
  1046. if (epnum != 0 && epnum != 1)
  1047. list_del(&dep->endpoint.ep_list);
  1048. kfree(dep);
  1049. }
  1050. }
  1051. static void dwc3_gadget_release(struct device *dev)
  1052. {
  1053. dev_dbg(dev, "%s\n", __func__);
  1054. }
  1055. /* -------------------------------------------------------------------------- */
  1056. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1057. const struct dwc3_event_depevt *event, int status)
  1058. {
  1059. struct dwc3_request *req;
  1060. struct dwc3_trb trb;
  1061. unsigned int count;
  1062. unsigned int s_pkt = 0;
  1063. do {
  1064. req = next_request(&dep->req_queued);
  1065. if (!req)
  1066. break;
  1067. dwc3_trb_to_nat(req->trb, &trb);
  1068. if (trb.hwo) {
  1069. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1070. dep->name, req->trb);
  1071. continue;
  1072. }
  1073. count = trb.length;
  1074. if (dep->direction) {
  1075. if (count) {
  1076. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1077. dep->name);
  1078. status = -ECONNRESET;
  1079. }
  1080. } else {
  1081. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1082. s_pkt = 1;
  1083. }
  1084. /*
  1085. * We assume here we will always receive the entire data block
  1086. * which we should receive. Meaning, if we program RX to
  1087. * receive 4K but we receive only 2K, we assume that's all we
  1088. * should receive and we simply bounce the request back to the
  1089. * gadget driver for further processing.
  1090. */
  1091. req->request.actual += req->request.length - count;
  1092. dwc3_gadget_giveback(dep, req, status);
  1093. if (s_pkt)
  1094. break;
  1095. if ((event->status & DEPEVT_STATUS_LST) && trb.lst)
  1096. break;
  1097. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1098. break;
  1099. } while (1);
  1100. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1101. return 0;
  1102. return 1;
  1103. }
  1104. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1105. struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
  1106. int start_new)
  1107. {
  1108. unsigned status = 0;
  1109. int clean_busy;
  1110. if (event->status & DEPEVT_STATUS_BUSERR)
  1111. status = -ECONNRESET;
  1112. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1113. if (clean_busy)
  1114. dep->flags &= ~DWC3_EP_BUSY;
  1115. }
  1116. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  1117. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1118. {
  1119. u32 uf;
  1120. if (list_empty(&dep->request_list)) {
  1121. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  1122. dep->name);
  1123. return;
  1124. }
  1125. if (event->parameters) {
  1126. u32 mask;
  1127. mask = ~(dep->interval - 1);
  1128. uf = event->parameters & mask;
  1129. /* 4 micro frames in the future */
  1130. uf += dep->interval * 4;
  1131. } else {
  1132. uf = 0;
  1133. }
  1134. __dwc3_gadget_kick_transfer(dep, uf, 1);
  1135. }
  1136. static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
  1137. const struct dwc3_event_depevt *event)
  1138. {
  1139. struct dwc3 *dwc = dep->dwc;
  1140. struct dwc3_event_depevt mod_ev = *event;
  1141. /*
  1142. * We were asked to remove one requests. It is possible that this
  1143. * request and a few other were started together and have the same
  1144. * transfer index. Since we stopped the complete endpoint we don't
  1145. * know how many requests were already completed (and not yet)
  1146. * reported and how could be done (later). We purge them all until
  1147. * the end of the list.
  1148. */
  1149. mod_ev.status = DEPEVT_STATUS_LST;
  1150. dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
  1151. dep->flags &= ~DWC3_EP_BUSY;
  1152. /* pending requets are ignored and are queued on XferNotReady */
  1153. if (dep->flags & DWC3_EP_WILL_SHUTDOWN) {
  1154. while (!list_empty(&dep->req_queued)) {
  1155. struct dwc3_request *req;
  1156. req = next_request(&dep->req_queued);
  1157. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  1158. }
  1159. dep->flags &= DWC3_EP_WILL_SHUTDOWN;
  1160. }
  1161. }
  1162. static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
  1163. const struct dwc3_event_depevt *event)
  1164. {
  1165. u32 param = event->parameters;
  1166. u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
  1167. switch (cmd_type) {
  1168. case DWC3_DEPCMD_ENDTRANSFER:
  1169. dwc3_process_ep_cmd_complete(dep, event);
  1170. break;
  1171. case DWC3_DEPCMD_STARTTRANSFER:
  1172. dep->res_trans_idx = param & 0x7f;
  1173. break;
  1174. default:
  1175. printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
  1176. __func__, cmd_type);
  1177. break;
  1178. };
  1179. }
  1180. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1181. const struct dwc3_event_depevt *event)
  1182. {
  1183. struct dwc3_ep *dep;
  1184. u8 epnum = event->endpoint_number;
  1185. dep = dwc->eps[epnum];
  1186. dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
  1187. dwc3_ep_event_string(event->endpoint_event));
  1188. if (epnum == 0 || epnum == 1) {
  1189. dwc3_ep0_interrupt(dwc, event);
  1190. return;
  1191. }
  1192. switch (event->endpoint_event) {
  1193. case DWC3_DEPEVT_XFERCOMPLETE:
  1194. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1195. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1196. dep->name);
  1197. return;
  1198. }
  1199. dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
  1200. break;
  1201. case DWC3_DEPEVT_XFERINPROGRESS:
  1202. if (!usb_endpoint_xfer_isoc(dep->desc)) {
  1203. dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
  1204. dep->name);
  1205. return;
  1206. }
  1207. dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
  1208. break;
  1209. case DWC3_DEPEVT_XFERNOTREADY:
  1210. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1211. dwc3_gadget_start_isoc(dwc, dep, event);
  1212. } else {
  1213. int ret;
  1214. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1215. dep->name, event->status
  1216. ? "Transfer Active"
  1217. : "Transfer Not Active");
  1218. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1219. if (!ret || ret == -EBUSY)
  1220. return;
  1221. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1222. dep->name);
  1223. }
  1224. break;
  1225. case DWC3_DEPEVT_RXTXFIFOEVT:
  1226. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1227. break;
  1228. case DWC3_DEPEVT_STREAMEVT:
  1229. dev_dbg(dwc->dev, "%s Stream Event\n", dep->name);
  1230. break;
  1231. case DWC3_DEPEVT_EPCMDCMPLT:
  1232. dwc3_ep_cmd_compl(dep, event);
  1233. break;
  1234. }
  1235. }
  1236. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1237. {
  1238. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1239. spin_unlock(&dwc->lock);
  1240. dwc->gadget_driver->disconnect(&dwc->gadget);
  1241. spin_lock(&dwc->lock);
  1242. }
  1243. }
  1244. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
  1245. {
  1246. struct dwc3_ep *dep;
  1247. struct dwc3_gadget_ep_cmd_params params;
  1248. u32 cmd;
  1249. int ret;
  1250. dep = dwc->eps[epnum];
  1251. if (dep->res_trans_idx) {
  1252. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1253. cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
  1254. cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
  1255. memset(&params, 0, sizeof(params));
  1256. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1257. WARN_ON_ONCE(ret);
  1258. }
  1259. }
  1260. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1261. {
  1262. u32 epnum;
  1263. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1264. struct dwc3_ep *dep;
  1265. dep = dwc->eps[epnum];
  1266. if (!(dep->flags & DWC3_EP_ENABLED))
  1267. continue;
  1268. __dwc3_gadget_ep_disable(dep);
  1269. }
  1270. }
  1271. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1272. {
  1273. u32 epnum;
  1274. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1275. struct dwc3_ep *dep;
  1276. struct dwc3_gadget_ep_cmd_params params;
  1277. int ret;
  1278. dep = dwc->eps[epnum];
  1279. if (!(dep->flags & DWC3_EP_STALL))
  1280. continue;
  1281. dep->flags &= ~DWC3_EP_STALL;
  1282. memset(&params, 0, sizeof(params));
  1283. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1284. DWC3_DEPCMD_CLEARSTALL, &params);
  1285. WARN_ON_ONCE(ret);
  1286. }
  1287. }
  1288. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1289. {
  1290. dev_vdbg(dwc->dev, "%s\n", __func__);
  1291. #if 0
  1292. XXX
  1293. U1/U2 is powersave optimization. Skip it for now. Anyway we need to
  1294. enable it before we can disable it.
  1295. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1296. reg &= ~DWC3_DCTL_INITU1ENA;
  1297. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1298. reg &= ~DWC3_DCTL_INITU2ENA;
  1299. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1300. #endif
  1301. dwc3_stop_active_transfers(dwc);
  1302. dwc3_disconnect_gadget(dwc);
  1303. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1304. }
  1305. static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
  1306. {
  1307. u32 reg;
  1308. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  1309. if (on)
  1310. reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
  1311. else
  1312. reg |= DWC3_GUSB3PIPECTL_SUSPHY;
  1313. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  1314. }
  1315. static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
  1316. {
  1317. u32 reg;
  1318. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  1319. if (on)
  1320. reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
  1321. else
  1322. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  1323. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  1324. }
  1325. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1326. {
  1327. u32 reg;
  1328. dev_vdbg(dwc->dev, "%s\n", __func__);
  1329. /* Enable PHYs */
  1330. dwc3_gadget_usb2_phy_power(dwc, true);
  1331. dwc3_gadget_usb3_phy_power(dwc, true);
  1332. if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
  1333. dwc3_disconnect_gadget(dwc);
  1334. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1335. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1336. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1337. dwc3_stop_active_transfers(dwc);
  1338. dwc3_clear_stall_all_ep(dwc);
  1339. /* Reset device address to zero */
  1340. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1341. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1342. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1343. /*
  1344. * Wait for RxFifo to drain
  1345. *
  1346. * REVISIT probably shouldn't wait forever.
  1347. * In case Hardware ends up in a screwed up
  1348. * case, we error out, notify the user and,
  1349. * maybe, WARN() or BUG() but leave the rest
  1350. * of the kernel working fine.
  1351. *
  1352. * REVISIT the below is rather CPU intensive,
  1353. * maybe we should read and if it doesn't work
  1354. * sleep (not busy wait) for a few useconds.
  1355. *
  1356. * REVISIT why wait until the RXFIFO is empty anyway?
  1357. */
  1358. while (!(dwc3_readl(dwc->regs, DWC3_DSTS)
  1359. & DWC3_DSTS_RXFIFOEMPTY))
  1360. cpu_relax();
  1361. }
  1362. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1363. {
  1364. u32 reg;
  1365. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1366. /*
  1367. * We change the clock only at SS but I dunno why I would want to do
  1368. * this. Maybe it becomes part of the power saving plan.
  1369. */
  1370. if (speed != DWC3_DSTS_SUPERSPEED)
  1371. return;
  1372. /*
  1373. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1374. * each time on Connect Done.
  1375. */
  1376. if (!usb30_clock)
  1377. return;
  1378. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1379. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1380. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1381. }
  1382. static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
  1383. {
  1384. switch (speed) {
  1385. case USB_SPEED_SUPER:
  1386. dwc3_gadget_usb2_phy_power(dwc, false);
  1387. break;
  1388. case USB_SPEED_HIGH:
  1389. case USB_SPEED_FULL:
  1390. case USB_SPEED_LOW:
  1391. dwc3_gadget_usb3_phy_power(dwc, false);
  1392. break;
  1393. }
  1394. }
  1395. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1396. {
  1397. struct dwc3_gadget_ep_cmd_params params;
  1398. struct dwc3_ep *dep;
  1399. int ret;
  1400. u32 reg;
  1401. u8 speed;
  1402. dev_vdbg(dwc->dev, "%s\n", __func__);
  1403. memset(&params, 0x00, sizeof(params));
  1404. dwc->ep0state = EP0_IDLE;
  1405. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1406. speed = reg & DWC3_DSTS_CONNECTSPD;
  1407. dwc->speed = speed;
  1408. dwc3_update_ram_clk_sel(dwc, speed);
  1409. switch (speed) {
  1410. case DWC3_DCFG_SUPERSPEED:
  1411. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1412. dwc->gadget.ep0->maxpacket = 512;
  1413. dwc->gadget.speed = USB_SPEED_SUPER;
  1414. break;
  1415. case DWC3_DCFG_HIGHSPEED:
  1416. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1417. dwc->gadget.ep0->maxpacket = 64;
  1418. dwc->gadget.speed = USB_SPEED_HIGH;
  1419. break;
  1420. case DWC3_DCFG_FULLSPEED2:
  1421. case DWC3_DCFG_FULLSPEED1:
  1422. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1423. dwc->gadget.ep0->maxpacket = 64;
  1424. dwc->gadget.speed = USB_SPEED_FULL;
  1425. break;
  1426. case DWC3_DCFG_LOWSPEED:
  1427. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1428. dwc->gadget.ep0->maxpacket = 8;
  1429. dwc->gadget.speed = USB_SPEED_LOW;
  1430. break;
  1431. }
  1432. /* Disable unneded PHY */
  1433. dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
  1434. dep = dwc->eps[0];
  1435. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  1436. if (ret) {
  1437. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1438. return;
  1439. }
  1440. dep = dwc->eps[1];
  1441. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  1442. if (ret) {
  1443. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1444. return;
  1445. }
  1446. /*
  1447. * Configure PHY via GUSB3PIPECTLn if required.
  1448. *
  1449. * Update GTXFIFOSIZn
  1450. *
  1451. * In both cases reset values should be sufficient.
  1452. */
  1453. }
  1454. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1455. {
  1456. dev_vdbg(dwc->dev, "%s\n", __func__);
  1457. /*
  1458. * TODO take core out of low power mode when that's
  1459. * implemented.
  1460. */
  1461. dwc->gadget_driver->resume(&dwc->gadget);
  1462. }
  1463. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1464. unsigned int evtinfo)
  1465. {
  1466. dev_vdbg(dwc->dev, "%s\n", __func__);
  1467. /* The fith bit says SuperSpeed yes or no. */
  1468. dwc->link_state = evtinfo & DWC3_LINK_STATE_MASK;
  1469. }
  1470. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1471. const struct dwc3_event_devt *event)
  1472. {
  1473. switch (event->type) {
  1474. case DWC3_DEVICE_EVENT_DISCONNECT:
  1475. dwc3_gadget_disconnect_interrupt(dwc);
  1476. break;
  1477. case DWC3_DEVICE_EVENT_RESET:
  1478. dwc3_gadget_reset_interrupt(dwc);
  1479. break;
  1480. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1481. dwc3_gadget_conndone_interrupt(dwc);
  1482. break;
  1483. case DWC3_DEVICE_EVENT_WAKEUP:
  1484. dwc3_gadget_wakeup_interrupt(dwc);
  1485. break;
  1486. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1487. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1488. break;
  1489. case DWC3_DEVICE_EVENT_EOPF:
  1490. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  1491. break;
  1492. case DWC3_DEVICE_EVENT_SOF:
  1493. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  1494. break;
  1495. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  1496. dev_vdbg(dwc->dev, "Erratic Error\n");
  1497. break;
  1498. case DWC3_DEVICE_EVENT_CMD_CMPL:
  1499. dev_vdbg(dwc->dev, "Command Complete\n");
  1500. break;
  1501. case DWC3_DEVICE_EVENT_OVERFLOW:
  1502. dev_vdbg(dwc->dev, "Overflow\n");
  1503. break;
  1504. default:
  1505. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  1506. }
  1507. }
  1508. static void dwc3_process_event_entry(struct dwc3 *dwc,
  1509. const union dwc3_event *event)
  1510. {
  1511. /* Endpoint IRQ, handle it and return early */
  1512. if (event->type.is_devspec == 0) {
  1513. /* depevt */
  1514. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  1515. }
  1516. switch (event->type.type) {
  1517. case DWC3_EVENT_TYPE_DEV:
  1518. dwc3_gadget_interrupt(dwc, &event->devt);
  1519. break;
  1520. /* REVISIT what to do with Carkit and I2C events ? */
  1521. default:
  1522. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  1523. }
  1524. }
  1525. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  1526. {
  1527. struct dwc3_event_buffer *evt;
  1528. int left;
  1529. u32 count;
  1530. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  1531. count &= DWC3_GEVNTCOUNT_MASK;
  1532. if (!count)
  1533. return IRQ_NONE;
  1534. evt = dwc->ev_buffs[buf];
  1535. left = count;
  1536. while (left > 0) {
  1537. union dwc3_event event;
  1538. memcpy(&event.raw, (evt->buf + evt->lpos), sizeof(event.raw));
  1539. dwc3_process_event_entry(dwc, &event);
  1540. /*
  1541. * XXX we wrap around correctly to the next entry as almost all
  1542. * entries are 4 bytes in size. There is one entry which has 12
  1543. * bytes which is a regular entry followed by 8 bytes data. ATM
  1544. * I don't know how things are organized if were get next to the
  1545. * a boundary so I worry about that once we try to handle that.
  1546. */
  1547. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  1548. left -= 4;
  1549. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  1550. }
  1551. return IRQ_HANDLED;
  1552. }
  1553. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  1554. {
  1555. struct dwc3 *dwc = _dwc;
  1556. int i;
  1557. irqreturn_t ret = IRQ_NONE;
  1558. spin_lock(&dwc->lock);
  1559. for (i = 0; i < DWC3_EVENT_BUFFERS_NUM; i++) {
  1560. irqreturn_t status;
  1561. status = dwc3_process_event_buf(dwc, i);
  1562. if (status == IRQ_HANDLED)
  1563. ret = status;
  1564. }
  1565. spin_unlock(&dwc->lock);
  1566. return ret;
  1567. }
  1568. /**
  1569. * dwc3_gadget_init - Initializes gadget related registers
  1570. * @dwc: Pointer to out controller context structure
  1571. *
  1572. * Returns 0 on success otherwise negative errno.
  1573. */
  1574. int __devinit dwc3_gadget_init(struct dwc3 *dwc)
  1575. {
  1576. u32 reg;
  1577. int ret;
  1578. int irq;
  1579. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1580. &dwc->ctrl_req_addr, GFP_KERNEL);
  1581. if (!dwc->ctrl_req) {
  1582. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  1583. ret = -ENOMEM;
  1584. goto err0;
  1585. }
  1586. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1587. &dwc->ep0_trb_addr, GFP_KERNEL);
  1588. if (!dwc->ep0_trb) {
  1589. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  1590. ret = -ENOMEM;
  1591. goto err1;
  1592. }
  1593. dwc->setup_buf = dma_alloc_coherent(dwc->dev,
  1594. sizeof(*dwc->setup_buf) * 2,
  1595. &dwc->setup_buf_addr, GFP_KERNEL);
  1596. if (!dwc->setup_buf) {
  1597. dev_err(dwc->dev, "failed to allocate setup buffer\n");
  1598. ret = -ENOMEM;
  1599. goto err2;
  1600. }
  1601. dev_set_name(&dwc->gadget.dev, "gadget");
  1602. dwc->gadget.ops = &dwc3_gadget_ops;
  1603. dwc->gadget.is_dualspeed = true;
  1604. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1605. dwc->gadget.dev.parent = dwc->dev;
  1606. dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
  1607. dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
  1608. dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
  1609. dwc->gadget.dev.release = dwc3_gadget_release;
  1610. dwc->gadget.name = "dwc3-gadget";
  1611. /*
  1612. * REVISIT: Here we should clear all pending IRQs to be
  1613. * sure we're starting from a well known location.
  1614. */
  1615. ret = dwc3_gadget_init_endpoints(dwc);
  1616. if (ret)
  1617. goto err3;
  1618. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1619. ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
  1620. "dwc3", dwc);
  1621. if (ret) {
  1622. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1623. irq, ret);
  1624. goto err4;
  1625. }
  1626. /* Enable all but Start and End of Frame IRQs */
  1627. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1628. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1629. DWC3_DEVTEN_CMDCMPLTEN |
  1630. DWC3_DEVTEN_ERRTICERREN |
  1631. DWC3_DEVTEN_WKUPEVTEN |
  1632. DWC3_DEVTEN_ULSTCNGEN |
  1633. DWC3_DEVTEN_CONNECTDONEEN |
  1634. DWC3_DEVTEN_USBRSTEN |
  1635. DWC3_DEVTEN_DISCONNEVTEN);
  1636. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1637. ret = device_register(&dwc->gadget.dev);
  1638. if (ret) {
  1639. dev_err(dwc->dev, "failed to register gadget device\n");
  1640. put_device(&dwc->gadget.dev);
  1641. goto err5;
  1642. }
  1643. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  1644. if (ret) {
  1645. dev_err(dwc->dev, "failed to register udc\n");
  1646. goto err6;
  1647. }
  1648. return 0;
  1649. err6:
  1650. device_unregister(&dwc->gadget.dev);
  1651. err5:
  1652. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1653. free_irq(irq, dwc);
  1654. err4:
  1655. dwc3_gadget_free_endpoints(dwc);
  1656. err3:
  1657. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1658. dwc->setup_buf, dwc->setup_buf_addr);
  1659. err2:
  1660. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1661. dwc->ep0_trb, dwc->ep0_trb_addr);
  1662. err1:
  1663. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1664. dwc->ctrl_req, dwc->ctrl_req_addr);
  1665. err0:
  1666. return ret;
  1667. }
  1668. void dwc3_gadget_exit(struct dwc3 *dwc)
  1669. {
  1670. int irq;
  1671. int i;
  1672. usb_del_gadget_udc(&dwc->gadget);
  1673. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1674. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1675. free_irq(irq, dwc);
  1676. for (i = 0; i < ARRAY_SIZE(dwc->eps); i++)
  1677. __dwc3_gadget_ep_disable(dwc->eps[i]);
  1678. dwc3_gadget_free_endpoints(dwc);
  1679. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1680. dwc->setup_buf, dwc->setup_buf_addr);
  1681. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1682. dwc->ep0_trb, dwc->ep0_trb_addr);
  1683. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1684. dwc->ctrl_req, dwc->ctrl_req_addr);
  1685. device_unregister(&dwc->gadget.dev);
  1686. }