ep0.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782
  1. /**
  2. * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. * All rights reserved.
  6. *
  7. * Authors: Felipe Balbi <balbi@ti.com>,
  8. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions, and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce the above copyright
  17. * notice, this list of conditions and the following disclaimer in the
  18. * documentation and/or other materials provided with the distribution.
  19. * 3. The names of the above-listed copyright holders may not be used
  20. * to endorse or promote products derived from this software without
  21. * specific prior written permission.
  22. *
  23. * ALTERNATIVELY, this software may be distributed under the terms of the
  24. * GNU General Public License ("GPL") version 2, as published by the Free
  25. * Software Foundation.
  26. *
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  28. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  29. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  30. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  31. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  32. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  33. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  34. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  35. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  36. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  37. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  38. */
  39. #include <linux/kernel.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/io.h>
  46. #include <linux/list.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/usb/ch9.h>
  49. #include <linux/usb/gadget.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  54. const struct dwc3_event_depevt *event);
  55. static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
  56. {
  57. switch (state) {
  58. case EP0_UNCONNECTED:
  59. return "Unconnected";
  60. case EP0_IDLE:
  61. return "Idle";
  62. case EP0_IN_DATA_PHASE:
  63. return "IN Data Phase";
  64. case EP0_OUT_DATA_PHASE:
  65. return "OUT Data Phase";
  66. case EP0_IN_WAIT_GADGET:
  67. return "IN Wait Gadget";
  68. case EP0_OUT_WAIT_GADGET:
  69. return "OUT Wait Gadget";
  70. case EP0_IN_WAIT_NRDY:
  71. return "IN Wait NRDY";
  72. case EP0_OUT_WAIT_NRDY:
  73. return "OUT Wait NRDY";
  74. case EP0_IN_STATUS_PHASE:
  75. return "IN Status Phase";
  76. case EP0_OUT_STATUS_PHASE:
  77. return "OUT Status Phase";
  78. case EP0_STALL:
  79. return "Stall";
  80. default:
  81. return "UNKNOWN";
  82. }
  83. }
  84. static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
  85. u32 len)
  86. {
  87. struct dwc3_gadget_ep_cmd_params params;
  88. struct dwc3_trb_hw *trb_hw;
  89. struct dwc3_trb trb;
  90. struct dwc3_ep *dep;
  91. int ret;
  92. dep = dwc->eps[epnum];
  93. trb_hw = dwc->ep0_trb;
  94. memset(&trb, 0, sizeof(trb));
  95. switch (dwc->ep0state) {
  96. case EP0_IDLE:
  97. trb.trbctl = DWC3_TRBCTL_CONTROL_SETUP;
  98. break;
  99. case EP0_IN_WAIT_NRDY:
  100. case EP0_OUT_WAIT_NRDY:
  101. case EP0_IN_STATUS_PHASE:
  102. case EP0_OUT_STATUS_PHASE:
  103. if (dwc->three_stage_setup)
  104. trb.trbctl = DWC3_TRBCTL_CONTROL_STATUS3;
  105. else
  106. trb.trbctl = DWC3_TRBCTL_CONTROL_STATUS2;
  107. if (dwc->ep0state == EP0_IN_WAIT_NRDY)
  108. dwc->ep0state = EP0_IN_STATUS_PHASE;
  109. else if (dwc->ep0state == EP0_OUT_WAIT_NRDY)
  110. dwc->ep0state = EP0_OUT_STATUS_PHASE;
  111. break;
  112. case EP0_IN_WAIT_GADGET:
  113. dwc->ep0state = EP0_IN_WAIT_NRDY;
  114. return 0;
  115. break;
  116. case EP0_OUT_WAIT_GADGET:
  117. dwc->ep0state = EP0_OUT_WAIT_NRDY;
  118. return 0;
  119. break;
  120. case EP0_IN_DATA_PHASE:
  121. case EP0_OUT_DATA_PHASE:
  122. trb.trbctl = DWC3_TRBCTL_CONTROL_DATA;
  123. break;
  124. default:
  125. dev_err(dwc->dev, "%s() can't in state %d\n", __func__,
  126. dwc->ep0state);
  127. return -EINVAL;
  128. }
  129. trb.bplh = buf_dma;
  130. trb.length = len;
  131. trb.hwo = 1;
  132. trb.lst = 1;
  133. trb.ioc = 1;
  134. trb.isp_imi = 1;
  135. dwc3_trb_to_hw(&trb, trb_hw);
  136. memset(&params, 0, sizeof(params));
  137. params.param0.depstrtxfer.transfer_desc_addr_high =
  138. upper_32_bits(dwc->ep0_trb_addr);
  139. params.param1.depstrtxfer.transfer_desc_addr_low =
  140. lower_32_bits(dwc->ep0_trb_addr);
  141. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  142. DWC3_DEPCMD_STARTTRANSFER, &params);
  143. if (ret < 0) {
  144. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  145. return ret;
  146. }
  147. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  148. dep->number);
  149. return 0;
  150. }
  151. static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
  152. struct dwc3_request *req)
  153. {
  154. struct dwc3 *dwc = dep->dwc;
  155. int ret;
  156. req->request.actual = 0;
  157. req->request.status = -EINPROGRESS;
  158. req->direction = dep->direction;
  159. req->epnum = dep->number;
  160. list_add_tail(&req->list, &dep->request_list);
  161. dwc3_map_buffer_to_dma(req);
  162. ret = dwc3_ep0_start_trans(dwc, dep->number, req->request.dma,
  163. req->request.length);
  164. if (ret < 0) {
  165. list_del(&req->list);
  166. dwc3_unmap_buffer_from_dma(req);
  167. }
  168. return ret;
  169. }
  170. int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
  171. gfp_t gfp_flags)
  172. {
  173. struct dwc3_request *req = to_dwc3_request(request);
  174. struct dwc3_ep *dep = to_dwc3_ep(ep);
  175. struct dwc3 *dwc = dep->dwc;
  176. unsigned long flags;
  177. int ret;
  178. switch (dwc->ep0state) {
  179. case EP0_IN_DATA_PHASE:
  180. case EP0_IN_WAIT_GADGET:
  181. case EP0_IN_WAIT_NRDY:
  182. case EP0_IN_STATUS_PHASE:
  183. dep = dwc->eps[1];
  184. break;
  185. case EP0_OUT_DATA_PHASE:
  186. case EP0_OUT_WAIT_GADGET:
  187. case EP0_OUT_WAIT_NRDY:
  188. case EP0_OUT_STATUS_PHASE:
  189. dep = dwc->eps[0];
  190. break;
  191. default:
  192. return -EINVAL;
  193. }
  194. spin_lock_irqsave(&dwc->lock, flags);
  195. if (!dep->desc) {
  196. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  197. request, dep->name);
  198. ret = -ESHUTDOWN;
  199. goto out;
  200. }
  201. /* we share one TRB for ep0/1 */
  202. if (!list_empty(&dwc->eps[0]->request_list) ||
  203. !list_empty(&dwc->eps[1]->request_list) ||
  204. dwc->ep0_status_pending) {
  205. ret = -EBUSY;
  206. goto out;
  207. }
  208. dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
  209. request, dep->name, request->length,
  210. dwc3_ep0_state_string(dwc->ep0state));
  211. ret = __dwc3_gadget_ep0_queue(dep, req);
  212. out:
  213. spin_unlock_irqrestore(&dwc->lock, flags);
  214. return ret;
  215. }
  216. static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
  217. {
  218. /* stall is always issued on EP0 */
  219. __dwc3_gadget_ep_set_halt(dwc->eps[0], 1);
  220. dwc->eps[0]->flags &= ~DWC3_EP_STALL;
  221. dwc->ep0state = EP0_IDLE;
  222. dwc3_ep0_out_start(dwc);
  223. }
  224. void dwc3_ep0_out_start(struct dwc3 *dwc)
  225. {
  226. struct dwc3_ep *dep;
  227. int ret;
  228. dep = dwc->eps[0];
  229. ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8);
  230. WARN_ON(ret < 0);
  231. }
  232. /*
  233. * Send a zero length packet for the status phase of the control transfer
  234. */
  235. static void dwc3_ep0_do_setup_status(struct dwc3 *dwc,
  236. const struct dwc3_event_depevt *event)
  237. {
  238. struct dwc3_ep *dep;
  239. int ret;
  240. u32 epnum;
  241. epnum = event->endpoint_number;
  242. dep = dwc->eps[epnum];
  243. if (epnum)
  244. dwc->ep0state = EP0_IN_STATUS_PHASE;
  245. else
  246. dwc->ep0state = EP0_OUT_STATUS_PHASE;
  247. /*
  248. * Not sure Why I need a buffer for a zero transfer. Maybe the
  249. * HW reacts strange on a NULL pointer
  250. */
  251. ret = dwc3_ep0_start_trans(dwc, epnum, dwc->ctrl_req_addr, 0);
  252. if (ret) {
  253. dev_dbg(dwc->dev, "failed to start transfer, stalling\n");
  254. dwc3_ep0_stall_and_restart(dwc);
  255. }
  256. }
  257. static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
  258. {
  259. struct dwc3_ep *dep;
  260. u32 windex = le16_to_cpu(wIndex_le);
  261. u32 epnum;
  262. epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
  263. if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
  264. epnum |= 1;
  265. dep = dwc->eps[epnum];
  266. if (dep->flags & DWC3_EP_ENABLED)
  267. return dep;
  268. return NULL;
  269. }
  270. static void dwc3_ep0_send_status_response(struct dwc3 *dwc)
  271. {
  272. u32 epnum;
  273. if (dwc->ep0state == EP0_IN_DATA_PHASE)
  274. epnum = 1;
  275. else
  276. epnum = 0;
  277. dwc3_ep0_start_trans(dwc, epnum, dwc->ctrl_req_addr,
  278. dwc->ep0_usb_req.length);
  279. dwc->ep0_status_pending = 1;
  280. }
  281. /*
  282. * ch 9.4.5
  283. */
  284. static int dwc3_ep0_handle_status(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  285. {
  286. struct dwc3_ep *dep;
  287. u32 recip;
  288. u16 usb_status = 0;
  289. __le16 *response_pkt;
  290. recip = ctrl->bRequestType & USB_RECIP_MASK;
  291. switch (recip) {
  292. case USB_RECIP_DEVICE:
  293. /*
  294. * We are self-powered. U1/U2/LTM will be set later
  295. * once we handle this states. RemoteWakeup is 0 on SS
  296. */
  297. usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
  298. break;
  299. case USB_RECIP_INTERFACE:
  300. /*
  301. * Function Remote Wake Capable D0
  302. * Function Remote Wakeup D1
  303. */
  304. break;
  305. case USB_RECIP_ENDPOINT:
  306. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  307. if (!dep)
  308. return -EINVAL;
  309. if (dep->flags & DWC3_EP_STALL)
  310. usb_status = 1 << USB_ENDPOINT_HALT;
  311. break;
  312. default:
  313. return -EINVAL;
  314. };
  315. response_pkt = (__le16 *) dwc->setup_buf;
  316. *response_pkt = cpu_to_le16(usb_status);
  317. dwc->ep0_usb_req.length = sizeof(*response_pkt);
  318. dwc3_ep0_send_status_response(dwc);
  319. return 0;
  320. }
  321. static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
  322. struct usb_ctrlrequest *ctrl, int set)
  323. {
  324. struct dwc3_ep *dep;
  325. u32 recip;
  326. u32 wValue;
  327. u32 wIndex;
  328. u32 reg;
  329. int ret;
  330. u32 mode;
  331. wValue = le16_to_cpu(ctrl->wValue);
  332. wIndex = le16_to_cpu(ctrl->wIndex);
  333. recip = ctrl->bRequestType & USB_RECIP_MASK;
  334. switch (recip) {
  335. case USB_RECIP_DEVICE:
  336. /*
  337. * 9.4.1 says only only for SS, in AddressState only for
  338. * default control pipe
  339. */
  340. switch (wValue) {
  341. case USB_DEVICE_U1_ENABLE:
  342. case USB_DEVICE_U2_ENABLE:
  343. case USB_DEVICE_LTM_ENABLE:
  344. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  345. return -EINVAL;
  346. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  347. return -EINVAL;
  348. }
  349. /* XXX add U[12] & LTM */
  350. switch (wValue) {
  351. case USB_DEVICE_REMOTE_WAKEUP:
  352. break;
  353. case USB_DEVICE_U1_ENABLE:
  354. break;
  355. case USB_DEVICE_U2_ENABLE:
  356. break;
  357. case USB_DEVICE_LTM_ENABLE:
  358. break;
  359. case USB_DEVICE_TEST_MODE:
  360. if ((wIndex & 0xff) != 0)
  361. return -EINVAL;
  362. if (!set)
  363. return -EINVAL;
  364. mode = wIndex >> 8;
  365. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  366. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  367. switch (mode) {
  368. case TEST_J:
  369. case TEST_K:
  370. case TEST_SE0_NAK:
  371. case TEST_PACKET:
  372. case TEST_FORCE_EN:
  373. reg |= mode << 1;
  374. break;
  375. default:
  376. return -EINVAL;
  377. }
  378. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  379. break;
  380. default:
  381. return -EINVAL;
  382. }
  383. break;
  384. case USB_RECIP_INTERFACE:
  385. switch (wValue) {
  386. case USB_INTRF_FUNC_SUSPEND:
  387. if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
  388. /* XXX enable Low power suspend */
  389. ;
  390. if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
  391. /* XXX enable remote wakeup */
  392. ;
  393. break;
  394. default:
  395. return -EINVAL;
  396. }
  397. break;
  398. case USB_RECIP_ENDPOINT:
  399. switch (wValue) {
  400. case USB_ENDPOINT_HALT:
  401. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  402. if (!dep)
  403. return -EINVAL;
  404. ret = __dwc3_gadget_ep_set_halt(dep, set);
  405. if (ret)
  406. return -EINVAL;
  407. break;
  408. default:
  409. return -EINVAL;
  410. }
  411. break;
  412. default:
  413. return -EINVAL;
  414. };
  415. dwc->ep0state = EP0_IN_WAIT_NRDY;
  416. return 0;
  417. }
  418. static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  419. {
  420. int ret = 0;
  421. u32 addr;
  422. u32 reg;
  423. addr = le16_to_cpu(ctrl->wValue);
  424. if (addr > 127)
  425. return -EINVAL;
  426. switch (dwc->dev_state) {
  427. case DWC3_DEFAULT_STATE:
  428. case DWC3_ADDRESS_STATE:
  429. /*
  430. * Not sure if we should program DevAddr now or later
  431. */
  432. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  433. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  434. reg |= DWC3_DCFG_DEVADDR(addr);
  435. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  436. if (addr)
  437. dwc->dev_state = DWC3_ADDRESS_STATE;
  438. else
  439. dwc->dev_state = DWC3_DEFAULT_STATE;
  440. break;
  441. case DWC3_CONFIGURED_STATE:
  442. ret = -EINVAL;
  443. break;
  444. }
  445. dwc->ep0state = EP0_IN_WAIT_NRDY;
  446. return ret;
  447. }
  448. static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  449. {
  450. int ret;
  451. spin_unlock(&dwc->lock);
  452. ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
  453. spin_lock(&dwc->lock);
  454. return ret;
  455. }
  456. static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  457. {
  458. u32 cfg;
  459. int ret;
  460. cfg = le16_to_cpu(ctrl->wValue);
  461. switch (dwc->dev_state) {
  462. case DWC3_DEFAULT_STATE:
  463. return -EINVAL;
  464. break;
  465. case DWC3_ADDRESS_STATE:
  466. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  467. /* if the cfg matches and the cfg is non zero */
  468. if (!ret && cfg)
  469. dwc->dev_state = DWC3_CONFIGURED_STATE;
  470. break;
  471. case DWC3_CONFIGURED_STATE:
  472. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  473. if (!cfg)
  474. dwc->dev_state = DWC3_ADDRESS_STATE;
  475. break;
  476. }
  477. return 0;
  478. }
  479. static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  480. {
  481. int ret;
  482. switch (ctrl->bRequest) {
  483. case USB_REQ_GET_STATUS:
  484. dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
  485. ret = dwc3_ep0_handle_status(dwc, ctrl);
  486. break;
  487. case USB_REQ_CLEAR_FEATURE:
  488. dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
  489. ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
  490. break;
  491. case USB_REQ_SET_FEATURE:
  492. dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
  493. ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
  494. break;
  495. case USB_REQ_SET_ADDRESS:
  496. dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
  497. ret = dwc3_ep0_set_address(dwc, ctrl);
  498. break;
  499. case USB_REQ_SET_CONFIGURATION:
  500. dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
  501. ret = dwc3_ep0_set_config(dwc, ctrl);
  502. break;
  503. default:
  504. dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
  505. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  506. break;
  507. };
  508. return ret;
  509. }
  510. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  511. const struct dwc3_event_depevt *event)
  512. {
  513. struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
  514. int ret;
  515. u32 len;
  516. if (!dwc->gadget_driver)
  517. goto err;
  518. len = le16_to_cpu(ctrl->wLength);
  519. if (!len) {
  520. dwc->ep0state = EP0_IN_WAIT_GADGET;
  521. dwc->three_stage_setup = 0;
  522. } else {
  523. dwc->three_stage_setup = 1;
  524. if (ctrl->bRequestType & USB_DIR_IN)
  525. dwc->ep0state = EP0_IN_DATA_PHASE;
  526. else
  527. dwc->ep0state = EP0_OUT_DATA_PHASE;
  528. }
  529. if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  530. ret = dwc3_ep0_std_request(dwc, ctrl);
  531. else
  532. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  533. if (ret >= 0)
  534. return;
  535. err:
  536. dwc3_ep0_stall_and_restart(dwc);
  537. }
  538. static void dwc3_ep0_complete_data(struct dwc3 *dwc,
  539. const struct dwc3_event_depevt *event)
  540. {
  541. struct dwc3_request *r = NULL;
  542. struct usb_request *ur;
  543. struct dwc3_trb trb;
  544. struct dwc3_ep *dep;
  545. u32 transfered;
  546. u8 epnum;
  547. epnum = event->endpoint_number;
  548. dep = dwc->eps[epnum];
  549. if (!dwc->ep0_status_pending) {
  550. r = next_request(&dep->request_list);
  551. ur = &r->request;
  552. } else {
  553. ur = &dwc->ep0_usb_req;
  554. dwc->ep0_status_pending = 0;
  555. }
  556. dwc3_trb_to_nat(dwc->ep0_trb, &trb);
  557. transfered = ur->length - trb.length;
  558. ur->actual += transfered;
  559. if ((epnum & 1) && ur->actual < ur->length) {
  560. /* for some reason we did not get everything out */
  561. dwc3_ep0_stall_and_restart(dwc);
  562. dwc3_gadget_giveback(dep, r, -ECONNRESET);
  563. } else {
  564. /*
  565. * handle the case where we have to send a zero packet. This
  566. * seems to be case when req.length > maxpacket. Could it be?
  567. */
  568. /* The transfer is complete, wait for HOST */
  569. if (epnum & 1)
  570. dwc->ep0state = EP0_IN_WAIT_NRDY;
  571. else
  572. dwc->ep0state = EP0_OUT_WAIT_NRDY;
  573. if (r)
  574. dwc3_gadget_giveback(dep, r, 0);
  575. }
  576. }
  577. static void dwc3_ep0_complete_req(struct dwc3 *dwc,
  578. const struct dwc3_event_depevt *event)
  579. {
  580. struct dwc3_request *r;
  581. struct dwc3_ep *dep;
  582. u8 epnum;
  583. epnum = event->endpoint_number;
  584. dep = dwc->eps[epnum];
  585. if (!list_empty(&dep->request_list)) {
  586. r = next_request(&dep->request_list);
  587. dwc3_gadget_giveback(dep, r, 0);
  588. }
  589. dwc->ep0state = EP0_IDLE;
  590. dwc3_ep0_out_start(dwc);
  591. }
  592. static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
  593. const struct dwc3_event_depevt *event)
  594. {
  595. switch (dwc->ep0state) {
  596. case EP0_IDLE:
  597. dwc3_ep0_inspect_setup(dwc, event);
  598. break;
  599. case EP0_IN_DATA_PHASE:
  600. case EP0_OUT_DATA_PHASE:
  601. dwc3_ep0_complete_data(dwc, event);
  602. break;
  603. case EP0_IN_STATUS_PHASE:
  604. case EP0_OUT_STATUS_PHASE:
  605. dwc3_ep0_complete_req(dwc, event);
  606. break;
  607. case EP0_IN_WAIT_NRDY:
  608. case EP0_OUT_WAIT_NRDY:
  609. case EP0_IN_WAIT_GADGET:
  610. case EP0_OUT_WAIT_GADGET:
  611. case EP0_UNCONNECTED:
  612. case EP0_STALL:
  613. break;
  614. }
  615. }
  616. static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
  617. const struct dwc3_event_depevt *event)
  618. {
  619. switch (dwc->ep0state) {
  620. case EP0_IN_WAIT_GADGET:
  621. dwc->ep0state = EP0_IN_WAIT_NRDY;
  622. break;
  623. case EP0_OUT_WAIT_GADGET:
  624. dwc->ep0state = EP0_OUT_WAIT_NRDY;
  625. break;
  626. case EP0_IN_WAIT_NRDY:
  627. case EP0_OUT_WAIT_NRDY:
  628. dwc3_ep0_do_setup_status(dwc, event);
  629. break;
  630. case EP0_IDLE:
  631. case EP0_IN_STATUS_PHASE:
  632. case EP0_OUT_STATUS_PHASE:
  633. case EP0_IN_DATA_PHASE:
  634. case EP0_OUT_DATA_PHASE:
  635. case EP0_UNCONNECTED:
  636. case EP0_STALL:
  637. break;
  638. }
  639. }
  640. void dwc3_ep0_interrupt(struct dwc3 *dwc,
  641. const const struct dwc3_event_depevt *event)
  642. {
  643. u8 epnum = event->endpoint_number;
  644. dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
  645. dwc3_ep_event_string(event->endpoint_event),
  646. epnum, (epnum & 1) ? "in" : "out",
  647. dwc3_ep0_state_string(dwc->ep0state));
  648. switch (event->endpoint_event) {
  649. case DWC3_DEPEVT_XFERCOMPLETE:
  650. dwc3_ep0_xfer_complete(dwc, event);
  651. break;
  652. case DWC3_DEPEVT_XFERNOTREADY:
  653. dwc3_ep0_xfernotready(dwc, event);
  654. break;
  655. case DWC3_DEPEVT_XFERINPROGRESS:
  656. case DWC3_DEPEVT_RXTXFIFOEVT:
  657. case DWC3_DEPEVT_STREAMEVT:
  658. case DWC3_DEPEVT_EPCMDCMPLT:
  659. break;
  660. }
  661. }