setup-sh7786.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886
  1. /*
  2. * SH7786 Setup
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  6. * Paul Mundt <paul.mundt@renesas.com>
  7. *
  8. * Based on SH7785 Setup
  9. *
  10. * Copyright (C) 2007 Paul Mundt
  11. *
  12. * This file is subject to the terms and conditions of the GNU General Public
  13. * License. See the file "COPYING" in the main directory of this archive
  14. * for more details.
  15. */
  16. #include <linux/platform_device.h>
  17. #include <linux/init.h>
  18. #include <linux/serial.h>
  19. #include <linux/serial_sci.h>
  20. #include <linux/io.h>
  21. #include <linux/mm.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/sh_timer.h>
  24. #include <asm/mmzone.h>
  25. static struct plat_sci_port scif0_platform_data = {
  26. .mapbase = 0xffea0000,
  27. .flags = UPF_BOOT_AUTOCONF,
  28. .type = PORT_SCIF,
  29. .irqs = { 40, 41, 43, 42 },
  30. };
  31. static struct platform_device scif0_device = {
  32. .name = "sh-sci",
  33. .id = 0,
  34. .dev = {
  35. .platform_data = &scif0_platform_data,
  36. },
  37. };
  38. /*
  39. * The rest of these all have multiplexed IRQs
  40. */
  41. static struct plat_sci_port scif1_platform_data = {
  42. .mapbase = 0xffeb0000,
  43. .flags = UPF_BOOT_AUTOCONF,
  44. .type = PORT_SCIF,
  45. .irqs = { 44, 44, 44, 44 },
  46. };
  47. static struct platform_device scif1_device = {
  48. .name = "sh-sci",
  49. .id = 1,
  50. .dev = {
  51. .platform_data = &scif1_platform_data,
  52. },
  53. };
  54. static struct plat_sci_port scif2_platform_data = {
  55. .mapbase = 0xffec0000,
  56. .flags = UPF_BOOT_AUTOCONF,
  57. .type = PORT_SCIF,
  58. .irqs = { 50, 50, 50, 50 },
  59. };
  60. static struct platform_device scif2_device = {
  61. .name = "sh-sci",
  62. .id = 2,
  63. .dev = {
  64. .platform_data = &scif2_platform_data,
  65. },
  66. };
  67. static struct plat_sci_port scif3_platform_data = {
  68. .mapbase = 0xffed0000,
  69. .flags = UPF_BOOT_AUTOCONF,
  70. .type = PORT_SCIF,
  71. .irqs = { 51, 51, 51, 51 },
  72. };
  73. static struct platform_device scif3_device = {
  74. .name = "sh-sci",
  75. .id = 3,
  76. .dev = {
  77. .platform_data = &scif3_platform_data,
  78. },
  79. };
  80. static struct plat_sci_port scif4_platform_data = {
  81. .mapbase = 0xffee0000,
  82. .flags = UPF_BOOT_AUTOCONF,
  83. .type = PORT_SCIF,
  84. .irqs = { 52, 52, 52, 52 },
  85. };
  86. static struct platform_device scif4_device = {
  87. .name = "sh-sci",
  88. .id = 4,
  89. .dev = {
  90. .platform_data = &scif4_platform_data,
  91. },
  92. };
  93. static struct plat_sci_port scif5_platform_data = {
  94. .mapbase = 0xffef0000,
  95. .flags = UPF_BOOT_AUTOCONF,
  96. .type = PORT_SCIF,
  97. .irqs = { 53, 53, 53, 53 },
  98. };
  99. static struct platform_device scif5_device = {
  100. .name = "sh-sci",
  101. .id = 5,
  102. .dev = {
  103. .platform_data = &scif5_platform_data,
  104. },
  105. };
  106. static struct sh_timer_config tmu0_platform_data = {
  107. .channel_offset = 0x04,
  108. .timer_bit = 0,
  109. .clockevent_rating = 200,
  110. };
  111. static struct resource tmu0_resources[] = {
  112. [0] = {
  113. .start = 0xffd80008,
  114. .end = 0xffd80013,
  115. .flags = IORESOURCE_MEM,
  116. },
  117. [1] = {
  118. .start = 16,
  119. .flags = IORESOURCE_IRQ,
  120. },
  121. };
  122. static struct platform_device tmu0_device = {
  123. .name = "sh_tmu",
  124. .id = 0,
  125. .dev = {
  126. .platform_data = &tmu0_platform_data,
  127. },
  128. .resource = tmu0_resources,
  129. .num_resources = ARRAY_SIZE(tmu0_resources),
  130. };
  131. static struct sh_timer_config tmu1_platform_data = {
  132. .channel_offset = 0x10,
  133. .timer_bit = 1,
  134. .clocksource_rating = 200,
  135. };
  136. static struct resource tmu1_resources[] = {
  137. [0] = {
  138. .start = 0xffd80014,
  139. .end = 0xffd8001f,
  140. .flags = IORESOURCE_MEM,
  141. },
  142. [1] = {
  143. .start = 17,
  144. .flags = IORESOURCE_IRQ,
  145. },
  146. };
  147. static struct platform_device tmu1_device = {
  148. .name = "sh_tmu",
  149. .id = 1,
  150. .dev = {
  151. .platform_data = &tmu1_platform_data,
  152. },
  153. .resource = tmu1_resources,
  154. .num_resources = ARRAY_SIZE(tmu1_resources),
  155. };
  156. static struct sh_timer_config tmu2_platform_data = {
  157. .channel_offset = 0x1c,
  158. .timer_bit = 2,
  159. };
  160. static struct resource tmu2_resources[] = {
  161. [0] = {
  162. .start = 0xffd80020,
  163. .end = 0xffd8002f,
  164. .flags = IORESOURCE_MEM,
  165. },
  166. [1] = {
  167. .start = 18,
  168. .flags = IORESOURCE_IRQ,
  169. },
  170. };
  171. static struct platform_device tmu2_device = {
  172. .name = "sh_tmu",
  173. .id = 2,
  174. .dev = {
  175. .platform_data = &tmu2_platform_data,
  176. },
  177. .resource = tmu2_resources,
  178. .num_resources = ARRAY_SIZE(tmu2_resources),
  179. };
  180. static struct sh_timer_config tmu3_platform_data = {
  181. .channel_offset = 0x04,
  182. .timer_bit = 0,
  183. };
  184. static struct resource tmu3_resources[] = {
  185. [0] = {
  186. .start = 0xffda0008,
  187. .end = 0xffda0013,
  188. .flags = IORESOURCE_MEM,
  189. },
  190. [1] = {
  191. .start = 20,
  192. .flags = IORESOURCE_IRQ,
  193. },
  194. };
  195. static struct platform_device tmu3_device = {
  196. .name = "sh_tmu",
  197. .id = 3,
  198. .dev = {
  199. .platform_data = &tmu3_platform_data,
  200. },
  201. .resource = tmu3_resources,
  202. .num_resources = ARRAY_SIZE(tmu3_resources),
  203. };
  204. static struct sh_timer_config tmu4_platform_data = {
  205. .channel_offset = 0x10,
  206. .timer_bit = 1,
  207. };
  208. static struct resource tmu4_resources[] = {
  209. [0] = {
  210. .start = 0xffda0014,
  211. .end = 0xffda001f,
  212. .flags = IORESOURCE_MEM,
  213. },
  214. [1] = {
  215. .start = 21,
  216. .flags = IORESOURCE_IRQ,
  217. },
  218. };
  219. static struct platform_device tmu4_device = {
  220. .name = "sh_tmu",
  221. .id = 4,
  222. .dev = {
  223. .platform_data = &tmu4_platform_data,
  224. },
  225. .resource = tmu4_resources,
  226. .num_resources = ARRAY_SIZE(tmu4_resources),
  227. };
  228. static struct sh_timer_config tmu5_platform_data = {
  229. .channel_offset = 0x1c,
  230. .timer_bit = 2,
  231. };
  232. static struct resource tmu5_resources[] = {
  233. [0] = {
  234. .start = 0xffda0020,
  235. .end = 0xffda002b,
  236. .flags = IORESOURCE_MEM,
  237. },
  238. [1] = {
  239. .start = 22,
  240. .flags = IORESOURCE_IRQ,
  241. },
  242. };
  243. static struct platform_device tmu5_device = {
  244. .name = "sh_tmu",
  245. .id = 5,
  246. .dev = {
  247. .platform_data = &tmu5_platform_data,
  248. },
  249. .resource = tmu5_resources,
  250. .num_resources = ARRAY_SIZE(tmu5_resources),
  251. };
  252. static struct sh_timer_config tmu6_platform_data = {
  253. .channel_offset = 0x04,
  254. .timer_bit = 0,
  255. };
  256. static struct resource tmu6_resources[] = {
  257. [0] = {
  258. .start = 0xffdc0008,
  259. .end = 0xffdc0013,
  260. .flags = IORESOURCE_MEM,
  261. },
  262. [1] = {
  263. .start = 45,
  264. .flags = IORESOURCE_IRQ,
  265. },
  266. };
  267. static struct platform_device tmu6_device = {
  268. .name = "sh_tmu",
  269. .id = 6,
  270. .dev = {
  271. .platform_data = &tmu6_platform_data,
  272. },
  273. .resource = tmu6_resources,
  274. .num_resources = ARRAY_SIZE(tmu6_resources),
  275. };
  276. static struct sh_timer_config tmu7_platform_data = {
  277. .channel_offset = 0x10,
  278. .timer_bit = 1,
  279. };
  280. static struct resource tmu7_resources[] = {
  281. [0] = {
  282. .start = 0xffdc0014,
  283. .end = 0xffdc001f,
  284. .flags = IORESOURCE_MEM,
  285. },
  286. [1] = {
  287. .start = 45,
  288. .flags = IORESOURCE_IRQ,
  289. },
  290. };
  291. static struct platform_device tmu7_device = {
  292. .name = "sh_tmu",
  293. .id = 7,
  294. .dev = {
  295. .platform_data = &tmu7_platform_data,
  296. },
  297. .resource = tmu7_resources,
  298. .num_resources = ARRAY_SIZE(tmu7_resources),
  299. };
  300. static struct sh_timer_config tmu8_platform_data = {
  301. .channel_offset = 0x1c,
  302. .timer_bit = 2,
  303. };
  304. static struct resource tmu8_resources[] = {
  305. [0] = {
  306. .start = 0xffdc0020,
  307. .end = 0xffdc002b,
  308. .flags = IORESOURCE_MEM,
  309. },
  310. [1] = {
  311. .start = 45,
  312. .flags = IORESOURCE_IRQ,
  313. },
  314. };
  315. static struct platform_device tmu8_device = {
  316. .name = "sh_tmu",
  317. .id = 8,
  318. .dev = {
  319. .platform_data = &tmu8_platform_data,
  320. },
  321. .resource = tmu8_resources,
  322. .num_resources = ARRAY_SIZE(tmu8_resources),
  323. };
  324. static struct sh_timer_config tmu9_platform_data = {
  325. .channel_offset = 0x04,
  326. .timer_bit = 0,
  327. };
  328. static struct resource tmu9_resources[] = {
  329. [0] = {
  330. .start = 0xffde0008,
  331. .end = 0xffde0013,
  332. .flags = IORESOURCE_MEM,
  333. },
  334. [1] = {
  335. .start = 46,
  336. .flags = IORESOURCE_IRQ,
  337. },
  338. };
  339. static struct platform_device tmu9_device = {
  340. .name = "sh_tmu",
  341. .id = 9,
  342. .dev = {
  343. .platform_data = &tmu9_platform_data,
  344. },
  345. .resource = tmu9_resources,
  346. .num_resources = ARRAY_SIZE(tmu9_resources),
  347. };
  348. static struct sh_timer_config tmu10_platform_data = {
  349. .channel_offset = 0x10,
  350. .timer_bit = 1,
  351. };
  352. static struct resource tmu10_resources[] = {
  353. [0] = {
  354. .start = 0xffde0014,
  355. .end = 0xffde001f,
  356. .flags = IORESOURCE_MEM,
  357. },
  358. [1] = {
  359. .start = 46,
  360. .flags = IORESOURCE_IRQ,
  361. },
  362. };
  363. static struct platform_device tmu10_device = {
  364. .name = "sh_tmu",
  365. .id = 10,
  366. .dev = {
  367. .platform_data = &tmu10_platform_data,
  368. },
  369. .resource = tmu10_resources,
  370. .num_resources = ARRAY_SIZE(tmu10_resources),
  371. };
  372. static struct sh_timer_config tmu11_platform_data = {
  373. .channel_offset = 0x1c,
  374. .timer_bit = 2,
  375. };
  376. static struct resource tmu11_resources[] = {
  377. [0] = {
  378. .start = 0xffde0020,
  379. .end = 0xffde002b,
  380. .flags = IORESOURCE_MEM,
  381. },
  382. [1] = {
  383. .start = 46,
  384. .flags = IORESOURCE_IRQ,
  385. },
  386. };
  387. static struct platform_device tmu11_device = {
  388. .name = "sh_tmu",
  389. .id = 11,
  390. .dev = {
  391. .platform_data = &tmu11_platform_data,
  392. },
  393. .resource = tmu11_resources,
  394. .num_resources = ARRAY_SIZE(tmu11_resources),
  395. };
  396. static struct resource usb_ohci_resources[] = {
  397. [0] = {
  398. .start = 0xffe70400,
  399. .end = 0xffe704ff,
  400. .flags = IORESOURCE_MEM,
  401. },
  402. [1] = {
  403. .start = 77,
  404. .end = 77,
  405. .flags = IORESOURCE_IRQ,
  406. },
  407. };
  408. static u64 usb_ohci_dma_mask = DMA_BIT_MASK(32);
  409. static struct platform_device usb_ohci_device = {
  410. .name = "sh_ohci",
  411. .id = -1,
  412. .dev = {
  413. .dma_mask = &usb_ohci_dma_mask,
  414. .coherent_dma_mask = DMA_BIT_MASK(32),
  415. },
  416. .num_resources = ARRAY_SIZE(usb_ohci_resources),
  417. .resource = usb_ohci_resources,
  418. };
  419. static struct platform_device *sh7786_early_devices[] __initdata = {
  420. &scif0_device,
  421. &scif1_device,
  422. &scif2_device,
  423. &scif3_device,
  424. &scif4_device,
  425. &scif5_device,
  426. &tmu0_device,
  427. &tmu1_device,
  428. &tmu2_device,
  429. &tmu3_device,
  430. &tmu4_device,
  431. &tmu5_device,
  432. &tmu6_device,
  433. &tmu7_device,
  434. &tmu8_device,
  435. &tmu9_device,
  436. &tmu10_device,
  437. &tmu11_device,
  438. };
  439. static struct platform_device *sh7786_devices[] __initdata = {
  440. &usb_ohci_device,
  441. };
  442. /*
  443. * Please call this function if your platform board
  444. * use external clock for USB
  445. * */
  446. #define USBCTL0 0xffe70858
  447. #define CLOCK_MODE_MASK 0xffffff7f
  448. #define EXT_CLOCK_MODE 0x00000080
  449. void __init sh7786_usb_use_exclock(void)
  450. {
  451. u32 val = __raw_readl(USBCTL0) & CLOCK_MODE_MASK;
  452. __raw_writel(val | EXT_CLOCK_MODE, USBCTL0);
  453. }
  454. #define USBINITREG1 0xffe70094
  455. #define USBINITREG2 0xffe7009c
  456. #define USBINITVAL1 0x00ff0040
  457. #define USBINITVAL2 0x00000001
  458. #define USBPCTL1 0xffe70804
  459. #define USBST 0xffe70808
  460. #define PHY_ENB 0x00000001
  461. #define PLL_ENB 0x00000002
  462. #define PHY_RST 0x00000004
  463. #define ACT_PLL_STATUS 0xc0000000
  464. static void __init sh7786_usb_setup(void)
  465. {
  466. int i = 1000000;
  467. /*
  468. * USB initial settings
  469. *
  470. * The following settings are necessary
  471. * for using the USB modules.
  472. *
  473. * see "USB Inital Settings" for detail
  474. */
  475. __raw_writel(USBINITVAL1, USBINITREG1);
  476. __raw_writel(USBINITVAL2, USBINITREG2);
  477. /*
  478. * Set the PHY and PLL enable bit
  479. */
  480. __raw_writel(PHY_ENB | PLL_ENB, USBPCTL1);
  481. while (i--) {
  482. if (ACT_PLL_STATUS == (__raw_readl(USBST) & ACT_PLL_STATUS)) {
  483. /* Set the PHY RST bit */
  484. __raw_writel(PHY_ENB | PLL_ENB | PHY_RST, USBPCTL1);
  485. printk(KERN_INFO "sh7786 usb setup done\n");
  486. break;
  487. }
  488. cpu_relax();
  489. }
  490. }
  491. static int __init sh7786_devices_setup(void)
  492. {
  493. int ret;
  494. sh7786_usb_setup();
  495. ret = platform_add_devices(sh7786_early_devices,
  496. ARRAY_SIZE(sh7786_early_devices));
  497. if (unlikely(ret != 0))
  498. return ret;
  499. return platform_add_devices(sh7786_devices,
  500. ARRAY_SIZE(sh7786_devices));
  501. }
  502. arch_initcall(sh7786_devices_setup);
  503. void __init plat_early_device_setup(void)
  504. {
  505. early_platform_add_devices(sh7786_early_devices,
  506. ARRAY_SIZE(sh7786_early_devices));
  507. }
  508. enum {
  509. UNUSED = 0,
  510. /* interrupt sources */
  511. IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  512. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  513. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  514. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,
  515. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  516. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  517. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  518. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,
  519. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  520. WDT,
  521. TMU0_0, TMU0_1, TMU0_2, TMU0_3,
  522. TMU1_0, TMU1_1, TMU1_2,
  523. DMAC0_0, DMAC0_1, DMAC0_2, DMAC0_3, DMAC0_4, DMAC0_5, DMAC0_6,
  524. HUDI1, HUDI0,
  525. DMAC1_0, DMAC1_1, DMAC1_2, DMAC1_3,
  526. HPB_0, HPB_1, HPB_2,
  527. SCIF0_0, SCIF0_1, SCIF0_2, SCIF0_3,
  528. SCIF1,
  529. TMU2, TMU3,
  530. SCIF2, SCIF3, SCIF4, SCIF5,
  531. Eth_0, Eth_1,
  532. PCIeC0_0, PCIeC0_1, PCIeC0_2,
  533. PCIeC1_0, PCIeC1_1, PCIeC1_2,
  534. USB,
  535. I2C0, I2C1,
  536. DU,
  537. SSI0, SSI1, SSI2, SSI3,
  538. PCIeC2_0, PCIeC2_1, PCIeC2_2,
  539. HAC0, HAC1,
  540. FLCTL,
  541. HSPI,
  542. GPIO0, GPIO1,
  543. Thermal,
  544. INTICI0, INTICI1, INTICI2, INTICI3,
  545. INTICI4, INTICI5, INTICI6, INTICI7,
  546. };
  547. static struct intc_vect vectors[] __initdata = {
  548. INTC_VECT(WDT, 0x3e0),
  549. INTC_VECT(TMU0_0, 0x400), INTC_VECT(TMU0_1, 0x420),
  550. INTC_VECT(TMU0_2, 0x440), INTC_VECT(TMU0_3, 0x460),
  551. INTC_VECT(TMU1_0, 0x480), INTC_VECT(TMU1_1, 0x4a0),
  552. INTC_VECT(TMU1_2, 0x4c0),
  553. INTC_VECT(DMAC0_0, 0x500), INTC_VECT(DMAC0_1, 0x520),
  554. INTC_VECT(DMAC0_2, 0x540), INTC_VECT(DMAC0_3, 0x560),
  555. INTC_VECT(DMAC0_4, 0x580), INTC_VECT(DMAC0_5, 0x5a0),
  556. INTC_VECT(DMAC0_6, 0x5c0),
  557. INTC_VECT(HUDI1, 0x5e0), INTC_VECT(HUDI0, 0x600),
  558. INTC_VECT(DMAC1_0, 0x620), INTC_VECT(DMAC1_1, 0x640),
  559. INTC_VECT(DMAC1_2, 0x660), INTC_VECT(DMAC1_3, 0x680),
  560. INTC_VECT(HPB_0, 0x6a0), INTC_VECT(HPB_1, 0x6c0),
  561. INTC_VECT(HPB_2, 0x6e0),
  562. INTC_VECT(SCIF0_0, 0x700), INTC_VECT(SCIF0_1, 0x720),
  563. INTC_VECT(SCIF0_2, 0x740), INTC_VECT(SCIF0_3, 0x760),
  564. INTC_VECT(SCIF1, 0x780),
  565. INTC_VECT(TMU2, 0x7a0), INTC_VECT(TMU3, 0x7c0),
  566. INTC_VECT(SCIF2, 0x840), INTC_VECT(SCIF3, 0x860),
  567. INTC_VECT(SCIF4, 0x880), INTC_VECT(SCIF5, 0x8a0),
  568. INTC_VECT(Eth_0, 0x8c0), INTC_VECT(Eth_1, 0x8e0),
  569. INTC_VECT(PCIeC0_0, 0xae0), INTC_VECT(PCIeC0_1, 0xb00),
  570. INTC_VECT(PCIeC0_2, 0xb20),
  571. INTC_VECT(PCIeC1_0, 0xb40), INTC_VECT(PCIeC1_1, 0xb60),
  572. INTC_VECT(PCIeC1_2, 0xb80),
  573. INTC_VECT(USB, 0xba0),
  574. INTC_VECT(I2C0, 0xcc0), INTC_VECT(I2C1, 0xce0),
  575. INTC_VECT(DU, 0xd00),
  576. INTC_VECT(SSI0, 0xd20), INTC_VECT(SSI1, 0xd40),
  577. INTC_VECT(SSI2, 0xd60), INTC_VECT(SSI3, 0xd80),
  578. INTC_VECT(PCIeC2_0, 0xda0), INTC_VECT(PCIeC2_1, 0xdc0),
  579. INTC_VECT(PCIeC2_2, 0xde0),
  580. INTC_VECT(HAC0, 0xe00), INTC_VECT(HAC1, 0xe20),
  581. INTC_VECT(FLCTL, 0xe40),
  582. INTC_VECT(HSPI, 0xe80),
  583. INTC_VECT(GPIO0, 0xea0), INTC_VECT(GPIO1, 0xec0),
  584. INTC_VECT(Thermal, 0xee0),
  585. INTC_VECT(INTICI0, 0xf00), INTC_VECT(INTICI1, 0xf20),
  586. INTC_VECT(INTICI2, 0xf40), INTC_VECT(INTICI3, 0xf60),
  587. INTC_VECT(INTICI4, 0xf80), INTC_VECT(INTICI5, 0xfa0),
  588. INTC_VECT(INTICI6, 0xfc0), INTC_VECT(INTICI7, 0xfe0),
  589. };
  590. #define CnINTMSK0 0xfe410030
  591. #define CnINTMSK1 0xfe410040
  592. #define CnINTMSKCLR0 0xfe410050
  593. #define CnINTMSKCLR1 0xfe410060
  594. #define CnINT2MSKR0 0xfe410a20
  595. #define CnINT2MSKR1 0xfe410a24
  596. #define CnINT2MSKR2 0xfe410a28
  597. #define CnINT2MSKR3 0xfe410a2c
  598. #define CnINT2MSKCR0 0xfe410a30
  599. #define CnINT2MSKCR1 0xfe410a34
  600. #define CnINT2MSKCR2 0xfe410a38
  601. #define CnINT2MSKCR3 0xfe410a3c
  602. #define INTMSK2 0xfe410068
  603. #define INTMSKCLR2 0xfe41006c
  604. static struct intc_mask_reg mask_registers[] __initdata = {
  605. { CnINTMSK0, CnINTMSKCLR0, 32,
  606. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  607. { INTMSK2, INTMSKCLR2, 32,
  608. { IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  609. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  610. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  611. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,
  612. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  613. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  614. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  615. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },
  616. { CnINT2MSKR0, CnINT2MSKCR0 , 32,
  617. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  618. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, WDT } },
  619. { CnINT2MSKR1, CnINT2MSKCR1, 32,
  620. { TMU0_0, TMU0_1, TMU0_2, TMU0_3, TMU1_0, TMU1_1, TMU1_2, 0,
  621. DMAC0_0, DMAC0_1, DMAC0_2, DMAC0_3, DMAC0_4, DMAC0_5, DMAC0_6,
  622. HUDI1, HUDI0,
  623. DMAC1_0, DMAC1_1, DMAC1_2, DMAC1_3,
  624. HPB_0, HPB_1, HPB_2,
  625. SCIF0_0, SCIF0_1, SCIF0_2, SCIF0_3,
  626. SCIF1,
  627. TMU2, TMU3, 0, } },
  628. { CnINT2MSKR2, CnINT2MSKCR2, 32,
  629. { 0, 0, SCIF2, SCIF3, SCIF4, SCIF5,
  630. Eth_0, Eth_1,
  631. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  632. PCIeC0_0, PCIeC0_1, PCIeC0_2,
  633. PCIeC1_0, PCIeC1_1, PCIeC1_2,
  634. USB, 0, 0 } },
  635. { CnINT2MSKR3, CnINT2MSKCR3, 32,
  636. { 0, 0, 0, 0, 0, 0,
  637. I2C0, I2C1,
  638. DU, SSI0, SSI1, SSI2, SSI3,
  639. PCIeC2_0, PCIeC2_1, PCIeC2_2,
  640. HAC0, HAC1,
  641. FLCTL, 0,
  642. HSPI, GPIO0, GPIO1, Thermal,
  643. 0, 0, 0, 0, 0, 0, 0, 0 } },
  644. };
  645. static struct intc_prio_reg prio_registers[] __initdata = {
  646. { 0xfe410010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3,
  647. IRQ4, IRQ5, IRQ6, IRQ7 } },
  648. { 0xfe410800, 0, 32, 8, /* INT2PRI0 */ { 0, 0, 0, WDT } },
  649. { 0xfe410804, 0, 32, 8, /* INT2PRI1 */ { TMU0_0, TMU0_1,
  650. TMU0_2, TMU0_3 } },
  651. { 0xfe410808, 0, 32, 8, /* INT2PRI2 */ { TMU1_0, TMU1_1,
  652. TMU1_2, 0 } },
  653. { 0xfe41080c, 0, 32, 8, /* INT2PRI3 */ { DMAC0_0, DMAC0_1,
  654. DMAC0_2, DMAC0_3 } },
  655. { 0xfe410810, 0, 32, 8, /* INT2PRI4 */ { DMAC0_4, DMAC0_5,
  656. DMAC0_6, HUDI1 } },
  657. { 0xfe410814, 0, 32, 8, /* INT2PRI5 */ { HUDI0, DMAC1_0,
  658. DMAC1_1, DMAC1_2 } },
  659. { 0xfe410818, 0, 32, 8, /* INT2PRI6 */ { DMAC1_3, HPB_0,
  660. HPB_1, HPB_2 } },
  661. { 0xfe41081c, 0, 32, 8, /* INT2PRI7 */ { SCIF0_0, SCIF0_1,
  662. SCIF0_2, SCIF0_3 } },
  663. { 0xfe410820, 0, 32, 8, /* INT2PRI8 */ { SCIF1, TMU2, TMU3, 0 } },
  664. { 0xfe410824, 0, 32, 8, /* INT2PRI9 */ { 0, 0, SCIF2, SCIF3 } },
  665. { 0xfe410828, 0, 32, 8, /* INT2PRI10 */ { SCIF4, SCIF5,
  666. Eth_0, Eth_1 } },
  667. { 0xfe41082c, 0, 32, 8, /* INT2PRI11 */ { 0, 0, 0, 0 } },
  668. { 0xfe410830, 0, 32, 8, /* INT2PRI12 */ { 0, 0, 0, 0 } },
  669. { 0xfe410834, 0, 32, 8, /* INT2PRI13 */ { 0, 0, 0, 0 } },
  670. { 0xfe410838, 0, 32, 8, /* INT2PRI14 */ { 0, 0, 0, PCIeC0_0 } },
  671. { 0xfe41083c, 0, 32, 8, /* INT2PRI15 */ { PCIeC0_1, PCIeC0_2,
  672. PCIeC1_0, PCIeC1_1 } },
  673. { 0xfe410840, 0, 32, 8, /* INT2PRI16 */ { PCIeC1_2, USB, 0, 0 } },
  674. { 0xfe410844, 0, 32, 8, /* INT2PRI17 */ { 0, 0, 0, 0 } },
  675. { 0xfe410848, 0, 32, 8, /* INT2PRI18 */ { 0, 0, I2C0, I2C1 } },
  676. { 0xfe41084c, 0, 32, 8, /* INT2PRI19 */ { DU, SSI0, SSI1, SSI2 } },
  677. { 0xfe410850, 0, 32, 8, /* INT2PRI20 */ { SSI3, PCIeC2_0,
  678. PCIeC2_1, PCIeC2_2 } },
  679. { 0xfe410854, 0, 32, 8, /* INT2PRI21 */ { HAC0, HAC1, FLCTL, 0 } },
  680. { 0xfe410858, 0, 32, 8, /* INT2PRI22 */ { HSPI, GPIO0,
  681. GPIO1, Thermal } },
  682. { 0xfe41085c, 0, 32, 8, /* INT2PRI23 */ { 0, 0, 0, 0 } },
  683. { 0xfe410860, 0, 32, 8, /* INT2PRI24 */ { 0, 0, 0, 0 } },
  684. { 0xfe410090, 0xfe4100a0, 32, 4, /* CnICIPRI / CnICIPRICLR */
  685. { INTICI7, INTICI6, INTICI5, INTICI4,
  686. INTICI3, INTICI2, INTICI1, INTICI0 }, INTC_SMP(4, 2) },
  687. };
  688. static DECLARE_INTC_DESC(intc_desc, "sh7786", vectors, NULL,
  689. mask_registers, prio_registers, NULL);
  690. /* Support for external interrupt pins in IRQ mode */
  691. static struct intc_vect vectors_irq0123[] __initdata = {
  692. INTC_VECT(IRQ0, 0x200), INTC_VECT(IRQ1, 0x240),
  693. INTC_VECT(IRQ2, 0x280), INTC_VECT(IRQ3, 0x2c0),
  694. };
  695. static struct intc_vect vectors_irq4567[] __initdata = {
  696. INTC_VECT(IRQ4, 0x300), INTC_VECT(IRQ5, 0x340),
  697. INTC_VECT(IRQ6, 0x380), INTC_VECT(IRQ7, 0x3c0),
  698. };
  699. static struct intc_sense_reg sense_registers[] __initdata = {
  700. { 0xfe41001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  701. IRQ4, IRQ5, IRQ6, IRQ7 } },
  702. };
  703. static struct intc_mask_reg ack_registers[] __initdata = {
  704. { 0xfe410024, 0, 32, /* INTREQ */
  705. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  706. };
  707. static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh7786-irq0123",
  708. vectors_irq0123, NULL, mask_registers,
  709. prio_registers, sense_registers, ack_registers);
  710. static DECLARE_INTC_DESC_ACK(intc_desc_irq4567, "sh7786-irq4567",
  711. vectors_irq4567, NULL, mask_registers,
  712. prio_registers, sense_registers, ack_registers);
  713. /* External interrupt pins in IRL mode */
  714. static struct intc_vect vectors_irl0123[] __initdata = {
  715. INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),
  716. INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),
  717. INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),
  718. INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),
  719. INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),
  720. INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),
  721. INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),
  722. INTC_VECT(IRL0_HHHL, 0x3c0),
  723. };
  724. static struct intc_vect vectors_irl4567[] __initdata = {
  725. INTC_VECT(IRL4_LLLL, 0x900), INTC_VECT(IRL4_LLLH, 0x920),
  726. INTC_VECT(IRL4_LLHL, 0x940), INTC_VECT(IRL4_LLHH, 0x960),
  727. INTC_VECT(IRL4_LHLL, 0x980), INTC_VECT(IRL4_LHLH, 0x9a0),
  728. INTC_VECT(IRL4_LHHL, 0x9c0), INTC_VECT(IRL4_LHHH, 0x9e0),
  729. INTC_VECT(IRL4_HLLL, 0xa00), INTC_VECT(IRL4_HLLH, 0xa20),
  730. INTC_VECT(IRL4_HLHL, 0xa40), INTC_VECT(IRL4_HLHH, 0xa60),
  731. INTC_VECT(IRL4_HHLL, 0xa80), INTC_VECT(IRL4_HHLH, 0xaa0),
  732. INTC_VECT(IRL4_HHHL, 0xac0),
  733. };
  734. static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7786-irl0123", vectors_irl0123,
  735. NULL, mask_registers, NULL, NULL);
  736. static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7786-irl4567", vectors_irl4567,
  737. NULL, mask_registers, NULL, NULL);
  738. #define INTC_ICR0 0xfe410000
  739. #define INTC_INTMSK0 CnINTMSK0
  740. #define INTC_INTMSK1 CnINTMSK1
  741. #define INTC_INTMSK2 INTMSK2
  742. #define INTC_INTMSKCLR1 CnINTMSKCLR1
  743. #define INTC_INTMSKCLR2 INTMSKCLR2
  744. void __init plat_irq_setup(void)
  745. {
  746. /* disable IRQ3-0 + IRQ7-4 */
  747. __raw_writel(0xff000000, INTC_INTMSK0);
  748. /* disable IRL3-0 + IRL7-4 */
  749. __raw_writel(0xc0000000, INTC_INTMSK1);
  750. __raw_writel(0xfffefffe, INTC_INTMSK2);
  751. /* select IRL mode for IRL3-0 + IRL7-4 */
  752. __raw_writel(__raw_readl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  753. register_intc_controller(&intc_desc);
  754. }
  755. void __init plat_irq_setup_pins(int mode)
  756. {
  757. switch (mode) {
  758. case IRQ_MODE_IRQ7654:
  759. /* select IRQ mode for IRL7-4 */
  760. __raw_writel(__raw_readl(INTC_ICR0) | 0x00400000, INTC_ICR0);
  761. register_intc_controller(&intc_desc_irq4567);
  762. break;
  763. case IRQ_MODE_IRQ3210:
  764. /* select IRQ mode for IRL3-0 */
  765. __raw_writel(__raw_readl(INTC_ICR0) | 0x00800000, INTC_ICR0);
  766. register_intc_controller(&intc_desc_irq0123);
  767. break;
  768. case IRQ_MODE_IRL7654:
  769. /* enable IRL7-4 but don't provide any masking */
  770. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  771. __raw_writel(0x0000fffe, INTC_INTMSKCLR2);
  772. break;
  773. case IRQ_MODE_IRL3210:
  774. /* enable IRL0-3 but don't provide any masking */
  775. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  776. __raw_writel(0xfffe0000, INTC_INTMSKCLR2);
  777. break;
  778. case IRQ_MODE_IRL7654_MASK:
  779. /* enable IRL7-4 and mask using cpu intc controller */
  780. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  781. register_intc_controller(&intc_desc_irl4567);
  782. break;
  783. case IRQ_MODE_IRL3210_MASK:
  784. /* enable IRL0-3 and mask using cpu intc controller */
  785. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  786. register_intc_controller(&intc_desc_irl0123);
  787. break;
  788. default:
  789. BUG();
  790. }
  791. }
  792. void __init plat_mem_setup(void)
  793. {
  794. }