mpparse_64.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/kernel_stat.h>
  20. #include <linux/mc146818rtc.h>
  21. #include <linux/acpi.h>
  22. #include <linux/module.h>
  23. #include <asm/smp.h>
  24. #include <asm/mtrr.h>
  25. #include <asm/mpspec.h>
  26. #include <asm/pgalloc.h>
  27. #include <asm/io_apic.h>
  28. #include <asm/proto.h>
  29. #include <asm/acpi.h>
  30. /* Have we found an MP table */
  31. int smp_found_config;
  32. /*
  33. * Various Linux-internal data structures created from the
  34. * MP-table.
  35. */
  36. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  37. int mp_bus_id_to_pci_bus [MAX_MP_BUSSES] = { [0 ... MAX_MP_BUSSES-1] = -1 };
  38. static int mp_current_pci_id = 0;
  39. /* I/O APIC entries */
  40. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  41. /* # of MP IRQ source entries */
  42. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  43. /* MP IRQ source entries */
  44. int mp_irq_entries;
  45. int nr_ioapics;
  46. unsigned long mp_lapic_addr = 0;
  47. /* Processor that is doing the boot up */
  48. unsigned int boot_cpu_id = -1U;
  49. /* Internal processor count */
  50. unsigned int num_processors __cpuinitdata = 0;
  51. unsigned disabled_cpus __cpuinitdata;
  52. /* Bitmask of physically existing CPUs */
  53. physid_mask_t phys_cpu_present_map = PHYSID_MASK_NONE;
  54. u8 bios_cpu_apicid[NR_CPUS] = { [0 ... NR_CPUS-1] = BAD_APICID };
  55. /*
  56. * Intel MP BIOS table parsing routines:
  57. */
  58. /*
  59. * Checksum an MP configuration block.
  60. */
  61. static int __init mpf_checksum(unsigned char *mp, int len)
  62. {
  63. int sum = 0;
  64. while (len--)
  65. sum += *mp++;
  66. return sum & 0xFF;
  67. }
  68. static void __cpuinit MP_processor_info(struct mpc_config_processor *m)
  69. {
  70. int cpu;
  71. cpumask_t tmp_map;
  72. char *bootup_cpu = "";
  73. if (!(m->mpc_cpuflag & CPU_ENABLED)) {
  74. disabled_cpus++;
  75. return;
  76. }
  77. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  78. bootup_cpu = " (Bootup-CPU)";
  79. boot_cpu_id = m->mpc_apicid;
  80. }
  81. printk(KERN_INFO "Processor #%d%s\n", m->mpc_apicid, bootup_cpu);
  82. if (num_processors >= NR_CPUS) {
  83. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  84. " Processor ignored.\n", NR_CPUS);
  85. return;
  86. }
  87. num_processors++;
  88. cpus_complement(tmp_map, cpu_present_map);
  89. cpu = first_cpu(tmp_map);
  90. physid_set(m->mpc_apicid, phys_cpu_present_map);
  91. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  92. /*
  93. * bios_cpu_apicid is required to have processors listed
  94. * in same order as logical cpu numbers. Hence the first
  95. * entry is BSP, and so on.
  96. */
  97. cpu = 0;
  98. }
  99. bios_cpu_apicid[cpu] = m->mpc_apicid;
  100. /*
  101. * We get called early in the the start_kernel initialization
  102. * process when the per_cpu data area is not yet setup, so we
  103. * use a static array that is removed after the per_cpu data
  104. * area is created.
  105. */
  106. if (x86_cpu_to_apicid_ptr) {
  107. u8 *x86_cpu_to_apicid = (u8 *)x86_cpu_to_apicid_ptr;
  108. x86_cpu_to_apicid[cpu] = m->mpc_apicid;
  109. } else {
  110. per_cpu(x86_cpu_to_apicid, cpu) = m->mpc_apicid;
  111. }
  112. cpu_set(cpu, cpu_possible_map);
  113. cpu_set(cpu, cpu_present_map);
  114. }
  115. static void __init MP_bus_info (struct mpc_config_bus *m)
  116. {
  117. char str[7];
  118. memcpy(str, m->mpc_bustype, 6);
  119. str[6] = 0;
  120. Dprintk("Bus #%d is %s\n", m->mpc_busid, str);
  121. if (strncmp(str, "ISA", 3) == 0) {
  122. set_bit(m->mpc_busid, mp_bus_not_pci);
  123. } else if (strncmp(str, "PCI", 3) == 0) {
  124. clear_bit(m->mpc_busid, mp_bus_not_pci);
  125. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  126. mp_current_pci_id++;
  127. } else {
  128. printk(KERN_ERR "Unknown bustype %s\n", str);
  129. }
  130. }
  131. static int bad_ioapic(unsigned long address)
  132. {
  133. if (nr_ioapics >= MAX_IO_APICS) {
  134. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  135. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  136. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  137. }
  138. if (!address) {
  139. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  140. " found in table, skipping!\n");
  141. return 1;
  142. }
  143. return 0;
  144. }
  145. static void __init MP_ioapic_info (struct mpc_config_ioapic *m)
  146. {
  147. if (!(m->mpc_flags & MPC_APIC_USABLE))
  148. return;
  149. printk("I/O APIC #%d at 0x%X.\n",
  150. m->mpc_apicid, m->mpc_apicaddr);
  151. if (bad_ioapic(m->mpc_apicaddr))
  152. return;
  153. mp_ioapics[nr_ioapics] = *m;
  154. nr_ioapics++;
  155. }
  156. static void __init MP_intsrc_info (struct mpc_config_intsrc *m)
  157. {
  158. mp_irqs [mp_irq_entries] = *m;
  159. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  160. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  161. m->mpc_irqtype, m->mpc_irqflag & 3,
  162. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  163. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  164. if (++mp_irq_entries >= MAX_IRQ_SOURCES)
  165. panic("Max # of irq sources exceeded!!\n");
  166. }
  167. static void __init MP_lintsrc_info (struct mpc_config_lintsrc *m)
  168. {
  169. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  170. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  171. m->mpc_irqtype, m->mpc_irqflag & 3,
  172. (m->mpc_irqflag >> 2) &3, m->mpc_srcbusid,
  173. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  174. }
  175. /*
  176. * Read/parse the MPC
  177. */
  178. static int __init smp_read_mpc(struct mp_config_table *mpc)
  179. {
  180. char str[16];
  181. int count=sizeof(*mpc);
  182. unsigned char *mpt=((unsigned char *)mpc)+count;
  183. if (memcmp(mpc->mpc_signature,MPC_SIGNATURE,4)) {
  184. printk("MPTABLE: bad signature [%c%c%c%c]!\n",
  185. mpc->mpc_signature[0],
  186. mpc->mpc_signature[1],
  187. mpc->mpc_signature[2],
  188. mpc->mpc_signature[3]);
  189. return 0;
  190. }
  191. if (mpf_checksum((unsigned char *)mpc,mpc->mpc_length)) {
  192. printk("MPTABLE: checksum error!\n");
  193. return 0;
  194. }
  195. if (mpc->mpc_spec!=0x01 && mpc->mpc_spec!=0x04) {
  196. printk(KERN_ERR "MPTABLE: bad table version (%d)!!\n",
  197. mpc->mpc_spec);
  198. return 0;
  199. }
  200. if (!mpc->mpc_lapic) {
  201. printk(KERN_ERR "MPTABLE: null local APIC address!\n");
  202. return 0;
  203. }
  204. memcpy(str,mpc->mpc_oem,8);
  205. str[8] = 0;
  206. printk(KERN_INFO "MPTABLE: OEM ID: %s ",str);
  207. memcpy(str,mpc->mpc_productid,12);
  208. str[12] = 0;
  209. printk("MPTABLE: Product ID: %s ",str);
  210. printk("MPTABLE: APIC at: 0x%X\n",mpc->mpc_lapic);
  211. /* save the local APIC address, it might be non-default */
  212. if (!acpi_lapic)
  213. mp_lapic_addr = mpc->mpc_lapic;
  214. /*
  215. * Now process the configuration blocks.
  216. */
  217. while (count < mpc->mpc_length) {
  218. switch(*mpt) {
  219. case MP_PROCESSOR:
  220. {
  221. struct mpc_config_processor *m=
  222. (struct mpc_config_processor *)mpt;
  223. if (!acpi_lapic)
  224. MP_processor_info(m);
  225. mpt += sizeof(*m);
  226. count += sizeof(*m);
  227. break;
  228. }
  229. case MP_BUS:
  230. {
  231. struct mpc_config_bus *m=
  232. (struct mpc_config_bus *)mpt;
  233. MP_bus_info(m);
  234. mpt += sizeof(*m);
  235. count += sizeof(*m);
  236. break;
  237. }
  238. case MP_IOAPIC:
  239. {
  240. struct mpc_config_ioapic *m=
  241. (struct mpc_config_ioapic *)mpt;
  242. MP_ioapic_info(m);
  243. mpt += sizeof(*m);
  244. count += sizeof(*m);
  245. break;
  246. }
  247. case MP_INTSRC:
  248. {
  249. struct mpc_config_intsrc *m=
  250. (struct mpc_config_intsrc *)mpt;
  251. MP_intsrc_info(m);
  252. mpt += sizeof(*m);
  253. count += sizeof(*m);
  254. break;
  255. }
  256. case MP_LINTSRC:
  257. {
  258. struct mpc_config_lintsrc *m=
  259. (struct mpc_config_lintsrc *)mpt;
  260. MP_lintsrc_info(m);
  261. mpt += sizeof(*m);
  262. count += sizeof(*m);
  263. break;
  264. }
  265. }
  266. }
  267. setup_apic_routing();
  268. if (!num_processors)
  269. printk(KERN_ERR "MPTABLE: no processors registered!\n");
  270. return num_processors;
  271. }
  272. static int __init ELCR_trigger(unsigned int irq)
  273. {
  274. unsigned int port;
  275. port = 0x4d0 + (irq >> 3);
  276. return (inb(port) >> (irq & 7)) & 1;
  277. }
  278. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  279. {
  280. struct mpc_config_intsrc intsrc;
  281. int i;
  282. int ELCR_fallback = 0;
  283. intsrc.mpc_type = MP_INTSRC;
  284. intsrc.mpc_irqflag = 0; /* conforming */
  285. intsrc.mpc_srcbus = 0;
  286. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  287. intsrc.mpc_irqtype = mp_INT;
  288. /*
  289. * If true, we have an ISA/PCI system with no IRQ entries
  290. * in the MP table. To prevent the PCI interrupts from being set up
  291. * incorrectly, we try to use the ELCR. The sanity check to see if
  292. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  293. * never be level sensitive, so we simply see if the ELCR agrees.
  294. * If it does, we assume it's valid.
  295. */
  296. if (mpc_default_type == 5) {
  297. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... falling back to ELCR\n");
  298. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) || ELCR_trigger(13))
  299. printk(KERN_ERR "ELCR contains invalid data... not using ELCR\n");
  300. else {
  301. printk(KERN_INFO "Using ELCR to identify PCI interrupts\n");
  302. ELCR_fallback = 1;
  303. }
  304. }
  305. for (i = 0; i < 16; i++) {
  306. switch (mpc_default_type) {
  307. case 2:
  308. if (i == 0 || i == 13)
  309. continue; /* IRQ0 & IRQ13 not connected */
  310. /* fall through */
  311. default:
  312. if (i == 2)
  313. continue; /* IRQ2 is never connected */
  314. }
  315. if (ELCR_fallback) {
  316. /*
  317. * If the ELCR indicates a level-sensitive interrupt, we
  318. * copy that information over to the MP table in the
  319. * irqflag field (level sensitive, active high polarity).
  320. */
  321. if (ELCR_trigger(i))
  322. intsrc.mpc_irqflag = 13;
  323. else
  324. intsrc.mpc_irqflag = 0;
  325. }
  326. intsrc.mpc_srcbusirq = i;
  327. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  328. MP_intsrc_info(&intsrc);
  329. }
  330. intsrc.mpc_irqtype = mp_ExtINT;
  331. intsrc.mpc_srcbusirq = 0;
  332. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  333. MP_intsrc_info(&intsrc);
  334. }
  335. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  336. {
  337. struct mpc_config_processor processor;
  338. struct mpc_config_bus bus;
  339. struct mpc_config_ioapic ioapic;
  340. struct mpc_config_lintsrc lintsrc;
  341. int linttypes[2] = { mp_ExtINT, mp_NMI };
  342. int i;
  343. /*
  344. * local APIC has default address
  345. */
  346. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  347. /*
  348. * 2 CPUs, numbered 0 & 1.
  349. */
  350. processor.mpc_type = MP_PROCESSOR;
  351. processor.mpc_apicver = 0;
  352. processor.mpc_cpuflag = CPU_ENABLED;
  353. processor.mpc_cpufeature = 0;
  354. processor.mpc_featureflag = 0;
  355. processor.mpc_reserved[0] = 0;
  356. processor.mpc_reserved[1] = 0;
  357. for (i = 0; i < 2; i++) {
  358. processor.mpc_apicid = i;
  359. MP_processor_info(&processor);
  360. }
  361. bus.mpc_type = MP_BUS;
  362. bus.mpc_busid = 0;
  363. switch (mpc_default_type) {
  364. default:
  365. printk(KERN_ERR "???\nUnknown standard configuration %d\n",
  366. mpc_default_type);
  367. /* fall through */
  368. case 1:
  369. case 5:
  370. memcpy(bus.mpc_bustype, "ISA ", 6);
  371. break;
  372. }
  373. MP_bus_info(&bus);
  374. if (mpc_default_type > 4) {
  375. bus.mpc_busid = 1;
  376. memcpy(bus.mpc_bustype, "PCI ", 6);
  377. MP_bus_info(&bus);
  378. }
  379. ioapic.mpc_type = MP_IOAPIC;
  380. ioapic.mpc_apicid = 2;
  381. ioapic.mpc_apicver = 0;
  382. ioapic.mpc_flags = MPC_APIC_USABLE;
  383. ioapic.mpc_apicaddr = 0xFEC00000;
  384. MP_ioapic_info(&ioapic);
  385. /*
  386. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  387. */
  388. construct_default_ioirq_mptable(mpc_default_type);
  389. lintsrc.mpc_type = MP_LINTSRC;
  390. lintsrc.mpc_irqflag = 0; /* conforming */
  391. lintsrc.mpc_srcbusid = 0;
  392. lintsrc.mpc_srcbusirq = 0;
  393. lintsrc.mpc_destapic = MP_APIC_ALL;
  394. for (i = 0; i < 2; i++) {
  395. lintsrc.mpc_irqtype = linttypes[i];
  396. lintsrc.mpc_destapiclint = i;
  397. MP_lintsrc_info(&lintsrc);
  398. }
  399. }
  400. static struct intel_mp_floating *mpf_found;
  401. /*
  402. * Scan the memory blocks for an SMP configuration block.
  403. */
  404. void __init get_smp_config (void)
  405. {
  406. struct intel_mp_floating *mpf = mpf_found;
  407. /*
  408. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  409. * processors, where MPS only supports physical.
  410. */
  411. if (acpi_lapic && acpi_ioapic) {
  412. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration information\n");
  413. return;
  414. }
  415. else if (acpi_lapic)
  416. printk(KERN_INFO "Using ACPI for processor (LAPIC) configuration information\n");
  417. printk("Intel MultiProcessor Specification v1.%d\n", mpf->mpf_specification);
  418. /*
  419. * Now see if we need to read further.
  420. */
  421. if (mpf->mpf_feature1 != 0) {
  422. printk(KERN_INFO "Default MP configuration #%d\n", mpf->mpf_feature1);
  423. construct_default_ISA_mptable(mpf->mpf_feature1);
  424. } else if (mpf->mpf_physptr) {
  425. /*
  426. * Read the physical hardware table. Anything here will
  427. * override the defaults.
  428. */
  429. if (!smp_read_mpc(phys_to_virt(mpf->mpf_physptr))) {
  430. smp_found_config = 0;
  431. printk(KERN_ERR "BIOS bug, MP table errors detected!...\n");
  432. printk(KERN_ERR "... disabling SMP support. (tell your hw vendor)\n");
  433. return;
  434. }
  435. /*
  436. * If there are no explicit MP IRQ entries, then we are
  437. * broken. We set up most of the low 16 IO-APIC pins to
  438. * ISA defaults and hope it will work.
  439. */
  440. if (!mp_irq_entries) {
  441. struct mpc_config_bus bus;
  442. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, using default mptable. (tell your hw vendor)\n");
  443. bus.mpc_type = MP_BUS;
  444. bus.mpc_busid = 0;
  445. memcpy(bus.mpc_bustype, "ISA ", 6);
  446. MP_bus_info(&bus);
  447. construct_default_ioirq_mptable(0);
  448. }
  449. } else
  450. BUG();
  451. printk(KERN_INFO "Processors: %d\n", num_processors);
  452. /*
  453. * Only use the first configuration found.
  454. */
  455. }
  456. static int __init smp_scan_config (unsigned long base, unsigned long length)
  457. {
  458. extern void __bad_mpf_size(void);
  459. unsigned int *bp = phys_to_virt(base);
  460. struct intel_mp_floating *mpf;
  461. Dprintk("Scan SMP from %p for %ld bytes.\n", bp,length);
  462. if (sizeof(*mpf) != 16)
  463. __bad_mpf_size();
  464. while (length > 0) {
  465. mpf = (struct intel_mp_floating *)bp;
  466. if ((*bp == SMP_MAGIC_IDENT) &&
  467. (mpf->mpf_length == 1) &&
  468. !mpf_checksum((unsigned char *)bp, 16) &&
  469. ((mpf->mpf_specification == 1)
  470. || (mpf->mpf_specification == 4)) ) {
  471. smp_found_config = 1;
  472. reserve_bootmem_generic(virt_to_phys(mpf), PAGE_SIZE);
  473. if (mpf->mpf_physptr)
  474. reserve_bootmem_generic(mpf->mpf_physptr, PAGE_SIZE);
  475. mpf_found = mpf;
  476. return 1;
  477. }
  478. bp += 4;
  479. length -= 16;
  480. }
  481. return 0;
  482. }
  483. void __init find_smp_config(void)
  484. {
  485. unsigned int address;
  486. /*
  487. * FIXME: Linux assumes you have 640K of base ram..
  488. * this continues the error...
  489. *
  490. * 1) Scan the bottom 1K for a signature
  491. * 2) Scan the top 1K of base RAM
  492. * 3) Scan the 64K of bios
  493. */
  494. if (smp_scan_config(0x0,0x400) ||
  495. smp_scan_config(639*0x400,0x400) ||
  496. smp_scan_config(0xF0000,0x10000))
  497. return;
  498. /*
  499. * If it is an SMP machine we should know now.
  500. *
  501. * there is a real-mode segmented pointer pointing to the
  502. * 4K EBDA area at 0x40E, calculate and scan it here.
  503. *
  504. * NOTE! There are Linux loaders that will corrupt the EBDA
  505. * area, and as such this kind of SMP config may be less
  506. * trustworthy, simply because the SMP table may have been
  507. * stomped on during early boot. These loaders are buggy and
  508. * should be fixed.
  509. */
  510. address = *(unsigned short *)phys_to_virt(0x40E);
  511. address <<= 4;
  512. if (smp_scan_config(address, 0x1000))
  513. return;
  514. /* If we have come this far, we did not find an MP table */
  515. printk(KERN_INFO "No mptable found.\n");
  516. }
  517. /* --------------------------------------------------------------------------
  518. ACPI-based MP Configuration
  519. -------------------------------------------------------------------------- */
  520. #ifdef CONFIG_ACPI
  521. void __init mp_register_lapic_address(u64 address)
  522. {
  523. mp_lapic_addr = (unsigned long) address;
  524. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  525. if (boot_cpu_id == -1U)
  526. boot_cpu_id = GET_APIC_ID(apic_read(APIC_ID));
  527. }
  528. void __cpuinit mp_register_lapic (u8 id, u8 enabled)
  529. {
  530. struct mpc_config_processor processor;
  531. int boot_cpu = 0;
  532. if (id == boot_cpu_id)
  533. boot_cpu = 1;
  534. processor.mpc_type = MP_PROCESSOR;
  535. processor.mpc_apicid = id;
  536. processor.mpc_apicver = 0;
  537. processor.mpc_cpuflag = (enabled ? CPU_ENABLED : 0);
  538. processor.mpc_cpuflag |= (boot_cpu ? CPU_BOOTPROCESSOR : 0);
  539. processor.mpc_cpufeature = 0;
  540. processor.mpc_featureflag = 0;
  541. processor.mpc_reserved[0] = 0;
  542. processor.mpc_reserved[1] = 0;
  543. MP_processor_info(&processor);
  544. }
  545. #define MP_ISA_BUS 0
  546. #define MP_MAX_IOAPIC_PIN 127
  547. static struct mp_ioapic_routing {
  548. int apic_id;
  549. int gsi_start;
  550. int gsi_end;
  551. u32 pin_programmed[4];
  552. } mp_ioapic_routing[MAX_IO_APICS];
  553. static int mp_find_ioapic(int gsi)
  554. {
  555. int i = 0;
  556. /* Find the IOAPIC that manages this GSI. */
  557. for (i = 0; i < nr_ioapics; i++) {
  558. if ((gsi >= mp_ioapic_routing[i].gsi_start)
  559. && (gsi <= mp_ioapic_routing[i].gsi_end))
  560. return i;
  561. }
  562. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  563. return -1;
  564. }
  565. static u8 uniq_ioapic_id(u8 id)
  566. {
  567. int i;
  568. DECLARE_BITMAP(used, 256);
  569. bitmap_zero(used, 256);
  570. for (i = 0; i < nr_ioapics; i++) {
  571. struct mpc_config_ioapic *ia = &mp_ioapics[i];
  572. __set_bit(ia->mpc_apicid, used);
  573. }
  574. if (!test_bit(id, used))
  575. return id;
  576. return find_first_zero_bit(used, 256);
  577. }
  578. void __init mp_register_ioapic(u8 id, u32 address, u32 gsi_base)
  579. {
  580. int idx = 0;
  581. if (bad_ioapic(address))
  582. return;
  583. idx = nr_ioapics;
  584. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  585. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  586. mp_ioapics[idx].mpc_apicaddr = address;
  587. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  588. mp_ioapics[idx].mpc_apicid = uniq_ioapic_id(id);
  589. mp_ioapics[idx].mpc_apicver = 0;
  590. /*
  591. * Build basic IRQ lookup table to facilitate gsi->io_apic lookups
  592. * and to prevent reprogramming of IOAPIC pins (PCI IRQs).
  593. */
  594. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  595. mp_ioapic_routing[idx].gsi_start = gsi_base;
  596. mp_ioapic_routing[idx].gsi_end = gsi_base +
  597. io_apic_get_redir_entries(idx);
  598. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, address 0x%x, "
  599. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  600. mp_ioapics[idx].mpc_apicaddr,
  601. mp_ioapic_routing[idx].gsi_start,
  602. mp_ioapic_routing[idx].gsi_end);
  603. nr_ioapics++;
  604. }
  605. void __init
  606. mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger, u32 gsi)
  607. {
  608. struct mpc_config_intsrc intsrc;
  609. int ioapic = -1;
  610. int pin = -1;
  611. /*
  612. * Convert 'gsi' to 'ioapic.pin'.
  613. */
  614. ioapic = mp_find_ioapic(gsi);
  615. if (ioapic < 0)
  616. return;
  617. pin = gsi - mp_ioapic_routing[ioapic].gsi_start;
  618. /*
  619. * TBD: This check is for faulty timer entries, where the override
  620. * erroneously sets the trigger to level, resulting in a HUGE
  621. * increase of timer interrupts!
  622. */
  623. if ((bus_irq == 0) && (trigger == 3))
  624. trigger = 1;
  625. intsrc.mpc_type = MP_INTSRC;
  626. intsrc.mpc_irqtype = mp_INT;
  627. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  628. intsrc.mpc_srcbus = MP_ISA_BUS;
  629. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  630. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  631. intsrc.mpc_dstirq = pin; /* INTIN# */
  632. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  633. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  634. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  635. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  636. mp_irqs[mp_irq_entries] = intsrc;
  637. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  638. panic("Max # of irq sources exceeded!\n");
  639. }
  640. void __init mp_config_acpi_legacy_irqs(void)
  641. {
  642. struct mpc_config_intsrc intsrc;
  643. int i = 0;
  644. int ioapic = -1;
  645. /*
  646. * Fabricate the legacy ISA bus (bus #31).
  647. */
  648. set_bit(MP_ISA_BUS, mp_bus_not_pci);
  649. /*
  650. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  651. */
  652. ioapic = mp_find_ioapic(0);
  653. if (ioapic < 0)
  654. return;
  655. intsrc.mpc_type = MP_INTSRC;
  656. intsrc.mpc_irqflag = 0; /* Conforming */
  657. intsrc.mpc_srcbus = MP_ISA_BUS;
  658. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  659. /*
  660. * Use the default configuration for the IRQs 0-15. Unless
  661. * overridden by (MADT) interrupt source override entries.
  662. */
  663. for (i = 0; i < 16; i++) {
  664. int idx;
  665. for (idx = 0; idx < mp_irq_entries; idx++) {
  666. struct mpc_config_intsrc *irq = mp_irqs + idx;
  667. /* Do we already have a mapping for this ISA IRQ? */
  668. if (irq->mpc_srcbus == MP_ISA_BUS && irq->mpc_srcbusirq == i)
  669. break;
  670. /* Do we already have a mapping for this IOAPIC pin */
  671. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  672. (irq->mpc_dstirq == i))
  673. break;
  674. }
  675. if (idx != mp_irq_entries) {
  676. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  677. continue; /* IRQ already used */
  678. }
  679. intsrc.mpc_irqtype = mp_INT;
  680. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  681. intsrc.mpc_dstirq = i;
  682. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  683. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  684. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  685. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  686. intsrc.mpc_dstirq);
  687. mp_irqs[mp_irq_entries] = intsrc;
  688. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  689. panic("Max # of irq sources exceeded!\n");
  690. }
  691. }
  692. int mp_register_gsi(u32 gsi, int triggering, int polarity)
  693. {
  694. int ioapic = -1;
  695. int ioapic_pin = 0;
  696. int idx, bit = 0;
  697. if (acpi_irq_model != ACPI_IRQ_MODEL_IOAPIC)
  698. return gsi;
  699. /* Don't set up the ACPI SCI because it's already set up */
  700. if (acpi_gbl_FADT.sci_interrupt == gsi)
  701. return gsi;
  702. ioapic = mp_find_ioapic(gsi);
  703. if (ioapic < 0) {
  704. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  705. return gsi;
  706. }
  707. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_start;
  708. /*
  709. * Avoid pin reprogramming. PRTs typically include entries
  710. * with redundant pin->gsi mappings (but unique PCI devices);
  711. * we only program the IOAPIC on the first.
  712. */
  713. bit = ioapic_pin % 32;
  714. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  715. if (idx > 3) {
  716. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  717. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  718. ioapic_pin);
  719. return gsi;
  720. }
  721. if ((1<<bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  722. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  723. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  724. return gsi;
  725. }
  726. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1<<bit);
  727. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  728. triggering == ACPI_EDGE_SENSITIVE ? 0 : 1,
  729. polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
  730. return gsi;
  731. }
  732. #endif /*CONFIG_ACPI*/