htc_drv_init.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937
  1. /*
  2. * Copyright (c) 2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "htc.h"
  17. MODULE_AUTHOR("Atheros Communications");
  18. MODULE_LICENSE("Dual BSD/GPL");
  19. MODULE_DESCRIPTION("Atheros driver 802.11n HTC based wireless devices");
  20. static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
  21. module_param_named(debug, ath9k_debug, uint, 0);
  22. MODULE_PARM_DESC(debug, "Debugging mask");
  23. int htc_modparam_nohwcrypt;
  24. module_param_named(nohwcrypt, htc_modparam_nohwcrypt, int, 0444);
  25. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
  26. #define CHAN2G(_freq, _idx) { \
  27. .center_freq = (_freq), \
  28. .hw_value = (_idx), \
  29. .max_power = 20, \
  30. }
  31. #define CHAN5G(_freq, _idx) { \
  32. .band = IEEE80211_BAND_5GHZ, \
  33. .center_freq = (_freq), \
  34. .hw_value = (_idx), \
  35. .max_power = 20, \
  36. }
  37. static struct ieee80211_channel ath9k_2ghz_channels[] = {
  38. CHAN2G(2412, 0), /* Channel 1 */
  39. CHAN2G(2417, 1), /* Channel 2 */
  40. CHAN2G(2422, 2), /* Channel 3 */
  41. CHAN2G(2427, 3), /* Channel 4 */
  42. CHAN2G(2432, 4), /* Channel 5 */
  43. CHAN2G(2437, 5), /* Channel 6 */
  44. CHAN2G(2442, 6), /* Channel 7 */
  45. CHAN2G(2447, 7), /* Channel 8 */
  46. CHAN2G(2452, 8), /* Channel 9 */
  47. CHAN2G(2457, 9), /* Channel 10 */
  48. CHAN2G(2462, 10), /* Channel 11 */
  49. CHAN2G(2467, 11), /* Channel 12 */
  50. CHAN2G(2472, 12), /* Channel 13 */
  51. CHAN2G(2484, 13), /* Channel 14 */
  52. };
  53. static struct ieee80211_channel ath9k_5ghz_channels[] = {
  54. /* _We_ call this UNII 1 */
  55. CHAN5G(5180, 14), /* Channel 36 */
  56. CHAN5G(5200, 15), /* Channel 40 */
  57. CHAN5G(5220, 16), /* Channel 44 */
  58. CHAN5G(5240, 17), /* Channel 48 */
  59. /* _We_ call this UNII 2 */
  60. CHAN5G(5260, 18), /* Channel 52 */
  61. CHAN5G(5280, 19), /* Channel 56 */
  62. CHAN5G(5300, 20), /* Channel 60 */
  63. CHAN5G(5320, 21), /* Channel 64 */
  64. /* _We_ call this "Middle band" */
  65. CHAN5G(5500, 22), /* Channel 100 */
  66. CHAN5G(5520, 23), /* Channel 104 */
  67. CHAN5G(5540, 24), /* Channel 108 */
  68. CHAN5G(5560, 25), /* Channel 112 */
  69. CHAN5G(5580, 26), /* Channel 116 */
  70. CHAN5G(5600, 27), /* Channel 120 */
  71. CHAN5G(5620, 28), /* Channel 124 */
  72. CHAN5G(5640, 29), /* Channel 128 */
  73. CHAN5G(5660, 30), /* Channel 132 */
  74. CHAN5G(5680, 31), /* Channel 136 */
  75. CHAN5G(5700, 32), /* Channel 140 */
  76. /* _We_ call this UNII 3 */
  77. CHAN5G(5745, 33), /* Channel 149 */
  78. CHAN5G(5765, 34), /* Channel 153 */
  79. CHAN5G(5785, 35), /* Channel 157 */
  80. CHAN5G(5805, 36), /* Channel 161 */
  81. CHAN5G(5825, 37), /* Channel 165 */
  82. };
  83. /* Atheros hardware rate code addition for short premble */
  84. #define SHPCHECK(__hw_rate, __flags) \
  85. ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04) : 0)
  86. #define RATE(_bitrate, _hw_rate, _flags) { \
  87. .bitrate = (_bitrate), \
  88. .flags = (_flags), \
  89. .hw_value = (_hw_rate), \
  90. .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
  91. }
  92. static struct ieee80211_rate ath9k_legacy_rates[] = {
  93. RATE(10, 0x1b, 0),
  94. RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE), /* shortp : 0x1e */
  95. RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE), /* shortp: 0x1d */
  96. RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE), /* short: 0x1c */
  97. RATE(60, 0x0b, 0),
  98. RATE(90, 0x0f, 0),
  99. RATE(120, 0x0a, 0),
  100. RATE(180, 0x0e, 0),
  101. RATE(240, 0x09, 0),
  102. RATE(360, 0x0d, 0),
  103. RATE(480, 0x08, 0),
  104. RATE(540, 0x0c, 0),
  105. };
  106. static int ath9k_htc_wait_for_target(struct ath9k_htc_priv *priv)
  107. {
  108. int time_left;
  109. if (atomic_read(&priv->htc->tgt_ready) > 0) {
  110. atomic_dec(&priv->htc->tgt_ready);
  111. return 0;
  112. }
  113. /* Firmware can take up to 50ms to get ready, to be safe use 1 second */
  114. time_left = wait_for_completion_timeout(&priv->htc->target_wait, HZ);
  115. if (!time_left) {
  116. dev_err(priv->dev, "ath9k_htc: Target is unresponsive\n");
  117. return -ETIMEDOUT;
  118. }
  119. atomic_dec(&priv->htc->tgt_ready);
  120. return 0;
  121. }
  122. static void ath9k_deinit_priv(struct ath9k_htc_priv *priv)
  123. {
  124. ath9k_htc_exit_debug(priv->ah);
  125. ath9k_hw_deinit(priv->ah);
  126. tasklet_kill(&priv->wmi_tasklet);
  127. tasklet_kill(&priv->rx_tasklet);
  128. tasklet_kill(&priv->tx_tasklet);
  129. kfree(priv->ah);
  130. priv->ah = NULL;
  131. }
  132. static void ath9k_deinit_device(struct ath9k_htc_priv *priv)
  133. {
  134. struct ieee80211_hw *hw = priv->hw;
  135. wiphy_rfkill_stop_polling(hw->wiphy);
  136. ath9k_deinit_leds(priv);
  137. ieee80211_unregister_hw(hw);
  138. ath9k_rx_cleanup(priv);
  139. ath9k_tx_cleanup(priv);
  140. ath9k_deinit_priv(priv);
  141. }
  142. static inline int ath9k_htc_connect_svc(struct ath9k_htc_priv *priv,
  143. u16 service_id,
  144. void (*tx) (void *,
  145. struct sk_buff *,
  146. enum htc_endpoint_id,
  147. bool txok),
  148. enum htc_endpoint_id *ep_id)
  149. {
  150. struct htc_service_connreq req;
  151. memset(&req, 0, sizeof(struct htc_service_connreq));
  152. req.service_id = service_id;
  153. req.ep_callbacks.priv = priv;
  154. req.ep_callbacks.rx = ath9k_htc_rxep;
  155. req.ep_callbacks.tx = tx;
  156. return htc_connect_service(priv->htc, &req, ep_id);
  157. }
  158. static int ath9k_init_htc_services(struct ath9k_htc_priv *priv, u16 devid)
  159. {
  160. int ret;
  161. /* WMI CMD*/
  162. ret = ath9k_wmi_connect(priv->htc, priv->wmi, &priv->wmi_cmd_ep);
  163. if (ret)
  164. goto err;
  165. /* Beacon */
  166. ret = ath9k_htc_connect_svc(priv, WMI_BEACON_SVC, ath9k_htc_beaconep,
  167. &priv->beacon_ep);
  168. if (ret)
  169. goto err;
  170. /* CAB */
  171. ret = ath9k_htc_connect_svc(priv, WMI_CAB_SVC, ath9k_htc_txep,
  172. &priv->cab_ep);
  173. if (ret)
  174. goto err;
  175. /* UAPSD */
  176. ret = ath9k_htc_connect_svc(priv, WMI_UAPSD_SVC, ath9k_htc_txep,
  177. &priv->uapsd_ep);
  178. if (ret)
  179. goto err;
  180. /* MGMT */
  181. ret = ath9k_htc_connect_svc(priv, WMI_MGMT_SVC, ath9k_htc_txep,
  182. &priv->mgmt_ep);
  183. if (ret)
  184. goto err;
  185. /* DATA BE */
  186. ret = ath9k_htc_connect_svc(priv, WMI_DATA_BE_SVC, ath9k_htc_txep,
  187. &priv->data_be_ep);
  188. if (ret)
  189. goto err;
  190. /* DATA BK */
  191. ret = ath9k_htc_connect_svc(priv, WMI_DATA_BK_SVC, ath9k_htc_txep,
  192. &priv->data_bk_ep);
  193. if (ret)
  194. goto err;
  195. /* DATA VI */
  196. ret = ath9k_htc_connect_svc(priv, WMI_DATA_VI_SVC, ath9k_htc_txep,
  197. &priv->data_vi_ep);
  198. if (ret)
  199. goto err;
  200. /* DATA VO */
  201. ret = ath9k_htc_connect_svc(priv, WMI_DATA_VO_SVC, ath9k_htc_txep,
  202. &priv->data_vo_ep);
  203. if (ret)
  204. goto err;
  205. /*
  206. * Setup required credits before initializing HTC.
  207. * This is a bit hacky, but, since queuing is done in
  208. * the HIF layer, shouldn't matter much.
  209. */
  210. switch(devid) {
  211. case 0x9271:
  212. case 0x1006:
  213. priv->htc->credits = 33;
  214. break;
  215. case 0x7010:
  216. priv->htc->credits = 45;
  217. break;
  218. default:
  219. dev_err(priv->dev, "ath9k_htc: Unsupported device id: 0x%x\n",
  220. devid);
  221. goto err;
  222. }
  223. ret = htc_init(priv->htc);
  224. if (ret)
  225. goto err;
  226. dev_info(priv->dev, "ath9k_htc: HTC initialized with %d credits\n",
  227. priv->htc->credits);
  228. return 0;
  229. err:
  230. dev_err(priv->dev, "ath9k_htc: Unable to initialize HTC services\n");
  231. return ret;
  232. }
  233. static int ath9k_reg_notifier(struct wiphy *wiphy,
  234. struct regulatory_request *request)
  235. {
  236. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  237. struct ath9k_htc_priv *priv = hw->priv;
  238. return ath_reg_notifier_apply(wiphy, request,
  239. ath9k_hw_regulatory(priv->ah));
  240. }
  241. static unsigned int ath9k_regread(void *hw_priv, u32 reg_offset)
  242. {
  243. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  244. struct ath_common *common = ath9k_hw_common(ah);
  245. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  246. __be32 val, reg = cpu_to_be32(reg_offset);
  247. int r;
  248. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_READ_CMDID,
  249. (u8 *) &reg, sizeof(reg),
  250. (u8 *) &val, sizeof(val),
  251. 100);
  252. if (unlikely(r)) {
  253. ath_print(common, ATH_DBG_WMI,
  254. "REGISTER READ FAILED: (0x%04x, %d)\n",
  255. reg_offset, r);
  256. return -EIO;
  257. }
  258. return be32_to_cpu(val);
  259. }
  260. static void ath9k_regwrite_single(void *hw_priv, u32 val, u32 reg_offset)
  261. {
  262. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  263. struct ath_common *common = ath9k_hw_common(ah);
  264. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  265. __be32 buf[2] = {
  266. cpu_to_be32(reg_offset),
  267. cpu_to_be32(val),
  268. };
  269. int r;
  270. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_WRITE_CMDID,
  271. (u8 *) &buf, sizeof(buf),
  272. (u8 *) &val, sizeof(val),
  273. 100);
  274. if (unlikely(r)) {
  275. ath_print(common, ATH_DBG_WMI,
  276. "REGISTER WRITE FAILED:(0x%04x, %d)\n",
  277. reg_offset, r);
  278. }
  279. }
  280. static void ath9k_regwrite_buffer(void *hw_priv, u32 val, u32 reg_offset)
  281. {
  282. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  283. struct ath_common *common = ath9k_hw_common(ah);
  284. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  285. u32 rsp_status;
  286. int r;
  287. mutex_lock(&priv->wmi->multi_write_mutex);
  288. /* Store the register/value */
  289. priv->wmi->multi_write[priv->wmi->multi_write_idx].reg =
  290. cpu_to_be32(reg_offset);
  291. priv->wmi->multi_write[priv->wmi->multi_write_idx].val =
  292. cpu_to_be32(val);
  293. priv->wmi->multi_write_idx++;
  294. /* If the buffer is full, send it out. */
  295. if (priv->wmi->multi_write_idx == MAX_CMD_NUMBER) {
  296. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_WRITE_CMDID,
  297. (u8 *) &priv->wmi->multi_write,
  298. sizeof(struct register_write) * priv->wmi->multi_write_idx,
  299. (u8 *) &rsp_status, sizeof(rsp_status),
  300. 100);
  301. if (unlikely(r)) {
  302. ath_print(common, ATH_DBG_WMI,
  303. "REGISTER WRITE FAILED, multi len: %d\n",
  304. priv->wmi->multi_write_idx);
  305. }
  306. priv->wmi->multi_write_idx = 0;
  307. }
  308. mutex_unlock(&priv->wmi->multi_write_mutex);
  309. }
  310. static void ath9k_regwrite(void *hw_priv, u32 val, u32 reg_offset)
  311. {
  312. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  313. struct ath_common *common = ath9k_hw_common(ah);
  314. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  315. if (atomic_read(&priv->wmi->mwrite_cnt))
  316. ath9k_regwrite_buffer(hw_priv, val, reg_offset);
  317. else
  318. ath9k_regwrite_single(hw_priv, val, reg_offset);
  319. }
  320. static void ath9k_enable_regwrite_buffer(void *hw_priv)
  321. {
  322. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  323. struct ath_common *common = ath9k_hw_common(ah);
  324. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  325. atomic_inc(&priv->wmi->mwrite_cnt);
  326. }
  327. static void ath9k_disable_regwrite_buffer(void *hw_priv)
  328. {
  329. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  330. struct ath_common *common = ath9k_hw_common(ah);
  331. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  332. atomic_dec(&priv->wmi->mwrite_cnt);
  333. }
  334. static void ath9k_regwrite_flush(void *hw_priv)
  335. {
  336. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  337. struct ath_common *common = ath9k_hw_common(ah);
  338. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  339. u32 rsp_status;
  340. int r;
  341. mutex_lock(&priv->wmi->multi_write_mutex);
  342. if (priv->wmi->multi_write_idx) {
  343. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_WRITE_CMDID,
  344. (u8 *) &priv->wmi->multi_write,
  345. sizeof(struct register_write) * priv->wmi->multi_write_idx,
  346. (u8 *) &rsp_status, sizeof(rsp_status),
  347. 100);
  348. if (unlikely(r)) {
  349. ath_print(common, ATH_DBG_WMI,
  350. "REGISTER WRITE FAILED, multi len: %d\n",
  351. priv->wmi->multi_write_idx);
  352. }
  353. priv->wmi->multi_write_idx = 0;
  354. }
  355. mutex_unlock(&priv->wmi->multi_write_mutex);
  356. }
  357. static const struct ath_ops ath9k_common_ops = {
  358. .read = ath9k_regread,
  359. .write = ath9k_regwrite,
  360. .enable_write_buffer = ath9k_enable_regwrite_buffer,
  361. .disable_write_buffer = ath9k_disable_regwrite_buffer,
  362. .write_flush = ath9k_regwrite_flush,
  363. };
  364. static void ath_usb_read_cachesize(struct ath_common *common, int *csz)
  365. {
  366. *csz = L1_CACHE_BYTES >> 2;
  367. }
  368. static bool ath_usb_eeprom_read(struct ath_common *common, u32 off, u16 *data)
  369. {
  370. struct ath_hw *ah = (struct ath_hw *) common->ah;
  371. (void)REG_READ(ah, AR5416_EEPROM_OFFSET + (off << AR5416_EEPROM_S));
  372. if (!ath9k_hw_wait(ah,
  373. AR_EEPROM_STATUS_DATA,
  374. AR_EEPROM_STATUS_DATA_BUSY |
  375. AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
  376. AH_WAIT_TIMEOUT))
  377. return false;
  378. *data = MS(REG_READ(ah, AR_EEPROM_STATUS_DATA),
  379. AR_EEPROM_STATUS_DATA_VAL);
  380. return true;
  381. }
  382. static const struct ath_bus_ops ath9k_usb_bus_ops = {
  383. .ath_bus_type = ATH_USB,
  384. .read_cachesize = ath_usb_read_cachesize,
  385. .eeprom_read = ath_usb_eeprom_read,
  386. };
  387. static void setup_ht_cap(struct ath9k_htc_priv *priv,
  388. struct ieee80211_sta_ht_cap *ht_info)
  389. {
  390. struct ath_common *common = ath9k_hw_common(priv->ah);
  391. u8 tx_streams, rx_streams;
  392. int i;
  393. ht_info->ht_supported = true;
  394. ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  395. IEEE80211_HT_CAP_SM_PS |
  396. IEEE80211_HT_CAP_SGI_40 |
  397. IEEE80211_HT_CAP_DSSSCCK40;
  398. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
  399. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  400. ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
  401. ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
  402. ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
  403. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  404. /* ath9k_htc supports only 1 or 2 stream devices */
  405. tx_streams = ath9k_cmn_count_streams(common->tx_chainmask, 2);
  406. rx_streams = ath9k_cmn_count_streams(common->rx_chainmask, 2);
  407. ath_print(common, ATH_DBG_CONFIG,
  408. "TX streams %d, RX streams: %d\n",
  409. tx_streams, rx_streams);
  410. if (tx_streams != rx_streams) {
  411. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  412. ht_info->mcs.tx_params |= ((tx_streams - 1) <<
  413. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  414. }
  415. for (i = 0; i < rx_streams; i++)
  416. ht_info->mcs.rx_mask[i] = 0xff;
  417. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
  418. }
  419. static int ath9k_init_queues(struct ath9k_htc_priv *priv)
  420. {
  421. struct ath_common *common = ath9k_hw_common(priv->ah);
  422. int i;
  423. for (i = 0; i < ARRAY_SIZE(priv->hwq_map); i++)
  424. priv->hwq_map[i] = -1;
  425. priv->beaconq = ath9k_hw_beaconq_setup(priv->ah);
  426. if (priv->beaconq == -1) {
  427. ath_print(common, ATH_DBG_FATAL,
  428. "Unable to setup BEACON xmit queue\n");
  429. goto err;
  430. }
  431. priv->cabq = ath9k_htc_cabq_setup(priv);
  432. if (priv->cabq == -1) {
  433. ath_print(common, ATH_DBG_FATAL,
  434. "Unable to setup CAB xmit queue\n");
  435. goto err;
  436. }
  437. if (!ath9k_htc_txq_setup(priv, WME_AC_BE)) {
  438. ath_print(common, ATH_DBG_FATAL,
  439. "Unable to setup xmit queue for BE traffic\n");
  440. goto err;
  441. }
  442. if (!ath9k_htc_txq_setup(priv, WME_AC_BK)) {
  443. ath_print(common, ATH_DBG_FATAL,
  444. "Unable to setup xmit queue for BK traffic\n");
  445. goto err;
  446. }
  447. if (!ath9k_htc_txq_setup(priv, WME_AC_VI)) {
  448. ath_print(common, ATH_DBG_FATAL,
  449. "Unable to setup xmit queue for VI traffic\n");
  450. goto err;
  451. }
  452. if (!ath9k_htc_txq_setup(priv, WME_AC_VO)) {
  453. ath_print(common, ATH_DBG_FATAL,
  454. "Unable to setup xmit queue for VO traffic\n");
  455. goto err;
  456. }
  457. return 0;
  458. err:
  459. return -EINVAL;
  460. }
  461. static void ath9k_init_crypto(struct ath9k_htc_priv *priv)
  462. {
  463. struct ath_common *common = ath9k_hw_common(priv->ah);
  464. int i = 0;
  465. /* Get the hardware key cache size. */
  466. common->keymax = priv->ah->caps.keycache_size;
  467. if (common->keymax > ATH_KEYMAX) {
  468. ath_print(common, ATH_DBG_ANY,
  469. "Warning, using only %u entries in %u key cache\n",
  470. ATH_KEYMAX, common->keymax);
  471. common->keymax = ATH_KEYMAX;
  472. }
  473. /*
  474. * Reset the key cache since some parts do not
  475. * reset the contents on initial power up.
  476. */
  477. for (i = 0; i < common->keymax; i++)
  478. ath9k_hw_keyreset(priv->ah, (u16) i);
  479. /*
  480. * Check whether the separate key cache entries
  481. * are required to handle both tx+rx MIC keys.
  482. * With split mic keys the number of stations is limited
  483. * to 27 otherwise 59.
  484. */
  485. if (ath9k_hw_getcapability(priv->ah, ATH9K_CAP_TKIP_SPLIT, 0, NULL))
  486. common->splitmic = 1;
  487. /* turn on mcast key search if possible */
  488. if (!ath9k_hw_getcapability(priv->ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
  489. (void)ath9k_hw_setcapability(priv->ah, ATH9K_CAP_MCAST_KEYSRCH,
  490. 1, 1, NULL);
  491. }
  492. static void ath9k_init_channels_rates(struct ath9k_htc_priv *priv)
  493. {
  494. if (test_bit(ATH9K_MODE_11G, priv->ah->caps.wireless_modes)) {
  495. priv->sbands[IEEE80211_BAND_2GHZ].channels =
  496. ath9k_2ghz_channels;
  497. priv->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
  498. priv->sbands[IEEE80211_BAND_2GHZ].n_channels =
  499. ARRAY_SIZE(ath9k_2ghz_channels);
  500. priv->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
  501. priv->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
  502. ARRAY_SIZE(ath9k_legacy_rates);
  503. }
  504. if (test_bit(ATH9K_MODE_11A, priv->ah->caps.wireless_modes)) {
  505. priv->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_channels;
  506. priv->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
  507. priv->sbands[IEEE80211_BAND_5GHZ].n_channels =
  508. ARRAY_SIZE(ath9k_5ghz_channels);
  509. priv->sbands[IEEE80211_BAND_5GHZ].bitrates =
  510. ath9k_legacy_rates + 4;
  511. priv->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
  512. ARRAY_SIZE(ath9k_legacy_rates) - 4;
  513. }
  514. }
  515. static void ath9k_init_misc(struct ath9k_htc_priv *priv)
  516. {
  517. struct ath_common *common = ath9k_hw_common(priv->ah);
  518. common->tx_chainmask = priv->ah->caps.tx_chainmask;
  519. common->rx_chainmask = priv->ah->caps.rx_chainmask;
  520. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
  521. memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
  522. priv->op_flags |= OP_TXAGGR;
  523. priv->ah->opmode = NL80211_IFTYPE_STATION;
  524. }
  525. static int ath9k_init_priv(struct ath9k_htc_priv *priv, u16 devid)
  526. {
  527. struct ath_hw *ah = NULL;
  528. struct ath_common *common;
  529. int ret = 0, csz = 0;
  530. priv->op_flags |= OP_INVALID;
  531. ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
  532. if (!ah)
  533. return -ENOMEM;
  534. ah->hw_version.devid = devid;
  535. ah->hw_version.subsysid = 0; /* FIXME */
  536. priv->ah = ah;
  537. common = ath9k_hw_common(ah);
  538. common->ops = &ath9k_common_ops;
  539. common->bus_ops = &ath9k_usb_bus_ops;
  540. common->ah = ah;
  541. common->hw = priv->hw;
  542. common->priv = priv;
  543. common->debug_mask = ath9k_debug;
  544. spin_lock_init(&priv->wmi->wmi_lock);
  545. spin_lock_init(&priv->beacon_lock);
  546. spin_lock_init(&priv->tx_lock);
  547. mutex_init(&priv->mutex);
  548. mutex_init(&priv->aggr_work.mutex);
  549. mutex_init(&priv->htc_pm_lock);
  550. tasklet_init(&priv->wmi_tasklet, ath9k_wmi_tasklet,
  551. (unsigned long)priv);
  552. tasklet_init(&priv->rx_tasklet, ath9k_rx_tasklet,
  553. (unsigned long)priv);
  554. tasklet_init(&priv->tx_tasklet, ath9k_tx_tasklet, (unsigned long)priv);
  555. INIT_DELAYED_WORK(&priv->ath9k_aggr_work, ath9k_htc_aggr_work);
  556. INIT_DELAYED_WORK(&priv->ath9k_ani_work, ath9k_ani_work);
  557. INIT_WORK(&priv->ps_work, ath9k_ps_work);
  558. /*
  559. * Cache line size is used to size and align various
  560. * structures used to communicate with the hardware.
  561. */
  562. ath_read_cachesize(common, &csz);
  563. common->cachelsz = csz << 2; /* convert to bytes */
  564. ret = ath9k_hw_init(ah);
  565. if (ret) {
  566. ath_print(common, ATH_DBG_FATAL,
  567. "Unable to initialize hardware; "
  568. "initialization status: %d\n", ret);
  569. goto err_hw;
  570. }
  571. ret = ath9k_htc_init_debug(ah);
  572. if (ret) {
  573. ath_print(common, ATH_DBG_FATAL,
  574. "Unable to create debugfs files\n");
  575. goto err_debug;
  576. }
  577. ret = ath9k_init_queues(priv);
  578. if (ret)
  579. goto err_queues;
  580. ath9k_init_crypto(priv);
  581. ath9k_init_channels_rates(priv);
  582. ath9k_init_misc(priv);
  583. return 0;
  584. err_queues:
  585. ath9k_htc_exit_debug(ah);
  586. err_debug:
  587. ath9k_hw_deinit(ah);
  588. err_hw:
  589. kfree(ah);
  590. priv->ah = NULL;
  591. return ret;
  592. }
  593. static void ath9k_set_hw_capab(struct ath9k_htc_priv *priv,
  594. struct ieee80211_hw *hw)
  595. {
  596. struct ath_common *common = ath9k_hw_common(priv->ah);
  597. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  598. IEEE80211_HW_AMPDU_AGGREGATION |
  599. IEEE80211_HW_SPECTRUM_MGMT |
  600. IEEE80211_HW_HAS_RATE_CONTROL |
  601. IEEE80211_HW_RX_INCLUDES_FCS |
  602. IEEE80211_HW_SUPPORTS_PS |
  603. IEEE80211_HW_PS_NULLFUNC_STACK;
  604. hw->wiphy->interface_modes =
  605. BIT(NL80211_IFTYPE_STATION) |
  606. BIT(NL80211_IFTYPE_ADHOC);
  607. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  608. hw->queues = 4;
  609. hw->channel_change_time = 5000;
  610. hw->max_listen_interval = 10;
  611. hw->vif_data_size = sizeof(struct ath9k_htc_vif);
  612. hw->sta_data_size = sizeof(struct ath9k_htc_sta);
  613. /* tx_frame_hdr is larger than tx_mgmt_hdr anyway */
  614. hw->extra_tx_headroom = sizeof(struct tx_frame_hdr) +
  615. sizeof(struct htc_frame_hdr) + 4;
  616. if (test_bit(ATH9K_MODE_11G, priv->ah->caps.wireless_modes))
  617. hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  618. &priv->sbands[IEEE80211_BAND_2GHZ];
  619. if (test_bit(ATH9K_MODE_11A, priv->ah->caps.wireless_modes))
  620. hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  621. &priv->sbands[IEEE80211_BAND_5GHZ];
  622. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
  623. if (test_bit(ATH9K_MODE_11G, priv->ah->caps.wireless_modes))
  624. setup_ht_cap(priv,
  625. &priv->sbands[IEEE80211_BAND_2GHZ].ht_cap);
  626. if (test_bit(ATH9K_MODE_11A, priv->ah->caps.wireless_modes))
  627. setup_ht_cap(priv,
  628. &priv->sbands[IEEE80211_BAND_5GHZ].ht_cap);
  629. }
  630. SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
  631. }
  632. static int ath9k_init_device(struct ath9k_htc_priv *priv, u16 devid)
  633. {
  634. struct ieee80211_hw *hw = priv->hw;
  635. struct ath_common *common;
  636. struct ath_hw *ah;
  637. int error = 0;
  638. struct ath_regulatory *reg;
  639. /* Bring up device */
  640. error = ath9k_init_priv(priv, devid);
  641. if (error != 0)
  642. goto err_init;
  643. ah = priv->ah;
  644. common = ath9k_hw_common(ah);
  645. ath9k_set_hw_capab(priv, hw);
  646. /* Initialize regulatory */
  647. error = ath_regd_init(&common->regulatory, priv->hw->wiphy,
  648. ath9k_reg_notifier);
  649. if (error)
  650. goto err_regd;
  651. reg = &common->regulatory;
  652. /* Setup TX */
  653. error = ath9k_tx_init(priv);
  654. if (error != 0)
  655. goto err_tx;
  656. /* Setup RX */
  657. error = ath9k_rx_init(priv);
  658. if (error != 0)
  659. goto err_rx;
  660. /* Register with mac80211 */
  661. error = ieee80211_register_hw(hw);
  662. if (error)
  663. goto err_register;
  664. /* Handle world regulatory */
  665. if (!ath_is_world_regd(reg)) {
  666. error = regulatory_hint(hw->wiphy, reg->alpha2);
  667. if (error)
  668. goto err_world;
  669. }
  670. ath9k_init_leds(priv);
  671. ath9k_start_rfkill_poll(priv);
  672. return 0;
  673. err_world:
  674. ieee80211_unregister_hw(hw);
  675. err_register:
  676. ath9k_rx_cleanup(priv);
  677. err_rx:
  678. ath9k_tx_cleanup(priv);
  679. err_tx:
  680. /* Nothing */
  681. err_regd:
  682. ath9k_deinit_priv(priv);
  683. err_init:
  684. return error;
  685. }
  686. int ath9k_htc_probe_device(struct htc_target *htc_handle, struct device *dev,
  687. u16 devid)
  688. {
  689. struct ieee80211_hw *hw;
  690. struct ath9k_htc_priv *priv;
  691. int ret;
  692. hw = ieee80211_alloc_hw(sizeof(struct ath9k_htc_priv), &ath9k_htc_ops);
  693. if (!hw)
  694. return -ENOMEM;
  695. priv = hw->priv;
  696. priv->hw = hw;
  697. priv->htc = htc_handle;
  698. priv->dev = dev;
  699. htc_handle->drv_priv = priv;
  700. SET_IEEE80211_DEV(hw, priv->dev);
  701. ret = ath9k_htc_wait_for_target(priv);
  702. if (ret)
  703. goto err_free;
  704. priv->wmi = ath9k_init_wmi(priv);
  705. if (!priv->wmi) {
  706. ret = -EINVAL;
  707. goto err_free;
  708. }
  709. ret = ath9k_init_htc_services(priv, devid);
  710. if (ret)
  711. goto err_init;
  712. /* The device may have been unplugged earlier. */
  713. priv->op_flags &= ~OP_UNPLUGGED;
  714. ret = ath9k_init_device(priv, devid);
  715. if (ret)
  716. goto err_init;
  717. return 0;
  718. err_init:
  719. ath9k_deinit_wmi(priv);
  720. err_free:
  721. ieee80211_free_hw(hw);
  722. return ret;
  723. }
  724. void ath9k_htc_disconnect_device(struct htc_target *htc_handle, bool hotunplug)
  725. {
  726. if (htc_handle->drv_priv) {
  727. /* Check if the device has been yanked out. */
  728. if (hotunplug)
  729. htc_handle->drv_priv->op_flags |= OP_UNPLUGGED;
  730. ath9k_deinit_device(htc_handle->drv_priv);
  731. ath9k_deinit_wmi(htc_handle->drv_priv);
  732. ieee80211_free_hw(htc_handle->drv_priv->hw);
  733. }
  734. }
  735. #ifdef CONFIG_PM
  736. int ath9k_htc_resume(struct htc_target *htc_handle)
  737. {
  738. int ret;
  739. ret = ath9k_htc_wait_for_target(htc_handle->drv_priv);
  740. if (ret)
  741. return ret;
  742. ret = ath9k_init_htc_services(htc_handle->drv_priv,
  743. htc_handle->drv_priv->ah->hw_version.devid);
  744. return ret;
  745. }
  746. #endif
  747. static int __init ath9k_htc_init(void)
  748. {
  749. int error;
  750. error = ath9k_htc_debug_create_root();
  751. if (error < 0) {
  752. printk(KERN_ERR
  753. "ath9k_htc: Unable to create debugfs root: %d\n",
  754. error);
  755. goto err_dbg;
  756. }
  757. error = ath9k_hif_usb_init();
  758. if (error < 0) {
  759. printk(KERN_ERR
  760. "ath9k_htc: No USB devices found,"
  761. " driver not installed.\n");
  762. error = -ENODEV;
  763. goto err_usb;
  764. }
  765. return 0;
  766. err_usb:
  767. ath9k_htc_debug_remove_root();
  768. err_dbg:
  769. return error;
  770. }
  771. module_init(ath9k_htc_init);
  772. static void __exit ath9k_htc_exit(void)
  773. {
  774. ath9k_hif_usb_exit();
  775. ath9k_htc_debug_remove_root();
  776. printk(KERN_INFO "ath9k_htc: Driver unloaded\n");
  777. }
  778. module_exit(ath9k_htc_exit);