qla_dbg.c 84 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x0152 | 0x4b,0xba,0xfa |
  14. * | Mailbox commands | 0x1181 | 0x111a-0x111b |
  15. * | | | 0x1155-0x1158 |
  16. * | | | 0x1018-0x1019 |
  17. * | | | 0x10ca |
  18. * | Device Discovery | 0x2095 | 0x2020-0x2022, |
  19. * | | | 0x2011-0x2012, |
  20. * | | | 0x2016 |
  21. * | Queue Command and IO tracing | 0x3058 | 0x3006-0x300b |
  22. * | | | 0x3027-0x3028 |
  23. * | | | 0x303d-0x3041 |
  24. * | | | 0x302d,0x3033 |
  25. * | | | 0x3036,0x3038 |
  26. * | | | 0x303a |
  27. * | DPC Thread | 0x4022 | 0x4002,0x4013 |
  28. * | Async Events | 0x5083 | 0x502b-0x502f |
  29. * | | | 0x5047,0x5052 |
  30. * | | | 0x5040,0x5075 |
  31. * | | | 0x503d,0x5044 |
  32. * | Timer Routines | 0x6012 | |
  33. * | User Space Interactions | 0x70dd | 0x7018,0x702e, |
  34. * | | | 0x7020,0x7024, |
  35. * | | | 0x7039,0x7045, |
  36. * | | | 0x7073-0x7075, |
  37. * | | | 0x707b,0x708c, |
  38. * | | | 0x70a5,0x70a6, |
  39. * | | | 0x70a8,0x70ab, |
  40. * | | | 0x70ad-0x70ae, |
  41. * | | | 0x70d1-0x70db, |
  42. * | | | 0x7047,0x703b |
  43. * | Task Management | 0x803d | 0x8025-0x8026 |
  44. * | | | 0x800b,0x8039 |
  45. * | AER/EEH | 0x9011 | |
  46. * | Virtual Port | 0xa007 | |
  47. * | ISP82XX Specific | 0xb14c | 0xb002,0xb024 |
  48. * | | | 0xb09e,0xb0ae |
  49. * | | | 0xb0e0-0xb0ef |
  50. * | | | 0xb085,0xb0dc |
  51. * | | | 0xb107,0xb108 |
  52. * | | | 0xb111,0xb11e |
  53. * | | | 0xb12c,0xb12d |
  54. * | | | 0xb13a,0xb142 |
  55. * | | | 0xb13c-0xb140 |
  56. * | MultiQ | 0xc00c | |
  57. * | Misc | 0xd010 | |
  58. * | Target Mode | 0xe070 | |
  59. * | Target Mode Management | 0xf072 | |
  60. * | Target Mode Task Management | 0x1000b | |
  61. * ----------------------------------------------------------------------
  62. */
  63. #include "qla_def.h"
  64. #include <linux/delay.h>
  65. static uint32_t ql_dbg_offset = 0x800;
  66. static inline void
  67. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  68. {
  69. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  70. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  71. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  72. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  73. fw_dump->vendor = htonl(ha->pdev->vendor);
  74. fw_dump->device = htonl(ha->pdev->device);
  75. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  76. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  77. }
  78. static inline void *
  79. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  80. {
  81. struct req_que *req = ha->req_q_map[0];
  82. struct rsp_que *rsp = ha->rsp_q_map[0];
  83. /* Request queue. */
  84. memcpy(ptr, req->ring, req->length *
  85. sizeof(request_t));
  86. /* Response queue. */
  87. ptr += req->length * sizeof(request_t);
  88. memcpy(ptr, rsp->ring, rsp->length *
  89. sizeof(response_t));
  90. return ptr + (rsp->length * sizeof(response_t));
  91. }
  92. static int
  93. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  94. uint32_t ram_dwords, void **nxt)
  95. {
  96. int rval;
  97. uint32_t cnt, stat, timer, dwords, idx;
  98. uint16_t mb0;
  99. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  100. dma_addr_t dump_dma = ha->gid_list_dma;
  101. uint32_t *dump = (uint32_t *)ha->gid_list;
  102. rval = QLA_SUCCESS;
  103. mb0 = 0;
  104. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  105. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  106. dwords = qla2x00_gid_list_size(ha) / 4;
  107. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  108. cnt += dwords, addr += dwords) {
  109. if (cnt + dwords > ram_dwords)
  110. dwords = ram_dwords - cnt;
  111. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  112. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  113. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  114. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  115. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  116. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  117. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  118. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  119. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  120. for (timer = 6000000; timer; timer--) {
  121. /* Check for pending interrupts. */
  122. stat = RD_REG_DWORD(&reg->host_status);
  123. if (stat & HSRX_RISC_INT) {
  124. stat &= 0xff;
  125. if (stat == 0x1 || stat == 0x2 ||
  126. stat == 0x10 || stat == 0x11) {
  127. set_bit(MBX_INTERRUPT,
  128. &ha->mbx_cmd_flags);
  129. mb0 = RD_REG_WORD(&reg->mailbox0);
  130. WRT_REG_DWORD(&reg->hccr,
  131. HCCRX_CLR_RISC_INT);
  132. RD_REG_DWORD(&reg->hccr);
  133. break;
  134. }
  135. /* Clear this intr; it wasn't a mailbox intr */
  136. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  137. RD_REG_DWORD(&reg->hccr);
  138. }
  139. udelay(5);
  140. }
  141. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  142. rval = mb0 & MBS_MASK;
  143. for (idx = 0; idx < dwords; idx++)
  144. ram[cnt + idx] = swab32(dump[idx]);
  145. } else {
  146. rval = QLA_FUNCTION_FAILED;
  147. }
  148. }
  149. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  150. return rval;
  151. }
  152. static int
  153. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  154. uint32_t cram_size, void **nxt)
  155. {
  156. int rval;
  157. /* Code RAM. */
  158. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  159. if (rval != QLA_SUCCESS)
  160. return rval;
  161. /* External Memory. */
  162. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  163. ha->fw_memory_size - 0x100000 + 1, nxt);
  164. }
  165. static uint32_t *
  166. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  167. uint32_t count, uint32_t *buf)
  168. {
  169. uint32_t __iomem *dmp_reg;
  170. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  171. dmp_reg = &reg->iobase_window;
  172. while (count--)
  173. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  174. return buf;
  175. }
  176. static inline int
  177. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  178. {
  179. int rval = QLA_SUCCESS;
  180. uint32_t cnt;
  181. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  182. for (cnt = 30000;
  183. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  184. rval == QLA_SUCCESS; cnt--) {
  185. if (cnt)
  186. udelay(100);
  187. else
  188. rval = QLA_FUNCTION_TIMEOUT;
  189. }
  190. return rval;
  191. }
  192. static int
  193. qla24xx_soft_reset(struct qla_hw_data *ha)
  194. {
  195. int rval = QLA_SUCCESS;
  196. uint32_t cnt;
  197. uint16_t mb0, wd;
  198. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  199. /* Reset RISC. */
  200. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  201. for (cnt = 0; cnt < 30000; cnt++) {
  202. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  203. break;
  204. udelay(10);
  205. }
  206. WRT_REG_DWORD(&reg->ctrl_status,
  207. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  208. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  209. udelay(100);
  210. /* Wait for firmware to complete NVRAM accesses. */
  211. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  212. for (cnt = 10000 ; cnt && mb0; cnt--) {
  213. udelay(5);
  214. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  215. barrier();
  216. }
  217. /* Wait for soft-reset to complete. */
  218. for (cnt = 0; cnt < 30000; cnt++) {
  219. if ((RD_REG_DWORD(&reg->ctrl_status) &
  220. CSRX_ISP_SOFT_RESET) == 0)
  221. break;
  222. udelay(10);
  223. }
  224. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  225. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  226. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  227. rval == QLA_SUCCESS; cnt--) {
  228. if (cnt)
  229. udelay(100);
  230. else
  231. rval = QLA_FUNCTION_TIMEOUT;
  232. }
  233. return rval;
  234. }
  235. static int
  236. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  237. uint32_t ram_words, void **nxt)
  238. {
  239. int rval;
  240. uint32_t cnt, stat, timer, words, idx;
  241. uint16_t mb0;
  242. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  243. dma_addr_t dump_dma = ha->gid_list_dma;
  244. uint16_t *dump = (uint16_t *)ha->gid_list;
  245. rval = QLA_SUCCESS;
  246. mb0 = 0;
  247. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  248. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  249. words = qla2x00_gid_list_size(ha) / 2;
  250. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  251. cnt += words, addr += words) {
  252. if (cnt + words > ram_words)
  253. words = ram_words - cnt;
  254. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  255. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  256. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  257. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  258. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  259. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  260. WRT_MAILBOX_REG(ha, reg, 4, words);
  261. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  262. for (timer = 6000000; timer; timer--) {
  263. /* Check for pending interrupts. */
  264. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  265. if (stat & HSR_RISC_INT) {
  266. stat &= 0xff;
  267. if (stat == 0x1 || stat == 0x2) {
  268. set_bit(MBX_INTERRUPT,
  269. &ha->mbx_cmd_flags);
  270. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  271. /* Release mailbox registers. */
  272. WRT_REG_WORD(&reg->semaphore, 0);
  273. WRT_REG_WORD(&reg->hccr,
  274. HCCR_CLR_RISC_INT);
  275. RD_REG_WORD(&reg->hccr);
  276. break;
  277. } else if (stat == 0x10 || stat == 0x11) {
  278. set_bit(MBX_INTERRUPT,
  279. &ha->mbx_cmd_flags);
  280. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  281. WRT_REG_WORD(&reg->hccr,
  282. HCCR_CLR_RISC_INT);
  283. RD_REG_WORD(&reg->hccr);
  284. break;
  285. }
  286. /* clear this intr; it wasn't a mailbox intr */
  287. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  288. RD_REG_WORD(&reg->hccr);
  289. }
  290. udelay(5);
  291. }
  292. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  293. rval = mb0 & MBS_MASK;
  294. for (idx = 0; idx < words; idx++)
  295. ram[cnt + idx] = swab16(dump[idx]);
  296. } else {
  297. rval = QLA_FUNCTION_FAILED;
  298. }
  299. }
  300. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  301. return rval;
  302. }
  303. static inline void
  304. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  305. uint16_t *buf)
  306. {
  307. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  308. while (count--)
  309. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  310. }
  311. static inline void *
  312. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  313. {
  314. if (!ha->eft)
  315. return ptr;
  316. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  317. return ptr + ntohl(ha->fw_dump->eft_size);
  318. }
  319. static inline void *
  320. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  321. {
  322. uint32_t cnt;
  323. uint32_t *iter_reg;
  324. struct qla2xxx_fce_chain *fcec = ptr;
  325. if (!ha->fce)
  326. return ptr;
  327. *last_chain = &fcec->type;
  328. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  329. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  330. fce_calc_size(ha->fce_bufs));
  331. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  332. fcec->addr_l = htonl(LSD(ha->fce_dma));
  333. fcec->addr_h = htonl(MSD(ha->fce_dma));
  334. iter_reg = fcec->eregs;
  335. for (cnt = 0; cnt < 8; cnt++)
  336. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  337. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  338. return (char *)iter_reg + ntohl(fcec->size);
  339. }
  340. static inline void *
  341. qla2xxx_copy_atioqueues(struct qla_hw_data *ha, void *ptr,
  342. uint32_t **last_chain)
  343. {
  344. struct qla2xxx_mqueue_chain *q;
  345. struct qla2xxx_mqueue_header *qh;
  346. uint32_t num_queues;
  347. int que;
  348. struct {
  349. int length;
  350. void *ring;
  351. } aq, *aqp;
  352. if (!ha->tgt.atio_ring)
  353. return ptr;
  354. num_queues = 1;
  355. aqp = &aq;
  356. aqp->length = ha->tgt.atio_q_length;
  357. aqp->ring = ha->tgt.atio_ring;
  358. for (que = 0; que < num_queues; que++) {
  359. /* aqp = ha->atio_q_map[que]; */
  360. q = ptr;
  361. *last_chain = &q->type;
  362. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  363. q->chain_size = htonl(
  364. sizeof(struct qla2xxx_mqueue_chain) +
  365. sizeof(struct qla2xxx_mqueue_header) +
  366. (aqp->length * sizeof(request_t)));
  367. ptr += sizeof(struct qla2xxx_mqueue_chain);
  368. /* Add header. */
  369. qh = ptr;
  370. qh->queue = __constant_htonl(TYPE_ATIO_QUEUE);
  371. qh->number = htonl(que);
  372. qh->size = htonl(aqp->length * sizeof(request_t));
  373. ptr += sizeof(struct qla2xxx_mqueue_header);
  374. /* Add data. */
  375. memcpy(ptr, aqp->ring, aqp->length * sizeof(request_t));
  376. ptr += aqp->length * sizeof(request_t);
  377. }
  378. return ptr;
  379. }
  380. static inline void *
  381. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  382. {
  383. struct qla2xxx_mqueue_chain *q;
  384. struct qla2xxx_mqueue_header *qh;
  385. struct req_que *req;
  386. struct rsp_que *rsp;
  387. int que;
  388. if (!ha->mqenable)
  389. return ptr;
  390. /* Request queues */
  391. for (que = 1; que < ha->max_req_queues; que++) {
  392. req = ha->req_q_map[que];
  393. if (!req)
  394. break;
  395. /* Add chain. */
  396. q = ptr;
  397. *last_chain = &q->type;
  398. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  399. q->chain_size = htonl(
  400. sizeof(struct qla2xxx_mqueue_chain) +
  401. sizeof(struct qla2xxx_mqueue_header) +
  402. (req->length * sizeof(request_t)));
  403. ptr += sizeof(struct qla2xxx_mqueue_chain);
  404. /* Add header. */
  405. qh = ptr;
  406. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  407. qh->number = htonl(que);
  408. qh->size = htonl(req->length * sizeof(request_t));
  409. ptr += sizeof(struct qla2xxx_mqueue_header);
  410. /* Add data. */
  411. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  412. ptr += req->length * sizeof(request_t);
  413. }
  414. /* Response queues */
  415. for (que = 1; que < ha->max_rsp_queues; que++) {
  416. rsp = ha->rsp_q_map[que];
  417. if (!rsp)
  418. break;
  419. /* Add chain. */
  420. q = ptr;
  421. *last_chain = &q->type;
  422. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  423. q->chain_size = htonl(
  424. sizeof(struct qla2xxx_mqueue_chain) +
  425. sizeof(struct qla2xxx_mqueue_header) +
  426. (rsp->length * sizeof(response_t)));
  427. ptr += sizeof(struct qla2xxx_mqueue_chain);
  428. /* Add header. */
  429. qh = ptr;
  430. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  431. qh->number = htonl(que);
  432. qh->size = htonl(rsp->length * sizeof(response_t));
  433. ptr += sizeof(struct qla2xxx_mqueue_header);
  434. /* Add data. */
  435. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  436. ptr += rsp->length * sizeof(response_t);
  437. }
  438. return ptr;
  439. }
  440. static inline void *
  441. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  442. {
  443. uint32_t cnt, que_idx;
  444. uint8_t que_cnt;
  445. struct qla2xxx_mq_chain *mq = ptr;
  446. device_reg_t __iomem *reg;
  447. if (!ha->mqenable || IS_QLA83XX(ha))
  448. return ptr;
  449. mq = ptr;
  450. *last_chain = &mq->type;
  451. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  452. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  453. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  454. ha->max_req_queues : ha->max_rsp_queues;
  455. mq->count = htonl(que_cnt);
  456. for (cnt = 0; cnt < que_cnt; cnt++) {
  457. reg = ISP_QUE_REG(ha, cnt);
  458. que_idx = cnt * 4;
  459. mq->qregs[que_idx] =
  460. htonl(RD_REG_DWORD(&reg->isp25mq.req_q_in));
  461. mq->qregs[que_idx+1] =
  462. htonl(RD_REG_DWORD(&reg->isp25mq.req_q_out));
  463. mq->qregs[que_idx+2] =
  464. htonl(RD_REG_DWORD(&reg->isp25mq.rsp_q_in));
  465. mq->qregs[que_idx+3] =
  466. htonl(RD_REG_DWORD(&reg->isp25mq.rsp_q_out));
  467. }
  468. return ptr + sizeof(struct qla2xxx_mq_chain);
  469. }
  470. void
  471. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  472. {
  473. struct qla_hw_data *ha = vha->hw;
  474. if (rval != QLA_SUCCESS) {
  475. ql_log(ql_log_warn, vha, 0xd000,
  476. "Failed to dump firmware (%x).\n", rval);
  477. ha->fw_dumped = 0;
  478. } else {
  479. ql_log(ql_log_info, vha, 0xd001,
  480. "Firmware dump saved to temp buffer (%ld/%p).\n",
  481. vha->host_no, ha->fw_dump);
  482. ha->fw_dumped = 1;
  483. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  484. }
  485. }
  486. /**
  487. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  488. * @ha: HA context
  489. * @hardware_locked: Called with the hardware_lock
  490. */
  491. void
  492. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  493. {
  494. int rval;
  495. uint32_t cnt;
  496. struct qla_hw_data *ha = vha->hw;
  497. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  498. uint16_t __iomem *dmp_reg;
  499. unsigned long flags;
  500. struct qla2300_fw_dump *fw;
  501. void *nxt;
  502. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  503. flags = 0;
  504. if (!hardware_locked)
  505. spin_lock_irqsave(&ha->hardware_lock, flags);
  506. if (!ha->fw_dump) {
  507. ql_log(ql_log_warn, vha, 0xd002,
  508. "No buffer available for dump.\n");
  509. goto qla2300_fw_dump_failed;
  510. }
  511. if (ha->fw_dumped) {
  512. ql_log(ql_log_warn, vha, 0xd003,
  513. "Firmware has been previously dumped (%p) "
  514. "-- ignoring request.\n",
  515. ha->fw_dump);
  516. goto qla2300_fw_dump_failed;
  517. }
  518. fw = &ha->fw_dump->isp.isp23;
  519. qla2xxx_prep_dump(ha, ha->fw_dump);
  520. rval = QLA_SUCCESS;
  521. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  522. /* Pause RISC. */
  523. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  524. if (IS_QLA2300(ha)) {
  525. for (cnt = 30000;
  526. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  527. rval == QLA_SUCCESS; cnt--) {
  528. if (cnt)
  529. udelay(100);
  530. else
  531. rval = QLA_FUNCTION_TIMEOUT;
  532. }
  533. } else {
  534. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  535. udelay(10);
  536. }
  537. if (rval == QLA_SUCCESS) {
  538. dmp_reg = &reg->flash_address;
  539. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  540. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  541. dmp_reg = &reg->u.isp2300.req_q_in;
  542. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  543. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  544. dmp_reg = &reg->u.isp2300.mailbox0;
  545. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  546. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  547. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  548. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  549. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  550. qla2xxx_read_window(reg, 48, fw->dma_reg);
  551. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  552. dmp_reg = &reg->risc_hw;
  553. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  554. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  555. WRT_REG_WORD(&reg->pcr, 0x2000);
  556. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  557. WRT_REG_WORD(&reg->pcr, 0x2200);
  558. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  559. WRT_REG_WORD(&reg->pcr, 0x2400);
  560. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  561. WRT_REG_WORD(&reg->pcr, 0x2600);
  562. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  563. WRT_REG_WORD(&reg->pcr, 0x2800);
  564. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  565. WRT_REG_WORD(&reg->pcr, 0x2A00);
  566. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  567. WRT_REG_WORD(&reg->pcr, 0x2C00);
  568. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  569. WRT_REG_WORD(&reg->pcr, 0x2E00);
  570. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  571. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  572. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  573. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  574. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  575. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  576. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  577. /* Reset RISC. */
  578. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  579. for (cnt = 0; cnt < 30000; cnt++) {
  580. if ((RD_REG_WORD(&reg->ctrl_status) &
  581. CSR_ISP_SOFT_RESET) == 0)
  582. break;
  583. udelay(10);
  584. }
  585. }
  586. if (!IS_QLA2300(ha)) {
  587. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  588. rval == QLA_SUCCESS; cnt--) {
  589. if (cnt)
  590. udelay(100);
  591. else
  592. rval = QLA_FUNCTION_TIMEOUT;
  593. }
  594. }
  595. /* Get RISC SRAM. */
  596. if (rval == QLA_SUCCESS)
  597. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  598. sizeof(fw->risc_ram) / 2, &nxt);
  599. /* Get stack SRAM. */
  600. if (rval == QLA_SUCCESS)
  601. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  602. sizeof(fw->stack_ram) / 2, &nxt);
  603. /* Get data SRAM. */
  604. if (rval == QLA_SUCCESS)
  605. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  606. ha->fw_memory_size - 0x11000 + 1, &nxt);
  607. if (rval == QLA_SUCCESS)
  608. qla2xxx_copy_queues(ha, nxt);
  609. qla2xxx_dump_post_process(base_vha, rval);
  610. qla2300_fw_dump_failed:
  611. if (!hardware_locked)
  612. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  613. }
  614. /**
  615. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  616. * @ha: HA context
  617. * @hardware_locked: Called with the hardware_lock
  618. */
  619. void
  620. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  621. {
  622. int rval;
  623. uint32_t cnt, timer;
  624. uint16_t risc_address;
  625. uint16_t mb0, mb2;
  626. struct qla_hw_data *ha = vha->hw;
  627. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  628. uint16_t __iomem *dmp_reg;
  629. unsigned long flags;
  630. struct qla2100_fw_dump *fw;
  631. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  632. risc_address = 0;
  633. mb0 = mb2 = 0;
  634. flags = 0;
  635. if (!hardware_locked)
  636. spin_lock_irqsave(&ha->hardware_lock, flags);
  637. if (!ha->fw_dump) {
  638. ql_log(ql_log_warn, vha, 0xd004,
  639. "No buffer available for dump.\n");
  640. goto qla2100_fw_dump_failed;
  641. }
  642. if (ha->fw_dumped) {
  643. ql_log(ql_log_warn, vha, 0xd005,
  644. "Firmware has been previously dumped (%p) "
  645. "-- ignoring request.\n",
  646. ha->fw_dump);
  647. goto qla2100_fw_dump_failed;
  648. }
  649. fw = &ha->fw_dump->isp.isp21;
  650. qla2xxx_prep_dump(ha, ha->fw_dump);
  651. rval = QLA_SUCCESS;
  652. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  653. /* Pause RISC. */
  654. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  655. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  656. rval == QLA_SUCCESS; cnt--) {
  657. if (cnt)
  658. udelay(100);
  659. else
  660. rval = QLA_FUNCTION_TIMEOUT;
  661. }
  662. if (rval == QLA_SUCCESS) {
  663. dmp_reg = &reg->flash_address;
  664. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  665. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  666. dmp_reg = &reg->u.isp2100.mailbox0;
  667. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  668. if (cnt == 8)
  669. dmp_reg = &reg->u_end.isp2200.mailbox8;
  670. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  671. }
  672. dmp_reg = &reg->u.isp2100.unused_2[0];
  673. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  674. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  675. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  676. dmp_reg = &reg->risc_hw;
  677. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  678. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  679. WRT_REG_WORD(&reg->pcr, 0x2000);
  680. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  681. WRT_REG_WORD(&reg->pcr, 0x2100);
  682. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  683. WRT_REG_WORD(&reg->pcr, 0x2200);
  684. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  685. WRT_REG_WORD(&reg->pcr, 0x2300);
  686. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  687. WRT_REG_WORD(&reg->pcr, 0x2400);
  688. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  689. WRT_REG_WORD(&reg->pcr, 0x2500);
  690. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  691. WRT_REG_WORD(&reg->pcr, 0x2600);
  692. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  693. WRT_REG_WORD(&reg->pcr, 0x2700);
  694. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  695. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  696. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  697. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  698. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  699. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  700. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  701. /* Reset the ISP. */
  702. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  703. }
  704. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  705. rval == QLA_SUCCESS; cnt--) {
  706. if (cnt)
  707. udelay(100);
  708. else
  709. rval = QLA_FUNCTION_TIMEOUT;
  710. }
  711. /* Pause RISC. */
  712. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  713. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  714. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  715. for (cnt = 30000;
  716. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  717. rval == QLA_SUCCESS; cnt--) {
  718. if (cnt)
  719. udelay(100);
  720. else
  721. rval = QLA_FUNCTION_TIMEOUT;
  722. }
  723. if (rval == QLA_SUCCESS) {
  724. /* Set memory configuration and timing. */
  725. if (IS_QLA2100(ha))
  726. WRT_REG_WORD(&reg->mctr, 0xf1);
  727. else
  728. WRT_REG_WORD(&reg->mctr, 0xf2);
  729. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  730. /* Release RISC. */
  731. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  732. }
  733. }
  734. if (rval == QLA_SUCCESS) {
  735. /* Get RISC SRAM. */
  736. risc_address = 0x1000;
  737. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  738. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  739. }
  740. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  741. cnt++, risc_address++) {
  742. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  743. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  744. for (timer = 6000000; timer != 0; timer--) {
  745. /* Check for pending interrupts. */
  746. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  747. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  748. set_bit(MBX_INTERRUPT,
  749. &ha->mbx_cmd_flags);
  750. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  751. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  752. WRT_REG_WORD(&reg->semaphore, 0);
  753. WRT_REG_WORD(&reg->hccr,
  754. HCCR_CLR_RISC_INT);
  755. RD_REG_WORD(&reg->hccr);
  756. break;
  757. }
  758. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  759. RD_REG_WORD(&reg->hccr);
  760. }
  761. udelay(5);
  762. }
  763. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  764. rval = mb0 & MBS_MASK;
  765. fw->risc_ram[cnt] = htons(mb2);
  766. } else {
  767. rval = QLA_FUNCTION_FAILED;
  768. }
  769. }
  770. if (rval == QLA_SUCCESS)
  771. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  772. qla2xxx_dump_post_process(base_vha, rval);
  773. qla2100_fw_dump_failed:
  774. if (!hardware_locked)
  775. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  776. }
  777. void
  778. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  779. {
  780. int rval;
  781. uint32_t cnt;
  782. uint32_t risc_address;
  783. struct qla_hw_data *ha = vha->hw;
  784. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  785. uint32_t __iomem *dmp_reg;
  786. uint32_t *iter_reg;
  787. uint16_t __iomem *mbx_reg;
  788. unsigned long flags;
  789. struct qla24xx_fw_dump *fw;
  790. uint32_t ext_mem_cnt;
  791. void *nxt;
  792. void *nxt_chain;
  793. uint32_t *last_chain = NULL;
  794. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  795. if (IS_P3P_TYPE(ha))
  796. return;
  797. risc_address = ext_mem_cnt = 0;
  798. flags = 0;
  799. if (!hardware_locked)
  800. spin_lock_irqsave(&ha->hardware_lock, flags);
  801. if (!ha->fw_dump) {
  802. ql_log(ql_log_warn, vha, 0xd006,
  803. "No buffer available for dump.\n");
  804. goto qla24xx_fw_dump_failed;
  805. }
  806. if (ha->fw_dumped) {
  807. ql_log(ql_log_warn, vha, 0xd007,
  808. "Firmware has been previously dumped (%p) "
  809. "-- ignoring request.\n",
  810. ha->fw_dump);
  811. goto qla24xx_fw_dump_failed;
  812. }
  813. fw = &ha->fw_dump->isp.isp24;
  814. qla2xxx_prep_dump(ha, ha->fw_dump);
  815. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  816. /* Pause RISC. */
  817. rval = qla24xx_pause_risc(reg);
  818. if (rval != QLA_SUCCESS)
  819. goto qla24xx_fw_dump_failed_0;
  820. /* Host interface registers. */
  821. dmp_reg = &reg->flash_addr;
  822. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  823. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  824. /* Disable interrupts. */
  825. WRT_REG_DWORD(&reg->ictrl, 0);
  826. RD_REG_DWORD(&reg->ictrl);
  827. /* Shadow registers. */
  828. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  829. RD_REG_DWORD(&reg->iobase_addr);
  830. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  831. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  832. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  833. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  834. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  835. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  836. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  837. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  838. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  839. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  840. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  841. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  842. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  843. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  844. /* Mailbox registers. */
  845. mbx_reg = &reg->mailbox0;
  846. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  847. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  848. /* Transfer sequence registers. */
  849. iter_reg = fw->xseq_gp_reg;
  850. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  851. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  852. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  853. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  854. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  855. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  856. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  857. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  858. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  859. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  860. /* Receive sequence registers. */
  861. iter_reg = fw->rseq_gp_reg;
  862. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  863. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  864. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  865. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  866. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  867. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  868. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  869. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  870. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  871. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  872. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  873. /* Command DMA registers. */
  874. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  875. /* Queues. */
  876. iter_reg = fw->req0_dma_reg;
  877. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  878. dmp_reg = &reg->iobase_q;
  879. for (cnt = 0; cnt < 7; cnt++)
  880. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  881. iter_reg = fw->resp0_dma_reg;
  882. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  883. dmp_reg = &reg->iobase_q;
  884. for (cnt = 0; cnt < 7; cnt++)
  885. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  886. iter_reg = fw->req1_dma_reg;
  887. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  888. dmp_reg = &reg->iobase_q;
  889. for (cnt = 0; cnt < 7; cnt++)
  890. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  891. /* Transmit DMA registers. */
  892. iter_reg = fw->xmt0_dma_reg;
  893. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  894. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  895. iter_reg = fw->xmt1_dma_reg;
  896. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  897. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  898. iter_reg = fw->xmt2_dma_reg;
  899. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  900. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  901. iter_reg = fw->xmt3_dma_reg;
  902. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  903. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  904. iter_reg = fw->xmt4_dma_reg;
  905. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  906. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  907. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  908. /* Receive DMA registers. */
  909. iter_reg = fw->rcvt0_data_dma_reg;
  910. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  911. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  912. iter_reg = fw->rcvt1_data_dma_reg;
  913. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  914. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  915. /* RISC registers. */
  916. iter_reg = fw->risc_gp_reg;
  917. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  918. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  919. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  920. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  921. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  922. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  923. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  924. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  925. /* Local memory controller registers. */
  926. iter_reg = fw->lmc_reg;
  927. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  928. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  929. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  930. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  931. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  932. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  933. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  934. /* Fibre Protocol Module registers. */
  935. iter_reg = fw->fpm_hdw_reg;
  936. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  937. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  938. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  939. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  940. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  941. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  942. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  943. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  944. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  945. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  946. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  947. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  948. /* Frame Buffer registers. */
  949. iter_reg = fw->fb_hdw_reg;
  950. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  951. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  952. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  953. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  954. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  955. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  956. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  957. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  958. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  959. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  960. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  961. rval = qla24xx_soft_reset(ha);
  962. if (rval != QLA_SUCCESS)
  963. goto qla24xx_fw_dump_failed_0;
  964. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  965. &nxt);
  966. if (rval != QLA_SUCCESS)
  967. goto qla24xx_fw_dump_failed_0;
  968. nxt = qla2xxx_copy_queues(ha, nxt);
  969. qla24xx_copy_eft(ha, nxt);
  970. nxt_chain = (void *)ha->fw_dump + ha->chain_offset;
  971. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  972. if (last_chain) {
  973. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  974. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  975. }
  976. /* Adjust valid length. */
  977. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  978. qla24xx_fw_dump_failed_0:
  979. qla2xxx_dump_post_process(base_vha, rval);
  980. qla24xx_fw_dump_failed:
  981. if (!hardware_locked)
  982. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  983. }
  984. void
  985. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  986. {
  987. int rval;
  988. uint32_t cnt;
  989. uint32_t risc_address;
  990. struct qla_hw_data *ha = vha->hw;
  991. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  992. uint32_t __iomem *dmp_reg;
  993. uint32_t *iter_reg;
  994. uint16_t __iomem *mbx_reg;
  995. unsigned long flags;
  996. struct qla25xx_fw_dump *fw;
  997. uint32_t ext_mem_cnt;
  998. void *nxt, *nxt_chain;
  999. uint32_t *last_chain = NULL;
  1000. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1001. risc_address = ext_mem_cnt = 0;
  1002. flags = 0;
  1003. if (!hardware_locked)
  1004. spin_lock_irqsave(&ha->hardware_lock, flags);
  1005. if (!ha->fw_dump) {
  1006. ql_log(ql_log_warn, vha, 0xd008,
  1007. "No buffer available for dump.\n");
  1008. goto qla25xx_fw_dump_failed;
  1009. }
  1010. if (ha->fw_dumped) {
  1011. ql_log(ql_log_warn, vha, 0xd009,
  1012. "Firmware has been previously dumped (%p) "
  1013. "-- ignoring request.\n",
  1014. ha->fw_dump);
  1015. goto qla25xx_fw_dump_failed;
  1016. }
  1017. fw = &ha->fw_dump->isp.isp25;
  1018. qla2xxx_prep_dump(ha, ha->fw_dump);
  1019. ha->fw_dump->version = __constant_htonl(2);
  1020. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1021. /* Pause RISC. */
  1022. rval = qla24xx_pause_risc(reg);
  1023. if (rval != QLA_SUCCESS)
  1024. goto qla25xx_fw_dump_failed_0;
  1025. /* Host/Risc registers. */
  1026. iter_reg = fw->host_risc_reg;
  1027. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1028. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1029. /* PCIe registers. */
  1030. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1031. RD_REG_DWORD(&reg->iobase_addr);
  1032. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1033. dmp_reg = &reg->iobase_c4;
  1034. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1035. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1036. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1037. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1038. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1039. RD_REG_DWORD(&reg->iobase_window);
  1040. /* Host interface registers. */
  1041. dmp_reg = &reg->flash_addr;
  1042. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1043. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1044. /* Disable interrupts. */
  1045. WRT_REG_DWORD(&reg->ictrl, 0);
  1046. RD_REG_DWORD(&reg->ictrl);
  1047. /* Shadow registers. */
  1048. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1049. RD_REG_DWORD(&reg->iobase_addr);
  1050. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1051. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1052. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1053. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1054. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1055. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1056. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1057. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1058. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1059. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1060. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1061. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1062. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1063. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1064. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1065. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1066. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1067. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1068. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1069. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1070. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1071. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1072. /* RISC I/O register. */
  1073. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1074. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1075. /* Mailbox registers. */
  1076. mbx_reg = &reg->mailbox0;
  1077. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1078. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1079. /* Transfer sequence registers. */
  1080. iter_reg = fw->xseq_gp_reg;
  1081. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1082. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1083. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1084. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1085. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1086. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1087. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1088. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1089. iter_reg = fw->xseq_0_reg;
  1090. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1091. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1092. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1093. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1094. /* Receive sequence registers. */
  1095. iter_reg = fw->rseq_gp_reg;
  1096. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1097. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1098. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1099. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1100. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1101. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1102. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1103. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1104. iter_reg = fw->rseq_0_reg;
  1105. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1106. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1107. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1108. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1109. /* Auxiliary sequence registers. */
  1110. iter_reg = fw->aseq_gp_reg;
  1111. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1112. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1113. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1114. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1115. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1116. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1117. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1118. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1119. iter_reg = fw->aseq_0_reg;
  1120. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1121. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1122. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1123. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1124. /* Command DMA registers. */
  1125. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1126. /* Queues. */
  1127. iter_reg = fw->req0_dma_reg;
  1128. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1129. dmp_reg = &reg->iobase_q;
  1130. for (cnt = 0; cnt < 7; cnt++)
  1131. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1132. iter_reg = fw->resp0_dma_reg;
  1133. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1134. dmp_reg = &reg->iobase_q;
  1135. for (cnt = 0; cnt < 7; cnt++)
  1136. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1137. iter_reg = fw->req1_dma_reg;
  1138. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1139. dmp_reg = &reg->iobase_q;
  1140. for (cnt = 0; cnt < 7; cnt++)
  1141. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1142. /* Transmit DMA registers. */
  1143. iter_reg = fw->xmt0_dma_reg;
  1144. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1145. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1146. iter_reg = fw->xmt1_dma_reg;
  1147. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1148. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1149. iter_reg = fw->xmt2_dma_reg;
  1150. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1151. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1152. iter_reg = fw->xmt3_dma_reg;
  1153. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1154. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1155. iter_reg = fw->xmt4_dma_reg;
  1156. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1157. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1158. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1159. /* Receive DMA registers. */
  1160. iter_reg = fw->rcvt0_data_dma_reg;
  1161. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1162. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1163. iter_reg = fw->rcvt1_data_dma_reg;
  1164. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1165. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1166. /* RISC registers. */
  1167. iter_reg = fw->risc_gp_reg;
  1168. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1169. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1170. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1171. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1172. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1173. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1174. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1175. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1176. /* Local memory controller registers. */
  1177. iter_reg = fw->lmc_reg;
  1178. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1179. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1180. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1181. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1182. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1183. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1184. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1185. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1186. /* Fibre Protocol Module registers. */
  1187. iter_reg = fw->fpm_hdw_reg;
  1188. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1189. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1190. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1191. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1192. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1193. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1194. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1195. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1196. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1197. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1198. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1199. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1200. /* Frame Buffer registers. */
  1201. iter_reg = fw->fb_hdw_reg;
  1202. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1203. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1204. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1205. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1206. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1207. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1208. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1209. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1210. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1211. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1212. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1213. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1214. /* Multi queue registers */
  1215. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1216. &last_chain);
  1217. rval = qla24xx_soft_reset(ha);
  1218. if (rval != QLA_SUCCESS)
  1219. goto qla25xx_fw_dump_failed_0;
  1220. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1221. &nxt);
  1222. if (rval != QLA_SUCCESS)
  1223. goto qla25xx_fw_dump_failed_0;
  1224. nxt = qla2xxx_copy_queues(ha, nxt);
  1225. qla24xx_copy_eft(ha, nxt);
  1226. /* Chain entries -- started with MQ. */
  1227. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1228. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1229. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1230. if (last_chain) {
  1231. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1232. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1233. }
  1234. /* Adjust valid length. */
  1235. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1236. qla25xx_fw_dump_failed_0:
  1237. qla2xxx_dump_post_process(base_vha, rval);
  1238. qla25xx_fw_dump_failed:
  1239. if (!hardware_locked)
  1240. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1241. }
  1242. void
  1243. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1244. {
  1245. int rval;
  1246. uint32_t cnt;
  1247. uint32_t risc_address;
  1248. struct qla_hw_data *ha = vha->hw;
  1249. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1250. uint32_t __iomem *dmp_reg;
  1251. uint32_t *iter_reg;
  1252. uint16_t __iomem *mbx_reg;
  1253. unsigned long flags;
  1254. struct qla81xx_fw_dump *fw;
  1255. uint32_t ext_mem_cnt;
  1256. void *nxt, *nxt_chain;
  1257. uint32_t *last_chain = NULL;
  1258. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1259. risc_address = ext_mem_cnt = 0;
  1260. flags = 0;
  1261. if (!hardware_locked)
  1262. spin_lock_irqsave(&ha->hardware_lock, flags);
  1263. if (!ha->fw_dump) {
  1264. ql_log(ql_log_warn, vha, 0xd00a,
  1265. "No buffer available for dump.\n");
  1266. goto qla81xx_fw_dump_failed;
  1267. }
  1268. if (ha->fw_dumped) {
  1269. ql_log(ql_log_warn, vha, 0xd00b,
  1270. "Firmware has been previously dumped (%p) "
  1271. "-- ignoring request.\n",
  1272. ha->fw_dump);
  1273. goto qla81xx_fw_dump_failed;
  1274. }
  1275. fw = &ha->fw_dump->isp.isp81;
  1276. qla2xxx_prep_dump(ha, ha->fw_dump);
  1277. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1278. /* Pause RISC. */
  1279. rval = qla24xx_pause_risc(reg);
  1280. if (rval != QLA_SUCCESS)
  1281. goto qla81xx_fw_dump_failed_0;
  1282. /* Host/Risc registers. */
  1283. iter_reg = fw->host_risc_reg;
  1284. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1285. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1286. /* PCIe registers. */
  1287. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1288. RD_REG_DWORD(&reg->iobase_addr);
  1289. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1290. dmp_reg = &reg->iobase_c4;
  1291. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1292. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1293. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1294. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1295. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1296. RD_REG_DWORD(&reg->iobase_window);
  1297. /* Host interface registers. */
  1298. dmp_reg = &reg->flash_addr;
  1299. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1300. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1301. /* Disable interrupts. */
  1302. WRT_REG_DWORD(&reg->ictrl, 0);
  1303. RD_REG_DWORD(&reg->ictrl);
  1304. /* Shadow registers. */
  1305. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1306. RD_REG_DWORD(&reg->iobase_addr);
  1307. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1308. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1309. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1310. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1311. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1312. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1313. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1314. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1315. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1316. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1317. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1318. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1319. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1320. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1321. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1322. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1323. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1324. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1325. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1326. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1327. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1328. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1329. /* RISC I/O register. */
  1330. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1331. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1332. /* Mailbox registers. */
  1333. mbx_reg = &reg->mailbox0;
  1334. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1335. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1336. /* Transfer sequence registers. */
  1337. iter_reg = fw->xseq_gp_reg;
  1338. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1339. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1340. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1341. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1342. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1343. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1344. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1345. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1346. iter_reg = fw->xseq_0_reg;
  1347. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1348. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1349. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1350. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1351. /* Receive sequence registers. */
  1352. iter_reg = fw->rseq_gp_reg;
  1353. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1354. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1355. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1356. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1357. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1358. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1359. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1360. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1361. iter_reg = fw->rseq_0_reg;
  1362. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1363. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1364. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1365. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1366. /* Auxiliary sequence registers. */
  1367. iter_reg = fw->aseq_gp_reg;
  1368. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1369. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1370. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1371. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1372. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1373. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1374. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1375. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1376. iter_reg = fw->aseq_0_reg;
  1377. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1378. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1379. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1380. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1381. /* Command DMA registers. */
  1382. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1383. /* Queues. */
  1384. iter_reg = fw->req0_dma_reg;
  1385. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1386. dmp_reg = &reg->iobase_q;
  1387. for (cnt = 0; cnt < 7; cnt++)
  1388. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1389. iter_reg = fw->resp0_dma_reg;
  1390. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1391. dmp_reg = &reg->iobase_q;
  1392. for (cnt = 0; cnt < 7; cnt++)
  1393. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1394. iter_reg = fw->req1_dma_reg;
  1395. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1396. dmp_reg = &reg->iobase_q;
  1397. for (cnt = 0; cnt < 7; cnt++)
  1398. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1399. /* Transmit DMA registers. */
  1400. iter_reg = fw->xmt0_dma_reg;
  1401. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1402. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1403. iter_reg = fw->xmt1_dma_reg;
  1404. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1405. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1406. iter_reg = fw->xmt2_dma_reg;
  1407. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1408. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1409. iter_reg = fw->xmt3_dma_reg;
  1410. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1411. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1412. iter_reg = fw->xmt4_dma_reg;
  1413. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1414. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1415. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1416. /* Receive DMA registers. */
  1417. iter_reg = fw->rcvt0_data_dma_reg;
  1418. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1419. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1420. iter_reg = fw->rcvt1_data_dma_reg;
  1421. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1422. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1423. /* RISC registers. */
  1424. iter_reg = fw->risc_gp_reg;
  1425. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1426. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1427. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1428. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1429. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1430. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1431. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1432. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1433. /* Local memory controller registers. */
  1434. iter_reg = fw->lmc_reg;
  1435. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1436. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1437. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1438. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1439. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1440. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1441. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1442. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1443. /* Fibre Protocol Module registers. */
  1444. iter_reg = fw->fpm_hdw_reg;
  1445. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1446. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1447. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1448. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1449. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1450. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1451. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1452. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1453. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1454. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1455. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1456. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1457. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1458. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1459. /* Frame Buffer registers. */
  1460. iter_reg = fw->fb_hdw_reg;
  1461. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1462. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1463. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1464. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1465. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1466. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1467. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1468. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1469. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1470. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1471. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1472. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1473. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1474. /* Multi queue registers */
  1475. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1476. &last_chain);
  1477. rval = qla24xx_soft_reset(ha);
  1478. if (rval != QLA_SUCCESS)
  1479. goto qla81xx_fw_dump_failed_0;
  1480. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1481. &nxt);
  1482. if (rval != QLA_SUCCESS)
  1483. goto qla81xx_fw_dump_failed_0;
  1484. nxt = qla2xxx_copy_queues(ha, nxt);
  1485. qla24xx_copy_eft(ha, nxt);
  1486. /* Chain entries -- started with MQ. */
  1487. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1488. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1489. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1490. if (last_chain) {
  1491. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1492. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1493. }
  1494. /* Adjust valid length. */
  1495. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1496. qla81xx_fw_dump_failed_0:
  1497. qla2xxx_dump_post_process(base_vha, rval);
  1498. qla81xx_fw_dump_failed:
  1499. if (!hardware_locked)
  1500. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1501. }
  1502. void
  1503. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1504. {
  1505. int rval;
  1506. uint32_t cnt, reg_data;
  1507. uint32_t risc_address;
  1508. struct qla_hw_data *ha = vha->hw;
  1509. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1510. uint32_t __iomem *dmp_reg;
  1511. uint32_t *iter_reg;
  1512. uint16_t __iomem *mbx_reg;
  1513. unsigned long flags;
  1514. struct qla83xx_fw_dump *fw;
  1515. uint32_t ext_mem_cnt;
  1516. void *nxt, *nxt_chain;
  1517. uint32_t *last_chain = NULL;
  1518. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1519. risc_address = ext_mem_cnt = 0;
  1520. flags = 0;
  1521. if (!hardware_locked)
  1522. spin_lock_irqsave(&ha->hardware_lock, flags);
  1523. if (!ha->fw_dump) {
  1524. ql_log(ql_log_warn, vha, 0xd00c,
  1525. "No buffer available for dump!!!\n");
  1526. goto qla83xx_fw_dump_failed;
  1527. }
  1528. if (ha->fw_dumped) {
  1529. ql_log(ql_log_warn, vha, 0xd00d,
  1530. "Firmware has been previously dumped (%p) -- ignoring "
  1531. "request...\n", ha->fw_dump);
  1532. goto qla83xx_fw_dump_failed;
  1533. }
  1534. fw = &ha->fw_dump->isp.isp83;
  1535. qla2xxx_prep_dump(ha, ha->fw_dump);
  1536. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1537. /* Pause RISC. */
  1538. rval = qla24xx_pause_risc(reg);
  1539. if (rval != QLA_SUCCESS)
  1540. goto qla83xx_fw_dump_failed_0;
  1541. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1542. dmp_reg = &reg->iobase_window;
  1543. reg_data = RD_REG_DWORD(dmp_reg);
  1544. WRT_REG_DWORD(dmp_reg, 0);
  1545. dmp_reg = &reg->unused_4_1[0];
  1546. reg_data = RD_REG_DWORD(dmp_reg);
  1547. WRT_REG_DWORD(dmp_reg, 0);
  1548. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1549. dmp_reg = &reg->unused_4_1[2];
  1550. reg_data = RD_REG_DWORD(dmp_reg);
  1551. WRT_REG_DWORD(dmp_reg, 0);
  1552. /* select PCR and disable ecc checking and correction */
  1553. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1554. RD_REG_DWORD(&reg->iobase_addr);
  1555. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1556. /* Host/Risc registers. */
  1557. iter_reg = fw->host_risc_reg;
  1558. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1559. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1560. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1561. /* PCIe registers. */
  1562. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1563. RD_REG_DWORD(&reg->iobase_addr);
  1564. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1565. dmp_reg = &reg->iobase_c4;
  1566. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1567. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1568. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1569. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1570. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1571. RD_REG_DWORD(&reg->iobase_window);
  1572. /* Host interface registers. */
  1573. dmp_reg = &reg->flash_addr;
  1574. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1575. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1576. /* Disable interrupts. */
  1577. WRT_REG_DWORD(&reg->ictrl, 0);
  1578. RD_REG_DWORD(&reg->ictrl);
  1579. /* Shadow registers. */
  1580. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1581. RD_REG_DWORD(&reg->iobase_addr);
  1582. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1583. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1584. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1585. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1586. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1587. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1588. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1589. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1590. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1591. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1592. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1593. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1594. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1595. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1596. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1597. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1598. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1599. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1600. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1601. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1602. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1603. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1604. /* RISC I/O register. */
  1605. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1606. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1607. /* Mailbox registers. */
  1608. mbx_reg = &reg->mailbox0;
  1609. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1610. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1611. /* Transfer sequence registers. */
  1612. iter_reg = fw->xseq_gp_reg;
  1613. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1614. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1615. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1616. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1617. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1618. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1619. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1620. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1621. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1622. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1623. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1624. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1625. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1626. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1627. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1628. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1629. iter_reg = fw->xseq_0_reg;
  1630. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1631. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1632. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1633. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1634. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1635. /* Receive sequence registers. */
  1636. iter_reg = fw->rseq_gp_reg;
  1637. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1638. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1639. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1640. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1641. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1642. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1643. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1644. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1645. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1646. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1647. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1648. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1649. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1650. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1651. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1652. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1653. iter_reg = fw->rseq_0_reg;
  1654. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1655. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1656. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1657. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1658. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1659. /* Auxiliary sequence registers. */
  1660. iter_reg = fw->aseq_gp_reg;
  1661. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1662. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1663. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1664. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1665. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1666. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1667. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1668. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1669. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1670. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1671. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1672. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1673. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1674. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1675. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1676. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1677. iter_reg = fw->aseq_0_reg;
  1678. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1679. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1680. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1681. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1682. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1683. /* Command DMA registers. */
  1684. iter_reg = fw->cmd_dma_reg;
  1685. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1686. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1687. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1688. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1689. /* Queues. */
  1690. iter_reg = fw->req0_dma_reg;
  1691. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1692. dmp_reg = &reg->iobase_q;
  1693. for (cnt = 0; cnt < 7; cnt++)
  1694. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1695. iter_reg = fw->resp0_dma_reg;
  1696. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1697. dmp_reg = &reg->iobase_q;
  1698. for (cnt = 0; cnt < 7; cnt++)
  1699. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1700. iter_reg = fw->req1_dma_reg;
  1701. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1702. dmp_reg = &reg->iobase_q;
  1703. for (cnt = 0; cnt < 7; cnt++)
  1704. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1705. /* Transmit DMA registers. */
  1706. iter_reg = fw->xmt0_dma_reg;
  1707. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1708. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1709. iter_reg = fw->xmt1_dma_reg;
  1710. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1711. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1712. iter_reg = fw->xmt2_dma_reg;
  1713. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1714. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1715. iter_reg = fw->xmt3_dma_reg;
  1716. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1717. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1718. iter_reg = fw->xmt4_dma_reg;
  1719. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1720. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1721. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1722. /* Receive DMA registers. */
  1723. iter_reg = fw->rcvt0_data_dma_reg;
  1724. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1725. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1726. iter_reg = fw->rcvt1_data_dma_reg;
  1727. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1728. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1729. /* RISC registers. */
  1730. iter_reg = fw->risc_gp_reg;
  1731. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1732. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1733. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1734. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1735. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1736. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1737. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1738. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1739. /* Local memory controller registers. */
  1740. iter_reg = fw->lmc_reg;
  1741. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1742. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1743. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1744. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1745. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1746. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1747. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1748. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1749. /* Fibre Protocol Module registers. */
  1750. iter_reg = fw->fpm_hdw_reg;
  1751. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1752. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1753. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1754. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1755. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1756. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1757. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1758. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1759. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1760. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1761. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1762. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1763. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1764. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1765. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1766. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1767. /* RQ0 Array registers. */
  1768. iter_reg = fw->rq0_array_reg;
  1769. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1770. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1771. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1772. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1773. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1777. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1778. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1779. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1780. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1781. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1782. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1783. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1784. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1785. /* RQ1 Array registers. */
  1786. iter_reg = fw->rq1_array_reg;
  1787. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1788. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1789. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1790. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1791. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1794. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1795. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1796. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1797. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1798. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1799. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1800. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1801. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1802. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1803. /* RP0 Array registers. */
  1804. iter_reg = fw->rp0_array_reg;
  1805. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1806. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1807. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1808. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1809. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1810. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1811. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1812. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1813. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1814. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1815. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1816. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1817. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1818. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1819. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1820. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1821. /* RP1 Array registers. */
  1822. iter_reg = fw->rp1_array_reg;
  1823. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1824. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1825. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1826. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1827. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1828. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1829. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1830. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1831. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1832. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1833. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1834. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1835. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1836. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1837. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1838. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1839. iter_reg = fw->at0_array_reg;
  1840. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1841. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1842. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1843. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1844. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1845. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1846. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1847. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1848. /* I/O Queue Control registers. */
  1849. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1850. /* Frame Buffer registers. */
  1851. iter_reg = fw->fb_hdw_reg;
  1852. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1853. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1854. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1855. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1856. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1857. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1858. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1859. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1860. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1861. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1862. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1863. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1864. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1865. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1866. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1867. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1868. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1869. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1870. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1871. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1872. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1873. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1874. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1875. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1876. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1877. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1878. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1879. /* Multi queue registers */
  1880. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1881. &last_chain);
  1882. rval = qla24xx_soft_reset(ha);
  1883. if (rval != QLA_SUCCESS) {
  1884. ql_log(ql_log_warn, vha, 0xd00e,
  1885. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1886. rval = QLA_SUCCESS;
  1887. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1888. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1889. RD_REG_DWORD(&reg->hccr);
  1890. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1891. RD_REG_DWORD(&reg->hccr);
  1892. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1893. RD_REG_DWORD(&reg->hccr);
  1894. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1895. udelay(5);
  1896. if (!cnt) {
  1897. nxt = fw->code_ram;
  1898. nxt += sizeof(fw->code_ram);
  1899. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1900. goto copy_queue;
  1901. } else
  1902. ql_log(ql_log_warn, vha, 0xd010,
  1903. "bigger hammer success?\n");
  1904. }
  1905. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1906. &nxt);
  1907. if (rval != QLA_SUCCESS)
  1908. goto qla83xx_fw_dump_failed_0;
  1909. copy_queue:
  1910. nxt = qla2xxx_copy_queues(ha, nxt);
  1911. qla24xx_copy_eft(ha, nxt);
  1912. /* Chain entries -- started with MQ. */
  1913. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1914. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1915. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1916. if (last_chain) {
  1917. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1918. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1919. }
  1920. /* Adjust valid length. */
  1921. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1922. qla83xx_fw_dump_failed_0:
  1923. qla2xxx_dump_post_process(base_vha, rval);
  1924. qla83xx_fw_dump_failed:
  1925. if (!hardware_locked)
  1926. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1927. }
  1928. /****************************************************************************/
  1929. /* Driver Debug Functions. */
  1930. /****************************************************************************/
  1931. static inline int
  1932. ql_mask_match(uint32_t level)
  1933. {
  1934. if (ql2xextended_error_logging == 1)
  1935. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1936. return (level & ql2xextended_error_logging) == level;
  1937. }
  1938. /*
  1939. * This function is for formatting and logging debug information.
  1940. * It is to be used when vha is available. It formats the message
  1941. * and logs it to the messages file.
  1942. * parameters:
  1943. * level: The level of the debug messages to be printed.
  1944. * If ql2xextended_error_logging value is correctly set,
  1945. * this message will appear in the messages file.
  1946. * vha: Pointer to the scsi_qla_host_t.
  1947. * id: This is a unique identifier for the level. It identifies the
  1948. * part of the code from where the message originated.
  1949. * msg: The message to be displayed.
  1950. */
  1951. void
  1952. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1953. {
  1954. va_list va;
  1955. struct va_format vaf;
  1956. if (!ql_mask_match(level))
  1957. return;
  1958. va_start(va, fmt);
  1959. vaf.fmt = fmt;
  1960. vaf.va = &va;
  1961. if (vha != NULL) {
  1962. const struct pci_dev *pdev = vha->hw->pdev;
  1963. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1964. pr_warn("%s [%s]-%04x:%ld: %pV",
  1965. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1966. vha->host_no, &vaf);
  1967. } else {
  1968. pr_warn("%s [%s]-%04x: : %pV",
  1969. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1970. }
  1971. va_end(va);
  1972. }
  1973. /*
  1974. * This function is for formatting and logging debug information.
  1975. * It is to be used when vha is not available and pci is available,
  1976. * i.e., before host allocation. It formats the message and logs it
  1977. * to the messages file.
  1978. * parameters:
  1979. * level: The level of the debug messages to be printed.
  1980. * If ql2xextended_error_logging value is correctly set,
  1981. * this message will appear in the messages file.
  1982. * pdev: Pointer to the struct pci_dev.
  1983. * id: This is a unique id for the level. It identifies the part
  1984. * of the code from where the message originated.
  1985. * msg: The message to be displayed.
  1986. */
  1987. void
  1988. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1989. const char *fmt, ...)
  1990. {
  1991. va_list va;
  1992. struct va_format vaf;
  1993. if (pdev == NULL)
  1994. return;
  1995. if (!ql_mask_match(level))
  1996. return;
  1997. va_start(va, fmt);
  1998. vaf.fmt = fmt;
  1999. vaf.va = &va;
  2000. /* <module-name> <dev-name>:<msg-id> Message */
  2001. pr_warn("%s [%s]-%04x: : %pV",
  2002. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  2003. va_end(va);
  2004. }
  2005. /*
  2006. * This function is for formatting and logging log messages.
  2007. * It is to be used when vha is available. It formats the message
  2008. * and logs it to the messages file. All the messages will be logged
  2009. * irrespective of value of ql2xextended_error_logging.
  2010. * parameters:
  2011. * level: The level of the log messages to be printed in the
  2012. * messages file.
  2013. * vha: Pointer to the scsi_qla_host_t
  2014. * id: This is a unique id for the level. It identifies the
  2015. * part of the code from where the message originated.
  2016. * msg: The message to be displayed.
  2017. */
  2018. void
  2019. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  2020. {
  2021. va_list va;
  2022. struct va_format vaf;
  2023. char pbuf[128];
  2024. if (level > ql_errlev)
  2025. return;
  2026. if (vha != NULL) {
  2027. const struct pci_dev *pdev = vha->hw->pdev;
  2028. /* <module-name> <msg-id>:<host> Message */
  2029. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  2030. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  2031. } else {
  2032. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2033. QL_MSGHDR, "0000:00:00.0", id);
  2034. }
  2035. pbuf[sizeof(pbuf) - 1] = 0;
  2036. va_start(va, fmt);
  2037. vaf.fmt = fmt;
  2038. vaf.va = &va;
  2039. switch (level) {
  2040. case ql_log_fatal: /* FATAL LOG */
  2041. pr_crit("%s%pV", pbuf, &vaf);
  2042. break;
  2043. case ql_log_warn:
  2044. pr_err("%s%pV", pbuf, &vaf);
  2045. break;
  2046. case ql_log_info:
  2047. pr_warn("%s%pV", pbuf, &vaf);
  2048. break;
  2049. default:
  2050. pr_info("%s%pV", pbuf, &vaf);
  2051. break;
  2052. }
  2053. va_end(va);
  2054. }
  2055. /*
  2056. * This function is for formatting and logging log messages.
  2057. * It is to be used when vha is not available and pci is available,
  2058. * i.e., before host allocation. It formats the message and logs
  2059. * it to the messages file. All the messages are logged irrespective
  2060. * of the value of ql2xextended_error_logging.
  2061. * parameters:
  2062. * level: The level of the log messages to be printed in the
  2063. * messages file.
  2064. * pdev: Pointer to the struct pci_dev.
  2065. * id: This is a unique id for the level. It identifies the
  2066. * part of the code from where the message originated.
  2067. * msg: The message to be displayed.
  2068. */
  2069. void
  2070. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2071. const char *fmt, ...)
  2072. {
  2073. va_list va;
  2074. struct va_format vaf;
  2075. char pbuf[128];
  2076. if (pdev == NULL)
  2077. return;
  2078. if (level > ql_errlev)
  2079. return;
  2080. /* <module-name> <dev-name>:<msg-id> Message */
  2081. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2082. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2083. pbuf[sizeof(pbuf) - 1] = 0;
  2084. va_start(va, fmt);
  2085. vaf.fmt = fmt;
  2086. vaf.va = &va;
  2087. switch (level) {
  2088. case ql_log_fatal: /* FATAL LOG */
  2089. pr_crit("%s%pV", pbuf, &vaf);
  2090. break;
  2091. case ql_log_warn:
  2092. pr_err("%s%pV", pbuf, &vaf);
  2093. break;
  2094. case ql_log_info:
  2095. pr_warn("%s%pV", pbuf, &vaf);
  2096. break;
  2097. default:
  2098. pr_info("%s%pV", pbuf, &vaf);
  2099. break;
  2100. }
  2101. va_end(va);
  2102. }
  2103. void
  2104. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2105. {
  2106. int i;
  2107. struct qla_hw_data *ha = vha->hw;
  2108. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2109. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2110. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2111. uint16_t __iomem *mbx_reg;
  2112. if (!ql_mask_match(level))
  2113. return;
  2114. if (IS_P3P_TYPE(ha))
  2115. mbx_reg = &reg82->mailbox_in[0];
  2116. else if (IS_FWI2_CAPABLE(ha))
  2117. mbx_reg = &reg24->mailbox0;
  2118. else
  2119. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2120. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2121. for (i = 0; i < 6; i++)
  2122. ql_dbg(level, vha, id,
  2123. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2124. }
  2125. void
  2126. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2127. uint8_t *b, uint32_t size)
  2128. {
  2129. uint32_t cnt;
  2130. uint8_t c;
  2131. if (!ql_mask_match(level))
  2132. return;
  2133. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2134. "9 Ah Bh Ch Dh Eh Fh\n");
  2135. ql_dbg(level, vha, id, "----------------------------------"
  2136. "----------------------------\n");
  2137. ql_dbg(level, vha, id, " ");
  2138. for (cnt = 0; cnt < size;) {
  2139. c = *b++;
  2140. printk("%02x", (uint32_t) c);
  2141. cnt++;
  2142. if (!(cnt % 16))
  2143. printk("\n");
  2144. else
  2145. printk(" ");
  2146. }
  2147. if (cnt % 16)
  2148. ql_dbg(level, vha, id, "\n");
  2149. }