imx51.dtsi 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. #include "imx51-pinfunc.h"
  14. / {
  15. aliases {
  16. serial0 = &uart1;
  17. serial1 = &uart2;
  18. serial2 = &uart3;
  19. gpio0 = &gpio1;
  20. gpio1 = &gpio2;
  21. gpio2 = &gpio3;
  22. gpio3 = &gpio4;
  23. };
  24. tzic: tz-interrupt-controller@e0000000 {
  25. compatible = "fsl,imx51-tzic", "fsl,tzic";
  26. interrupt-controller;
  27. #interrupt-cells = <1>;
  28. reg = <0xe0000000 0x4000>;
  29. };
  30. clocks {
  31. #address-cells = <1>;
  32. #size-cells = <0>;
  33. ckil {
  34. compatible = "fsl,imx-ckil", "fixed-clock";
  35. clock-frequency = <32768>;
  36. };
  37. ckih1 {
  38. compatible = "fsl,imx-ckih1", "fixed-clock";
  39. clock-frequency = <22579200>;
  40. };
  41. ckih2 {
  42. compatible = "fsl,imx-ckih2", "fixed-clock";
  43. clock-frequency = <0>;
  44. };
  45. osc {
  46. compatible = "fsl,imx-osc", "fixed-clock";
  47. clock-frequency = <24000000>;
  48. };
  49. };
  50. soc {
  51. #address-cells = <1>;
  52. #size-cells = <1>;
  53. compatible = "simple-bus";
  54. interrupt-parent = <&tzic>;
  55. ranges;
  56. ipu: ipu@40000000 {
  57. #crtc-cells = <1>;
  58. compatible = "fsl,imx51-ipu";
  59. reg = <0x40000000 0x20000000>;
  60. interrupts = <11 10>;
  61. clocks = <&clks 59>, <&clks 110>, <&clks 61>;
  62. clock-names = "bus", "di0", "di1";
  63. resets = <&src 2>;
  64. };
  65. aips@70000000 { /* AIPS1 */
  66. compatible = "fsl,aips-bus", "simple-bus";
  67. #address-cells = <1>;
  68. #size-cells = <1>;
  69. reg = <0x70000000 0x10000000>;
  70. ranges;
  71. spba@70000000 {
  72. compatible = "fsl,spba-bus", "simple-bus";
  73. #address-cells = <1>;
  74. #size-cells = <1>;
  75. reg = <0x70000000 0x40000>;
  76. ranges;
  77. esdhc1: esdhc@70004000 {
  78. compatible = "fsl,imx51-esdhc";
  79. reg = <0x70004000 0x4000>;
  80. interrupts = <1>;
  81. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  82. clock-names = "ipg", "ahb", "per";
  83. status = "disabled";
  84. };
  85. esdhc2: esdhc@70008000 {
  86. compatible = "fsl,imx51-esdhc";
  87. reg = <0x70008000 0x4000>;
  88. interrupts = <2>;
  89. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  90. clock-names = "ipg", "ahb", "per";
  91. bus-width = <4>;
  92. status = "disabled";
  93. };
  94. uart3: serial@7000c000 {
  95. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  96. reg = <0x7000c000 0x4000>;
  97. interrupts = <33>;
  98. clocks = <&clks 32>, <&clks 33>;
  99. clock-names = "ipg", "per";
  100. status = "disabled";
  101. };
  102. ecspi1: ecspi@70010000 {
  103. #address-cells = <1>;
  104. #size-cells = <0>;
  105. compatible = "fsl,imx51-ecspi";
  106. reg = <0x70010000 0x4000>;
  107. interrupts = <36>;
  108. clocks = <&clks 51>, <&clks 52>;
  109. clock-names = "ipg", "per";
  110. status = "disabled";
  111. };
  112. ssi2: ssi@70014000 {
  113. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  114. reg = <0x70014000 0x4000>;
  115. interrupts = <30>;
  116. clocks = <&clks 49>;
  117. fsl,fifo-depth = <15>;
  118. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  119. status = "disabled";
  120. };
  121. esdhc3: esdhc@70020000 {
  122. compatible = "fsl,imx51-esdhc";
  123. reg = <0x70020000 0x4000>;
  124. interrupts = <3>;
  125. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  126. clock-names = "ipg", "ahb", "per";
  127. bus-width = <4>;
  128. status = "disabled";
  129. };
  130. esdhc4: esdhc@70024000 {
  131. compatible = "fsl,imx51-esdhc";
  132. reg = <0x70024000 0x4000>;
  133. interrupts = <4>;
  134. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  135. clock-names = "ipg", "ahb", "per";
  136. bus-width = <4>;
  137. status = "disabled";
  138. };
  139. };
  140. usbotg: usb@73f80000 {
  141. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  142. reg = <0x73f80000 0x0200>;
  143. interrupts = <18>;
  144. status = "disabled";
  145. };
  146. usbh1: usb@73f80200 {
  147. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  148. reg = <0x73f80200 0x0200>;
  149. interrupts = <14>;
  150. status = "disabled";
  151. };
  152. usbh2: usb@73f80400 {
  153. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  154. reg = <0x73f80400 0x0200>;
  155. interrupts = <16>;
  156. status = "disabled";
  157. };
  158. usbh3: usb@73f80600 {
  159. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  160. reg = <0x73f80600 0x0200>;
  161. interrupts = <17>;
  162. status = "disabled";
  163. };
  164. gpio1: gpio@73f84000 {
  165. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  166. reg = <0x73f84000 0x4000>;
  167. interrupts = <50 51>;
  168. gpio-controller;
  169. #gpio-cells = <2>;
  170. interrupt-controller;
  171. #interrupt-cells = <2>;
  172. };
  173. gpio2: gpio@73f88000 {
  174. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  175. reg = <0x73f88000 0x4000>;
  176. interrupts = <52 53>;
  177. gpio-controller;
  178. #gpio-cells = <2>;
  179. interrupt-controller;
  180. #interrupt-cells = <2>;
  181. };
  182. gpio3: gpio@73f8c000 {
  183. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  184. reg = <0x73f8c000 0x4000>;
  185. interrupts = <54 55>;
  186. gpio-controller;
  187. #gpio-cells = <2>;
  188. interrupt-controller;
  189. #interrupt-cells = <2>;
  190. };
  191. gpio4: gpio@73f90000 {
  192. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  193. reg = <0x73f90000 0x4000>;
  194. interrupts = <56 57>;
  195. gpio-controller;
  196. #gpio-cells = <2>;
  197. interrupt-controller;
  198. #interrupt-cells = <2>;
  199. };
  200. kpp: kpp@73f94000 {
  201. compatible = "fsl,imx51-kpp", "fsl,imx21-kpp";
  202. reg = <0x73f94000 0x4000>;
  203. interrupts = <60>;
  204. clocks = <&clks 0>;
  205. status = "disabled";
  206. };
  207. wdog1: wdog@73f98000 {
  208. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  209. reg = <0x73f98000 0x4000>;
  210. interrupts = <58>;
  211. clocks = <&clks 0>;
  212. };
  213. wdog2: wdog@73f9c000 {
  214. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  215. reg = <0x73f9c000 0x4000>;
  216. interrupts = <59>;
  217. clocks = <&clks 0>;
  218. status = "disabled";
  219. };
  220. gpt: timer@73fa0000 {
  221. compatible = "fsl,imx51-gpt", "fsl,imx31-gpt";
  222. reg = <0x73fa0000 0x4000>;
  223. interrupts = <39>;
  224. clocks = <&clks 36>, <&clks 41>;
  225. clock-names = "ipg", "per";
  226. };
  227. iomuxc: iomuxc@73fa8000 {
  228. compatible = "fsl,imx51-iomuxc";
  229. reg = <0x73fa8000 0x4000>;
  230. audmux {
  231. pinctrl_audmux_1: audmuxgrp-1 {
  232. fsl,pins = <
  233. MX51_PAD_AUD3_BB_TXD__AUD3_TXD 0x80000000
  234. MX51_PAD_AUD3_BB_RXD__AUD3_RXD 0x80000000
  235. MX51_PAD_AUD3_BB_CK__AUD3_TXC 0x80000000
  236. MX51_PAD_AUD3_BB_FS__AUD3_TXFS 0x80000000
  237. >;
  238. };
  239. };
  240. fec {
  241. pinctrl_fec_1: fecgrp-1 {
  242. fsl,pins = <
  243. MX51_PAD_EIM_EB2__FEC_MDIO 0x80000000
  244. MX51_PAD_EIM_EB3__FEC_RDATA1 0x80000000
  245. MX51_PAD_EIM_CS2__FEC_RDATA2 0x80000000
  246. MX51_PAD_EIM_CS3__FEC_RDATA3 0x80000000
  247. MX51_PAD_EIM_CS4__FEC_RX_ER 0x80000000
  248. MX51_PAD_EIM_CS5__FEC_CRS 0x80000000
  249. MX51_PAD_NANDF_RB2__FEC_COL 0x80000000
  250. MX51_PAD_NANDF_RB3__FEC_RX_CLK 0x80000000
  251. MX51_PAD_NANDF_D9__FEC_RDATA0 0x80000000
  252. MX51_PAD_NANDF_D8__FEC_TDATA0 0x80000000
  253. MX51_PAD_NANDF_CS2__FEC_TX_ER 0x80000000
  254. MX51_PAD_NANDF_CS3__FEC_MDC 0x80000000
  255. MX51_PAD_NANDF_CS4__FEC_TDATA1 0x80000000
  256. MX51_PAD_NANDF_CS5__FEC_TDATA2 0x80000000
  257. MX51_PAD_NANDF_CS6__FEC_TDATA3 0x80000000
  258. MX51_PAD_NANDF_CS7__FEC_TX_EN 0x80000000
  259. MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK 0x80000000
  260. >;
  261. };
  262. pinctrl_fec_2: fecgrp-2 {
  263. fsl,pins = <
  264. MX51_PAD_DI_GP3__FEC_TX_ER 0x80000000
  265. MX51_PAD_DI2_PIN4__FEC_CRS 0x80000000
  266. MX51_PAD_DI2_PIN2__FEC_MDC 0x80000000
  267. MX51_PAD_DI2_PIN3__FEC_MDIO 0x80000000
  268. MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 0x80000000
  269. MX51_PAD_DI_GP4__FEC_RDATA2 0x80000000
  270. MX51_PAD_DISP2_DAT0__FEC_RDATA3 0x80000000
  271. MX51_PAD_DISP2_DAT1__FEC_RX_ER 0x80000000
  272. MX51_PAD_DISP2_DAT6__FEC_TDATA1 0x80000000
  273. MX51_PAD_DISP2_DAT7__FEC_TDATA2 0x80000000
  274. MX51_PAD_DISP2_DAT8__FEC_TDATA3 0x80000000
  275. MX51_PAD_DISP2_DAT9__FEC_TX_EN 0x80000000
  276. MX51_PAD_DISP2_DAT10__FEC_COL 0x80000000
  277. MX51_PAD_DISP2_DAT11__FEC_RX_CLK 0x80000000
  278. MX51_PAD_DISP2_DAT12__FEC_RX_DV 0x80000000
  279. MX51_PAD_DISP2_DAT13__FEC_TX_CLK 0x80000000
  280. MX51_PAD_DISP2_DAT14__FEC_RDATA0 0x80000000
  281. MX51_PAD_DISP2_DAT15__FEC_TDATA0 0x80000000
  282. >;
  283. };
  284. };
  285. ecspi1 {
  286. pinctrl_ecspi1_1: ecspi1grp-1 {
  287. fsl,pins = <
  288. MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185
  289. MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185
  290. MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185
  291. >;
  292. };
  293. };
  294. ecspi2 {
  295. pinctrl_ecspi2_1: ecspi2grp-1 {
  296. fsl,pins = <
  297. MX51_PAD_NANDF_RB3__ECSPI2_MISO 0x185
  298. MX51_PAD_NANDF_D15__ECSPI2_MOSI 0x185
  299. MX51_PAD_NANDF_RB2__ECSPI2_SCLK 0x185
  300. >;
  301. };
  302. };
  303. esdhc1 {
  304. pinctrl_esdhc1_1: esdhc1grp-1 {
  305. fsl,pins = <
  306. MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5
  307. MX51_PAD_SD1_CLK__SD1_CLK 0x20d5
  308. MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5
  309. MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5
  310. MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5
  311. MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5
  312. >;
  313. };
  314. };
  315. esdhc2 {
  316. pinctrl_esdhc2_1: esdhc2grp-1 {
  317. fsl,pins = <
  318. MX51_PAD_SD2_CMD__SD2_CMD 0x400020d5
  319. MX51_PAD_SD2_CLK__SD2_CLK 0x20d5
  320. MX51_PAD_SD2_DATA0__SD2_DATA0 0x20d5
  321. MX51_PAD_SD2_DATA1__SD2_DATA1 0x20d5
  322. MX51_PAD_SD2_DATA2__SD2_DATA2 0x20d5
  323. MX51_PAD_SD2_DATA3__SD2_DATA3 0x20d5
  324. >;
  325. };
  326. };
  327. i2c2 {
  328. pinctrl_i2c2_1: i2c2grp-1 {
  329. fsl,pins = <
  330. MX51_PAD_KEY_COL4__I2C2_SCL 0x400001ed
  331. MX51_PAD_KEY_COL5__I2C2_SDA 0x400001ed
  332. >;
  333. };
  334. pinctrl_i2c2_2: i2c2grp-2 {
  335. fsl,pins = <
  336. MX51_PAD_EIM_D27__I2C2_SCL 0x400001ed
  337. MX51_PAD_EIM_D24__I2C2_SDA 0x400001ed
  338. >;
  339. };
  340. };
  341. ipu_disp1 {
  342. pinctrl_ipu_disp1_1: ipudisp1grp-1 {
  343. fsl,pins = <
  344. MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x5
  345. MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x5
  346. MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x5
  347. MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x5
  348. MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x5
  349. MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x5
  350. MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x5
  351. MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x5
  352. MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x5
  353. MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x5
  354. MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5
  355. MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5
  356. MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5
  357. MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5
  358. MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5
  359. MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5
  360. MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5
  361. MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5
  362. MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5
  363. MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5
  364. MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5
  365. MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5
  366. MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5
  367. MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5
  368. MX51_PAD_DI1_PIN2__DI1_PIN2 0x5 /* hsync */
  369. MX51_PAD_DI1_PIN3__DI1_PIN3 0x5 /* vsync */
  370. >;
  371. };
  372. };
  373. ipu_disp2 {
  374. pinctrl_ipu_disp2_1: ipudisp2grp-1 {
  375. fsl,pins = <
  376. MX51_PAD_DISP2_DAT0__DISP2_DAT0 0x5
  377. MX51_PAD_DISP2_DAT1__DISP2_DAT1 0x5
  378. MX51_PAD_DISP2_DAT2__DISP2_DAT2 0x5
  379. MX51_PAD_DISP2_DAT3__DISP2_DAT3 0x5
  380. MX51_PAD_DISP2_DAT4__DISP2_DAT4 0x5
  381. MX51_PAD_DISP2_DAT5__DISP2_DAT5 0x5
  382. MX51_PAD_DISP2_DAT6__DISP2_DAT6 0x5
  383. MX51_PAD_DISP2_DAT7__DISP2_DAT7 0x5
  384. MX51_PAD_DISP2_DAT8__DISP2_DAT8 0x5
  385. MX51_PAD_DISP2_DAT9__DISP2_DAT9 0x5
  386. MX51_PAD_DISP2_DAT10__DISP2_DAT10 0x5
  387. MX51_PAD_DISP2_DAT11__DISP2_DAT11 0x5
  388. MX51_PAD_DISP2_DAT12__DISP2_DAT12 0x5
  389. MX51_PAD_DISP2_DAT13__DISP2_DAT13 0x5
  390. MX51_PAD_DISP2_DAT14__DISP2_DAT14 0x5
  391. MX51_PAD_DISP2_DAT15__DISP2_DAT15 0x5
  392. MX51_PAD_DI2_PIN2__DI2_PIN2 0x5 /* hsync */
  393. MX51_PAD_DI2_PIN3__DI2_PIN3 0x5 /* vsync */
  394. MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK 0x5
  395. MX51_PAD_DI_GP4__DI2_PIN15 0x5
  396. >;
  397. };
  398. };
  399. pata {
  400. pinctrl_pata_1: patagrp-1 {
  401. fsl,pins = <
  402. MX51_PAD_NANDF_WE_B__PATA_DIOW 0x2004
  403. MX51_PAD_NANDF_RE_B__PATA_DIOR 0x2004
  404. MX51_PAD_NANDF_ALE__PATA_BUFFER_EN 0x2004
  405. MX51_PAD_NANDF_CLE__PATA_RESET_B 0x2004
  406. MX51_PAD_NANDF_WP_B__PATA_DMACK 0x2004
  407. MX51_PAD_NANDF_RB0__PATA_DMARQ 0x2004
  408. MX51_PAD_NANDF_RB1__PATA_IORDY 0x2004
  409. MX51_PAD_GPIO_NAND__PATA_INTRQ 0x2004
  410. MX51_PAD_NANDF_CS2__PATA_CS_0 0x2004
  411. MX51_PAD_NANDF_CS3__PATA_CS_1 0x2004
  412. MX51_PAD_NANDF_CS4__PATA_DA_0 0x2004
  413. MX51_PAD_NANDF_CS5__PATA_DA_1 0x2004
  414. MX51_PAD_NANDF_CS6__PATA_DA_2 0x2004
  415. MX51_PAD_NANDF_D15__PATA_DATA15 0x2004
  416. MX51_PAD_NANDF_D14__PATA_DATA14 0x2004
  417. MX51_PAD_NANDF_D13__PATA_DATA13 0x2004
  418. MX51_PAD_NANDF_D12__PATA_DATA12 0x2004
  419. MX51_PAD_NANDF_D11__PATA_DATA11 0x2004
  420. MX51_PAD_NANDF_D10__PATA_DATA10 0x2004
  421. MX51_PAD_NANDF_D9__PATA_DATA9 0x2004
  422. MX51_PAD_NANDF_D8__PATA_DATA8 0x2004
  423. MX51_PAD_NANDF_D7__PATA_DATA7 0x2004
  424. MX51_PAD_NANDF_D6__PATA_DATA6 0x2004
  425. MX51_PAD_NANDF_D5__PATA_DATA5 0x2004
  426. MX51_PAD_NANDF_D4__PATA_DATA4 0x2004
  427. MX51_PAD_NANDF_D3__PATA_DATA3 0x2004
  428. MX51_PAD_NANDF_D2__PATA_DATA2 0x2004
  429. MX51_PAD_NANDF_D1__PATA_DATA1 0x2004
  430. MX51_PAD_NANDF_D0__PATA_DATA0 0x2004
  431. >;
  432. };
  433. };
  434. uart1 {
  435. pinctrl_uart1_1: uart1grp-1 {
  436. fsl,pins = <
  437. MX51_PAD_UART1_RXD__UART1_RXD 0x1c5
  438. MX51_PAD_UART1_TXD__UART1_TXD 0x1c5
  439. MX51_PAD_UART1_RTS__UART1_RTS 0x1c5
  440. MX51_PAD_UART1_CTS__UART1_CTS 0x1c5
  441. >;
  442. };
  443. };
  444. uart2 {
  445. pinctrl_uart2_1: uart2grp-1 {
  446. fsl,pins = <
  447. MX51_PAD_UART2_RXD__UART2_RXD 0x1c5
  448. MX51_PAD_UART2_TXD__UART2_TXD 0x1c5
  449. >;
  450. };
  451. };
  452. uart3 {
  453. pinctrl_uart3_1: uart3grp-1 {
  454. fsl,pins = <
  455. MX51_PAD_EIM_D25__UART3_RXD 0x1c5
  456. MX51_PAD_EIM_D26__UART3_TXD 0x1c5
  457. MX51_PAD_EIM_D27__UART3_RTS 0x1c5
  458. MX51_PAD_EIM_D24__UART3_CTS 0x1c5
  459. >;
  460. };
  461. pinctrl_uart3_2: uart3grp-2 {
  462. fsl,pins = <
  463. MX51_PAD_UART3_RXD__UART3_RXD 0x1c5
  464. MX51_PAD_UART3_TXD__UART3_TXD 0x1c5
  465. >;
  466. };
  467. };
  468. kpp {
  469. pinctrl_kpp_1: kppgrp-1 {
  470. fsl,pins = <
  471. MX51_PAD_KEY_ROW0__KEY_ROW0 0xe0
  472. MX51_PAD_KEY_ROW1__KEY_ROW1 0xe0
  473. MX51_PAD_KEY_ROW2__KEY_ROW2 0xe0
  474. MX51_PAD_KEY_ROW3__KEY_ROW3 0xe0
  475. MX51_PAD_KEY_COL0__KEY_COL0 0xe8
  476. MX51_PAD_KEY_COL1__KEY_COL1 0xe8
  477. MX51_PAD_KEY_COL2__KEY_COL2 0xe8
  478. MX51_PAD_KEY_COL3__KEY_COL3 0xe8
  479. >;
  480. };
  481. };
  482. };
  483. pwm1: pwm@73fb4000 {
  484. #pwm-cells = <2>;
  485. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  486. reg = <0x73fb4000 0x4000>;
  487. clocks = <&clks 37>, <&clks 38>;
  488. clock-names = "ipg", "per";
  489. interrupts = <61>;
  490. };
  491. pwm2: pwm@73fb8000 {
  492. #pwm-cells = <2>;
  493. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  494. reg = <0x73fb8000 0x4000>;
  495. clocks = <&clks 39>, <&clks 40>;
  496. clock-names = "ipg", "per";
  497. interrupts = <94>;
  498. };
  499. uart1: serial@73fbc000 {
  500. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  501. reg = <0x73fbc000 0x4000>;
  502. interrupts = <31>;
  503. clocks = <&clks 28>, <&clks 29>;
  504. clock-names = "ipg", "per";
  505. status = "disabled";
  506. };
  507. uart2: serial@73fc0000 {
  508. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  509. reg = <0x73fc0000 0x4000>;
  510. interrupts = <32>;
  511. clocks = <&clks 30>, <&clks 31>;
  512. clock-names = "ipg", "per";
  513. status = "disabled";
  514. };
  515. src: src@73fd0000 {
  516. compatible = "fsl,imx51-src";
  517. reg = <0x73fd0000 0x4000>;
  518. #reset-cells = <1>;
  519. };
  520. clks: ccm@73fd4000{
  521. compatible = "fsl,imx51-ccm";
  522. reg = <0x73fd4000 0x4000>;
  523. interrupts = <0 71 0x04 0 72 0x04>;
  524. #clock-cells = <1>;
  525. };
  526. };
  527. aips@80000000 { /* AIPS2 */
  528. compatible = "fsl,aips-bus", "simple-bus";
  529. #address-cells = <1>;
  530. #size-cells = <1>;
  531. reg = <0x80000000 0x10000000>;
  532. ranges;
  533. ecspi2: ecspi@83fac000 {
  534. #address-cells = <1>;
  535. #size-cells = <0>;
  536. compatible = "fsl,imx51-ecspi";
  537. reg = <0x83fac000 0x4000>;
  538. interrupts = <37>;
  539. clocks = <&clks 53>, <&clks 54>;
  540. clock-names = "ipg", "per";
  541. status = "disabled";
  542. };
  543. sdma: sdma@83fb0000 {
  544. compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
  545. reg = <0x83fb0000 0x4000>;
  546. interrupts = <6>;
  547. clocks = <&clks 56>, <&clks 56>;
  548. clock-names = "ipg", "ahb";
  549. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin";
  550. };
  551. cspi: cspi@83fc0000 {
  552. #address-cells = <1>;
  553. #size-cells = <0>;
  554. compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
  555. reg = <0x83fc0000 0x4000>;
  556. interrupts = <38>;
  557. clocks = <&clks 55>, <&clks 0>;
  558. clock-names = "ipg", "per";
  559. status = "disabled";
  560. };
  561. i2c2: i2c@83fc4000 {
  562. #address-cells = <1>;
  563. #size-cells = <0>;
  564. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  565. reg = <0x83fc4000 0x4000>;
  566. interrupts = <63>;
  567. clocks = <&clks 35>;
  568. status = "disabled";
  569. };
  570. i2c1: i2c@83fc8000 {
  571. #address-cells = <1>;
  572. #size-cells = <0>;
  573. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  574. reg = <0x83fc8000 0x4000>;
  575. interrupts = <62>;
  576. clocks = <&clks 34>;
  577. status = "disabled";
  578. };
  579. ssi1: ssi@83fcc000 {
  580. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  581. reg = <0x83fcc000 0x4000>;
  582. interrupts = <29>;
  583. clocks = <&clks 48>;
  584. fsl,fifo-depth = <15>;
  585. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  586. status = "disabled";
  587. };
  588. audmux: audmux@83fd0000 {
  589. compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
  590. reg = <0x83fd0000 0x4000>;
  591. status = "disabled";
  592. };
  593. nfc: nand@83fdb000 {
  594. compatible = "fsl,imx51-nand";
  595. reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
  596. interrupts = <8>;
  597. clocks = <&clks 60>;
  598. status = "disabled";
  599. };
  600. pata: pata@83fe0000 {
  601. compatible = "fsl,imx51-pata", "fsl,imx27-pata";
  602. reg = <0x83fe0000 0x4000>;
  603. interrupts = <70>;
  604. clocks = <&clks 161>;
  605. status = "disabled";
  606. };
  607. ssi3: ssi@83fe8000 {
  608. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  609. reg = <0x83fe8000 0x4000>;
  610. interrupts = <96>;
  611. clocks = <&clks 50>;
  612. fsl,fifo-depth = <15>;
  613. fsl,ssi-dma-events = <47 46 37 35>; /* TX0 RX0 TX1 RX1 */
  614. status = "disabled";
  615. };
  616. fec: ethernet@83fec000 {
  617. compatible = "fsl,imx51-fec", "fsl,imx27-fec";
  618. reg = <0x83fec000 0x4000>;
  619. interrupts = <87>;
  620. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  621. clock-names = "ipg", "ahb", "ptp";
  622. status = "disabled";
  623. };
  624. };
  625. };
  626. };