io_apic.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <linux/slab.h>
  39. #ifdef CONFIG_ACPI
  40. #include <acpi/acpi_bus.h>
  41. #endif
  42. #include <linux/bootmem.h>
  43. #include <linux/dmar.h>
  44. #include <linux/hpet.h>
  45. #include <asm/idle.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/cpu.h>
  49. #include <asm/desc.h>
  50. #include <asm/proto.h>
  51. #include <asm/acpi.h>
  52. #include <asm/dma.h>
  53. #include <asm/timer.h>
  54. #include <asm/i8259.h>
  55. #include <asm/msidef.h>
  56. #include <asm/hypertransport.h>
  57. #include <asm/setup.h>
  58. #include <asm/irq_remapping.h>
  59. #include <asm/hpet.h>
  60. #include <asm/hw_irq.h>
  61. #include <asm/apic.h>
  62. #define __apicdebuginit(type) static type __init
  63. #define for_each_irq_pin(entry, head) \
  64. for (entry = head; entry; entry = entry->next)
  65. /*
  66. * Is the SiS APIC rmw bug present ?
  67. * -1 = don't know, 0 = no, 1 = yes
  68. */
  69. int sis_apic_bug = -1;
  70. static DEFINE_RAW_SPINLOCK(ioapic_lock);
  71. static DEFINE_RAW_SPINLOCK(vector_lock);
  72. /*
  73. * # of IRQ routing registers
  74. */
  75. int nr_ioapic_registers[MAX_IO_APICS];
  76. /* I/O APIC entries */
  77. struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  78. int nr_ioapics;
  79. /* IO APIC gsi routing info */
  80. struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
  81. /* The one past the highest gsi number used */
  82. u32 gsi_top;
  83. /* MP IRQ source entries */
  84. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  85. /* # of MP IRQ source entries */
  86. int mp_irq_entries;
  87. /* GSI interrupts */
  88. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  89. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  90. int mp_bus_id_to_type[MAX_MP_BUSSES];
  91. #endif
  92. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  93. int skip_ioapic_setup;
  94. /**
  95. * disable_ioapic_support() - disables ioapic support at runtime
  96. */
  97. void disable_ioapic_support(void)
  98. {
  99. #ifdef CONFIG_PCI
  100. noioapicquirk = 1;
  101. noioapicreroute = -1;
  102. #endif
  103. skip_ioapic_setup = 1;
  104. }
  105. static int __init parse_noapic(char *str)
  106. {
  107. /* disable IO-APIC */
  108. disable_ioapic_support();
  109. return 0;
  110. }
  111. early_param("noapic", parse_noapic);
  112. /* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
  113. void mp_save_irq(struct mpc_intsrc *m)
  114. {
  115. int i;
  116. apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
  117. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  118. m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
  119. m->srcbusirq, m->dstapic, m->dstirq);
  120. for (i = 0; i < mp_irq_entries; i++) {
  121. if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
  122. return;
  123. }
  124. memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
  125. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  126. panic("Max # of irq sources exceeded!!\n");
  127. }
  128. struct irq_pin_list {
  129. int apic, pin;
  130. struct irq_pin_list *next;
  131. };
  132. static struct irq_pin_list *alloc_irq_pin_list(int node)
  133. {
  134. return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
  135. }
  136. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  137. #ifdef CONFIG_SPARSE_IRQ
  138. static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
  139. #else
  140. static struct irq_cfg irq_cfgx[NR_IRQS];
  141. #endif
  142. int __init arch_early_irq_init(void)
  143. {
  144. struct irq_cfg *cfg;
  145. int count, node, i;
  146. if (!legacy_pic->nr_legacy_irqs) {
  147. nr_irqs_gsi = 0;
  148. io_apic_irqs = ~0UL;
  149. }
  150. cfg = irq_cfgx;
  151. count = ARRAY_SIZE(irq_cfgx);
  152. node = cpu_to_node(0);
  153. /* Make sure the legacy interrupts are marked in the bitmap */
  154. irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);
  155. for (i = 0; i < count; i++) {
  156. set_irq_chip_data(i, &cfg[i]);
  157. zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
  158. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
  159. /*
  160. * For legacy IRQ's, start with assigning irq0 to irq15 to
  161. * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
  162. */
  163. if (i < legacy_pic->nr_legacy_irqs) {
  164. cfg[i].vector = IRQ0_VECTOR + i;
  165. cpumask_set_cpu(0, cfg[i].domain);
  166. }
  167. }
  168. return 0;
  169. }
  170. #ifdef CONFIG_SPARSE_IRQ
  171. static struct irq_cfg *irq_cfg(unsigned int irq)
  172. {
  173. return get_irq_chip_data(irq);
  174. }
  175. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  176. {
  177. struct irq_cfg *cfg;
  178. cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
  179. if (!cfg)
  180. return NULL;
  181. if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
  182. goto out_cfg;
  183. if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
  184. goto out_domain;
  185. return cfg;
  186. out_domain:
  187. free_cpumask_var(cfg->domain);
  188. out_cfg:
  189. kfree(cfg);
  190. return NULL;
  191. }
  192. static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
  193. {
  194. if (!cfg)
  195. return;
  196. set_irq_chip_data(at, NULL);
  197. free_cpumask_var(cfg->domain);
  198. free_cpumask_var(cfg->old_domain);
  199. kfree(cfg);
  200. }
  201. #else
  202. struct irq_cfg *irq_cfg(unsigned int irq)
  203. {
  204. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  205. }
  206. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  207. {
  208. return irq_cfgx + irq;
  209. }
  210. static inline void free_irq_cfg(unsigned int at, struct irq_cfg *cfg) { }
  211. #endif
  212. static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
  213. {
  214. int res = irq_alloc_desc_at(at, node);
  215. struct irq_cfg *cfg;
  216. if (res < 0) {
  217. if (res != -EEXIST)
  218. return NULL;
  219. cfg = get_irq_chip_data(at);
  220. if (cfg)
  221. return cfg;
  222. }
  223. cfg = alloc_irq_cfg(at, node);
  224. if (cfg)
  225. set_irq_chip_data(at, cfg);
  226. else
  227. irq_free_desc(at);
  228. return cfg;
  229. }
  230. static int alloc_irq_from(unsigned int from, int node)
  231. {
  232. return irq_alloc_desc_from(from, node);
  233. }
  234. static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
  235. {
  236. free_irq_cfg(at, cfg);
  237. irq_free_desc(at);
  238. }
  239. struct io_apic {
  240. unsigned int index;
  241. unsigned int unused[3];
  242. unsigned int data;
  243. unsigned int unused2[11];
  244. unsigned int eoi;
  245. };
  246. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  247. {
  248. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  249. + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
  250. }
  251. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  252. {
  253. struct io_apic __iomem *io_apic = io_apic_base(apic);
  254. writel(vector, &io_apic->eoi);
  255. }
  256. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  257. {
  258. struct io_apic __iomem *io_apic = io_apic_base(apic);
  259. writel(reg, &io_apic->index);
  260. return readl(&io_apic->data);
  261. }
  262. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  263. {
  264. struct io_apic __iomem *io_apic = io_apic_base(apic);
  265. writel(reg, &io_apic->index);
  266. writel(value, &io_apic->data);
  267. }
  268. /*
  269. * Re-write a value: to be used for read-modify-write
  270. * cycles where the read already set up the index register.
  271. *
  272. * Older SiS APIC requires we rewrite the index register
  273. */
  274. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  275. {
  276. struct io_apic __iomem *io_apic = io_apic_base(apic);
  277. if (sis_apic_bug)
  278. writel(reg, &io_apic->index);
  279. writel(value, &io_apic->data);
  280. }
  281. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  282. {
  283. struct irq_pin_list *entry;
  284. unsigned long flags;
  285. raw_spin_lock_irqsave(&ioapic_lock, flags);
  286. for_each_irq_pin(entry, cfg->irq_2_pin) {
  287. unsigned int reg;
  288. int pin;
  289. pin = entry->pin;
  290. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  291. /* Is the remote IRR bit set? */
  292. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  293. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  294. return true;
  295. }
  296. }
  297. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  298. return false;
  299. }
  300. union entry_union {
  301. struct { u32 w1, w2; };
  302. struct IO_APIC_route_entry entry;
  303. };
  304. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  305. {
  306. union entry_union eu;
  307. unsigned long flags;
  308. raw_spin_lock_irqsave(&ioapic_lock, flags);
  309. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  310. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  311. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  312. return eu.entry;
  313. }
  314. /*
  315. * When we write a new IO APIC routing entry, we need to write the high
  316. * word first! If the mask bit in the low word is clear, we will enable
  317. * the interrupt, and we need to make sure the entry is fully populated
  318. * before that happens.
  319. */
  320. static void
  321. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  322. {
  323. union entry_union eu = {{0, 0}};
  324. eu.entry = e;
  325. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  326. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  327. }
  328. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  329. {
  330. unsigned long flags;
  331. raw_spin_lock_irqsave(&ioapic_lock, flags);
  332. __ioapic_write_entry(apic, pin, e);
  333. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  334. }
  335. /*
  336. * When we mask an IO APIC routing entry, we need to write the low
  337. * word first, in order to set the mask bit before we change the
  338. * high bits!
  339. */
  340. static void ioapic_mask_entry(int apic, int pin)
  341. {
  342. unsigned long flags;
  343. union entry_union eu = { .entry.mask = 1 };
  344. raw_spin_lock_irqsave(&ioapic_lock, flags);
  345. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  346. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  347. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  348. }
  349. /*
  350. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  351. * shared ISA-space IRQs, so we have to support them. We are super
  352. * fast in the common case, and fast for shared ISA-space IRQs.
  353. */
  354. static int
  355. __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  356. {
  357. struct irq_pin_list **last, *entry;
  358. /* don't allow duplicates */
  359. last = &cfg->irq_2_pin;
  360. for_each_irq_pin(entry, cfg->irq_2_pin) {
  361. if (entry->apic == apic && entry->pin == pin)
  362. return 0;
  363. last = &entry->next;
  364. }
  365. entry = alloc_irq_pin_list(node);
  366. if (!entry) {
  367. printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
  368. node, apic, pin);
  369. return -ENOMEM;
  370. }
  371. entry->apic = apic;
  372. entry->pin = pin;
  373. *last = entry;
  374. return 0;
  375. }
  376. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  377. {
  378. if (__add_pin_to_irq_node(cfg, node, apic, pin))
  379. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  380. }
  381. /*
  382. * Reroute an IRQ to a different pin.
  383. */
  384. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  385. int oldapic, int oldpin,
  386. int newapic, int newpin)
  387. {
  388. struct irq_pin_list *entry;
  389. for_each_irq_pin(entry, cfg->irq_2_pin) {
  390. if (entry->apic == oldapic && entry->pin == oldpin) {
  391. entry->apic = newapic;
  392. entry->pin = newpin;
  393. /* every one is different, right? */
  394. return;
  395. }
  396. }
  397. /* old apic/pin didn't exist, so just add new ones */
  398. add_pin_to_irq_node(cfg, node, newapic, newpin);
  399. }
  400. static void __io_apic_modify_irq(struct irq_pin_list *entry,
  401. int mask_and, int mask_or,
  402. void (*final)(struct irq_pin_list *entry))
  403. {
  404. unsigned int reg, pin;
  405. pin = entry->pin;
  406. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  407. reg &= mask_and;
  408. reg |= mask_or;
  409. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  410. if (final)
  411. final(entry);
  412. }
  413. static void io_apic_modify_irq(struct irq_cfg *cfg,
  414. int mask_and, int mask_or,
  415. void (*final)(struct irq_pin_list *entry))
  416. {
  417. struct irq_pin_list *entry;
  418. for_each_irq_pin(entry, cfg->irq_2_pin)
  419. __io_apic_modify_irq(entry, mask_and, mask_or, final);
  420. }
  421. static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
  422. {
  423. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  424. IO_APIC_REDIR_MASKED, NULL);
  425. }
  426. static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
  427. {
  428. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
  429. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  430. }
  431. static void io_apic_sync(struct irq_pin_list *entry)
  432. {
  433. /*
  434. * Synchronize the IO-APIC and the CPU by doing
  435. * a dummy read from the IO-APIC
  436. */
  437. struct io_apic __iomem *io_apic;
  438. io_apic = io_apic_base(entry->apic);
  439. readl(&io_apic->data);
  440. }
  441. static void mask_ioapic(struct irq_cfg *cfg)
  442. {
  443. unsigned long flags;
  444. raw_spin_lock_irqsave(&ioapic_lock, flags);
  445. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  446. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  447. }
  448. static void mask_ioapic_irq(struct irq_data *data)
  449. {
  450. mask_ioapic(data->chip_data);
  451. }
  452. static void __unmask_ioapic(struct irq_cfg *cfg)
  453. {
  454. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  455. }
  456. static void unmask_ioapic(struct irq_cfg *cfg)
  457. {
  458. unsigned long flags;
  459. raw_spin_lock_irqsave(&ioapic_lock, flags);
  460. __unmask_ioapic(cfg);
  461. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  462. }
  463. static void unmask_ioapic_irq(struct irq_data *data)
  464. {
  465. unmask_ioapic(data->chip_data);
  466. }
  467. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  468. {
  469. struct IO_APIC_route_entry entry;
  470. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  471. entry = ioapic_read_entry(apic, pin);
  472. if (entry.delivery_mode == dest_SMI)
  473. return;
  474. /*
  475. * Disable it in the IO-APIC irq-routing table:
  476. */
  477. ioapic_mask_entry(apic, pin);
  478. }
  479. static void clear_IO_APIC (void)
  480. {
  481. int apic, pin;
  482. for (apic = 0; apic < nr_ioapics; apic++)
  483. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  484. clear_IO_APIC_pin(apic, pin);
  485. }
  486. #ifdef CONFIG_X86_32
  487. /*
  488. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  489. * specific CPU-side IRQs.
  490. */
  491. #define MAX_PIRQS 8
  492. static int pirq_entries[MAX_PIRQS] = {
  493. [0 ... MAX_PIRQS - 1] = -1
  494. };
  495. static int __init ioapic_pirq_setup(char *str)
  496. {
  497. int i, max;
  498. int ints[MAX_PIRQS+1];
  499. get_options(str, ARRAY_SIZE(ints), ints);
  500. apic_printk(APIC_VERBOSE, KERN_INFO
  501. "PIRQ redirection, working around broken MP-BIOS.\n");
  502. max = MAX_PIRQS;
  503. if (ints[0] < MAX_PIRQS)
  504. max = ints[0];
  505. for (i = 0; i < max; i++) {
  506. apic_printk(APIC_VERBOSE, KERN_DEBUG
  507. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  508. /*
  509. * PIRQs are mapped upside down, usually.
  510. */
  511. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  512. }
  513. return 1;
  514. }
  515. __setup("pirq=", ioapic_pirq_setup);
  516. #endif /* CONFIG_X86_32 */
  517. struct IO_APIC_route_entry **alloc_ioapic_entries(void)
  518. {
  519. int apic;
  520. struct IO_APIC_route_entry **ioapic_entries;
  521. ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
  522. GFP_KERNEL);
  523. if (!ioapic_entries)
  524. return 0;
  525. for (apic = 0; apic < nr_ioapics; apic++) {
  526. ioapic_entries[apic] =
  527. kzalloc(sizeof(struct IO_APIC_route_entry) *
  528. nr_ioapic_registers[apic], GFP_KERNEL);
  529. if (!ioapic_entries[apic])
  530. goto nomem;
  531. }
  532. return ioapic_entries;
  533. nomem:
  534. while (--apic >= 0)
  535. kfree(ioapic_entries[apic]);
  536. kfree(ioapic_entries);
  537. return 0;
  538. }
  539. /*
  540. * Saves all the IO-APIC RTE's
  541. */
  542. int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  543. {
  544. int apic, pin;
  545. if (!ioapic_entries)
  546. return -ENOMEM;
  547. for (apic = 0; apic < nr_ioapics; apic++) {
  548. if (!ioapic_entries[apic])
  549. return -ENOMEM;
  550. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  551. ioapic_entries[apic][pin] =
  552. ioapic_read_entry(apic, pin);
  553. }
  554. return 0;
  555. }
  556. /*
  557. * Mask all IO APIC entries.
  558. */
  559. void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  560. {
  561. int apic, pin;
  562. if (!ioapic_entries)
  563. return;
  564. for (apic = 0; apic < nr_ioapics; apic++) {
  565. if (!ioapic_entries[apic])
  566. break;
  567. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  568. struct IO_APIC_route_entry entry;
  569. entry = ioapic_entries[apic][pin];
  570. if (!entry.mask) {
  571. entry.mask = 1;
  572. ioapic_write_entry(apic, pin, entry);
  573. }
  574. }
  575. }
  576. }
  577. /*
  578. * Restore IO APIC entries which was saved in ioapic_entries.
  579. */
  580. int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  581. {
  582. int apic, pin;
  583. if (!ioapic_entries)
  584. return -ENOMEM;
  585. for (apic = 0; apic < nr_ioapics; apic++) {
  586. if (!ioapic_entries[apic])
  587. return -ENOMEM;
  588. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  589. ioapic_write_entry(apic, pin,
  590. ioapic_entries[apic][pin]);
  591. }
  592. return 0;
  593. }
  594. void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
  595. {
  596. int apic;
  597. for (apic = 0; apic < nr_ioapics; apic++)
  598. kfree(ioapic_entries[apic]);
  599. kfree(ioapic_entries);
  600. }
  601. /*
  602. * Find the IRQ entry number of a certain pin.
  603. */
  604. static int find_irq_entry(int apic, int pin, int type)
  605. {
  606. int i;
  607. for (i = 0; i < mp_irq_entries; i++)
  608. if (mp_irqs[i].irqtype == type &&
  609. (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
  610. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  611. mp_irqs[i].dstirq == pin)
  612. return i;
  613. return -1;
  614. }
  615. /*
  616. * Find the pin to which IRQ[irq] (ISA) is connected
  617. */
  618. static int __init find_isa_irq_pin(int irq, int type)
  619. {
  620. int i;
  621. for (i = 0; i < mp_irq_entries; i++) {
  622. int lbus = mp_irqs[i].srcbus;
  623. if (test_bit(lbus, mp_bus_not_pci) &&
  624. (mp_irqs[i].irqtype == type) &&
  625. (mp_irqs[i].srcbusirq == irq))
  626. return mp_irqs[i].dstirq;
  627. }
  628. return -1;
  629. }
  630. static int __init find_isa_irq_apic(int irq, int type)
  631. {
  632. int i;
  633. for (i = 0; i < mp_irq_entries; i++) {
  634. int lbus = mp_irqs[i].srcbus;
  635. if (test_bit(lbus, mp_bus_not_pci) &&
  636. (mp_irqs[i].irqtype == type) &&
  637. (mp_irqs[i].srcbusirq == irq))
  638. break;
  639. }
  640. if (i < mp_irq_entries) {
  641. int apic;
  642. for(apic = 0; apic < nr_ioapics; apic++) {
  643. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
  644. return apic;
  645. }
  646. }
  647. return -1;
  648. }
  649. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  650. /*
  651. * EISA Edge/Level control register, ELCR
  652. */
  653. static int EISA_ELCR(unsigned int irq)
  654. {
  655. if (irq < legacy_pic->nr_legacy_irqs) {
  656. unsigned int port = 0x4d0 + (irq >> 3);
  657. return (inb(port) >> (irq & 7)) & 1;
  658. }
  659. apic_printk(APIC_VERBOSE, KERN_INFO
  660. "Broken MPtable reports ISA irq %d\n", irq);
  661. return 0;
  662. }
  663. #endif
  664. /* ISA interrupts are always polarity zero edge triggered,
  665. * when listed as conforming in the MP table. */
  666. #define default_ISA_trigger(idx) (0)
  667. #define default_ISA_polarity(idx) (0)
  668. /* EISA interrupts are always polarity zero and can be edge or level
  669. * trigger depending on the ELCR value. If an interrupt is listed as
  670. * EISA conforming in the MP table, that means its trigger type must
  671. * be read in from the ELCR */
  672. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  673. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  674. /* PCI interrupts are always polarity one level triggered,
  675. * when listed as conforming in the MP table. */
  676. #define default_PCI_trigger(idx) (1)
  677. #define default_PCI_polarity(idx) (1)
  678. /* MCA interrupts are always polarity zero level triggered,
  679. * when listed as conforming in the MP table. */
  680. #define default_MCA_trigger(idx) (1)
  681. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  682. static int MPBIOS_polarity(int idx)
  683. {
  684. int bus = mp_irqs[idx].srcbus;
  685. int polarity;
  686. /*
  687. * Determine IRQ line polarity (high active or low active):
  688. */
  689. switch (mp_irqs[idx].irqflag & 3)
  690. {
  691. case 0: /* conforms, ie. bus-type dependent polarity */
  692. if (test_bit(bus, mp_bus_not_pci))
  693. polarity = default_ISA_polarity(idx);
  694. else
  695. polarity = default_PCI_polarity(idx);
  696. break;
  697. case 1: /* high active */
  698. {
  699. polarity = 0;
  700. break;
  701. }
  702. case 2: /* reserved */
  703. {
  704. printk(KERN_WARNING "broken BIOS!!\n");
  705. polarity = 1;
  706. break;
  707. }
  708. case 3: /* low active */
  709. {
  710. polarity = 1;
  711. break;
  712. }
  713. default: /* invalid */
  714. {
  715. printk(KERN_WARNING "broken BIOS!!\n");
  716. polarity = 1;
  717. break;
  718. }
  719. }
  720. return polarity;
  721. }
  722. static int MPBIOS_trigger(int idx)
  723. {
  724. int bus = mp_irqs[idx].srcbus;
  725. int trigger;
  726. /*
  727. * Determine IRQ trigger mode (edge or level sensitive):
  728. */
  729. switch ((mp_irqs[idx].irqflag>>2) & 3)
  730. {
  731. case 0: /* conforms, ie. bus-type dependent */
  732. if (test_bit(bus, mp_bus_not_pci))
  733. trigger = default_ISA_trigger(idx);
  734. else
  735. trigger = default_PCI_trigger(idx);
  736. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  737. switch (mp_bus_id_to_type[bus]) {
  738. case MP_BUS_ISA: /* ISA pin */
  739. {
  740. /* set before the switch */
  741. break;
  742. }
  743. case MP_BUS_EISA: /* EISA pin */
  744. {
  745. trigger = default_EISA_trigger(idx);
  746. break;
  747. }
  748. case MP_BUS_PCI: /* PCI pin */
  749. {
  750. /* set before the switch */
  751. break;
  752. }
  753. case MP_BUS_MCA: /* MCA pin */
  754. {
  755. trigger = default_MCA_trigger(idx);
  756. break;
  757. }
  758. default:
  759. {
  760. printk(KERN_WARNING "broken BIOS!!\n");
  761. trigger = 1;
  762. break;
  763. }
  764. }
  765. #endif
  766. break;
  767. case 1: /* edge */
  768. {
  769. trigger = 0;
  770. break;
  771. }
  772. case 2: /* reserved */
  773. {
  774. printk(KERN_WARNING "broken BIOS!!\n");
  775. trigger = 1;
  776. break;
  777. }
  778. case 3: /* level */
  779. {
  780. trigger = 1;
  781. break;
  782. }
  783. default: /* invalid */
  784. {
  785. printk(KERN_WARNING "broken BIOS!!\n");
  786. trigger = 0;
  787. break;
  788. }
  789. }
  790. return trigger;
  791. }
  792. static inline int irq_polarity(int idx)
  793. {
  794. return MPBIOS_polarity(idx);
  795. }
  796. static inline int irq_trigger(int idx)
  797. {
  798. return MPBIOS_trigger(idx);
  799. }
  800. static int pin_2_irq(int idx, int apic, int pin)
  801. {
  802. int irq;
  803. int bus = mp_irqs[idx].srcbus;
  804. /*
  805. * Debugging check, we are in big trouble if this message pops up!
  806. */
  807. if (mp_irqs[idx].dstirq != pin)
  808. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  809. if (test_bit(bus, mp_bus_not_pci)) {
  810. irq = mp_irqs[idx].srcbusirq;
  811. } else {
  812. u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
  813. if (gsi >= NR_IRQS_LEGACY)
  814. irq = gsi;
  815. else
  816. irq = gsi_top + gsi;
  817. }
  818. #ifdef CONFIG_X86_32
  819. /*
  820. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  821. */
  822. if ((pin >= 16) && (pin <= 23)) {
  823. if (pirq_entries[pin-16] != -1) {
  824. if (!pirq_entries[pin-16]) {
  825. apic_printk(APIC_VERBOSE, KERN_DEBUG
  826. "disabling PIRQ%d\n", pin-16);
  827. } else {
  828. irq = pirq_entries[pin-16];
  829. apic_printk(APIC_VERBOSE, KERN_DEBUG
  830. "using PIRQ%d -> IRQ %d\n",
  831. pin-16, irq);
  832. }
  833. }
  834. }
  835. #endif
  836. return irq;
  837. }
  838. /*
  839. * Find a specific PCI IRQ entry.
  840. * Not an __init, possibly needed by modules
  841. */
  842. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  843. struct io_apic_irq_attr *irq_attr)
  844. {
  845. int apic, i, best_guess = -1;
  846. apic_printk(APIC_DEBUG,
  847. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  848. bus, slot, pin);
  849. if (test_bit(bus, mp_bus_not_pci)) {
  850. apic_printk(APIC_VERBOSE,
  851. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  852. return -1;
  853. }
  854. for (i = 0; i < mp_irq_entries; i++) {
  855. int lbus = mp_irqs[i].srcbus;
  856. for (apic = 0; apic < nr_ioapics; apic++)
  857. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
  858. mp_irqs[i].dstapic == MP_APIC_ALL)
  859. break;
  860. if (!test_bit(lbus, mp_bus_not_pci) &&
  861. !mp_irqs[i].irqtype &&
  862. (bus == lbus) &&
  863. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  864. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  865. if (!(apic || IO_APIC_IRQ(irq)))
  866. continue;
  867. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  868. set_io_apic_irq_attr(irq_attr, apic,
  869. mp_irqs[i].dstirq,
  870. irq_trigger(i),
  871. irq_polarity(i));
  872. return irq;
  873. }
  874. /*
  875. * Use the first all-but-pin matching entry as a
  876. * best-guess fuzzy result for broken mptables.
  877. */
  878. if (best_guess < 0) {
  879. set_io_apic_irq_attr(irq_attr, apic,
  880. mp_irqs[i].dstirq,
  881. irq_trigger(i),
  882. irq_polarity(i));
  883. best_guess = irq;
  884. }
  885. }
  886. }
  887. return best_guess;
  888. }
  889. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  890. void lock_vector_lock(void)
  891. {
  892. /* Used to the online set of cpus does not change
  893. * during assign_irq_vector.
  894. */
  895. raw_spin_lock(&vector_lock);
  896. }
  897. void unlock_vector_lock(void)
  898. {
  899. raw_spin_unlock(&vector_lock);
  900. }
  901. static int
  902. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  903. {
  904. /*
  905. * NOTE! The local APIC isn't very good at handling
  906. * multiple interrupts at the same interrupt level.
  907. * As the interrupt level is determined by taking the
  908. * vector number and shifting that right by 4, we
  909. * want to spread these out a bit so that they don't
  910. * all fall in the same interrupt level.
  911. *
  912. * Also, we've got to be careful not to trash gate
  913. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  914. */
  915. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  916. static int current_offset = VECTOR_OFFSET_START % 8;
  917. unsigned int old_vector;
  918. int cpu, err;
  919. cpumask_var_t tmp_mask;
  920. if (cfg->move_in_progress)
  921. return -EBUSY;
  922. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  923. return -ENOMEM;
  924. old_vector = cfg->vector;
  925. if (old_vector) {
  926. cpumask_and(tmp_mask, mask, cpu_online_mask);
  927. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  928. if (!cpumask_empty(tmp_mask)) {
  929. free_cpumask_var(tmp_mask);
  930. return 0;
  931. }
  932. }
  933. /* Only try and allocate irqs on cpus that are present */
  934. err = -ENOSPC;
  935. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  936. int new_cpu;
  937. int vector, offset;
  938. apic->vector_allocation_domain(cpu, tmp_mask);
  939. vector = current_vector;
  940. offset = current_offset;
  941. next:
  942. vector += 8;
  943. if (vector >= first_system_vector) {
  944. /* If out of vectors on large boxen, must share them. */
  945. offset = (offset + 1) % 8;
  946. vector = FIRST_EXTERNAL_VECTOR + offset;
  947. }
  948. if (unlikely(current_vector == vector))
  949. continue;
  950. if (test_bit(vector, used_vectors))
  951. goto next;
  952. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  953. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  954. goto next;
  955. /* Found one! */
  956. current_vector = vector;
  957. current_offset = offset;
  958. if (old_vector) {
  959. cfg->move_in_progress = 1;
  960. cpumask_copy(cfg->old_domain, cfg->domain);
  961. }
  962. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  963. per_cpu(vector_irq, new_cpu)[vector] = irq;
  964. cfg->vector = vector;
  965. cpumask_copy(cfg->domain, tmp_mask);
  966. err = 0;
  967. break;
  968. }
  969. free_cpumask_var(tmp_mask);
  970. return err;
  971. }
  972. int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  973. {
  974. int err;
  975. unsigned long flags;
  976. raw_spin_lock_irqsave(&vector_lock, flags);
  977. err = __assign_irq_vector(irq, cfg, mask);
  978. raw_spin_unlock_irqrestore(&vector_lock, flags);
  979. return err;
  980. }
  981. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  982. {
  983. int cpu, vector;
  984. BUG_ON(!cfg->vector);
  985. vector = cfg->vector;
  986. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  987. per_cpu(vector_irq, cpu)[vector] = -1;
  988. cfg->vector = 0;
  989. cpumask_clear(cfg->domain);
  990. if (likely(!cfg->move_in_progress))
  991. return;
  992. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  993. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  994. vector++) {
  995. if (per_cpu(vector_irq, cpu)[vector] != irq)
  996. continue;
  997. per_cpu(vector_irq, cpu)[vector] = -1;
  998. break;
  999. }
  1000. }
  1001. cfg->move_in_progress = 0;
  1002. }
  1003. void __setup_vector_irq(int cpu)
  1004. {
  1005. /* Initialize vector_irq on a new cpu */
  1006. int irq, vector;
  1007. struct irq_cfg *cfg;
  1008. /*
  1009. * vector_lock will make sure that we don't run into irq vector
  1010. * assignments that might be happening on another cpu in parallel,
  1011. * while we setup our initial vector to irq mappings.
  1012. */
  1013. raw_spin_lock(&vector_lock);
  1014. /* Mark the inuse vectors */
  1015. for_each_active_irq(irq) {
  1016. cfg = get_irq_chip_data(irq);
  1017. if (!cfg)
  1018. continue;
  1019. /*
  1020. * If it is a legacy IRQ handled by the legacy PIC, this cpu
  1021. * will be part of the irq_cfg's domain.
  1022. */
  1023. if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
  1024. cpumask_set_cpu(cpu, cfg->domain);
  1025. if (!cpumask_test_cpu(cpu, cfg->domain))
  1026. continue;
  1027. vector = cfg->vector;
  1028. per_cpu(vector_irq, cpu)[vector] = irq;
  1029. }
  1030. /* Mark the free vectors */
  1031. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1032. irq = per_cpu(vector_irq, cpu)[vector];
  1033. if (irq < 0)
  1034. continue;
  1035. cfg = irq_cfg(irq);
  1036. if (!cpumask_test_cpu(cpu, cfg->domain))
  1037. per_cpu(vector_irq, cpu)[vector] = -1;
  1038. }
  1039. raw_spin_unlock(&vector_lock);
  1040. }
  1041. static struct irq_chip ioapic_chip;
  1042. static struct irq_chip ir_ioapic_chip;
  1043. #define IOAPIC_AUTO -1
  1044. #define IOAPIC_EDGE 0
  1045. #define IOAPIC_LEVEL 1
  1046. #ifdef CONFIG_X86_32
  1047. static inline int IO_APIC_irq_trigger(int irq)
  1048. {
  1049. int apic, idx, pin;
  1050. for (apic = 0; apic < nr_ioapics; apic++) {
  1051. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1052. idx = find_irq_entry(apic, pin, mp_INT);
  1053. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1054. return irq_trigger(idx);
  1055. }
  1056. }
  1057. /*
  1058. * nonexistent IRQs are edge default
  1059. */
  1060. return 0;
  1061. }
  1062. #else
  1063. static inline int IO_APIC_irq_trigger(int irq)
  1064. {
  1065. return 1;
  1066. }
  1067. #endif
  1068. static void ioapic_register_intr(unsigned int irq, unsigned long trigger)
  1069. {
  1070. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1071. trigger == IOAPIC_LEVEL)
  1072. irq_set_status_flags(irq, IRQ_LEVEL);
  1073. else
  1074. irq_clear_status_flags(irq, IRQ_LEVEL);
  1075. if (irq_remapped(get_irq_chip_data(irq))) {
  1076. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  1077. if (trigger)
  1078. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1079. handle_fasteoi_irq,
  1080. "fasteoi");
  1081. else
  1082. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1083. handle_edge_irq, "edge");
  1084. return;
  1085. }
  1086. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1087. trigger == IOAPIC_LEVEL)
  1088. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1089. handle_fasteoi_irq,
  1090. "fasteoi");
  1091. else
  1092. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1093. handle_edge_irq, "edge");
  1094. }
  1095. static int setup_ioapic_entry(int apic_id, int irq,
  1096. struct IO_APIC_route_entry *entry,
  1097. unsigned int destination, int trigger,
  1098. int polarity, int vector, int pin)
  1099. {
  1100. /*
  1101. * add it to the IO-APIC irq-routing table:
  1102. */
  1103. memset(entry,0,sizeof(*entry));
  1104. if (intr_remapping_enabled) {
  1105. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1106. struct irte irte;
  1107. struct IR_IO_APIC_route_entry *ir_entry =
  1108. (struct IR_IO_APIC_route_entry *) entry;
  1109. int index;
  1110. if (!iommu)
  1111. panic("No mapping iommu for ioapic %d\n", apic_id);
  1112. index = alloc_irte(iommu, irq, 1);
  1113. if (index < 0)
  1114. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1115. prepare_irte(&irte, vector, destination);
  1116. /* Set source-id of interrupt request */
  1117. set_ioapic_sid(&irte, apic_id);
  1118. modify_irte(irq, &irte);
  1119. ir_entry->index2 = (index >> 15) & 0x1;
  1120. ir_entry->zero = 0;
  1121. ir_entry->format = 1;
  1122. ir_entry->index = (index & 0x7fff);
  1123. /*
  1124. * IO-APIC RTE will be configured with virtual vector.
  1125. * irq handler will do the explicit EOI to the io-apic.
  1126. */
  1127. ir_entry->vector = pin;
  1128. } else {
  1129. entry->delivery_mode = apic->irq_delivery_mode;
  1130. entry->dest_mode = apic->irq_dest_mode;
  1131. entry->dest = destination;
  1132. entry->vector = vector;
  1133. }
  1134. entry->mask = 0; /* enable IRQ */
  1135. entry->trigger = trigger;
  1136. entry->polarity = polarity;
  1137. /* Mask level triggered irqs.
  1138. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1139. */
  1140. if (trigger)
  1141. entry->mask = 1;
  1142. return 0;
  1143. }
  1144. static void setup_ioapic_irq(int apic_id, int pin, unsigned int irq,
  1145. struct irq_cfg *cfg, int trigger, int polarity)
  1146. {
  1147. struct IO_APIC_route_entry entry;
  1148. unsigned int dest;
  1149. if (!IO_APIC_IRQ(irq))
  1150. return;
  1151. /*
  1152. * For legacy irqs, cfg->domain starts with cpu 0 for legacy
  1153. * controllers like 8259. Now that IO-APIC can handle this irq, update
  1154. * the cfg->domain.
  1155. */
  1156. if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
  1157. apic->vector_allocation_domain(0, cfg->domain);
  1158. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1159. return;
  1160. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1161. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1162. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1163. "IRQ %d Mode:%i Active:%i)\n",
  1164. apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
  1165. irq, trigger, polarity);
  1166. if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
  1167. dest, trigger, polarity, cfg->vector, pin)) {
  1168. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1169. mp_ioapics[apic_id].apicid, pin);
  1170. __clear_irq_vector(irq, cfg);
  1171. return;
  1172. }
  1173. ioapic_register_intr(irq, trigger);
  1174. if (irq < legacy_pic->nr_legacy_irqs)
  1175. legacy_pic->mask(irq);
  1176. ioapic_write_entry(apic_id, pin, entry);
  1177. }
  1178. static struct {
  1179. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  1180. } mp_ioapic_routing[MAX_IO_APICS];
  1181. static void __init setup_IO_APIC_irqs(void)
  1182. {
  1183. int apic_id, pin, idx, irq, notcon = 0;
  1184. int node = cpu_to_node(0);
  1185. struct irq_cfg *cfg;
  1186. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1187. for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
  1188. for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
  1189. idx = find_irq_entry(apic_id, pin, mp_INT);
  1190. if (idx == -1) {
  1191. if (!notcon) {
  1192. notcon = 1;
  1193. apic_printk(APIC_VERBOSE,
  1194. KERN_DEBUG " %d-%d",
  1195. mp_ioapics[apic_id].apicid, pin);
  1196. } else
  1197. apic_printk(APIC_VERBOSE, " %d-%d",
  1198. mp_ioapics[apic_id].apicid, pin);
  1199. continue;
  1200. }
  1201. if (notcon) {
  1202. apic_printk(APIC_VERBOSE,
  1203. " (apicid-pin) not connected\n");
  1204. notcon = 0;
  1205. }
  1206. irq = pin_2_irq(idx, apic_id, pin);
  1207. if ((apic_id > 0) && (irq > 16))
  1208. continue;
  1209. /*
  1210. * Skip the timer IRQ if there's a quirk handler
  1211. * installed and if it returns 1:
  1212. */
  1213. if (apic->multi_timer_check &&
  1214. apic->multi_timer_check(apic_id, irq))
  1215. continue;
  1216. cfg = alloc_irq_and_cfg_at(irq, node);
  1217. if (!cfg)
  1218. continue;
  1219. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1220. /*
  1221. * don't mark it in pin_programmed, so later acpi could
  1222. * set it correctly when irq < 16
  1223. */
  1224. setup_ioapic_irq(apic_id, pin, irq, cfg, irq_trigger(idx),
  1225. irq_polarity(idx));
  1226. }
  1227. if (notcon)
  1228. apic_printk(APIC_VERBOSE,
  1229. " (apicid-pin) not connected\n");
  1230. }
  1231. /*
  1232. * for the gsit that is not in first ioapic
  1233. * but could not use acpi_register_gsi()
  1234. * like some special sci in IBM x3330
  1235. */
  1236. void setup_IO_APIC_irq_extra(u32 gsi)
  1237. {
  1238. int apic_id = 0, pin, idx, irq, node = cpu_to_node(0);
  1239. struct irq_cfg *cfg;
  1240. /*
  1241. * Convert 'gsi' to 'ioapic.pin'.
  1242. */
  1243. apic_id = mp_find_ioapic(gsi);
  1244. if (apic_id < 0)
  1245. return;
  1246. pin = mp_find_ioapic_pin(apic_id, gsi);
  1247. idx = find_irq_entry(apic_id, pin, mp_INT);
  1248. if (idx == -1)
  1249. return;
  1250. irq = pin_2_irq(idx, apic_id, pin);
  1251. /* Only handle the non legacy irqs on secondary ioapics */
  1252. if (apic_id == 0 || irq < NR_IRQS_LEGACY)
  1253. return;
  1254. cfg = alloc_irq_and_cfg_at(irq, node);
  1255. if (!cfg)
  1256. return;
  1257. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1258. if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
  1259. pr_debug("Pin %d-%d already programmed\n",
  1260. mp_ioapics[apic_id].apicid, pin);
  1261. return;
  1262. }
  1263. set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);
  1264. setup_ioapic_irq(apic_id, pin, irq, cfg,
  1265. irq_trigger(idx), irq_polarity(idx));
  1266. }
  1267. /*
  1268. * Set up the timer pin, possibly with the 8259A-master behind.
  1269. */
  1270. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1271. int vector)
  1272. {
  1273. struct IO_APIC_route_entry entry;
  1274. if (intr_remapping_enabled)
  1275. return;
  1276. memset(&entry, 0, sizeof(entry));
  1277. /*
  1278. * We use logical delivery to get the timer IRQ
  1279. * to the first CPU.
  1280. */
  1281. entry.dest_mode = apic->irq_dest_mode;
  1282. entry.mask = 0; /* don't mask IRQ for edge */
  1283. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1284. entry.delivery_mode = apic->irq_delivery_mode;
  1285. entry.polarity = 0;
  1286. entry.trigger = 0;
  1287. entry.vector = vector;
  1288. /*
  1289. * The timer IRQ doesn't have to know that behind the
  1290. * scene we may have a 8259A-master in AEOI mode ...
  1291. */
  1292. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  1293. /*
  1294. * Add it to the IO-APIC irq-routing table:
  1295. */
  1296. ioapic_write_entry(apic_id, pin, entry);
  1297. }
  1298. __apicdebuginit(void) print_IO_APIC(void)
  1299. {
  1300. int apic, i;
  1301. union IO_APIC_reg_00 reg_00;
  1302. union IO_APIC_reg_01 reg_01;
  1303. union IO_APIC_reg_02 reg_02;
  1304. union IO_APIC_reg_03 reg_03;
  1305. unsigned long flags;
  1306. struct irq_cfg *cfg;
  1307. unsigned int irq;
  1308. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1309. for (i = 0; i < nr_ioapics; i++)
  1310. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1311. mp_ioapics[i].apicid, nr_ioapic_registers[i]);
  1312. /*
  1313. * We are a bit conservative about what we expect. We have to
  1314. * know about every hardware change ASAP.
  1315. */
  1316. printk(KERN_INFO "testing the IO APIC.......................\n");
  1317. for (apic = 0; apic < nr_ioapics; apic++) {
  1318. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1319. reg_00.raw = io_apic_read(apic, 0);
  1320. reg_01.raw = io_apic_read(apic, 1);
  1321. if (reg_01.bits.version >= 0x10)
  1322. reg_02.raw = io_apic_read(apic, 2);
  1323. if (reg_01.bits.version >= 0x20)
  1324. reg_03.raw = io_apic_read(apic, 3);
  1325. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1326. printk("\n");
  1327. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
  1328. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1329. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1330. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1331. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1332. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1333. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1334. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1335. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1336. /*
  1337. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1338. * but the value of reg_02 is read as the previous read register
  1339. * value, so ignore it if reg_02 == reg_01.
  1340. */
  1341. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1342. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1343. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1344. }
  1345. /*
  1346. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1347. * or reg_03, but the value of reg_0[23] is read as the previous read
  1348. * register value, so ignore it if reg_03 == reg_0[12].
  1349. */
  1350. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1351. reg_03.raw != reg_01.raw) {
  1352. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1353. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1354. }
  1355. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1356. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1357. " Stat Dmod Deli Vect:\n");
  1358. for (i = 0; i <= reg_01.bits.entries; i++) {
  1359. struct IO_APIC_route_entry entry;
  1360. entry = ioapic_read_entry(apic, i);
  1361. printk(KERN_DEBUG " %02x %03X ",
  1362. i,
  1363. entry.dest
  1364. );
  1365. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1366. entry.mask,
  1367. entry.trigger,
  1368. entry.irr,
  1369. entry.polarity,
  1370. entry.delivery_status,
  1371. entry.dest_mode,
  1372. entry.delivery_mode,
  1373. entry.vector
  1374. );
  1375. }
  1376. }
  1377. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1378. for_each_active_irq(irq) {
  1379. struct irq_pin_list *entry;
  1380. cfg = get_irq_chip_data(irq);
  1381. if (!cfg)
  1382. continue;
  1383. entry = cfg->irq_2_pin;
  1384. if (!entry)
  1385. continue;
  1386. printk(KERN_DEBUG "IRQ%d ", irq);
  1387. for_each_irq_pin(entry, cfg->irq_2_pin)
  1388. printk("-> %d:%d", entry->apic, entry->pin);
  1389. printk("\n");
  1390. }
  1391. printk(KERN_INFO ".................................... done.\n");
  1392. return;
  1393. }
  1394. __apicdebuginit(void) print_APIC_field(int base)
  1395. {
  1396. int i;
  1397. printk(KERN_DEBUG);
  1398. for (i = 0; i < 8; i++)
  1399. printk(KERN_CONT "%08x", apic_read(base + i*0x10));
  1400. printk(KERN_CONT "\n");
  1401. }
  1402. __apicdebuginit(void) print_local_APIC(void *dummy)
  1403. {
  1404. unsigned int i, v, ver, maxlvt;
  1405. u64 icr;
  1406. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1407. smp_processor_id(), hard_smp_processor_id());
  1408. v = apic_read(APIC_ID);
  1409. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1410. v = apic_read(APIC_LVR);
  1411. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1412. ver = GET_APIC_VERSION(v);
  1413. maxlvt = lapic_get_maxlvt();
  1414. v = apic_read(APIC_TASKPRI);
  1415. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1416. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1417. if (!APIC_XAPIC(ver)) {
  1418. v = apic_read(APIC_ARBPRI);
  1419. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1420. v & APIC_ARBPRI_MASK);
  1421. }
  1422. v = apic_read(APIC_PROCPRI);
  1423. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1424. }
  1425. /*
  1426. * Remote read supported only in the 82489DX and local APIC for
  1427. * Pentium processors.
  1428. */
  1429. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1430. v = apic_read(APIC_RRR);
  1431. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1432. }
  1433. v = apic_read(APIC_LDR);
  1434. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1435. if (!x2apic_enabled()) {
  1436. v = apic_read(APIC_DFR);
  1437. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1438. }
  1439. v = apic_read(APIC_SPIV);
  1440. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1441. printk(KERN_DEBUG "... APIC ISR field:\n");
  1442. print_APIC_field(APIC_ISR);
  1443. printk(KERN_DEBUG "... APIC TMR field:\n");
  1444. print_APIC_field(APIC_TMR);
  1445. printk(KERN_DEBUG "... APIC IRR field:\n");
  1446. print_APIC_field(APIC_IRR);
  1447. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1448. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1449. apic_write(APIC_ESR, 0);
  1450. v = apic_read(APIC_ESR);
  1451. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1452. }
  1453. icr = apic_icr_read();
  1454. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1455. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1456. v = apic_read(APIC_LVTT);
  1457. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1458. if (maxlvt > 3) { /* PC is LVT#4. */
  1459. v = apic_read(APIC_LVTPC);
  1460. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1461. }
  1462. v = apic_read(APIC_LVT0);
  1463. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1464. v = apic_read(APIC_LVT1);
  1465. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1466. if (maxlvt > 2) { /* ERR is LVT#3. */
  1467. v = apic_read(APIC_LVTERR);
  1468. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1469. }
  1470. v = apic_read(APIC_TMICT);
  1471. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1472. v = apic_read(APIC_TMCCT);
  1473. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1474. v = apic_read(APIC_TDCR);
  1475. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1476. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1477. v = apic_read(APIC_EFEAT);
  1478. maxlvt = (v >> 16) & 0xff;
  1479. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1480. v = apic_read(APIC_ECTRL);
  1481. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1482. for (i = 0; i < maxlvt; i++) {
  1483. v = apic_read(APIC_EILVTn(i));
  1484. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1485. }
  1486. }
  1487. printk("\n");
  1488. }
  1489. __apicdebuginit(void) print_local_APICs(int maxcpu)
  1490. {
  1491. int cpu;
  1492. if (!maxcpu)
  1493. return;
  1494. preempt_disable();
  1495. for_each_online_cpu(cpu) {
  1496. if (cpu >= maxcpu)
  1497. break;
  1498. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1499. }
  1500. preempt_enable();
  1501. }
  1502. __apicdebuginit(void) print_PIC(void)
  1503. {
  1504. unsigned int v;
  1505. unsigned long flags;
  1506. if (!legacy_pic->nr_legacy_irqs)
  1507. return;
  1508. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1509. raw_spin_lock_irqsave(&i8259A_lock, flags);
  1510. v = inb(0xa1) << 8 | inb(0x21);
  1511. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1512. v = inb(0xa0) << 8 | inb(0x20);
  1513. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1514. outb(0x0b,0xa0);
  1515. outb(0x0b,0x20);
  1516. v = inb(0xa0) << 8 | inb(0x20);
  1517. outb(0x0a,0xa0);
  1518. outb(0x0a,0x20);
  1519. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  1520. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1521. v = inb(0x4d1) << 8 | inb(0x4d0);
  1522. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1523. }
  1524. static int __initdata show_lapic = 1;
  1525. static __init int setup_show_lapic(char *arg)
  1526. {
  1527. int num = -1;
  1528. if (strcmp(arg, "all") == 0) {
  1529. show_lapic = CONFIG_NR_CPUS;
  1530. } else {
  1531. get_option(&arg, &num);
  1532. if (num >= 0)
  1533. show_lapic = num;
  1534. }
  1535. return 1;
  1536. }
  1537. __setup("show_lapic=", setup_show_lapic);
  1538. __apicdebuginit(int) print_ICs(void)
  1539. {
  1540. if (apic_verbosity == APIC_QUIET)
  1541. return 0;
  1542. print_PIC();
  1543. /* don't print out if apic is not there */
  1544. if (!cpu_has_apic && !apic_from_smp_config())
  1545. return 0;
  1546. print_local_APICs(show_lapic);
  1547. print_IO_APIC();
  1548. return 0;
  1549. }
  1550. fs_initcall(print_ICs);
  1551. /* Where if anywhere is the i8259 connect in external int mode */
  1552. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1553. void __init enable_IO_APIC(void)
  1554. {
  1555. int i8259_apic, i8259_pin;
  1556. int apic;
  1557. if (!legacy_pic->nr_legacy_irqs)
  1558. return;
  1559. for(apic = 0; apic < nr_ioapics; apic++) {
  1560. int pin;
  1561. /* See if any of the pins is in ExtINT mode */
  1562. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1563. struct IO_APIC_route_entry entry;
  1564. entry = ioapic_read_entry(apic, pin);
  1565. /* If the interrupt line is enabled and in ExtInt mode
  1566. * I have found the pin where the i8259 is connected.
  1567. */
  1568. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1569. ioapic_i8259.apic = apic;
  1570. ioapic_i8259.pin = pin;
  1571. goto found_i8259;
  1572. }
  1573. }
  1574. }
  1575. found_i8259:
  1576. /* Look to see what if the MP table has reported the ExtINT */
  1577. /* If we could not find the appropriate pin by looking at the ioapic
  1578. * the i8259 probably is not connected the ioapic but give the
  1579. * mptable a chance anyway.
  1580. */
  1581. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1582. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1583. /* Trust the MP table if nothing is setup in the hardware */
  1584. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1585. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1586. ioapic_i8259.pin = i8259_pin;
  1587. ioapic_i8259.apic = i8259_apic;
  1588. }
  1589. /* Complain if the MP table and the hardware disagree */
  1590. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1591. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1592. {
  1593. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1594. }
  1595. /*
  1596. * Do not trust the IO-APIC being empty at bootup
  1597. */
  1598. clear_IO_APIC();
  1599. }
  1600. /*
  1601. * Not an __init, needed by the reboot code
  1602. */
  1603. void disable_IO_APIC(void)
  1604. {
  1605. /*
  1606. * Clear the IO-APIC before rebooting:
  1607. */
  1608. clear_IO_APIC();
  1609. if (!legacy_pic->nr_legacy_irqs)
  1610. return;
  1611. /*
  1612. * If the i8259 is routed through an IOAPIC
  1613. * Put that IOAPIC in virtual wire mode
  1614. * so legacy interrupts can be delivered.
  1615. *
  1616. * With interrupt-remapping, for now we will use virtual wire A mode,
  1617. * as virtual wire B is little complex (need to configure both
  1618. * IOAPIC RTE aswell as interrupt-remapping table entry).
  1619. * As this gets called during crash dump, keep this simple for now.
  1620. */
  1621. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1622. struct IO_APIC_route_entry entry;
  1623. memset(&entry, 0, sizeof(entry));
  1624. entry.mask = 0; /* Enabled */
  1625. entry.trigger = 0; /* Edge */
  1626. entry.irr = 0;
  1627. entry.polarity = 0; /* High */
  1628. entry.delivery_status = 0;
  1629. entry.dest_mode = 0; /* Physical */
  1630. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1631. entry.vector = 0;
  1632. entry.dest = read_apic_id();
  1633. /*
  1634. * Add it to the IO-APIC irq-routing table:
  1635. */
  1636. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1637. }
  1638. /*
  1639. * Use virtual wire A mode when interrupt remapping is enabled.
  1640. */
  1641. if (cpu_has_apic || apic_from_smp_config())
  1642. disconnect_bsp_APIC(!intr_remapping_enabled &&
  1643. ioapic_i8259.pin != -1);
  1644. }
  1645. #ifdef CONFIG_X86_32
  1646. /*
  1647. * function to set the IO-APIC physical IDs based on the
  1648. * values stored in the MPC table.
  1649. *
  1650. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1651. */
  1652. void __init setup_ioapic_ids_from_mpc_nocheck(void)
  1653. {
  1654. union IO_APIC_reg_00 reg_00;
  1655. physid_mask_t phys_id_present_map;
  1656. int apic_id;
  1657. int i;
  1658. unsigned char old_id;
  1659. unsigned long flags;
  1660. /*
  1661. * This is broken; anything with a real cpu count has to
  1662. * circumvent this idiocy regardless.
  1663. */
  1664. apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
  1665. /*
  1666. * Set the IOAPIC ID to the value stored in the MPC table.
  1667. */
  1668. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1669. /* Read the register 0 value */
  1670. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1671. reg_00.raw = io_apic_read(apic_id, 0);
  1672. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1673. old_id = mp_ioapics[apic_id].apicid;
  1674. if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
  1675. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1676. apic_id, mp_ioapics[apic_id].apicid);
  1677. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1678. reg_00.bits.ID);
  1679. mp_ioapics[apic_id].apicid = reg_00.bits.ID;
  1680. }
  1681. /*
  1682. * Sanity check, is the ID really free? Every APIC in a
  1683. * system must have a unique ID or we get lots of nice
  1684. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1685. */
  1686. if (apic->check_apicid_used(&phys_id_present_map,
  1687. mp_ioapics[apic_id].apicid)) {
  1688. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1689. apic_id, mp_ioapics[apic_id].apicid);
  1690. for (i = 0; i < get_physical_broadcast(); i++)
  1691. if (!physid_isset(i, phys_id_present_map))
  1692. break;
  1693. if (i >= get_physical_broadcast())
  1694. panic("Max APIC ID exceeded!\n");
  1695. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1696. i);
  1697. physid_set(i, phys_id_present_map);
  1698. mp_ioapics[apic_id].apicid = i;
  1699. } else {
  1700. physid_mask_t tmp;
  1701. apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
  1702. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1703. "phys_id_present_map\n",
  1704. mp_ioapics[apic_id].apicid);
  1705. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1706. }
  1707. /*
  1708. * We need to adjust the IRQ routing table
  1709. * if the ID changed.
  1710. */
  1711. if (old_id != mp_ioapics[apic_id].apicid)
  1712. for (i = 0; i < mp_irq_entries; i++)
  1713. if (mp_irqs[i].dstapic == old_id)
  1714. mp_irqs[i].dstapic
  1715. = mp_ioapics[apic_id].apicid;
  1716. /*
  1717. * Update the ID register according to the right value
  1718. * from the MPC table if they are different.
  1719. */
  1720. if (mp_ioapics[apic_id].apicid == reg_00.bits.ID)
  1721. continue;
  1722. apic_printk(APIC_VERBOSE, KERN_INFO
  1723. "...changing IO-APIC physical APIC ID to %d ...",
  1724. mp_ioapics[apic_id].apicid);
  1725. reg_00.bits.ID = mp_ioapics[apic_id].apicid;
  1726. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1727. io_apic_write(apic_id, 0, reg_00.raw);
  1728. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1729. /*
  1730. * Sanity check
  1731. */
  1732. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1733. reg_00.raw = io_apic_read(apic_id, 0);
  1734. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1735. if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
  1736. printk("could not set ID!\n");
  1737. else
  1738. apic_printk(APIC_VERBOSE, " ok.\n");
  1739. }
  1740. }
  1741. void __init setup_ioapic_ids_from_mpc(void)
  1742. {
  1743. if (acpi_ioapic)
  1744. return;
  1745. /*
  1746. * Don't check I/O APIC IDs for xAPIC systems. They have
  1747. * no meaning without the serial APIC bus.
  1748. */
  1749. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1750. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1751. return;
  1752. setup_ioapic_ids_from_mpc_nocheck();
  1753. }
  1754. #endif
  1755. int no_timer_check __initdata;
  1756. static int __init notimercheck(char *s)
  1757. {
  1758. no_timer_check = 1;
  1759. return 1;
  1760. }
  1761. __setup("no_timer_check", notimercheck);
  1762. /*
  1763. * There is a nasty bug in some older SMP boards, their mptable lies
  1764. * about the timer IRQ. We do the following to work around the situation:
  1765. *
  1766. * - timer IRQ defaults to IO-APIC IRQ
  1767. * - if this function detects that timer IRQs are defunct, then we fall
  1768. * back to ISA timer IRQs
  1769. */
  1770. static int __init timer_irq_works(void)
  1771. {
  1772. unsigned long t1 = jiffies;
  1773. unsigned long flags;
  1774. if (no_timer_check)
  1775. return 1;
  1776. local_save_flags(flags);
  1777. local_irq_enable();
  1778. /* Let ten ticks pass... */
  1779. mdelay((10 * 1000) / HZ);
  1780. local_irq_restore(flags);
  1781. /*
  1782. * Expect a few ticks at least, to be sure some possible
  1783. * glue logic does not lock up after one or two first
  1784. * ticks in a non-ExtINT mode. Also the local APIC
  1785. * might have cached one ExtINT interrupt. Finally, at
  1786. * least one tick may be lost due to delays.
  1787. */
  1788. /* jiffies wrap? */
  1789. if (time_after(jiffies, t1 + 4))
  1790. return 1;
  1791. return 0;
  1792. }
  1793. /*
  1794. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1795. * number of pending IRQ events unhandled. These cases are very rare,
  1796. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1797. * better to do it this way as thus we do not have to be aware of
  1798. * 'pending' interrupts in the IRQ path, except at this point.
  1799. */
  1800. /*
  1801. * Edge triggered needs to resend any interrupt
  1802. * that was delayed but this is now handled in the device
  1803. * independent code.
  1804. */
  1805. /*
  1806. * Starting up a edge-triggered IO-APIC interrupt is
  1807. * nasty - we need to make sure that we get the edge.
  1808. * If it is already asserted for some reason, we need
  1809. * return 1 to indicate that is was pending.
  1810. *
  1811. * This is not complete - we should be able to fake
  1812. * an edge even if it isn't on the 8259A...
  1813. */
  1814. static unsigned int startup_ioapic_irq(struct irq_data *data)
  1815. {
  1816. int was_pending = 0, irq = data->irq;
  1817. unsigned long flags;
  1818. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1819. if (irq < legacy_pic->nr_legacy_irqs) {
  1820. legacy_pic->mask(irq);
  1821. if (legacy_pic->irq_pending(irq))
  1822. was_pending = 1;
  1823. }
  1824. __unmask_ioapic(data->chip_data);
  1825. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1826. return was_pending;
  1827. }
  1828. static int ioapic_retrigger_irq(struct irq_data *data)
  1829. {
  1830. struct irq_cfg *cfg = data->chip_data;
  1831. unsigned long flags;
  1832. raw_spin_lock_irqsave(&vector_lock, flags);
  1833. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1834. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1835. return 1;
  1836. }
  1837. /*
  1838. * Level and edge triggered IO-APIC interrupts need different handling,
  1839. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1840. * handled with the level-triggered descriptor, but that one has slightly
  1841. * more overhead. Level-triggered interrupts cannot be handled with the
  1842. * edge-triggered handler, without risking IRQ storms and other ugly
  1843. * races.
  1844. */
  1845. #ifdef CONFIG_SMP
  1846. void send_cleanup_vector(struct irq_cfg *cfg)
  1847. {
  1848. cpumask_var_t cleanup_mask;
  1849. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1850. unsigned int i;
  1851. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1852. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1853. } else {
  1854. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1855. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1856. free_cpumask_var(cleanup_mask);
  1857. }
  1858. cfg->move_in_progress = 0;
  1859. }
  1860. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1861. {
  1862. int apic, pin;
  1863. struct irq_pin_list *entry;
  1864. u8 vector = cfg->vector;
  1865. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1866. unsigned int reg;
  1867. apic = entry->apic;
  1868. pin = entry->pin;
  1869. /*
  1870. * With interrupt-remapping, destination information comes
  1871. * from interrupt-remapping table entry.
  1872. */
  1873. if (!irq_remapped(cfg))
  1874. io_apic_write(apic, 0x11 + pin*2, dest);
  1875. reg = io_apic_read(apic, 0x10 + pin*2);
  1876. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1877. reg |= vector;
  1878. io_apic_modify(apic, 0x10 + pin*2, reg);
  1879. }
  1880. }
  1881. /*
  1882. * Either sets data->affinity to a valid value, and returns
  1883. * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
  1884. * leaves data->affinity untouched.
  1885. */
  1886. int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1887. unsigned int *dest_id)
  1888. {
  1889. struct irq_cfg *cfg = data->chip_data;
  1890. if (!cpumask_intersects(mask, cpu_online_mask))
  1891. return -1;
  1892. if (assign_irq_vector(data->irq, data->chip_data, mask))
  1893. return -1;
  1894. cpumask_copy(data->affinity, mask);
  1895. *dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
  1896. return 0;
  1897. }
  1898. static int
  1899. ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1900. bool force)
  1901. {
  1902. unsigned int dest, irq = data->irq;
  1903. unsigned long flags;
  1904. int ret;
  1905. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1906. ret = __ioapic_set_affinity(data, mask, &dest);
  1907. if (!ret) {
  1908. /* Only the high 8 bits are valid. */
  1909. dest = SET_APIC_LOGICAL_ID(dest);
  1910. __target_IO_APIC_irq(irq, dest, data->chip_data);
  1911. }
  1912. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1913. return ret;
  1914. }
  1915. #ifdef CONFIG_INTR_REMAP
  1916. /*
  1917. * Migrate the IO-APIC irq in the presence of intr-remapping.
  1918. *
  1919. * For both level and edge triggered, irq migration is a simple atomic
  1920. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  1921. *
  1922. * For level triggered, we eliminate the io-apic RTE modification (with the
  1923. * updated vector information), by using a virtual vector (io-apic pin number).
  1924. * Real vector that is used for interrupting cpu will be coming from
  1925. * the interrupt-remapping table entry.
  1926. */
  1927. static int
  1928. ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1929. bool force)
  1930. {
  1931. struct irq_cfg *cfg = data->chip_data;
  1932. unsigned int dest, irq = data->irq;
  1933. struct irte irte;
  1934. if (!cpumask_intersects(mask, cpu_online_mask))
  1935. return -EINVAL;
  1936. if (get_irte(irq, &irte))
  1937. return -EBUSY;
  1938. if (assign_irq_vector(irq, cfg, mask))
  1939. return -EBUSY;
  1940. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  1941. irte.vector = cfg->vector;
  1942. irte.dest_id = IRTE_DEST(dest);
  1943. /*
  1944. * Modified the IRTE and flushes the Interrupt entry cache.
  1945. */
  1946. modify_irte(irq, &irte);
  1947. if (cfg->move_in_progress)
  1948. send_cleanup_vector(cfg);
  1949. cpumask_copy(data->affinity, mask);
  1950. return 0;
  1951. }
  1952. #else
  1953. static inline int
  1954. ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1955. bool force)
  1956. {
  1957. return 0;
  1958. }
  1959. #endif
  1960. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  1961. {
  1962. unsigned vector, me;
  1963. ack_APIC_irq();
  1964. exit_idle();
  1965. irq_enter();
  1966. me = smp_processor_id();
  1967. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  1968. unsigned int irq;
  1969. unsigned int irr;
  1970. struct irq_desc *desc;
  1971. struct irq_cfg *cfg;
  1972. irq = __this_cpu_read(vector_irq[vector]);
  1973. if (irq == -1)
  1974. continue;
  1975. desc = irq_to_desc(irq);
  1976. if (!desc)
  1977. continue;
  1978. cfg = irq_cfg(irq);
  1979. raw_spin_lock(&desc->lock);
  1980. /*
  1981. * Check if the irq migration is in progress. If so, we
  1982. * haven't received the cleanup request yet for this irq.
  1983. */
  1984. if (cfg->move_in_progress)
  1985. goto unlock;
  1986. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  1987. goto unlock;
  1988. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  1989. /*
  1990. * Check if the vector that needs to be cleanedup is
  1991. * registered at the cpu's IRR. If so, then this is not
  1992. * the best time to clean it up. Lets clean it up in the
  1993. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  1994. * to myself.
  1995. */
  1996. if (irr & (1 << (vector % 32))) {
  1997. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  1998. goto unlock;
  1999. }
  2000. __this_cpu_write(vector_irq[vector], -1);
  2001. unlock:
  2002. raw_spin_unlock(&desc->lock);
  2003. }
  2004. irq_exit();
  2005. }
  2006. static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
  2007. {
  2008. unsigned me;
  2009. if (likely(!cfg->move_in_progress))
  2010. return;
  2011. me = smp_processor_id();
  2012. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2013. send_cleanup_vector(cfg);
  2014. }
  2015. static void irq_complete_move(struct irq_cfg *cfg)
  2016. {
  2017. __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
  2018. }
  2019. void irq_force_complete_move(int irq)
  2020. {
  2021. struct irq_cfg *cfg = get_irq_chip_data(irq);
  2022. if (!cfg)
  2023. return;
  2024. __irq_complete_move(cfg, cfg->vector);
  2025. }
  2026. #else
  2027. static inline void irq_complete_move(struct irq_cfg *cfg) { }
  2028. #endif
  2029. static void ack_apic_edge(struct irq_data *data)
  2030. {
  2031. irq_complete_move(data->chip_data);
  2032. move_native_irq(data->irq);
  2033. ack_APIC_irq();
  2034. }
  2035. atomic_t irq_mis_count;
  2036. /*
  2037. * IO-APIC versions below 0x20 don't support EOI register.
  2038. * For the record, here is the information about various versions:
  2039. * 0Xh 82489DX
  2040. * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
  2041. * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
  2042. * 30h-FFh Reserved
  2043. *
  2044. * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
  2045. * version as 0x2. This is an error with documentation and these ICH chips
  2046. * use io-apic's of version 0x20.
  2047. *
  2048. * For IO-APIC's with EOI register, we use that to do an explicit EOI.
  2049. * Otherwise, we simulate the EOI message manually by changing the trigger
  2050. * mode to edge and then back to level, with RTE being masked during this.
  2051. */
  2052. static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2053. {
  2054. struct irq_pin_list *entry;
  2055. unsigned long flags;
  2056. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2057. for_each_irq_pin(entry, cfg->irq_2_pin) {
  2058. if (mp_ioapics[entry->apic].apicver >= 0x20) {
  2059. /*
  2060. * Intr-remapping uses pin number as the virtual vector
  2061. * in the RTE. Actual vector is programmed in
  2062. * intr-remapping table entry. Hence for the io-apic
  2063. * EOI we use the pin number.
  2064. */
  2065. if (irq_remapped(cfg))
  2066. io_apic_eoi(entry->apic, entry->pin);
  2067. else
  2068. io_apic_eoi(entry->apic, cfg->vector);
  2069. } else {
  2070. __mask_and_edge_IO_APIC_irq(entry);
  2071. __unmask_and_level_IO_APIC_irq(entry);
  2072. }
  2073. }
  2074. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2075. }
  2076. static void ack_apic_level(struct irq_data *data)
  2077. {
  2078. struct irq_cfg *cfg = data->chip_data;
  2079. int i, do_unmask_irq = 0, irq = data->irq;
  2080. unsigned long v;
  2081. irq_complete_move(cfg);
  2082. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2083. /* If we are moving the irq we need to mask it */
  2084. if (unlikely(irq_to_desc(irq)->status & IRQ_MOVE_PENDING)) {
  2085. do_unmask_irq = 1;
  2086. mask_ioapic(cfg);
  2087. }
  2088. #endif
  2089. /*
  2090. * It appears there is an erratum which affects at least version 0x11
  2091. * of I/O APIC (that's the 82093AA and cores integrated into various
  2092. * chipsets). Under certain conditions a level-triggered interrupt is
  2093. * erroneously delivered as edge-triggered one but the respective IRR
  2094. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2095. * message but it will never arrive and further interrupts are blocked
  2096. * from the source. The exact reason is so far unknown, but the
  2097. * phenomenon was observed when two consecutive interrupt requests
  2098. * from a given source get delivered to the same CPU and the source is
  2099. * temporarily disabled in between.
  2100. *
  2101. * A workaround is to simulate an EOI message manually. We achieve it
  2102. * by setting the trigger mode to edge and then to level when the edge
  2103. * trigger mode gets detected in the TMR of a local APIC for a
  2104. * level-triggered interrupt. We mask the source for the time of the
  2105. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2106. * The idea is from Manfred Spraul. --macro
  2107. *
  2108. * Also in the case when cpu goes offline, fixup_irqs() will forward
  2109. * any unhandled interrupt on the offlined cpu to the new cpu
  2110. * destination that is handling the corresponding interrupt. This
  2111. * interrupt forwarding is done via IPI's. Hence, in this case also
  2112. * level-triggered io-apic interrupt will be seen as an edge
  2113. * interrupt in the IRR. And we can't rely on the cpu's EOI
  2114. * to be broadcasted to the IO-APIC's which will clear the remoteIRR
  2115. * corresponding to the level-triggered interrupt. Hence on IO-APIC's
  2116. * supporting EOI register, we do an explicit EOI to clear the
  2117. * remote IRR and on IO-APIC's which don't have an EOI register,
  2118. * we use the above logic (mask+edge followed by unmask+level) from
  2119. * Manfred Spraul to clear the remote IRR.
  2120. */
  2121. i = cfg->vector;
  2122. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2123. /*
  2124. * We must acknowledge the irq before we move it or the acknowledge will
  2125. * not propagate properly.
  2126. */
  2127. ack_APIC_irq();
  2128. /*
  2129. * Tail end of clearing remote IRR bit (either by delivering the EOI
  2130. * message via io-apic EOI register write or simulating it using
  2131. * mask+edge followed by unnask+level logic) manually when the
  2132. * level triggered interrupt is seen as the edge triggered interrupt
  2133. * at the cpu.
  2134. */
  2135. if (!(v & (1 << (i & 0x1f)))) {
  2136. atomic_inc(&irq_mis_count);
  2137. eoi_ioapic_irq(irq, cfg);
  2138. }
  2139. /* Now we can move and renable the irq */
  2140. if (unlikely(do_unmask_irq)) {
  2141. /* Only migrate the irq if the ack has been received.
  2142. *
  2143. * On rare occasions the broadcast level triggered ack gets
  2144. * delayed going to ioapics, and if we reprogram the
  2145. * vector while Remote IRR is still set the irq will never
  2146. * fire again.
  2147. *
  2148. * To prevent this scenario we read the Remote IRR bit
  2149. * of the ioapic. This has two effects.
  2150. * - On any sane system the read of the ioapic will
  2151. * flush writes (and acks) going to the ioapic from
  2152. * this cpu.
  2153. * - We get to see if the ACK has actually been delivered.
  2154. *
  2155. * Based on failed experiments of reprogramming the
  2156. * ioapic entry from outside of irq context starting
  2157. * with masking the ioapic entry and then polling until
  2158. * Remote IRR was clear before reprogramming the
  2159. * ioapic I don't trust the Remote IRR bit to be
  2160. * completey accurate.
  2161. *
  2162. * However there appears to be no other way to plug
  2163. * this race, so if the Remote IRR bit is not
  2164. * accurate and is causing problems then it is a hardware bug
  2165. * and you can go talk to the chipset vendor about it.
  2166. */
  2167. if (!io_apic_level_ack_pending(cfg))
  2168. move_masked_irq(irq);
  2169. unmask_ioapic(cfg);
  2170. }
  2171. }
  2172. #ifdef CONFIG_INTR_REMAP
  2173. static void ir_ack_apic_edge(struct irq_data *data)
  2174. {
  2175. ack_APIC_irq();
  2176. }
  2177. static void ir_ack_apic_level(struct irq_data *data)
  2178. {
  2179. ack_APIC_irq();
  2180. eoi_ioapic_irq(data->irq, data->chip_data);
  2181. }
  2182. #endif /* CONFIG_INTR_REMAP */
  2183. static struct irq_chip ioapic_chip __read_mostly = {
  2184. .name = "IO-APIC",
  2185. .irq_startup = startup_ioapic_irq,
  2186. .irq_mask = mask_ioapic_irq,
  2187. .irq_unmask = unmask_ioapic_irq,
  2188. .irq_ack = ack_apic_edge,
  2189. .irq_eoi = ack_apic_level,
  2190. #ifdef CONFIG_SMP
  2191. .irq_set_affinity = ioapic_set_affinity,
  2192. #endif
  2193. .irq_retrigger = ioapic_retrigger_irq,
  2194. };
  2195. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2196. .name = "IR-IO-APIC",
  2197. .irq_startup = startup_ioapic_irq,
  2198. .irq_mask = mask_ioapic_irq,
  2199. .irq_unmask = unmask_ioapic_irq,
  2200. #ifdef CONFIG_INTR_REMAP
  2201. .irq_ack = ir_ack_apic_edge,
  2202. .irq_eoi = ir_ack_apic_level,
  2203. #ifdef CONFIG_SMP
  2204. .irq_set_affinity = ir_ioapic_set_affinity,
  2205. #endif
  2206. #endif
  2207. .irq_retrigger = ioapic_retrigger_irq,
  2208. };
  2209. static inline void init_IO_APIC_traps(void)
  2210. {
  2211. struct irq_cfg *cfg;
  2212. unsigned int irq;
  2213. /*
  2214. * NOTE! The local APIC isn't very good at handling
  2215. * multiple interrupts at the same interrupt level.
  2216. * As the interrupt level is determined by taking the
  2217. * vector number and shifting that right by 4, we
  2218. * want to spread these out a bit so that they don't
  2219. * all fall in the same interrupt level.
  2220. *
  2221. * Also, we've got to be careful not to trash gate
  2222. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2223. */
  2224. for_each_active_irq(irq) {
  2225. cfg = get_irq_chip_data(irq);
  2226. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2227. /*
  2228. * Hmm.. We don't have an entry for this,
  2229. * so default to an old-fashioned 8259
  2230. * interrupt if we can..
  2231. */
  2232. if (irq < legacy_pic->nr_legacy_irqs)
  2233. legacy_pic->make_irq(irq);
  2234. else
  2235. /* Strange. Oh, well.. */
  2236. set_irq_chip(irq, &no_irq_chip);
  2237. }
  2238. }
  2239. }
  2240. /*
  2241. * The local APIC irq-chip implementation:
  2242. */
  2243. static void mask_lapic_irq(struct irq_data *data)
  2244. {
  2245. unsigned long v;
  2246. v = apic_read(APIC_LVT0);
  2247. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2248. }
  2249. static void unmask_lapic_irq(struct irq_data *data)
  2250. {
  2251. unsigned long v;
  2252. v = apic_read(APIC_LVT0);
  2253. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2254. }
  2255. static void ack_lapic_irq(struct irq_data *data)
  2256. {
  2257. ack_APIC_irq();
  2258. }
  2259. static struct irq_chip lapic_chip __read_mostly = {
  2260. .name = "local-APIC",
  2261. .irq_mask = mask_lapic_irq,
  2262. .irq_unmask = unmask_lapic_irq,
  2263. .irq_ack = ack_lapic_irq,
  2264. };
  2265. static void lapic_register_intr(int irq)
  2266. {
  2267. irq_clear_status_flags(irq, IRQ_LEVEL);
  2268. set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2269. "edge");
  2270. }
  2271. /*
  2272. * This looks a bit hackish but it's about the only one way of sending
  2273. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2274. * not support the ExtINT mode, unfortunately. We need to send these
  2275. * cycles as some i82489DX-based boards have glue logic that keeps the
  2276. * 8259A interrupt line asserted until INTA. --macro
  2277. */
  2278. static inline void __init unlock_ExtINT_logic(void)
  2279. {
  2280. int apic, pin, i;
  2281. struct IO_APIC_route_entry entry0, entry1;
  2282. unsigned char save_control, save_freq_select;
  2283. pin = find_isa_irq_pin(8, mp_INT);
  2284. if (pin == -1) {
  2285. WARN_ON_ONCE(1);
  2286. return;
  2287. }
  2288. apic = find_isa_irq_apic(8, mp_INT);
  2289. if (apic == -1) {
  2290. WARN_ON_ONCE(1);
  2291. return;
  2292. }
  2293. entry0 = ioapic_read_entry(apic, pin);
  2294. clear_IO_APIC_pin(apic, pin);
  2295. memset(&entry1, 0, sizeof(entry1));
  2296. entry1.dest_mode = 0; /* physical delivery */
  2297. entry1.mask = 0; /* unmask IRQ now */
  2298. entry1.dest = hard_smp_processor_id();
  2299. entry1.delivery_mode = dest_ExtINT;
  2300. entry1.polarity = entry0.polarity;
  2301. entry1.trigger = 0;
  2302. entry1.vector = 0;
  2303. ioapic_write_entry(apic, pin, entry1);
  2304. save_control = CMOS_READ(RTC_CONTROL);
  2305. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2306. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2307. RTC_FREQ_SELECT);
  2308. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2309. i = 100;
  2310. while (i-- > 0) {
  2311. mdelay(10);
  2312. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2313. i -= 10;
  2314. }
  2315. CMOS_WRITE(save_control, RTC_CONTROL);
  2316. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2317. clear_IO_APIC_pin(apic, pin);
  2318. ioapic_write_entry(apic, pin, entry0);
  2319. }
  2320. static int disable_timer_pin_1 __initdata;
  2321. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2322. static int __init disable_timer_pin_setup(char *arg)
  2323. {
  2324. disable_timer_pin_1 = 1;
  2325. return 0;
  2326. }
  2327. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2328. int timer_through_8259 __initdata;
  2329. /*
  2330. * This code may look a bit paranoid, but it's supposed to cooperate with
  2331. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2332. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2333. * fanatically on his truly buggy board.
  2334. *
  2335. * FIXME: really need to revamp this for all platforms.
  2336. */
  2337. static inline void __init check_timer(void)
  2338. {
  2339. struct irq_cfg *cfg = get_irq_chip_data(0);
  2340. int node = cpu_to_node(0);
  2341. int apic1, pin1, apic2, pin2;
  2342. unsigned long flags;
  2343. int no_pin1 = 0;
  2344. local_irq_save(flags);
  2345. /*
  2346. * get/set the timer IRQ vector:
  2347. */
  2348. legacy_pic->mask(0);
  2349. assign_irq_vector(0, cfg, apic->target_cpus());
  2350. /*
  2351. * As IRQ0 is to be enabled in the 8259A, the virtual
  2352. * wire has to be disabled in the local APIC. Also
  2353. * timer interrupts need to be acknowledged manually in
  2354. * the 8259A for the i82489DX when using the NMI
  2355. * watchdog as that APIC treats NMIs as level-triggered.
  2356. * The AEOI mode will finish them in the 8259A
  2357. * automatically.
  2358. */
  2359. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2360. legacy_pic->init(1);
  2361. pin1 = find_isa_irq_pin(0, mp_INT);
  2362. apic1 = find_isa_irq_apic(0, mp_INT);
  2363. pin2 = ioapic_i8259.pin;
  2364. apic2 = ioapic_i8259.apic;
  2365. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2366. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2367. cfg->vector, apic1, pin1, apic2, pin2);
  2368. /*
  2369. * Some BIOS writers are clueless and report the ExtINTA
  2370. * I/O APIC input from the cascaded 8259A as the timer
  2371. * interrupt input. So just in case, if only one pin
  2372. * was found above, try it both directly and through the
  2373. * 8259A.
  2374. */
  2375. if (pin1 == -1) {
  2376. if (intr_remapping_enabled)
  2377. panic("BIOS bug: timer not connected to IO-APIC");
  2378. pin1 = pin2;
  2379. apic1 = apic2;
  2380. no_pin1 = 1;
  2381. } else if (pin2 == -1) {
  2382. pin2 = pin1;
  2383. apic2 = apic1;
  2384. }
  2385. if (pin1 != -1) {
  2386. /*
  2387. * Ok, does IRQ0 through the IOAPIC work?
  2388. */
  2389. if (no_pin1) {
  2390. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2391. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2392. } else {
  2393. /* for edge trigger, setup_ioapic_irq already
  2394. * leave it unmasked.
  2395. * so only need to unmask if it is level-trigger
  2396. * do we really have level trigger timer?
  2397. */
  2398. int idx;
  2399. idx = find_irq_entry(apic1, pin1, mp_INT);
  2400. if (idx != -1 && irq_trigger(idx))
  2401. unmask_ioapic(cfg);
  2402. }
  2403. if (timer_irq_works()) {
  2404. if (disable_timer_pin_1 > 0)
  2405. clear_IO_APIC_pin(0, pin1);
  2406. goto out;
  2407. }
  2408. if (intr_remapping_enabled)
  2409. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2410. local_irq_disable();
  2411. clear_IO_APIC_pin(apic1, pin1);
  2412. if (!no_pin1)
  2413. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2414. "8254 timer not connected to IO-APIC\n");
  2415. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2416. "(IRQ0) through the 8259A ...\n");
  2417. apic_printk(APIC_QUIET, KERN_INFO
  2418. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2419. /*
  2420. * legacy devices should be connected to IO APIC #0
  2421. */
  2422. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2423. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2424. legacy_pic->unmask(0);
  2425. if (timer_irq_works()) {
  2426. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2427. timer_through_8259 = 1;
  2428. goto out;
  2429. }
  2430. /*
  2431. * Cleanup, just in case ...
  2432. */
  2433. local_irq_disable();
  2434. legacy_pic->mask(0);
  2435. clear_IO_APIC_pin(apic2, pin2);
  2436. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2437. }
  2438. apic_printk(APIC_QUIET, KERN_INFO
  2439. "...trying to set up timer as Virtual Wire IRQ...\n");
  2440. lapic_register_intr(0);
  2441. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2442. legacy_pic->unmask(0);
  2443. if (timer_irq_works()) {
  2444. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2445. goto out;
  2446. }
  2447. local_irq_disable();
  2448. legacy_pic->mask(0);
  2449. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2450. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2451. apic_printk(APIC_QUIET, KERN_INFO
  2452. "...trying to set up timer as ExtINT IRQ...\n");
  2453. legacy_pic->init(0);
  2454. legacy_pic->make_irq(0);
  2455. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2456. unlock_ExtINT_logic();
  2457. if (timer_irq_works()) {
  2458. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2459. goto out;
  2460. }
  2461. local_irq_disable();
  2462. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2463. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2464. "report. Then try booting with the 'noapic' option.\n");
  2465. out:
  2466. local_irq_restore(flags);
  2467. }
  2468. /*
  2469. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2470. * to devices. However there may be an I/O APIC pin available for
  2471. * this interrupt regardless. The pin may be left unconnected, but
  2472. * typically it will be reused as an ExtINT cascade interrupt for
  2473. * the master 8259A. In the MPS case such a pin will normally be
  2474. * reported as an ExtINT interrupt in the MP table. With ACPI
  2475. * there is no provision for ExtINT interrupts, and in the absence
  2476. * of an override it would be treated as an ordinary ISA I/O APIC
  2477. * interrupt, that is edge-triggered and unmasked by default. We
  2478. * used to do this, but it caused problems on some systems because
  2479. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2480. * the same ExtINT cascade interrupt to drive the local APIC of the
  2481. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2482. * the I/O APIC in all cases now. No actual device should request
  2483. * it anyway. --macro
  2484. */
  2485. #define PIC_IRQS (1UL << PIC_CASCADE_IR)
  2486. void __init setup_IO_APIC(void)
  2487. {
  2488. /*
  2489. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2490. */
  2491. io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
  2492. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2493. /*
  2494. * Set up IO-APIC IRQ routing.
  2495. */
  2496. x86_init.mpparse.setup_ioapic_ids();
  2497. sync_Arb_IDs();
  2498. setup_IO_APIC_irqs();
  2499. init_IO_APIC_traps();
  2500. if (legacy_pic->nr_legacy_irqs)
  2501. check_timer();
  2502. }
  2503. /*
  2504. * Called after all the initialization is done. If we didnt find any
  2505. * APIC bugs then we can allow the modify fast path
  2506. */
  2507. static int __init io_apic_bug_finalize(void)
  2508. {
  2509. if (sis_apic_bug == -1)
  2510. sis_apic_bug = 0;
  2511. return 0;
  2512. }
  2513. late_initcall(io_apic_bug_finalize);
  2514. struct sysfs_ioapic_data {
  2515. struct sys_device dev;
  2516. struct IO_APIC_route_entry entry[0];
  2517. };
  2518. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2519. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2520. {
  2521. struct IO_APIC_route_entry *entry;
  2522. struct sysfs_ioapic_data *data;
  2523. int i;
  2524. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2525. entry = data->entry;
  2526. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  2527. *entry = ioapic_read_entry(dev->id, i);
  2528. return 0;
  2529. }
  2530. static int ioapic_resume(struct sys_device *dev)
  2531. {
  2532. struct IO_APIC_route_entry *entry;
  2533. struct sysfs_ioapic_data *data;
  2534. unsigned long flags;
  2535. union IO_APIC_reg_00 reg_00;
  2536. int i;
  2537. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2538. entry = data->entry;
  2539. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2540. reg_00.raw = io_apic_read(dev->id, 0);
  2541. if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
  2542. reg_00.bits.ID = mp_ioapics[dev->id].apicid;
  2543. io_apic_write(dev->id, 0, reg_00.raw);
  2544. }
  2545. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2546. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2547. ioapic_write_entry(dev->id, i, entry[i]);
  2548. return 0;
  2549. }
  2550. static struct sysdev_class ioapic_sysdev_class = {
  2551. .name = "ioapic",
  2552. .suspend = ioapic_suspend,
  2553. .resume = ioapic_resume,
  2554. };
  2555. static int __init ioapic_init_sysfs(void)
  2556. {
  2557. struct sys_device * dev;
  2558. int i, size, error;
  2559. error = sysdev_class_register(&ioapic_sysdev_class);
  2560. if (error)
  2561. return error;
  2562. for (i = 0; i < nr_ioapics; i++ ) {
  2563. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2564. * sizeof(struct IO_APIC_route_entry);
  2565. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2566. if (!mp_ioapic_data[i]) {
  2567. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2568. continue;
  2569. }
  2570. dev = &mp_ioapic_data[i]->dev;
  2571. dev->id = i;
  2572. dev->cls = &ioapic_sysdev_class;
  2573. error = sysdev_register(dev);
  2574. if (error) {
  2575. kfree(mp_ioapic_data[i]);
  2576. mp_ioapic_data[i] = NULL;
  2577. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2578. continue;
  2579. }
  2580. }
  2581. return 0;
  2582. }
  2583. device_initcall(ioapic_init_sysfs);
  2584. /*
  2585. * Dynamic irq allocate and deallocation
  2586. */
  2587. unsigned int create_irq_nr(unsigned int from, int node)
  2588. {
  2589. struct irq_cfg *cfg;
  2590. unsigned long flags;
  2591. unsigned int ret = 0;
  2592. int irq;
  2593. if (from < nr_irqs_gsi)
  2594. from = nr_irqs_gsi;
  2595. irq = alloc_irq_from(from, node);
  2596. if (irq < 0)
  2597. return 0;
  2598. cfg = alloc_irq_cfg(irq, node);
  2599. if (!cfg) {
  2600. free_irq_at(irq, NULL);
  2601. return 0;
  2602. }
  2603. raw_spin_lock_irqsave(&vector_lock, flags);
  2604. if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
  2605. ret = irq;
  2606. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2607. if (ret) {
  2608. set_irq_chip_data(irq, cfg);
  2609. irq_clear_status_flags(irq, IRQ_NOREQUEST);
  2610. } else {
  2611. free_irq_at(irq, cfg);
  2612. }
  2613. return ret;
  2614. }
  2615. int create_irq(void)
  2616. {
  2617. int node = cpu_to_node(0);
  2618. unsigned int irq_want;
  2619. int irq;
  2620. irq_want = nr_irqs_gsi;
  2621. irq = create_irq_nr(irq_want, node);
  2622. if (irq == 0)
  2623. irq = -1;
  2624. return irq;
  2625. }
  2626. void destroy_irq(unsigned int irq)
  2627. {
  2628. struct irq_cfg *cfg = get_irq_chip_data(irq);
  2629. unsigned long flags;
  2630. irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
  2631. if (irq_remapped(cfg))
  2632. free_irte(irq);
  2633. raw_spin_lock_irqsave(&vector_lock, flags);
  2634. __clear_irq_vector(irq, cfg);
  2635. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2636. free_irq_at(irq, cfg);
  2637. }
  2638. /*
  2639. * MSI message composition
  2640. */
  2641. #ifdef CONFIG_PCI_MSI
  2642. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
  2643. struct msi_msg *msg, u8 hpet_id)
  2644. {
  2645. struct irq_cfg *cfg;
  2646. int err;
  2647. unsigned dest;
  2648. if (disable_apic)
  2649. return -ENXIO;
  2650. cfg = irq_cfg(irq);
  2651. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2652. if (err)
  2653. return err;
  2654. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2655. if (irq_remapped(get_irq_chip_data(irq))) {
  2656. struct irte irte;
  2657. int ir_index;
  2658. u16 sub_handle;
  2659. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2660. BUG_ON(ir_index == -1);
  2661. prepare_irte(&irte, cfg->vector, dest);
  2662. /* Set source-id of interrupt request */
  2663. if (pdev)
  2664. set_msi_sid(&irte, pdev);
  2665. else
  2666. set_hpet_sid(&irte, hpet_id);
  2667. modify_irte(irq, &irte);
  2668. msg->address_hi = MSI_ADDR_BASE_HI;
  2669. msg->data = sub_handle;
  2670. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2671. MSI_ADDR_IR_SHV |
  2672. MSI_ADDR_IR_INDEX1(ir_index) |
  2673. MSI_ADDR_IR_INDEX2(ir_index);
  2674. } else {
  2675. if (x2apic_enabled())
  2676. msg->address_hi = MSI_ADDR_BASE_HI |
  2677. MSI_ADDR_EXT_DEST_ID(dest);
  2678. else
  2679. msg->address_hi = MSI_ADDR_BASE_HI;
  2680. msg->address_lo =
  2681. MSI_ADDR_BASE_LO |
  2682. ((apic->irq_dest_mode == 0) ?
  2683. MSI_ADDR_DEST_MODE_PHYSICAL:
  2684. MSI_ADDR_DEST_MODE_LOGICAL) |
  2685. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2686. MSI_ADDR_REDIRECTION_CPU:
  2687. MSI_ADDR_REDIRECTION_LOWPRI) |
  2688. MSI_ADDR_DEST_ID(dest);
  2689. msg->data =
  2690. MSI_DATA_TRIGGER_EDGE |
  2691. MSI_DATA_LEVEL_ASSERT |
  2692. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2693. MSI_DATA_DELIVERY_FIXED:
  2694. MSI_DATA_DELIVERY_LOWPRI) |
  2695. MSI_DATA_VECTOR(cfg->vector);
  2696. }
  2697. return err;
  2698. }
  2699. #ifdef CONFIG_SMP
  2700. static int
  2701. msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  2702. {
  2703. struct irq_cfg *cfg = data->chip_data;
  2704. struct msi_msg msg;
  2705. unsigned int dest;
  2706. if (__ioapic_set_affinity(data, mask, &dest))
  2707. return -1;
  2708. __get_cached_msi_msg(data->msi_desc, &msg);
  2709. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2710. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2711. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2712. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2713. __write_msi_msg(data->msi_desc, &msg);
  2714. return 0;
  2715. }
  2716. #ifdef CONFIG_INTR_REMAP
  2717. /*
  2718. * Migrate the MSI irq to another cpumask. This migration is
  2719. * done in the process context using interrupt-remapping hardware.
  2720. */
  2721. static int
  2722. ir_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2723. bool force)
  2724. {
  2725. struct irq_cfg *cfg = data->chip_data;
  2726. unsigned int dest, irq = data->irq;
  2727. struct irte irte;
  2728. if (get_irte(irq, &irte))
  2729. return -1;
  2730. if (__ioapic_set_affinity(data, mask, &dest))
  2731. return -1;
  2732. irte.vector = cfg->vector;
  2733. irte.dest_id = IRTE_DEST(dest);
  2734. /*
  2735. * atomically update the IRTE with the new destination and vector.
  2736. */
  2737. modify_irte(irq, &irte);
  2738. /*
  2739. * After this point, all the interrupts will start arriving
  2740. * at the new destination. So, time to cleanup the previous
  2741. * vector allocation.
  2742. */
  2743. if (cfg->move_in_progress)
  2744. send_cleanup_vector(cfg);
  2745. return 0;
  2746. }
  2747. #endif
  2748. #endif /* CONFIG_SMP */
  2749. /*
  2750. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2751. * which implement the MSI or MSI-X Capability Structure.
  2752. */
  2753. static struct irq_chip msi_chip = {
  2754. .name = "PCI-MSI",
  2755. .irq_unmask = unmask_msi_irq,
  2756. .irq_mask = mask_msi_irq,
  2757. .irq_ack = ack_apic_edge,
  2758. #ifdef CONFIG_SMP
  2759. .irq_set_affinity = msi_set_affinity,
  2760. #endif
  2761. .irq_retrigger = ioapic_retrigger_irq,
  2762. };
  2763. static struct irq_chip msi_ir_chip = {
  2764. .name = "IR-PCI-MSI",
  2765. .irq_unmask = unmask_msi_irq,
  2766. .irq_mask = mask_msi_irq,
  2767. #ifdef CONFIG_INTR_REMAP
  2768. .irq_ack = ir_ack_apic_edge,
  2769. #ifdef CONFIG_SMP
  2770. .irq_set_affinity = ir_msi_set_affinity,
  2771. #endif
  2772. #endif
  2773. .irq_retrigger = ioapic_retrigger_irq,
  2774. };
  2775. /*
  2776. * Map the PCI dev to the corresponding remapping hardware unit
  2777. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2778. * in it.
  2779. */
  2780. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2781. {
  2782. struct intel_iommu *iommu;
  2783. int index;
  2784. iommu = map_dev_to_ir(dev);
  2785. if (!iommu) {
  2786. printk(KERN_ERR
  2787. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2788. return -ENOENT;
  2789. }
  2790. index = alloc_irte(iommu, irq, nvec);
  2791. if (index < 0) {
  2792. printk(KERN_ERR
  2793. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2794. pci_name(dev));
  2795. return -ENOSPC;
  2796. }
  2797. return index;
  2798. }
  2799. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2800. {
  2801. struct msi_msg msg;
  2802. int ret;
  2803. ret = msi_compose_msg(dev, irq, &msg, -1);
  2804. if (ret < 0)
  2805. return ret;
  2806. set_irq_msi(irq, msidesc);
  2807. write_msi_msg(irq, &msg);
  2808. if (irq_remapped(get_irq_chip_data(irq))) {
  2809. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2810. set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
  2811. } else
  2812. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  2813. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2814. return 0;
  2815. }
  2816. int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2817. {
  2818. int node, ret, sub_handle, index = 0;
  2819. unsigned int irq, irq_want;
  2820. struct msi_desc *msidesc;
  2821. struct intel_iommu *iommu = NULL;
  2822. /* x86 doesn't support multiple MSI yet */
  2823. if (type == PCI_CAP_ID_MSI && nvec > 1)
  2824. return 1;
  2825. node = dev_to_node(&dev->dev);
  2826. irq_want = nr_irqs_gsi;
  2827. sub_handle = 0;
  2828. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2829. irq = create_irq_nr(irq_want, node);
  2830. if (irq == 0)
  2831. return -1;
  2832. irq_want = irq + 1;
  2833. if (!intr_remapping_enabled)
  2834. goto no_ir;
  2835. if (!sub_handle) {
  2836. /*
  2837. * allocate the consecutive block of IRTE's
  2838. * for 'nvec'
  2839. */
  2840. index = msi_alloc_irte(dev, irq, nvec);
  2841. if (index < 0) {
  2842. ret = index;
  2843. goto error;
  2844. }
  2845. } else {
  2846. iommu = map_dev_to_ir(dev);
  2847. if (!iommu) {
  2848. ret = -ENOENT;
  2849. goto error;
  2850. }
  2851. /*
  2852. * setup the mapping between the irq and the IRTE
  2853. * base index, the sub_handle pointing to the
  2854. * appropriate interrupt remap table entry.
  2855. */
  2856. set_irte_irq(irq, iommu, index, sub_handle);
  2857. }
  2858. no_ir:
  2859. ret = setup_msi_irq(dev, msidesc, irq);
  2860. if (ret < 0)
  2861. goto error;
  2862. sub_handle++;
  2863. }
  2864. return 0;
  2865. error:
  2866. destroy_irq(irq);
  2867. return ret;
  2868. }
  2869. void native_teardown_msi_irq(unsigned int irq)
  2870. {
  2871. destroy_irq(irq);
  2872. }
  2873. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  2874. #ifdef CONFIG_SMP
  2875. static int
  2876. dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2877. bool force)
  2878. {
  2879. struct irq_cfg *cfg = data->chip_data;
  2880. unsigned int dest, irq = data->irq;
  2881. struct msi_msg msg;
  2882. if (__ioapic_set_affinity(data, mask, &dest))
  2883. return -1;
  2884. dmar_msi_read(irq, &msg);
  2885. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2886. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2887. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2888. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2889. msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
  2890. dmar_msi_write(irq, &msg);
  2891. return 0;
  2892. }
  2893. #endif /* CONFIG_SMP */
  2894. static struct irq_chip dmar_msi_type = {
  2895. .name = "DMAR_MSI",
  2896. .irq_unmask = dmar_msi_unmask,
  2897. .irq_mask = dmar_msi_mask,
  2898. .irq_ack = ack_apic_edge,
  2899. #ifdef CONFIG_SMP
  2900. .irq_set_affinity = dmar_msi_set_affinity,
  2901. #endif
  2902. .irq_retrigger = ioapic_retrigger_irq,
  2903. };
  2904. int arch_setup_dmar_msi(unsigned int irq)
  2905. {
  2906. int ret;
  2907. struct msi_msg msg;
  2908. ret = msi_compose_msg(NULL, irq, &msg, -1);
  2909. if (ret < 0)
  2910. return ret;
  2911. dmar_msi_write(irq, &msg);
  2912. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  2913. "edge");
  2914. return 0;
  2915. }
  2916. #endif
  2917. #ifdef CONFIG_HPET_TIMER
  2918. #ifdef CONFIG_SMP
  2919. static int hpet_msi_set_affinity(struct irq_data *data,
  2920. const struct cpumask *mask, bool force)
  2921. {
  2922. struct irq_cfg *cfg = data->chip_data;
  2923. struct msi_msg msg;
  2924. unsigned int dest;
  2925. if (__ioapic_set_affinity(data, mask, &dest))
  2926. return -1;
  2927. hpet_msi_read(data->handler_data, &msg);
  2928. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2929. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2930. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2931. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2932. hpet_msi_write(data->handler_data, &msg);
  2933. return 0;
  2934. }
  2935. #endif /* CONFIG_SMP */
  2936. static struct irq_chip ir_hpet_msi_type = {
  2937. .name = "IR-HPET_MSI",
  2938. .irq_unmask = hpet_msi_unmask,
  2939. .irq_mask = hpet_msi_mask,
  2940. #ifdef CONFIG_INTR_REMAP
  2941. .irq_ack = ir_ack_apic_edge,
  2942. #ifdef CONFIG_SMP
  2943. .irq_set_affinity = ir_msi_set_affinity,
  2944. #endif
  2945. #endif
  2946. .irq_retrigger = ioapic_retrigger_irq,
  2947. };
  2948. static struct irq_chip hpet_msi_type = {
  2949. .name = "HPET_MSI",
  2950. .irq_unmask = hpet_msi_unmask,
  2951. .irq_mask = hpet_msi_mask,
  2952. .irq_ack = ack_apic_edge,
  2953. #ifdef CONFIG_SMP
  2954. .irq_set_affinity = hpet_msi_set_affinity,
  2955. #endif
  2956. .irq_retrigger = ioapic_retrigger_irq,
  2957. };
  2958. int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
  2959. {
  2960. struct msi_msg msg;
  2961. int ret;
  2962. if (intr_remapping_enabled) {
  2963. struct intel_iommu *iommu = map_hpet_to_ir(id);
  2964. int index;
  2965. if (!iommu)
  2966. return -1;
  2967. index = alloc_irte(iommu, irq, 1);
  2968. if (index < 0)
  2969. return -1;
  2970. }
  2971. ret = msi_compose_msg(NULL, irq, &msg, id);
  2972. if (ret < 0)
  2973. return ret;
  2974. hpet_msi_write(get_irq_data(irq), &msg);
  2975. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2976. if (irq_remapped(get_irq_chip_data(irq)))
  2977. set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
  2978. handle_edge_irq, "edge");
  2979. else
  2980. set_irq_chip_and_handler_name(irq, &hpet_msi_type,
  2981. handle_edge_irq, "edge");
  2982. return 0;
  2983. }
  2984. #endif
  2985. #endif /* CONFIG_PCI_MSI */
  2986. /*
  2987. * Hypertransport interrupt support
  2988. */
  2989. #ifdef CONFIG_HT_IRQ
  2990. #ifdef CONFIG_SMP
  2991. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  2992. {
  2993. struct ht_irq_msg msg;
  2994. fetch_ht_irq_msg(irq, &msg);
  2995. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  2996. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  2997. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  2998. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  2999. write_ht_irq_msg(irq, &msg);
  3000. }
  3001. static int
  3002. ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  3003. {
  3004. struct irq_cfg *cfg = data->chip_data;
  3005. unsigned int dest;
  3006. if (__ioapic_set_affinity(data, mask, &dest))
  3007. return -1;
  3008. target_ht_irq(data->irq, dest, cfg->vector);
  3009. return 0;
  3010. }
  3011. #endif
  3012. static struct irq_chip ht_irq_chip = {
  3013. .name = "PCI-HT",
  3014. .irq_mask = mask_ht_irq,
  3015. .irq_unmask = unmask_ht_irq,
  3016. .irq_ack = ack_apic_edge,
  3017. #ifdef CONFIG_SMP
  3018. .irq_set_affinity = ht_set_affinity,
  3019. #endif
  3020. .irq_retrigger = ioapic_retrigger_irq,
  3021. };
  3022. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  3023. {
  3024. struct irq_cfg *cfg;
  3025. int err;
  3026. if (disable_apic)
  3027. return -ENXIO;
  3028. cfg = irq_cfg(irq);
  3029. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  3030. if (!err) {
  3031. struct ht_irq_msg msg;
  3032. unsigned dest;
  3033. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  3034. apic->target_cpus());
  3035. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  3036. msg.address_lo =
  3037. HT_IRQ_LOW_BASE |
  3038. HT_IRQ_LOW_DEST_ID(dest) |
  3039. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3040. ((apic->irq_dest_mode == 0) ?
  3041. HT_IRQ_LOW_DM_PHYSICAL :
  3042. HT_IRQ_LOW_DM_LOGICAL) |
  3043. HT_IRQ_LOW_RQEOI_EDGE |
  3044. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3045. HT_IRQ_LOW_MT_FIXED :
  3046. HT_IRQ_LOW_MT_ARBITRATED) |
  3047. HT_IRQ_LOW_IRQ_MASKED;
  3048. write_ht_irq_msg(irq, &msg);
  3049. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  3050. handle_edge_irq, "edge");
  3051. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3052. }
  3053. return err;
  3054. }
  3055. #endif /* CONFIG_HT_IRQ */
  3056. int __init io_apic_get_redir_entries (int ioapic)
  3057. {
  3058. union IO_APIC_reg_01 reg_01;
  3059. unsigned long flags;
  3060. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3061. reg_01.raw = io_apic_read(ioapic, 1);
  3062. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3063. /* The register returns the maximum index redir index
  3064. * supported, which is one less than the total number of redir
  3065. * entries.
  3066. */
  3067. return reg_01.bits.entries + 1;
  3068. }
  3069. static void __init probe_nr_irqs_gsi(void)
  3070. {
  3071. int nr;
  3072. nr = gsi_top + NR_IRQS_LEGACY;
  3073. if (nr > nr_irqs_gsi)
  3074. nr_irqs_gsi = nr;
  3075. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3076. }
  3077. int get_nr_irqs_gsi(void)
  3078. {
  3079. return nr_irqs_gsi;
  3080. }
  3081. #ifdef CONFIG_SPARSE_IRQ
  3082. int __init arch_probe_nr_irqs(void)
  3083. {
  3084. int nr;
  3085. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3086. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3087. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3088. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3089. /*
  3090. * for MSI and HT dyn irq
  3091. */
  3092. nr += nr_irqs_gsi * 16;
  3093. #endif
  3094. if (nr < nr_irqs)
  3095. nr_irqs = nr;
  3096. return NR_IRQS_LEGACY;
  3097. }
  3098. #endif
  3099. static int __io_apic_set_pci_routing(struct device *dev, int irq,
  3100. struct io_apic_irq_attr *irq_attr)
  3101. {
  3102. struct irq_cfg *cfg;
  3103. int node;
  3104. int ioapic, pin;
  3105. int trigger, polarity;
  3106. ioapic = irq_attr->ioapic;
  3107. if (!IO_APIC_IRQ(irq)) {
  3108. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3109. ioapic);
  3110. return -EINVAL;
  3111. }
  3112. if (dev)
  3113. node = dev_to_node(dev);
  3114. else
  3115. node = cpu_to_node(0);
  3116. cfg = alloc_irq_and_cfg_at(irq, node);
  3117. if (!cfg)
  3118. return 0;
  3119. pin = irq_attr->ioapic_pin;
  3120. trigger = irq_attr->trigger;
  3121. polarity = irq_attr->polarity;
  3122. /*
  3123. * IRQs < 16 are already in the irq_2_pin[] map
  3124. */
  3125. if (irq >= legacy_pic->nr_legacy_irqs) {
  3126. if (__add_pin_to_irq_node(cfg, node, ioapic, pin)) {
  3127. printk(KERN_INFO "can not add pin %d for irq %d\n",
  3128. pin, irq);
  3129. return 0;
  3130. }
  3131. }
  3132. setup_ioapic_irq(ioapic, pin, irq, cfg, trigger, polarity);
  3133. return 0;
  3134. }
  3135. int io_apic_set_pci_routing(struct device *dev, int irq,
  3136. struct io_apic_irq_attr *irq_attr)
  3137. {
  3138. int ioapic, pin;
  3139. /*
  3140. * Avoid pin reprogramming. PRTs typically include entries
  3141. * with redundant pin->gsi mappings (but unique PCI devices);
  3142. * we only program the IOAPIC on the first.
  3143. */
  3144. ioapic = irq_attr->ioapic;
  3145. pin = irq_attr->ioapic_pin;
  3146. if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
  3147. pr_debug("Pin %d-%d already programmed\n",
  3148. mp_ioapics[ioapic].apicid, pin);
  3149. return 0;
  3150. }
  3151. set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
  3152. return __io_apic_set_pci_routing(dev, irq, irq_attr);
  3153. }
  3154. u8 __init io_apic_unique_id(u8 id)
  3155. {
  3156. #ifdef CONFIG_X86_32
  3157. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  3158. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  3159. return io_apic_get_unique_id(nr_ioapics, id);
  3160. else
  3161. return id;
  3162. #else
  3163. int i;
  3164. DECLARE_BITMAP(used, 256);
  3165. bitmap_zero(used, 256);
  3166. for (i = 0; i < nr_ioapics; i++) {
  3167. struct mpc_ioapic *ia = &mp_ioapics[i];
  3168. __set_bit(ia->apicid, used);
  3169. }
  3170. if (!test_bit(id, used))
  3171. return id;
  3172. return find_first_zero_bit(used, 256);
  3173. #endif
  3174. }
  3175. #ifdef CONFIG_X86_32
  3176. int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3177. {
  3178. union IO_APIC_reg_00 reg_00;
  3179. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3180. physid_mask_t tmp;
  3181. unsigned long flags;
  3182. int i = 0;
  3183. /*
  3184. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3185. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3186. * supports up to 16 on one shared APIC bus.
  3187. *
  3188. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3189. * advantage of new APIC bus architecture.
  3190. */
  3191. if (physids_empty(apic_id_map))
  3192. apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
  3193. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3194. reg_00.raw = io_apic_read(ioapic, 0);
  3195. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3196. if (apic_id >= get_physical_broadcast()) {
  3197. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3198. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3199. apic_id = reg_00.bits.ID;
  3200. }
  3201. /*
  3202. * Every APIC in a system must have a unique ID or we get lots of nice
  3203. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3204. */
  3205. if (apic->check_apicid_used(&apic_id_map, apic_id)) {
  3206. for (i = 0; i < get_physical_broadcast(); i++) {
  3207. if (!apic->check_apicid_used(&apic_id_map, i))
  3208. break;
  3209. }
  3210. if (i == get_physical_broadcast())
  3211. panic("Max apic_id exceeded!\n");
  3212. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3213. "trying %d\n", ioapic, apic_id, i);
  3214. apic_id = i;
  3215. }
  3216. apic->apicid_to_cpu_present(apic_id, &tmp);
  3217. physids_or(apic_id_map, apic_id_map, tmp);
  3218. if (reg_00.bits.ID != apic_id) {
  3219. reg_00.bits.ID = apic_id;
  3220. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3221. io_apic_write(ioapic, 0, reg_00.raw);
  3222. reg_00.raw = io_apic_read(ioapic, 0);
  3223. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3224. /* Sanity check */
  3225. if (reg_00.bits.ID != apic_id) {
  3226. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3227. return -1;
  3228. }
  3229. }
  3230. apic_printk(APIC_VERBOSE, KERN_INFO
  3231. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3232. return apic_id;
  3233. }
  3234. #endif
  3235. int __init io_apic_get_version(int ioapic)
  3236. {
  3237. union IO_APIC_reg_01 reg_01;
  3238. unsigned long flags;
  3239. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3240. reg_01.raw = io_apic_read(ioapic, 1);
  3241. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3242. return reg_01.bits.version;
  3243. }
  3244. int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
  3245. {
  3246. int ioapic, pin, idx;
  3247. if (skip_ioapic_setup)
  3248. return -1;
  3249. ioapic = mp_find_ioapic(gsi);
  3250. if (ioapic < 0)
  3251. return -1;
  3252. pin = mp_find_ioapic_pin(ioapic, gsi);
  3253. if (pin < 0)
  3254. return -1;
  3255. idx = find_irq_entry(ioapic, pin, mp_INT);
  3256. if (idx < 0)
  3257. return -1;
  3258. *trigger = irq_trigger(idx);
  3259. *polarity = irq_polarity(idx);
  3260. return 0;
  3261. }
  3262. /*
  3263. * This function currently is only a helper for the i386 smp boot process where
  3264. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3265. * so mask in all cases should simply be apic->target_cpus()
  3266. */
  3267. #ifdef CONFIG_SMP
  3268. void __init setup_ioapic_dest(void)
  3269. {
  3270. int pin, ioapic, irq, irq_entry;
  3271. struct irq_desc *desc;
  3272. const struct cpumask *mask;
  3273. if (skip_ioapic_setup == 1)
  3274. return;
  3275. for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
  3276. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  3277. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3278. if (irq_entry == -1)
  3279. continue;
  3280. irq = pin_2_irq(irq_entry, ioapic, pin);
  3281. if ((ioapic > 0) && (irq > 16))
  3282. continue;
  3283. desc = irq_to_desc(irq);
  3284. /*
  3285. * Honour affinities which have been set in early boot
  3286. */
  3287. if (desc->status &
  3288. (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
  3289. mask = desc->irq_data.affinity;
  3290. else
  3291. mask = apic->target_cpus();
  3292. if (intr_remapping_enabled)
  3293. ir_ioapic_set_affinity(&desc->irq_data, mask, false);
  3294. else
  3295. ioapic_set_affinity(&desc->irq_data, mask, false);
  3296. }
  3297. }
  3298. #endif
  3299. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3300. static struct resource *ioapic_resources;
  3301. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3302. {
  3303. unsigned long n;
  3304. struct resource *res;
  3305. char *mem;
  3306. int i;
  3307. if (nr_ioapics <= 0)
  3308. return NULL;
  3309. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3310. n *= nr_ioapics;
  3311. mem = alloc_bootmem(n);
  3312. res = (void *)mem;
  3313. mem += sizeof(struct resource) * nr_ioapics;
  3314. for (i = 0; i < nr_ioapics; i++) {
  3315. res[i].name = mem;
  3316. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3317. snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
  3318. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3319. }
  3320. ioapic_resources = res;
  3321. return res;
  3322. }
  3323. void __init ioapic_and_gsi_init(void)
  3324. {
  3325. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3326. struct resource *ioapic_res;
  3327. int i;
  3328. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3329. for (i = 0; i < nr_ioapics; i++) {
  3330. if (smp_found_config) {
  3331. ioapic_phys = mp_ioapics[i].apicaddr;
  3332. #ifdef CONFIG_X86_32
  3333. if (!ioapic_phys) {
  3334. printk(KERN_ERR
  3335. "WARNING: bogus zero IO-APIC "
  3336. "address found in MPTABLE, "
  3337. "disabling IO/APIC support!\n");
  3338. smp_found_config = 0;
  3339. skip_ioapic_setup = 1;
  3340. goto fake_ioapic_page;
  3341. }
  3342. #endif
  3343. } else {
  3344. #ifdef CONFIG_X86_32
  3345. fake_ioapic_page:
  3346. #endif
  3347. ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
  3348. ioapic_phys = __pa(ioapic_phys);
  3349. }
  3350. set_fixmap_nocache(idx, ioapic_phys);
  3351. apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
  3352. __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
  3353. ioapic_phys);
  3354. idx++;
  3355. ioapic_res->start = ioapic_phys;
  3356. ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
  3357. ioapic_res++;
  3358. }
  3359. probe_nr_irqs_gsi();
  3360. }
  3361. void __init ioapic_insert_resources(void)
  3362. {
  3363. int i;
  3364. struct resource *r = ioapic_resources;
  3365. if (!r) {
  3366. if (nr_ioapics > 0)
  3367. printk(KERN_ERR
  3368. "IO APIC resources couldn't be allocated.\n");
  3369. return;
  3370. }
  3371. for (i = 0; i < nr_ioapics; i++) {
  3372. insert_resource(&iomem_resource, r);
  3373. r++;
  3374. }
  3375. }
  3376. int mp_find_ioapic(u32 gsi)
  3377. {
  3378. int i = 0;
  3379. if (nr_ioapics == 0)
  3380. return -1;
  3381. /* Find the IOAPIC that manages this GSI. */
  3382. for (i = 0; i < nr_ioapics; i++) {
  3383. if ((gsi >= mp_gsi_routing[i].gsi_base)
  3384. && (gsi <= mp_gsi_routing[i].gsi_end))
  3385. return i;
  3386. }
  3387. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3388. return -1;
  3389. }
  3390. int mp_find_ioapic_pin(int ioapic, u32 gsi)
  3391. {
  3392. if (WARN_ON(ioapic == -1))
  3393. return -1;
  3394. if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
  3395. return -1;
  3396. return gsi - mp_gsi_routing[ioapic].gsi_base;
  3397. }
  3398. static int bad_ioapic(unsigned long address)
  3399. {
  3400. if (nr_ioapics >= MAX_IO_APICS) {
  3401. printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
  3402. "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
  3403. return 1;
  3404. }
  3405. if (!address) {
  3406. printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
  3407. " found in table, skipping!\n");
  3408. return 1;
  3409. }
  3410. return 0;
  3411. }
  3412. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3413. {
  3414. int idx = 0;
  3415. int entries;
  3416. if (bad_ioapic(address))
  3417. return;
  3418. idx = nr_ioapics;
  3419. mp_ioapics[idx].type = MP_IOAPIC;
  3420. mp_ioapics[idx].flags = MPC_APIC_USABLE;
  3421. mp_ioapics[idx].apicaddr = address;
  3422. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3423. mp_ioapics[idx].apicid = io_apic_unique_id(id);
  3424. mp_ioapics[idx].apicver = io_apic_get_version(idx);
  3425. /*
  3426. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3427. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3428. */
  3429. entries = io_apic_get_redir_entries(idx);
  3430. mp_gsi_routing[idx].gsi_base = gsi_base;
  3431. mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;
  3432. /*
  3433. * The number of IO-APIC IRQ registers (== #pins):
  3434. */
  3435. nr_ioapic_registers[idx] = entries;
  3436. if (mp_gsi_routing[idx].gsi_end >= gsi_top)
  3437. gsi_top = mp_gsi_routing[idx].gsi_end + 1;
  3438. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  3439. "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
  3440. mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
  3441. mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);
  3442. nr_ioapics++;
  3443. }
  3444. /* Enable IOAPIC early just for system timer */
  3445. void __init pre_init_apic_IRQ0(void)
  3446. {
  3447. struct irq_cfg *cfg;
  3448. printk(KERN_INFO "Early APIC setup for system timer0\n");
  3449. #ifndef CONFIG_SMP
  3450. physid_set_mask_of_physid(boot_cpu_physical_apicid,
  3451. &phys_cpu_present_map);
  3452. #endif
  3453. /* Make sure the irq descriptor is set up */
  3454. cfg = alloc_irq_and_cfg_at(0, 0);
  3455. setup_local_APIC();
  3456. add_pin_to_irq_node(cfg, 0, 0, 0);
  3457. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  3458. setup_ioapic_irq(0, 0, 0, cfg, 0, 0);
  3459. }