main.c 134 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005-2009 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. SDIO support
  9. Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
  10. Some parts of the code in this file are derived from the ipw2200
  11. driver Copyright(c) 2003 - 2004 Intel Corporation.
  12. This program is free software; you can redistribute it and/or modify
  13. it under the terms of the GNU General Public License as published by
  14. the Free Software Foundation; either version 2 of the License, or
  15. (at your option) any later version.
  16. This program is distributed in the hope that it will be useful,
  17. but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. GNU General Public License for more details.
  20. You should have received a copy of the GNU General Public License
  21. along with this program; see the file COPYING. If not, write to
  22. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  23. Boston, MA 02110-1301, USA.
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/init.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/firmware.h>
  31. #include <linux/wireless.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/io.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/slab.h>
  37. #include <asm/unaligned.h>
  38. #include "b43.h"
  39. #include "main.h"
  40. #include "debugfs.h"
  41. #include "phy_common.h"
  42. #include "phy_g.h"
  43. #include "phy_n.h"
  44. #include "dma.h"
  45. #include "pio.h"
  46. #include "sysfs.h"
  47. #include "xmit.h"
  48. #include "lo.h"
  49. #include "pcmcia.h"
  50. #include "sdio.h"
  51. #include <linux/mmc/sdio_func.h>
  52. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  53. MODULE_AUTHOR("Martin Langer");
  54. MODULE_AUTHOR("Stefano Brivio");
  55. MODULE_AUTHOR("Michael Buesch");
  56. MODULE_AUTHOR("Gábor Stefanik");
  57. MODULE_LICENSE("GPL");
  58. MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
  59. MODULE_FIRMWARE("b43/ucode11.fw");
  60. MODULE_FIRMWARE("b43/ucode13.fw");
  61. MODULE_FIRMWARE("b43/ucode14.fw");
  62. MODULE_FIRMWARE("b43/ucode15.fw");
  63. MODULE_FIRMWARE("b43/ucode16_mimo.fw");
  64. MODULE_FIRMWARE("b43/ucode5.fw");
  65. MODULE_FIRMWARE("b43/ucode9.fw");
  66. static int modparam_bad_frames_preempt;
  67. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  68. MODULE_PARM_DESC(bad_frames_preempt,
  69. "enable(1) / disable(0) Bad Frames Preemption");
  70. static char modparam_fwpostfix[16];
  71. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  72. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  73. static int modparam_hwpctl;
  74. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  75. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  76. static int modparam_nohwcrypt;
  77. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  78. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  79. static int modparam_hwtkip;
  80. module_param_named(hwtkip, modparam_hwtkip, int, 0444);
  81. MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
  82. static int modparam_qos = 1;
  83. module_param_named(qos, modparam_qos, int, 0444);
  84. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  85. static int modparam_btcoex = 1;
  86. module_param_named(btcoex, modparam_btcoex, int, 0444);
  87. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
  88. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  89. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  90. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  91. static int b43_modparam_pio = B43_PIO_DEFAULT;
  92. module_param_named(pio, b43_modparam_pio, int, 0644);
  93. MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
  94. static const struct ssb_device_id b43_ssb_tbl[] = {
  95. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  96. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  97. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  98. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  99. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  100. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  101. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
  102. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  103. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  104. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  105. SSB_DEVTABLE_END
  106. };
  107. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  108. /* Channel and ratetables are shared for all devices.
  109. * They can't be const, because ieee80211 puts some precalculated
  110. * data in there. This data is the same for all devices, so we don't
  111. * get concurrency issues */
  112. #define RATETAB_ENT(_rateid, _flags) \
  113. { \
  114. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  115. .hw_value = (_rateid), \
  116. .flags = (_flags), \
  117. }
  118. /*
  119. * NOTE: When changing this, sync with xmit.c's
  120. * b43_plcp_get_bitrate_idx_* functions!
  121. */
  122. static struct ieee80211_rate __b43_ratetable[] = {
  123. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  124. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  125. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  126. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  127. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  128. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  129. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  130. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  131. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  132. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  133. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  134. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  135. };
  136. #define b43_a_ratetable (__b43_ratetable + 4)
  137. #define b43_a_ratetable_size 8
  138. #define b43_b_ratetable (__b43_ratetable + 0)
  139. #define b43_b_ratetable_size 4
  140. #define b43_g_ratetable (__b43_ratetable + 0)
  141. #define b43_g_ratetable_size 12
  142. #define CHAN4G(_channel, _freq, _flags) { \
  143. .band = IEEE80211_BAND_2GHZ, \
  144. .center_freq = (_freq), \
  145. .hw_value = (_channel), \
  146. .flags = (_flags), \
  147. .max_antenna_gain = 0, \
  148. .max_power = 30, \
  149. }
  150. static struct ieee80211_channel b43_2ghz_chantable[] = {
  151. CHAN4G(1, 2412, 0),
  152. CHAN4G(2, 2417, 0),
  153. CHAN4G(3, 2422, 0),
  154. CHAN4G(4, 2427, 0),
  155. CHAN4G(5, 2432, 0),
  156. CHAN4G(6, 2437, 0),
  157. CHAN4G(7, 2442, 0),
  158. CHAN4G(8, 2447, 0),
  159. CHAN4G(9, 2452, 0),
  160. CHAN4G(10, 2457, 0),
  161. CHAN4G(11, 2462, 0),
  162. CHAN4G(12, 2467, 0),
  163. CHAN4G(13, 2472, 0),
  164. CHAN4G(14, 2484, 0),
  165. };
  166. #undef CHAN4G
  167. #define CHAN5G(_channel, _flags) { \
  168. .band = IEEE80211_BAND_5GHZ, \
  169. .center_freq = 5000 + (5 * (_channel)), \
  170. .hw_value = (_channel), \
  171. .flags = (_flags), \
  172. .max_antenna_gain = 0, \
  173. .max_power = 30, \
  174. }
  175. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  176. CHAN5G(32, 0), CHAN5G(34, 0),
  177. CHAN5G(36, 0), CHAN5G(38, 0),
  178. CHAN5G(40, 0), CHAN5G(42, 0),
  179. CHAN5G(44, 0), CHAN5G(46, 0),
  180. CHAN5G(48, 0), CHAN5G(50, 0),
  181. CHAN5G(52, 0), CHAN5G(54, 0),
  182. CHAN5G(56, 0), CHAN5G(58, 0),
  183. CHAN5G(60, 0), CHAN5G(62, 0),
  184. CHAN5G(64, 0), CHAN5G(66, 0),
  185. CHAN5G(68, 0), CHAN5G(70, 0),
  186. CHAN5G(72, 0), CHAN5G(74, 0),
  187. CHAN5G(76, 0), CHAN5G(78, 0),
  188. CHAN5G(80, 0), CHAN5G(82, 0),
  189. CHAN5G(84, 0), CHAN5G(86, 0),
  190. CHAN5G(88, 0), CHAN5G(90, 0),
  191. CHAN5G(92, 0), CHAN5G(94, 0),
  192. CHAN5G(96, 0), CHAN5G(98, 0),
  193. CHAN5G(100, 0), CHAN5G(102, 0),
  194. CHAN5G(104, 0), CHAN5G(106, 0),
  195. CHAN5G(108, 0), CHAN5G(110, 0),
  196. CHAN5G(112, 0), CHAN5G(114, 0),
  197. CHAN5G(116, 0), CHAN5G(118, 0),
  198. CHAN5G(120, 0), CHAN5G(122, 0),
  199. CHAN5G(124, 0), CHAN5G(126, 0),
  200. CHAN5G(128, 0), CHAN5G(130, 0),
  201. CHAN5G(132, 0), CHAN5G(134, 0),
  202. CHAN5G(136, 0), CHAN5G(138, 0),
  203. CHAN5G(140, 0), CHAN5G(142, 0),
  204. CHAN5G(144, 0), CHAN5G(145, 0),
  205. CHAN5G(146, 0), CHAN5G(147, 0),
  206. CHAN5G(148, 0), CHAN5G(149, 0),
  207. CHAN5G(150, 0), CHAN5G(151, 0),
  208. CHAN5G(152, 0), CHAN5G(153, 0),
  209. CHAN5G(154, 0), CHAN5G(155, 0),
  210. CHAN5G(156, 0), CHAN5G(157, 0),
  211. CHAN5G(158, 0), CHAN5G(159, 0),
  212. CHAN5G(160, 0), CHAN5G(161, 0),
  213. CHAN5G(162, 0), CHAN5G(163, 0),
  214. CHAN5G(164, 0), CHAN5G(165, 0),
  215. CHAN5G(166, 0), CHAN5G(168, 0),
  216. CHAN5G(170, 0), CHAN5G(172, 0),
  217. CHAN5G(174, 0), CHAN5G(176, 0),
  218. CHAN5G(178, 0), CHAN5G(180, 0),
  219. CHAN5G(182, 0), CHAN5G(184, 0),
  220. CHAN5G(186, 0), CHAN5G(188, 0),
  221. CHAN5G(190, 0), CHAN5G(192, 0),
  222. CHAN5G(194, 0), CHAN5G(196, 0),
  223. CHAN5G(198, 0), CHAN5G(200, 0),
  224. CHAN5G(202, 0), CHAN5G(204, 0),
  225. CHAN5G(206, 0), CHAN5G(208, 0),
  226. CHAN5G(210, 0), CHAN5G(212, 0),
  227. CHAN5G(214, 0), CHAN5G(216, 0),
  228. CHAN5G(218, 0), CHAN5G(220, 0),
  229. CHAN5G(222, 0), CHAN5G(224, 0),
  230. CHAN5G(226, 0), CHAN5G(228, 0),
  231. };
  232. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  233. CHAN5G(34, 0), CHAN5G(36, 0),
  234. CHAN5G(38, 0), CHAN5G(40, 0),
  235. CHAN5G(42, 0), CHAN5G(44, 0),
  236. CHAN5G(46, 0), CHAN5G(48, 0),
  237. CHAN5G(52, 0), CHAN5G(56, 0),
  238. CHAN5G(60, 0), CHAN5G(64, 0),
  239. CHAN5G(100, 0), CHAN5G(104, 0),
  240. CHAN5G(108, 0), CHAN5G(112, 0),
  241. CHAN5G(116, 0), CHAN5G(120, 0),
  242. CHAN5G(124, 0), CHAN5G(128, 0),
  243. CHAN5G(132, 0), CHAN5G(136, 0),
  244. CHAN5G(140, 0), CHAN5G(149, 0),
  245. CHAN5G(153, 0), CHAN5G(157, 0),
  246. CHAN5G(161, 0), CHAN5G(165, 0),
  247. CHAN5G(184, 0), CHAN5G(188, 0),
  248. CHAN5G(192, 0), CHAN5G(196, 0),
  249. CHAN5G(200, 0), CHAN5G(204, 0),
  250. CHAN5G(208, 0), CHAN5G(212, 0),
  251. CHAN5G(216, 0),
  252. };
  253. #undef CHAN5G
  254. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  255. .band = IEEE80211_BAND_5GHZ,
  256. .channels = b43_5ghz_nphy_chantable,
  257. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  258. .bitrates = b43_a_ratetable,
  259. .n_bitrates = b43_a_ratetable_size,
  260. };
  261. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  262. .band = IEEE80211_BAND_5GHZ,
  263. .channels = b43_5ghz_aphy_chantable,
  264. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  265. .bitrates = b43_a_ratetable,
  266. .n_bitrates = b43_a_ratetable_size,
  267. };
  268. static struct ieee80211_supported_band b43_band_2GHz = {
  269. .band = IEEE80211_BAND_2GHZ,
  270. .channels = b43_2ghz_chantable,
  271. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  272. .bitrates = b43_g_ratetable,
  273. .n_bitrates = b43_g_ratetable_size,
  274. };
  275. static void b43_wireless_core_exit(struct b43_wldev *dev);
  276. static int b43_wireless_core_init(struct b43_wldev *dev);
  277. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
  278. static int b43_wireless_core_start(struct b43_wldev *dev);
  279. static int b43_ratelimit(struct b43_wl *wl)
  280. {
  281. if (!wl || !wl->current_dev)
  282. return 1;
  283. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  284. return 1;
  285. /* We are up and running.
  286. * Ratelimit the messages to avoid DoS over the net. */
  287. return net_ratelimit();
  288. }
  289. void b43info(struct b43_wl *wl, const char *fmt, ...)
  290. {
  291. struct va_format vaf;
  292. va_list args;
  293. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  294. return;
  295. if (!b43_ratelimit(wl))
  296. return;
  297. va_start(args, fmt);
  298. vaf.fmt = fmt;
  299. vaf.va = &args;
  300. printk(KERN_INFO "b43-%s: %pV",
  301. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  302. va_end(args);
  303. }
  304. void b43err(struct b43_wl *wl, const char *fmt, ...)
  305. {
  306. struct va_format vaf;
  307. va_list args;
  308. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  309. return;
  310. if (!b43_ratelimit(wl))
  311. return;
  312. va_start(args, fmt);
  313. vaf.fmt = fmt;
  314. vaf.va = &args;
  315. printk(KERN_ERR "b43-%s ERROR: %pV",
  316. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  317. va_end(args);
  318. }
  319. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  320. {
  321. struct va_format vaf;
  322. va_list args;
  323. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  324. return;
  325. if (!b43_ratelimit(wl))
  326. return;
  327. va_start(args, fmt);
  328. vaf.fmt = fmt;
  329. vaf.va = &args;
  330. printk(KERN_WARNING "b43-%s warning: %pV",
  331. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  332. va_end(args);
  333. }
  334. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  335. {
  336. struct va_format vaf;
  337. va_list args;
  338. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  339. return;
  340. va_start(args, fmt);
  341. vaf.fmt = fmt;
  342. vaf.va = &args;
  343. printk(KERN_DEBUG "b43-%s debug: %pV",
  344. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  345. va_end(args);
  346. }
  347. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  348. {
  349. u32 macctl;
  350. B43_WARN_ON(offset % 4 != 0);
  351. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  352. if (macctl & B43_MACCTL_BE)
  353. val = swab32(val);
  354. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  355. mmiowb();
  356. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  357. }
  358. static inline void b43_shm_control_word(struct b43_wldev *dev,
  359. u16 routing, u16 offset)
  360. {
  361. u32 control;
  362. /* "offset" is the WORD offset. */
  363. control = routing;
  364. control <<= 16;
  365. control |= offset;
  366. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  367. }
  368. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  369. {
  370. u32 ret;
  371. if (routing == B43_SHM_SHARED) {
  372. B43_WARN_ON(offset & 0x0001);
  373. if (offset & 0x0003) {
  374. /* Unaligned access */
  375. b43_shm_control_word(dev, routing, offset >> 2);
  376. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  377. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  378. ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
  379. goto out;
  380. }
  381. offset >>= 2;
  382. }
  383. b43_shm_control_word(dev, routing, offset);
  384. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  385. out:
  386. return ret;
  387. }
  388. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  389. {
  390. u16 ret;
  391. if (routing == B43_SHM_SHARED) {
  392. B43_WARN_ON(offset & 0x0001);
  393. if (offset & 0x0003) {
  394. /* Unaligned access */
  395. b43_shm_control_word(dev, routing, offset >> 2);
  396. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  397. goto out;
  398. }
  399. offset >>= 2;
  400. }
  401. b43_shm_control_word(dev, routing, offset);
  402. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  403. out:
  404. return ret;
  405. }
  406. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  407. {
  408. if (routing == B43_SHM_SHARED) {
  409. B43_WARN_ON(offset & 0x0001);
  410. if (offset & 0x0003) {
  411. /* Unaligned access */
  412. b43_shm_control_word(dev, routing, offset >> 2);
  413. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  414. value & 0xFFFF);
  415. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  416. b43_write16(dev, B43_MMIO_SHM_DATA,
  417. (value >> 16) & 0xFFFF);
  418. return;
  419. }
  420. offset >>= 2;
  421. }
  422. b43_shm_control_word(dev, routing, offset);
  423. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  424. }
  425. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  426. {
  427. if (routing == B43_SHM_SHARED) {
  428. B43_WARN_ON(offset & 0x0001);
  429. if (offset & 0x0003) {
  430. /* Unaligned access */
  431. b43_shm_control_word(dev, routing, offset >> 2);
  432. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  433. return;
  434. }
  435. offset >>= 2;
  436. }
  437. b43_shm_control_word(dev, routing, offset);
  438. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  439. }
  440. /* Read HostFlags */
  441. u64 b43_hf_read(struct b43_wldev *dev)
  442. {
  443. u64 ret;
  444. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  445. ret <<= 16;
  446. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  447. ret <<= 16;
  448. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  449. return ret;
  450. }
  451. /* Write HostFlags */
  452. void b43_hf_write(struct b43_wldev *dev, u64 value)
  453. {
  454. u16 lo, mi, hi;
  455. lo = (value & 0x00000000FFFFULL);
  456. mi = (value & 0x0000FFFF0000ULL) >> 16;
  457. hi = (value & 0xFFFF00000000ULL) >> 32;
  458. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  459. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  460. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  461. }
  462. /* Read the firmware capabilities bitmask (Opensource firmware only) */
  463. static u16 b43_fwcapa_read(struct b43_wldev *dev)
  464. {
  465. B43_WARN_ON(!dev->fw.opensource);
  466. return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
  467. }
  468. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  469. {
  470. u32 low, high;
  471. B43_WARN_ON(dev->dev->id.revision < 3);
  472. /* The hardware guarantees us an atomic read, if we
  473. * read the low register first. */
  474. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  475. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  476. *tsf = high;
  477. *tsf <<= 32;
  478. *tsf |= low;
  479. }
  480. static void b43_time_lock(struct b43_wldev *dev)
  481. {
  482. u32 macctl;
  483. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  484. macctl |= B43_MACCTL_TBTTHOLD;
  485. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  486. /* Commit the write */
  487. b43_read32(dev, B43_MMIO_MACCTL);
  488. }
  489. static void b43_time_unlock(struct b43_wldev *dev)
  490. {
  491. u32 macctl;
  492. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  493. macctl &= ~B43_MACCTL_TBTTHOLD;
  494. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  495. /* Commit the write */
  496. b43_read32(dev, B43_MMIO_MACCTL);
  497. }
  498. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  499. {
  500. u32 low, high;
  501. B43_WARN_ON(dev->dev->id.revision < 3);
  502. low = tsf;
  503. high = (tsf >> 32);
  504. /* The hardware guarantees us an atomic write, if we
  505. * write the low register first. */
  506. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  507. mmiowb();
  508. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  509. mmiowb();
  510. }
  511. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  512. {
  513. b43_time_lock(dev);
  514. b43_tsf_write_locked(dev, tsf);
  515. b43_time_unlock(dev);
  516. }
  517. static
  518. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  519. {
  520. static const u8 zero_addr[ETH_ALEN] = { 0 };
  521. u16 data;
  522. if (!mac)
  523. mac = zero_addr;
  524. offset |= 0x0020;
  525. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  526. data = mac[0];
  527. data |= mac[1] << 8;
  528. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  529. data = mac[2];
  530. data |= mac[3] << 8;
  531. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  532. data = mac[4];
  533. data |= mac[5] << 8;
  534. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  535. }
  536. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  537. {
  538. const u8 *mac;
  539. const u8 *bssid;
  540. u8 mac_bssid[ETH_ALEN * 2];
  541. int i;
  542. u32 tmp;
  543. bssid = dev->wl->bssid;
  544. mac = dev->wl->mac_addr;
  545. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  546. memcpy(mac_bssid, mac, ETH_ALEN);
  547. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  548. /* Write our MAC address and BSSID to template ram */
  549. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  550. tmp = (u32) (mac_bssid[i + 0]);
  551. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  552. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  553. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  554. b43_ram_write(dev, 0x20 + i, tmp);
  555. }
  556. }
  557. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  558. {
  559. b43_write_mac_bssid_templates(dev);
  560. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  561. }
  562. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  563. {
  564. /* slot_time is in usec. */
  565. /* This test used to exit for all but a G PHY. */
  566. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  567. return;
  568. b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
  569. /* Shared memory location 0x0010 is the slot time and should be
  570. * set to slot_time; however, this register is initially 0 and changing
  571. * the value adversely affects the transmit rate for BCM4311
  572. * devices. Until this behavior is unterstood, delete this step
  573. *
  574. * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  575. */
  576. }
  577. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  578. {
  579. b43_set_slot_time(dev, 9);
  580. }
  581. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  582. {
  583. b43_set_slot_time(dev, 20);
  584. }
  585. /* DummyTransmission function, as documented on
  586. * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
  587. */
  588. void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
  589. {
  590. struct b43_phy *phy = &dev->phy;
  591. unsigned int i, max_loop;
  592. u16 value;
  593. u32 buffer[5] = {
  594. 0x00000000,
  595. 0x00D40000,
  596. 0x00000000,
  597. 0x01000000,
  598. 0x00000000,
  599. };
  600. if (ofdm) {
  601. max_loop = 0x1E;
  602. buffer[0] = 0x000201CC;
  603. } else {
  604. max_loop = 0xFA;
  605. buffer[0] = 0x000B846E;
  606. }
  607. for (i = 0; i < 5; i++)
  608. b43_ram_write(dev, i * 4, buffer[i]);
  609. b43_write16(dev, 0x0568, 0x0000);
  610. if (dev->dev->id.revision < 11)
  611. b43_write16(dev, 0x07C0, 0x0000);
  612. else
  613. b43_write16(dev, 0x07C0, 0x0100);
  614. value = (ofdm ? 0x41 : 0x40);
  615. b43_write16(dev, 0x050C, value);
  616. if ((phy->type == B43_PHYTYPE_N) || (phy->type == B43_PHYTYPE_LP))
  617. b43_write16(dev, 0x0514, 0x1A02);
  618. b43_write16(dev, 0x0508, 0x0000);
  619. b43_write16(dev, 0x050A, 0x0000);
  620. b43_write16(dev, 0x054C, 0x0000);
  621. b43_write16(dev, 0x056A, 0x0014);
  622. b43_write16(dev, 0x0568, 0x0826);
  623. b43_write16(dev, 0x0500, 0x0000);
  624. if (!pa_on && (phy->type == B43_PHYTYPE_N)) {
  625. //SPEC TODO
  626. }
  627. switch (phy->type) {
  628. case B43_PHYTYPE_N:
  629. b43_write16(dev, 0x0502, 0x00D0);
  630. break;
  631. case B43_PHYTYPE_LP:
  632. b43_write16(dev, 0x0502, 0x0050);
  633. break;
  634. default:
  635. b43_write16(dev, 0x0502, 0x0030);
  636. }
  637. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  638. b43_radio_write16(dev, 0x0051, 0x0017);
  639. for (i = 0x00; i < max_loop; i++) {
  640. value = b43_read16(dev, 0x050E);
  641. if (value & 0x0080)
  642. break;
  643. udelay(10);
  644. }
  645. for (i = 0x00; i < 0x0A; i++) {
  646. value = b43_read16(dev, 0x050E);
  647. if (value & 0x0400)
  648. break;
  649. udelay(10);
  650. }
  651. for (i = 0x00; i < 0x19; i++) {
  652. value = b43_read16(dev, 0x0690);
  653. if (!(value & 0x0100))
  654. break;
  655. udelay(10);
  656. }
  657. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  658. b43_radio_write16(dev, 0x0051, 0x0037);
  659. }
  660. static void key_write(struct b43_wldev *dev,
  661. u8 index, u8 algorithm, const u8 *key)
  662. {
  663. unsigned int i;
  664. u32 offset;
  665. u16 value;
  666. u16 kidx;
  667. /* Key index/algo block */
  668. kidx = b43_kidx_to_fw(dev, index);
  669. value = ((kidx << 4) | algorithm);
  670. b43_shm_write16(dev, B43_SHM_SHARED,
  671. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  672. /* Write the key to the Key Table Pointer offset */
  673. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  674. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  675. value = key[i];
  676. value |= (u16) (key[i + 1]) << 8;
  677. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  678. }
  679. }
  680. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  681. {
  682. u32 addrtmp[2] = { 0, 0, };
  683. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  684. if (b43_new_kidx_api(dev))
  685. pairwise_keys_start = B43_NR_GROUP_KEYS;
  686. B43_WARN_ON(index < pairwise_keys_start);
  687. /* We have four default TX keys and possibly four default RX keys.
  688. * Physical mac 0 is mapped to physical key 4 or 8, depending
  689. * on the firmware version.
  690. * So we must adjust the index here.
  691. */
  692. index -= pairwise_keys_start;
  693. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  694. if (addr) {
  695. addrtmp[0] = addr[0];
  696. addrtmp[0] |= ((u32) (addr[1]) << 8);
  697. addrtmp[0] |= ((u32) (addr[2]) << 16);
  698. addrtmp[0] |= ((u32) (addr[3]) << 24);
  699. addrtmp[1] = addr[4];
  700. addrtmp[1] |= ((u32) (addr[5]) << 8);
  701. }
  702. /* Receive match transmitter address (RCMTA) mechanism */
  703. b43_shm_write32(dev, B43_SHM_RCMTA,
  704. (index * 2) + 0, addrtmp[0]);
  705. b43_shm_write16(dev, B43_SHM_RCMTA,
  706. (index * 2) + 1, addrtmp[1]);
  707. }
  708. /* The ucode will use phase1 key with TEK key to decrypt rx packets.
  709. * When a packet is received, the iv32 is checked.
  710. * - if it doesn't the packet is returned without modification (and software
  711. * decryption can be done). That's what happen when iv16 wrap.
  712. * - if it does, the rc4 key is computed, and decryption is tried.
  713. * Either it will success and B43_RX_MAC_DEC is returned,
  714. * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
  715. * and the packet is not usable (it got modified by the ucode).
  716. * So in order to never have B43_RX_MAC_DECERR, we should provide
  717. * a iv32 and phase1key that match. Because we drop packets in case of
  718. * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
  719. * packets will be lost without higher layer knowing (ie no resync possible
  720. * until next wrap).
  721. *
  722. * NOTE : this should support 50 key like RCMTA because
  723. * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
  724. */
  725. static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
  726. u16 *phase1key)
  727. {
  728. unsigned int i;
  729. u32 offset;
  730. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  731. if (!modparam_hwtkip)
  732. return;
  733. if (b43_new_kidx_api(dev))
  734. pairwise_keys_start = B43_NR_GROUP_KEYS;
  735. B43_WARN_ON(index < pairwise_keys_start);
  736. /* We have four default TX keys and possibly four default RX keys.
  737. * Physical mac 0 is mapped to physical key 4 or 8, depending
  738. * on the firmware version.
  739. * So we must adjust the index here.
  740. */
  741. index -= pairwise_keys_start;
  742. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  743. if (b43_debug(dev, B43_DBG_KEYS)) {
  744. b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
  745. index, iv32);
  746. }
  747. /* Write the key to the RX tkip shared mem */
  748. offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
  749. for (i = 0; i < 10; i += 2) {
  750. b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
  751. phase1key ? phase1key[i / 2] : 0);
  752. }
  753. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
  754. b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
  755. }
  756. static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
  757. struct ieee80211_vif *vif,
  758. struct ieee80211_key_conf *keyconf,
  759. struct ieee80211_sta *sta,
  760. u32 iv32, u16 *phase1key)
  761. {
  762. struct b43_wl *wl = hw_to_b43_wl(hw);
  763. struct b43_wldev *dev;
  764. int index = keyconf->hw_key_idx;
  765. if (B43_WARN_ON(!modparam_hwtkip))
  766. return;
  767. /* This is only called from the RX path through mac80211, where
  768. * our mutex is already locked. */
  769. B43_WARN_ON(!mutex_is_locked(&wl->mutex));
  770. dev = wl->current_dev;
  771. B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
  772. keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
  773. rx_tkip_phase1_write(dev, index, iv32, phase1key);
  774. /* only pairwise TKIP keys are supported right now */
  775. if (WARN_ON(!sta))
  776. return;
  777. keymac_write(dev, index, sta->addr);
  778. }
  779. static void do_key_write(struct b43_wldev *dev,
  780. u8 index, u8 algorithm,
  781. const u8 *key, size_t key_len, const u8 *mac_addr)
  782. {
  783. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  784. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  785. if (b43_new_kidx_api(dev))
  786. pairwise_keys_start = B43_NR_GROUP_KEYS;
  787. B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
  788. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  789. if (index >= pairwise_keys_start)
  790. keymac_write(dev, index, NULL); /* First zero out mac. */
  791. if (algorithm == B43_SEC_ALGO_TKIP) {
  792. /*
  793. * We should provide an initial iv32, phase1key pair.
  794. * We could start with iv32=0 and compute the corresponding
  795. * phase1key, but this means calling ieee80211_get_tkip_key
  796. * with a fake skb (or export other tkip function).
  797. * Because we are lazy we hope iv32 won't start with
  798. * 0xffffffff and let's b43_op_update_tkip_key provide a
  799. * correct pair.
  800. */
  801. rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
  802. } else if (index >= pairwise_keys_start) /* clear it */
  803. rx_tkip_phase1_write(dev, index, 0, NULL);
  804. if (key)
  805. memcpy(buf, key, key_len);
  806. key_write(dev, index, algorithm, buf);
  807. if (index >= pairwise_keys_start)
  808. keymac_write(dev, index, mac_addr);
  809. dev->key[index].algorithm = algorithm;
  810. }
  811. static int b43_key_write(struct b43_wldev *dev,
  812. int index, u8 algorithm,
  813. const u8 *key, size_t key_len,
  814. const u8 *mac_addr,
  815. struct ieee80211_key_conf *keyconf)
  816. {
  817. int i;
  818. int pairwise_keys_start;
  819. /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
  820. * - Temporal Encryption Key (128 bits)
  821. * - Temporal Authenticator Tx MIC Key (64 bits)
  822. * - Temporal Authenticator Rx MIC Key (64 bits)
  823. *
  824. * Hardware only store TEK
  825. */
  826. if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
  827. key_len = 16;
  828. if (key_len > B43_SEC_KEYSIZE)
  829. return -EINVAL;
  830. for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
  831. /* Check that we don't already have this key. */
  832. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  833. }
  834. if (index < 0) {
  835. /* Pairwise key. Get an empty slot for the key. */
  836. if (b43_new_kidx_api(dev))
  837. pairwise_keys_start = B43_NR_GROUP_KEYS;
  838. else
  839. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  840. for (i = pairwise_keys_start;
  841. i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
  842. i++) {
  843. B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
  844. if (!dev->key[i].keyconf) {
  845. /* found empty */
  846. index = i;
  847. break;
  848. }
  849. }
  850. if (index < 0) {
  851. b43warn(dev->wl, "Out of hardware key memory\n");
  852. return -ENOSPC;
  853. }
  854. } else
  855. B43_WARN_ON(index > 3);
  856. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  857. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  858. /* Default RX key */
  859. B43_WARN_ON(mac_addr);
  860. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  861. }
  862. keyconf->hw_key_idx = index;
  863. dev->key[index].keyconf = keyconf;
  864. return 0;
  865. }
  866. static int b43_key_clear(struct b43_wldev *dev, int index)
  867. {
  868. if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
  869. return -EINVAL;
  870. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  871. NULL, B43_SEC_KEYSIZE, NULL);
  872. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  873. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  874. NULL, B43_SEC_KEYSIZE, NULL);
  875. }
  876. dev->key[index].keyconf = NULL;
  877. return 0;
  878. }
  879. static void b43_clear_keys(struct b43_wldev *dev)
  880. {
  881. int i, count;
  882. if (b43_new_kidx_api(dev))
  883. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  884. else
  885. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  886. for (i = 0; i < count; i++)
  887. b43_key_clear(dev, i);
  888. }
  889. static void b43_dump_keymemory(struct b43_wldev *dev)
  890. {
  891. unsigned int i, index, count, offset, pairwise_keys_start;
  892. u8 mac[ETH_ALEN];
  893. u16 algo;
  894. u32 rcmta0;
  895. u16 rcmta1;
  896. u64 hf;
  897. struct b43_key *key;
  898. if (!b43_debug(dev, B43_DBG_KEYS))
  899. return;
  900. hf = b43_hf_read(dev);
  901. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  902. !!(hf & B43_HF_USEDEFKEYS));
  903. if (b43_new_kidx_api(dev)) {
  904. pairwise_keys_start = B43_NR_GROUP_KEYS;
  905. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  906. } else {
  907. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  908. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  909. }
  910. for (index = 0; index < count; index++) {
  911. key = &(dev->key[index]);
  912. printk(KERN_DEBUG "Key slot %02u: %s",
  913. index, (key->keyconf == NULL) ? " " : "*");
  914. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  915. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  916. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  917. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  918. }
  919. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  920. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  921. printk(" Algo: %04X/%02X", algo, key->algorithm);
  922. if (index >= pairwise_keys_start) {
  923. if (key->algorithm == B43_SEC_ALGO_TKIP) {
  924. printk(" TKIP: ");
  925. offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
  926. for (i = 0; i < 14; i += 2) {
  927. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  928. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  929. }
  930. }
  931. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  932. ((index - pairwise_keys_start) * 2) + 0);
  933. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  934. ((index - pairwise_keys_start) * 2) + 1);
  935. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  936. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  937. printk(" MAC: %pM", mac);
  938. } else
  939. printk(" DEFAULT KEY");
  940. printk("\n");
  941. }
  942. }
  943. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  944. {
  945. u32 macctl;
  946. u16 ucstat;
  947. bool hwps;
  948. bool awake;
  949. int i;
  950. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  951. (ps_flags & B43_PS_DISABLED));
  952. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  953. if (ps_flags & B43_PS_ENABLED) {
  954. hwps = 1;
  955. } else if (ps_flags & B43_PS_DISABLED) {
  956. hwps = 0;
  957. } else {
  958. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  959. // and thus is not an AP and we are associated, set bit 25
  960. }
  961. if (ps_flags & B43_PS_AWAKE) {
  962. awake = 1;
  963. } else if (ps_flags & B43_PS_ASLEEP) {
  964. awake = 0;
  965. } else {
  966. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  967. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  968. // successful, set bit26
  969. }
  970. /* FIXME: For now we force awake-on and hwps-off */
  971. hwps = 0;
  972. awake = 1;
  973. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  974. if (hwps)
  975. macctl |= B43_MACCTL_HWPS;
  976. else
  977. macctl &= ~B43_MACCTL_HWPS;
  978. if (awake)
  979. macctl |= B43_MACCTL_AWAKE;
  980. else
  981. macctl &= ~B43_MACCTL_AWAKE;
  982. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  983. /* Commit write */
  984. b43_read32(dev, B43_MMIO_MACCTL);
  985. if (awake && dev->dev->id.revision >= 5) {
  986. /* Wait for the microcode to wake up. */
  987. for (i = 0; i < 100; i++) {
  988. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  989. B43_SHM_SH_UCODESTAT);
  990. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  991. break;
  992. udelay(10);
  993. }
  994. }
  995. }
  996. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  997. {
  998. u32 tmslow;
  999. u32 macctl;
  1000. flags |= B43_TMSLOW_PHYCLKEN;
  1001. flags |= B43_TMSLOW_PHYRESET;
  1002. if (dev->phy.type == B43_PHYTYPE_N)
  1003. flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
  1004. ssb_device_enable(dev->dev, flags);
  1005. msleep(2); /* Wait for the PLL to turn on. */
  1006. /* Now take the PHY out of Reset again */
  1007. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  1008. tmslow |= SSB_TMSLOW_FGC;
  1009. tmslow &= ~B43_TMSLOW_PHYRESET;
  1010. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  1011. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  1012. msleep(1);
  1013. tmslow &= ~SSB_TMSLOW_FGC;
  1014. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  1015. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  1016. msleep(1);
  1017. /* Turn Analog ON, but only if we already know the PHY-type.
  1018. * This protects against very early setup where we don't know the
  1019. * PHY-type, yet. wireless_core_reset will be called once again later,
  1020. * when we know the PHY-type. */
  1021. if (dev->phy.ops)
  1022. dev->phy.ops->switch_analog(dev, 1);
  1023. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1024. macctl &= ~B43_MACCTL_GMODE;
  1025. if (flags & B43_TMSLOW_GMODE)
  1026. macctl |= B43_MACCTL_GMODE;
  1027. macctl |= B43_MACCTL_IHR_ENABLED;
  1028. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1029. }
  1030. static void handle_irq_transmit_status(struct b43_wldev *dev)
  1031. {
  1032. u32 v0, v1;
  1033. u16 tmp;
  1034. struct b43_txstatus stat;
  1035. while (1) {
  1036. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1037. if (!(v0 & 0x00000001))
  1038. break;
  1039. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1040. stat.cookie = (v0 >> 16);
  1041. stat.seq = (v1 & 0x0000FFFF);
  1042. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  1043. tmp = (v0 & 0x0000FFFF);
  1044. stat.frame_count = ((tmp & 0xF000) >> 12);
  1045. stat.rts_count = ((tmp & 0x0F00) >> 8);
  1046. stat.supp_reason = ((tmp & 0x001C) >> 2);
  1047. stat.pm_indicated = !!(tmp & 0x0080);
  1048. stat.intermediate = !!(tmp & 0x0040);
  1049. stat.for_ampdu = !!(tmp & 0x0020);
  1050. stat.acked = !!(tmp & 0x0002);
  1051. b43_handle_txstatus(dev, &stat);
  1052. }
  1053. }
  1054. static void drain_txstatus_queue(struct b43_wldev *dev)
  1055. {
  1056. u32 dummy;
  1057. if (dev->dev->id.revision < 5)
  1058. return;
  1059. /* Read all entries from the microcode TXstatus FIFO
  1060. * and throw them away.
  1061. */
  1062. while (1) {
  1063. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1064. if (!(dummy & 0x00000001))
  1065. break;
  1066. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1067. }
  1068. }
  1069. static u32 b43_jssi_read(struct b43_wldev *dev)
  1070. {
  1071. u32 val = 0;
  1072. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  1073. val <<= 16;
  1074. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  1075. return val;
  1076. }
  1077. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1078. {
  1079. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  1080. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  1081. }
  1082. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1083. {
  1084. b43_jssi_write(dev, 0x7F7F7F7F);
  1085. b43_write32(dev, B43_MMIO_MACCMD,
  1086. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1087. }
  1088. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1089. {
  1090. /* Top half of Link Quality calculation. */
  1091. if (dev->phy.type != B43_PHYTYPE_G)
  1092. return;
  1093. if (dev->noisecalc.calculation_running)
  1094. return;
  1095. dev->noisecalc.calculation_running = 1;
  1096. dev->noisecalc.nr_samples = 0;
  1097. b43_generate_noise_sample(dev);
  1098. }
  1099. static void handle_irq_noise(struct b43_wldev *dev)
  1100. {
  1101. struct b43_phy_g *phy = dev->phy.g;
  1102. u16 tmp;
  1103. u8 noise[4];
  1104. u8 i, j;
  1105. s32 average;
  1106. /* Bottom half of Link Quality calculation. */
  1107. if (dev->phy.type != B43_PHYTYPE_G)
  1108. return;
  1109. /* Possible race condition: It might be possible that the user
  1110. * changed to a different channel in the meantime since we
  1111. * started the calculation. We ignore that fact, since it's
  1112. * not really that much of a problem. The background noise is
  1113. * an estimation only anyway. Slightly wrong results will get damped
  1114. * by the averaging of the 8 sample rounds. Additionally the
  1115. * value is shortlived. So it will be replaced by the next noise
  1116. * calculation round soon. */
  1117. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1118. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1119. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1120. noise[2] == 0x7F || noise[3] == 0x7F)
  1121. goto generate_new;
  1122. /* Get the noise samples. */
  1123. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1124. i = dev->noisecalc.nr_samples;
  1125. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1126. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1127. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1128. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1129. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1130. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1131. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1132. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1133. dev->noisecalc.nr_samples++;
  1134. if (dev->noisecalc.nr_samples == 8) {
  1135. /* Calculate the Link Quality by the noise samples. */
  1136. average = 0;
  1137. for (i = 0; i < 8; i++) {
  1138. for (j = 0; j < 4; j++)
  1139. average += dev->noisecalc.samples[i][j];
  1140. }
  1141. average /= (8 * 4);
  1142. average *= 125;
  1143. average += 64;
  1144. average /= 128;
  1145. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1146. tmp = (tmp / 128) & 0x1F;
  1147. if (tmp >= 8)
  1148. average += 2;
  1149. else
  1150. average -= 25;
  1151. if (tmp == 8)
  1152. average -= 72;
  1153. else
  1154. average -= 48;
  1155. dev->stats.link_noise = average;
  1156. dev->noisecalc.calculation_running = 0;
  1157. return;
  1158. }
  1159. generate_new:
  1160. b43_generate_noise_sample(dev);
  1161. }
  1162. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1163. {
  1164. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1165. ///TODO: PS TBTT
  1166. } else {
  1167. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1168. b43_power_saving_ctl_bits(dev, 0);
  1169. }
  1170. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1171. dev->dfq_valid = 1;
  1172. }
  1173. static void handle_irq_atim_end(struct b43_wldev *dev)
  1174. {
  1175. if (dev->dfq_valid) {
  1176. b43_write32(dev, B43_MMIO_MACCMD,
  1177. b43_read32(dev, B43_MMIO_MACCMD)
  1178. | B43_MACCMD_DFQ_VALID);
  1179. dev->dfq_valid = 0;
  1180. }
  1181. }
  1182. static void handle_irq_pmq(struct b43_wldev *dev)
  1183. {
  1184. u32 tmp;
  1185. //TODO: AP mode.
  1186. while (1) {
  1187. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1188. if (!(tmp & 0x00000008))
  1189. break;
  1190. }
  1191. /* 16bit write is odd, but correct. */
  1192. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1193. }
  1194. static void b43_write_template_common(struct b43_wldev *dev,
  1195. const u8 *data, u16 size,
  1196. u16 ram_offset,
  1197. u16 shm_size_offset, u8 rate)
  1198. {
  1199. u32 i, tmp;
  1200. struct b43_plcp_hdr4 plcp;
  1201. plcp.data = 0;
  1202. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1203. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1204. ram_offset += sizeof(u32);
  1205. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1206. * So leave the first two bytes of the next write blank.
  1207. */
  1208. tmp = (u32) (data[0]) << 16;
  1209. tmp |= (u32) (data[1]) << 24;
  1210. b43_ram_write(dev, ram_offset, tmp);
  1211. ram_offset += sizeof(u32);
  1212. for (i = 2; i < size; i += sizeof(u32)) {
  1213. tmp = (u32) (data[i + 0]);
  1214. if (i + 1 < size)
  1215. tmp |= (u32) (data[i + 1]) << 8;
  1216. if (i + 2 < size)
  1217. tmp |= (u32) (data[i + 2]) << 16;
  1218. if (i + 3 < size)
  1219. tmp |= (u32) (data[i + 3]) << 24;
  1220. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1221. }
  1222. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1223. size + sizeof(struct b43_plcp_hdr6));
  1224. }
  1225. /* Check if the use of the antenna that ieee80211 told us to
  1226. * use is possible. This will fall back to DEFAULT.
  1227. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1228. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1229. u8 antenna_nr)
  1230. {
  1231. u8 antenna_mask;
  1232. if (antenna_nr == 0) {
  1233. /* Zero means "use default antenna". That's always OK. */
  1234. return 0;
  1235. }
  1236. /* Get the mask of available antennas. */
  1237. if (dev->phy.gmode)
  1238. antenna_mask = dev->dev->bus->sprom.ant_available_bg;
  1239. else
  1240. antenna_mask = dev->dev->bus->sprom.ant_available_a;
  1241. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1242. /* This antenna is not available. Fall back to default. */
  1243. return 0;
  1244. }
  1245. return antenna_nr;
  1246. }
  1247. /* Convert a b43 antenna number value to the PHY TX control value. */
  1248. static u16 b43_antenna_to_phyctl(int antenna)
  1249. {
  1250. switch (antenna) {
  1251. case B43_ANTENNA0:
  1252. return B43_TXH_PHY_ANT0;
  1253. case B43_ANTENNA1:
  1254. return B43_TXH_PHY_ANT1;
  1255. case B43_ANTENNA2:
  1256. return B43_TXH_PHY_ANT2;
  1257. case B43_ANTENNA3:
  1258. return B43_TXH_PHY_ANT3;
  1259. case B43_ANTENNA_AUTO0:
  1260. case B43_ANTENNA_AUTO1:
  1261. return B43_TXH_PHY_ANT01AUTO;
  1262. }
  1263. B43_WARN_ON(1);
  1264. return 0;
  1265. }
  1266. static void b43_write_beacon_template(struct b43_wldev *dev,
  1267. u16 ram_offset,
  1268. u16 shm_size_offset)
  1269. {
  1270. unsigned int i, len, variable_len;
  1271. const struct ieee80211_mgmt *bcn;
  1272. const u8 *ie;
  1273. bool tim_found = 0;
  1274. unsigned int rate;
  1275. u16 ctl;
  1276. int antenna;
  1277. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1278. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1279. len = min((size_t) dev->wl->current_beacon->len,
  1280. 0x200 - sizeof(struct b43_plcp_hdr6));
  1281. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1282. b43_write_template_common(dev, (const u8 *)bcn,
  1283. len, ram_offset, shm_size_offset, rate);
  1284. /* Write the PHY TX control parameters. */
  1285. antenna = B43_ANTENNA_DEFAULT;
  1286. antenna = b43_antenna_to_phyctl(antenna);
  1287. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1288. /* We can't send beacons with short preamble. Would get PHY errors. */
  1289. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1290. ctl &= ~B43_TXH_PHY_ANT;
  1291. ctl &= ~B43_TXH_PHY_ENC;
  1292. ctl |= antenna;
  1293. if (b43_is_cck_rate(rate))
  1294. ctl |= B43_TXH_PHY_ENC_CCK;
  1295. else
  1296. ctl |= B43_TXH_PHY_ENC_OFDM;
  1297. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1298. /* Find the position of the TIM and the DTIM_period value
  1299. * and write them to SHM. */
  1300. ie = bcn->u.beacon.variable;
  1301. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1302. for (i = 0; i < variable_len - 2; ) {
  1303. uint8_t ie_id, ie_len;
  1304. ie_id = ie[i];
  1305. ie_len = ie[i + 1];
  1306. if (ie_id == 5) {
  1307. u16 tim_position;
  1308. u16 dtim_period;
  1309. /* This is the TIM Information Element */
  1310. /* Check whether the ie_len is in the beacon data range. */
  1311. if (variable_len < ie_len + 2 + i)
  1312. break;
  1313. /* A valid TIM is at least 4 bytes long. */
  1314. if (ie_len < 4)
  1315. break;
  1316. tim_found = 1;
  1317. tim_position = sizeof(struct b43_plcp_hdr6);
  1318. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1319. tim_position += i;
  1320. dtim_period = ie[i + 3];
  1321. b43_shm_write16(dev, B43_SHM_SHARED,
  1322. B43_SHM_SH_TIMBPOS, tim_position);
  1323. b43_shm_write16(dev, B43_SHM_SHARED,
  1324. B43_SHM_SH_DTIMPER, dtim_period);
  1325. break;
  1326. }
  1327. i += ie_len + 2;
  1328. }
  1329. if (!tim_found) {
  1330. /*
  1331. * If ucode wants to modify TIM do it behind the beacon, this
  1332. * will happen, for example, when doing mesh networking.
  1333. */
  1334. b43_shm_write16(dev, B43_SHM_SHARED,
  1335. B43_SHM_SH_TIMBPOS,
  1336. len + sizeof(struct b43_plcp_hdr6));
  1337. b43_shm_write16(dev, B43_SHM_SHARED,
  1338. B43_SHM_SH_DTIMPER, 0);
  1339. }
  1340. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1341. }
  1342. static void b43_upload_beacon0(struct b43_wldev *dev)
  1343. {
  1344. struct b43_wl *wl = dev->wl;
  1345. if (wl->beacon0_uploaded)
  1346. return;
  1347. b43_write_beacon_template(dev, 0x68, 0x18);
  1348. wl->beacon0_uploaded = 1;
  1349. }
  1350. static void b43_upload_beacon1(struct b43_wldev *dev)
  1351. {
  1352. struct b43_wl *wl = dev->wl;
  1353. if (wl->beacon1_uploaded)
  1354. return;
  1355. b43_write_beacon_template(dev, 0x468, 0x1A);
  1356. wl->beacon1_uploaded = 1;
  1357. }
  1358. static void handle_irq_beacon(struct b43_wldev *dev)
  1359. {
  1360. struct b43_wl *wl = dev->wl;
  1361. u32 cmd, beacon0_valid, beacon1_valid;
  1362. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1363. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  1364. return;
  1365. /* This is the bottom half of the asynchronous beacon update. */
  1366. /* Ignore interrupt in the future. */
  1367. dev->irq_mask &= ~B43_IRQ_BEACON;
  1368. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1369. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1370. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1371. /* Schedule interrupt manually, if busy. */
  1372. if (beacon0_valid && beacon1_valid) {
  1373. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1374. dev->irq_mask |= B43_IRQ_BEACON;
  1375. return;
  1376. }
  1377. if (unlikely(wl->beacon_templates_virgin)) {
  1378. /* We never uploaded a beacon before.
  1379. * Upload both templates now, but only mark one valid. */
  1380. wl->beacon_templates_virgin = 0;
  1381. b43_upload_beacon0(dev);
  1382. b43_upload_beacon1(dev);
  1383. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1384. cmd |= B43_MACCMD_BEACON0_VALID;
  1385. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1386. } else {
  1387. if (!beacon0_valid) {
  1388. b43_upload_beacon0(dev);
  1389. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1390. cmd |= B43_MACCMD_BEACON0_VALID;
  1391. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1392. } else if (!beacon1_valid) {
  1393. b43_upload_beacon1(dev);
  1394. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1395. cmd |= B43_MACCMD_BEACON1_VALID;
  1396. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1397. }
  1398. }
  1399. }
  1400. static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
  1401. {
  1402. u32 old_irq_mask = dev->irq_mask;
  1403. /* update beacon right away or defer to irq */
  1404. handle_irq_beacon(dev);
  1405. if (old_irq_mask != dev->irq_mask) {
  1406. /* The handler updated the IRQ mask. */
  1407. B43_WARN_ON(!dev->irq_mask);
  1408. if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
  1409. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1410. } else {
  1411. /* Device interrupts are currently disabled. That means
  1412. * we just ran the hardirq handler and scheduled the
  1413. * IRQ thread. The thread will write the IRQ mask when
  1414. * it finished, so there's nothing to do here. Writing
  1415. * the mask _here_ would incorrectly re-enable IRQs. */
  1416. }
  1417. }
  1418. }
  1419. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1420. {
  1421. struct b43_wl *wl = container_of(work, struct b43_wl,
  1422. beacon_update_trigger);
  1423. struct b43_wldev *dev;
  1424. mutex_lock(&wl->mutex);
  1425. dev = wl->current_dev;
  1426. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1427. if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
  1428. /* wl->mutex is enough. */
  1429. b43_do_beacon_update_trigger_work(dev);
  1430. mmiowb();
  1431. } else {
  1432. spin_lock_irq(&wl->hardirq_lock);
  1433. b43_do_beacon_update_trigger_work(dev);
  1434. mmiowb();
  1435. spin_unlock_irq(&wl->hardirq_lock);
  1436. }
  1437. }
  1438. mutex_unlock(&wl->mutex);
  1439. }
  1440. /* Asynchronously update the packet templates in template RAM.
  1441. * Locking: Requires wl->mutex to be locked. */
  1442. static void b43_update_templates(struct b43_wl *wl)
  1443. {
  1444. struct sk_buff *beacon;
  1445. /* This is the top half of the ansynchronous beacon update.
  1446. * The bottom half is the beacon IRQ.
  1447. * Beacon update must be asynchronous to avoid sending an
  1448. * invalid beacon. This can happen for example, if the firmware
  1449. * transmits a beacon while we are updating it. */
  1450. /* We could modify the existing beacon and set the aid bit in
  1451. * the TIM field, but that would probably require resizing and
  1452. * moving of data within the beacon template.
  1453. * Simply request a new beacon and let mac80211 do the hard work. */
  1454. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1455. if (unlikely(!beacon))
  1456. return;
  1457. if (wl->current_beacon)
  1458. dev_kfree_skb_any(wl->current_beacon);
  1459. wl->current_beacon = beacon;
  1460. wl->beacon0_uploaded = 0;
  1461. wl->beacon1_uploaded = 0;
  1462. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1463. }
  1464. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1465. {
  1466. b43_time_lock(dev);
  1467. if (dev->dev->id.revision >= 3) {
  1468. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1469. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1470. } else {
  1471. b43_write16(dev, 0x606, (beacon_int >> 6));
  1472. b43_write16(dev, 0x610, beacon_int);
  1473. }
  1474. b43_time_unlock(dev);
  1475. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1476. }
  1477. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1478. {
  1479. u16 reason;
  1480. /* Read the register that contains the reason code for the panic. */
  1481. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1482. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1483. switch (reason) {
  1484. default:
  1485. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1486. /* fallthrough */
  1487. case B43_FWPANIC_DIE:
  1488. /* Do not restart the controller or firmware.
  1489. * The device is nonfunctional from now on.
  1490. * Restarting would result in this panic to trigger again,
  1491. * so we avoid that recursion. */
  1492. break;
  1493. case B43_FWPANIC_RESTART:
  1494. b43_controller_restart(dev, "Microcode panic");
  1495. break;
  1496. }
  1497. }
  1498. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1499. {
  1500. unsigned int i, cnt;
  1501. u16 reason, marker_id, marker_line;
  1502. __le16 *buf;
  1503. /* The proprietary firmware doesn't have this IRQ. */
  1504. if (!dev->fw.opensource)
  1505. return;
  1506. /* Read the register that contains the reason code for this IRQ. */
  1507. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1508. switch (reason) {
  1509. case B43_DEBUGIRQ_PANIC:
  1510. b43_handle_firmware_panic(dev);
  1511. break;
  1512. case B43_DEBUGIRQ_DUMP_SHM:
  1513. if (!B43_DEBUG)
  1514. break; /* Only with driver debugging enabled. */
  1515. buf = kmalloc(4096, GFP_ATOMIC);
  1516. if (!buf) {
  1517. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1518. goto out;
  1519. }
  1520. for (i = 0; i < 4096; i += 2) {
  1521. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1522. buf[i / 2] = cpu_to_le16(tmp);
  1523. }
  1524. b43info(dev->wl, "Shared memory dump:\n");
  1525. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1526. 16, 2, buf, 4096, 1);
  1527. kfree(buf);
  1528. break;
  1529. case B43_DEBUGIRQ_DUMP_REGS:
  1530. if (!B43_DEBUG)
  1531. break; /* Only with driver debugging enabled. */
  1532. b43info(dev->wl, "Microcode register dump:\n");
  1533. for (i = 0, cnt = 0; i < 64; i++) {
  1534. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1535. if (cnt == 0)
  1536. printk(KERN_INFO);
  1537. printk("r%02u: 0x%04X ", i, tmp);
  1538. cnt++;
  1539. if (cnt == 6) {
  1540. printk("\n");
  1541. cnt = 0;
  1542. }
  1543. }
  1544. printk("\n");
  1545. break;
  1546. case B43_DEBUGIRQ_MARKER:
  1547. if (!B43_DEBUG)
  1548. break; /* Only with driver debugging enabled. */
  1549. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1550. B43_MARKER_ID_REG);
  1551. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1552. B43_MARKER_LINE_REG);
  1553. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1554. "at line number %u\n",
  1555. marker_id, marker_line);
  1556. break;
  1557. default:
  1558. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1559. reason);
  1560. }
  1561. out:
  1562. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1563. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1564. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1565. }
  1566. static void b43_do_interrupt_thread(struct b43_wldev *dev)
  1567. {
  1568. u32 reason;
  1569. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1570. u32 merged_dma_reason = 0;
  1571. int i;
  1572. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  1573. return;
  1574. reason = dev->irq_reason;
  1575. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1576. dma_reason[i] = dev->dma_reason[i];
  1577. merged_dma_reason |= dma_reason[i];
  1578. }
  1579. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1580. b43err(dev->wl, "MAC transmission error\n");
  1581. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1582. b43err(dev->wl, "PHY transmission error\n");
  1583. rmb();
  1584. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1585. atomic_set(&dev->phy.txerr_cnt,
  1586. B43_PHY_TX_BADNESS_LIMIT);
  1587. b43err(dev->wl, "Too many PHY TX errors, "
  1588. "restarting the controller\n");
  1589. b43_controller_restart(dev, "PHY TX errors");
  1590. }
  1591. }
  1592. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1593. B43_DMAIRQ_NONFATALMASK))) {
  1594. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1595. b43err(dev->wl, "Fatal DMA error: "
  1596. "0x%08X, 0x%08X, 0x%08X, "
  1597. "0x%08X, 0x%08X, 0x%08X\n",
  1598. dma_reason[0], dma_reason[1],
  1599. dma_reason[2], dma_reason[3],
  1600. dma_reason[4], dma_reason[5]);
  1601. b43err(dev->wl, "This device does not support DMA "
  1602. "on your system. It will now be switched to PIO.\n");
  1603. /* Fall back to PIO transfers if we get fatal DMA errors! */
  1604. dev->use_pio = 1;
  1605. b43_controller_restart(dev, "DMA error");
  1606. return;
  1607. }
  1608. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1609. b43err(dev->wl, "DMA error: "
  1610. "0x%08X, 0x%08X, 0x%08X, "
  1611. "0x%08X, 0x%08X, 0x%08X\n",
  1612. dma_reason[0], dma_reason[1],
  1613. dma_reason[2], dma_reason[3],
  1614. dma_reason[4], dma_reason[5]);
  1615. }
  1616. }
  1617. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1618. handle_irq_ucode_debug(dev);
  1619. if (reason & B43_IRQ_TBTT_INDI)
  1620. handle_irq_tbtt_indication(dev);
  1621. if (reason & B43_IRQ_ATIM_END)
  1622. handle_irq_atim_end(dev);
  1623. if (reason & B43_IRQ_BEACON)
  1624. handle_irq_beacon(dev);
  1625. if (reason & B43_IRQ_PMQ)
  1626. handle_irq_pmq(dev);
  1627. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1628. ;/* TODO */
  1629. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1630. handle_irq_noise(dev);
  1631. /* Check the DMA reason registers for received data. */
  1632. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1633. if (b43_using_pio_transfers(dev))
  1634. b43_pio_rx(dev->pio.rx_queue);
  1635. else
  1636. b43_dma_rx(dev->dma.rx_ring);
  1637. }
  1638. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1639. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1640. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1641. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1642. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1643. if (reason & B43_IRQ_TX_OK)
  1644. handle_irq_transmit_status(dev);
  1645. /* Re-enable interrupts on the device by restoring the current interrupt mask. */
  1646. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1647. #if B43_DEBUG
  1648. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  1649. dev->irq_count++;
  1650. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  1651. if (reason & (1 << i))
  1652. dev->irq_bit_count[i]++;
  1653. }
  1654. }
  1655. #endif
  1656. }
  1657. /* Interrupt thread handler. Handles device interrupts in thread context. */
  1658. static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
  1659. {
  1660. struct b43_wldev *dev = dev_id;
  1661. mutex_lock(&dev->wl->mutex);
  1662. b43_do_interrupt_thread(dev);
  1663. mmiowb();
  1664. mutex_unlock(&dev->wl->mutex);
  1665. return IRQ_HANDLED;
  1666. }
  1667. static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
  1668. {
  1669. u32 reason;
  1670. /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
  1671. * On SDIO, this runs under wl->mutex. */
  1672. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1673. if (reason == 0xffffffff) /* shared IRQ */
  1674. return IRQ_NONE;
  1675. reason &= dev->irq_mask;
  1676. if (!reason)
  1677. return IRQ_HANDLED;
  1678. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1679. & 0x0001DC00;
  1680. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1681. & 0x0000DC00;
  1682. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1683. & 0x0000DC00;
  1684. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1685. & 0x0001DC00;
  1686. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1687. & 0x0000DC00;
  1688. /* Unused ring
  1689. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1690. & 0x0000DC00;
  1691. */
  1692. /* ACK the interrupt. */
  1693. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1694. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1695. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1696. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1697. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1698. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1699. /* Unused ring
  1700. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1701. */
  1702. /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
  1703. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1704. /* Save the reason bitmasks for the IRQ thread handler. */
  1705. dev->irq_reason = reason;
  1706. return IRQ_WAKE_THREAD;
  1707. }
  1708. /* Interrupt handler top-half. This runs with interrupts disabled. */
  1709. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1710. {
  1711. struct b43_wldev *dev = dev_id;
  1712. irqreturn_t ret;
  1713. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  1714. return IRQ_NONE;
  1715. spin_lock(&dev->wl->hardirq_lock);
  1716. ret = b43_do_interrupt(dev);
  1717. mmiowb();
  1718. spin_unlock(&dev->wl->hardirq_lock);
  1719. return ret;
  1720. }
  1721. /* SDIO interrupt handler. This runs in process context. */
  1722. static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
  1723. {
  1724. struct b43_wl *wl = dev->wl;
  1725. irqreturn_t ret;
  1726. mutex_lock(&wl->mutex);
  1727. ret = b43_do_interrupt(dev);
  1728. if (ret == IRQ_WAKE_THREAD)
  1729. b43_do_interrupt_thread(dev);
  1730. mutex_unlock(&wl->mutex);
  1731. }
  1732. void b43_do_release_fw(struct b43_firmware_file *fw)
  1733. {
  1734. release_firmware(fw->data);
  1735. fw->data = NULL;
  1736. fw->filename = NULL;
  1737. }
  1738. static void b43_release_firmware(struct b43_wldev *dev)
  1739. {
  1740. b43_do_release_fw(&dev->fw.ucode);
  1741. b43_do_release_fw(&dev->fw.pcm);
  1742. b43_do_release_fw(&dev->fw.initvals);
  1743. b43_do_release_fw(&dev->fw.initvals_band);
  1744. }
  1745. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1746. {
  1747. const char text[] =
  1748. "You must go to " \
  1749. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1750. "and download the correct firmware for this driver version. " \
  1751. "Please carefully read all instructions on this website.\n";
  1752. if (error)
  1753. b43err(wl, text);
  1754. else
  1755. b43warn(wl, text);
  1756. }
  1757. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1758. const char *name,
  1759. struct b43_firmware_file *fw)
  1760. {
  1761. const struct firmware *blob;
  1762. struct b43_fw_header *hdr;
  1763. u32 size;
  1764. int err;
  1765. if (!name) {
  1766. /* Don't fetch anything. Free possibly cached firmware. */
  1767. /* FIXME: We should probably keep it anyway, to save some headache
  1768. * on suspend/resume with multiband devices. */
  1769. b43_do_release_fw(fw);
  1770. return 0;
  1771. }
  1772. if (fw->filename) {
  1773. if ((fw->type == ctx->req_type) &&
  1774. (strcmp(fw->filename, name) == 0))
  1775. return 0; /* Already have this fw. */
  1776. /* Free the cached firmware first. */
  1777. /* FIXME: We should probably do this later after we successfully
  1778. * got the new fw. This could reduce headache with multiband devices.
  1779. * We could also redesign this to cache the firmware for all possible
  1780. * bands all the time. */
  1781. b43_do_release_fw(fw);
  1782. }
  1783. switch (ctx->req_type) {
  1784. case B43_FWTYPE_PROPRIETARY:
  1785. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1786. "b43%s/%s.fw",
  1787. modparam_fwpostfix, name);
  1788. break;
  1789. case B43_FWTYPE_OPENSOURCE:
  1790. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1791. "b43-open%s/%s.fw",
  1792. modparam_fwpostfix, name);
  1793. break;
  1794. default:
  1795. B43_WARN_ON(1);
  1796. return -ENOSYS;
  1797. }
  1798. err = request_firmware(&blob, ctx->fwname, ctx->dev->dev->dev);
  1799. if (err == -ENOENT) {
  1800. snprintf(ctx->errors[ctx->req_type],
  1801. sizeof(ctx->errors[ctx->req_type]),
  1802. "Firmware file \"%s\" not found\n", ctx->fwname);
  1803. return err;
  1804. } else if (err) {
  1805. snprintf(ctx->errors[ctx->req_type],
  1806. sizeof(ctx->errors[ctx->req_type]),
  1807. "Firmware file \"%s\" request failed (err=%d)\n",
  1808. ctx->fwname, err);
  1809. return err;
  1810. }
  1811. if (blob->size < sizeof(struct b43_fw_header))
  1812. goto err_format;
  1813. hdr = (struct b43_fw_header *)(blob->data);
  1814. switch (hdr->type) {
  1815. case B43_FW_TYPE_UCODE:
  1816. case B43_FW_TYPE_PCM:
  1817. size = be32_to_cpu(hdr->size);
  1818. if (size != blob->size - sizeof(struct b43_fw_header))
  1819. goto err_format;
  1820. /* fallthrough */
  1821. case B43_FW_TYPE_IV:
  1822. if (hdr->ver != 1)
  1823. goto err_format;
  1824. break;
  1825. default:
  1826. goto err_format;
  1827. }
  1828. fw->data = blob;
  1829. fw->filename = name;
  1830. fw->type = ctx->req_type;
  1831. return 0;
  1832. err_format:
  1833. snprintf(ctx->errors[ctx->req_type],
  1834. sizeof(ctx->errors[ctx->req_type]),
  1835. "Firmware file \"%s\" format error.\n", ctx->fwname);
  1836. release_firmware(blob);
  1837. return -EPROTO;
  1838. }
  1839. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  1840. {
  1841. struct b43_wldev *dev = ctx->dev;
  1842. struct b43_firmware *fw = &ctx->dev->fw;
  1843. const u8 rev = ctx->dev->dev->id.revision;
  1844. const char *filename;
  1845. u32 tmshigh;
  1846. int err;
  1847. /* Get microcode */
  1848. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1849. if ((rev >= 5) && (rev <= 10))
  1850. filename = "ucode5";
  1851. else if ((rev >= 11) && (rev <= 12))
  1852. filename = "ucode11";
  1853. else if (rev == 13)
  1854. filename = "ucode13";
  1855. else if (rev == 14)
  1856. filename = "ucode14";
  1857. else if (rev == 15)
  1858. filename = "ucode15";
  1859. else if ((rev >= 16) && (rev <= 20))
  1860. filename = "ucode16_mimo";
  1861. else
  1862. goto err_no_ucode;
  1863. err = b43_do_request_fw(ctx, filename, &fw->ucode);
  1864. if (err)
  1865. goto err_load;
  1866. /* Get PCM code */
  1867. if ((rev >= 5) && (rev <= 10))
  1868. filename = "pcm5";
  1869. else if (rev >= 11)
  1870. filename = NULL;
  1871. else
  1872. goto err_no_pcm;
  1873. fw->pcm_request_failed = 0;
  1874. err = b43_do_request_fw(ctx, filename, &fw->pcm);
  1875. if (err == -ENOENT) {
  1876. /* We did not find a PCM file? Not fatal, but
  1877. * core rev <= 10 must do without hwcrypto then. */
  1878. fw->pcm_request_failed = 1;
  1879. } else if (err)
  1880. goto err_load;
  1881. /* Get initvals */
  1882. switch (dev->phy.type) {
  1883. case B43_PHYTYPE_A:
  1884. if ((rev >= 5) && (rev <= 10)) {
  1885. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1886. filename = "a0g1initvals5";
  1887. else
  1888. filename = "a0g0initvals5";
  1889. } else
  1890. goto err_no_initvals;
  1891. break;
  1892. case B43_PHYTYPE_G:
  1893. if ((rev >= 5) && (rev <= 10))
  1894. filename = "b0g0initvals5";
  1895. else if (rev >= 13)
  1896. filename = "b0g0initvals13";
  1897. else
  1898. goto err_no_initvals;
  1899. break;
  1900. case B43_PHYTYPE_N:
  1901. if (rev >= 16)
  1902. filename = "n0initvals16";
  1903. else if ((rev >= 11) && (rev <= 12))
  1904. filename = "n0initvals11";
  1905. else
  1906. goto err_no_initvals;
  1907. break;
  1908. case B43_PHYTYPE_LP:
  1909. if (rev == 13)
  1910. filename = "lp0initvals13";
  1911. else if (rev == 14)
  1912. filename = "lp0initvals14";
  1913. else if (rev >= 15)
  1914. filename = "lp0initvals15";
  1915. else
  1916. goto err_no_initvals;
  1917. break;
  1918. default:
  1919. goto err_no_initvals;
  1920. }
  1921. err = b43_do_request_fw(ctx, filename, &fw->initvals);
  1922. if (err)
  1923. goto err_load;
  1924. /* Get bandswitch initvals */
  1925. switch (dev->phy.type) {
  1926. case B43_PHYTYPE_A:
  1927. if ((rev >= 5) && (rev <= 10)) {
  1928. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1929. filename = "a0g1bsinitvals5";
  1930. else
  1931. filename = "a0g0bsinitvals5";
  1932. } else if (rev >= 11)
  1933. filename = NULL;
  1934. else
  1935. goto err_no_initvals;
  1936. break;
  1937. case B43_PHYTYPE_G:
  1938. if ((rev >= 5) && (rev <= 10))
  1939. filename = "b0g0bsinitvals5";
  1940. else if (rev >= 11)
  1941. filename = NULL;
  1942. else
  1943. goto err_no_initvals;
  1944. break;
  1945. case B43_PHYTYPE_N:
  1946. if (rev >= 16)
  1947. filename = "n0bsinitvals16";
  1948. else if ((rev >= 11) && (rev <= 12))
  1949. filename = "n0bsinitvals11";
  1950. else
  1951. goto err_no_initvals;
  1952. break;
  1953. case B43_PHYTYPE_LP:
  1954. if (rev == 13)
  1955. filename = "lp0bsinitvals13";
  1956. else if (rev == 14)
  1957. filename = "lp0bsinitvals14";
  1958. else if (rev >= 15)
  1959. filename = "lp0bsinitvals15";
  1960. else
  1961. goto err_no_initvals;
  1962. break;
  1963. default:
  1964. goto err_no_initvals;
  1965. }
  1966. err = b43_do_request_fw(ctx, filename, &fw->initvals_band);
  1967. if (err)
  1968. goto err_load;
  1969. return 0;
  1970. err_no_ucode:
  1971. err = ctx->fatal_failure = -EOPNOTSUPP;
  1972. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  1973. "is required for your device (wl-core rev %u)\n", rev);
  1974. goto error;
  1975. err_no_pcm:
  1976. err = ctx->fatal_failure = -EOPNOTSUPP;
  1977. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  1978. "is required for your device (wl-core rev %u)\n", rev);
  1979. goto error;
  1980. err_no_initvals:
  1981. err = ctx->fatal_failure = -EOPNOTSUPP;
  1982. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  1983. "is required for your device (wl-core rev %u)\n", rev);
  1984. goto error;
  1985. err_load:
  1986. /* We failed to load this firmware image. The error message
  1987. * already is in ctx->errors. Return and let our caller decide
  1988. * what to do. */
  1989. goto error;
  1990. error:
  1991. b43_release_firmware(dev);
  1992. return err;
  1993. }
  1994. static int b43_request_firmware(struct b43_wldev *dev)
  1995. {
  1996. struct b43_request_fw_context *ctx;
  1997. unsigned int i;
  1998. int err;
  1999. const char *errmsg;
  2000. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  2001. if (!ctx)
  2002. return -ENOMEM;
  2003. ctx->dev = dev;
  2004. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  2005. err = b43_try_request_fw(ctx);
  2006. if (!err)
  2007. goto out; /* Successfully loaded it. */
  2008. err = ctx->fatal_failure;
  2009. if (err)
  2010. goto out;
  2011. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  2012. err = b43_try_request_fw(ctx);
  2013. if (!err)
  2014. goto out; /* Successfully loaded it. */
  2015. err = ctx->fatal_failure;
  2016. if (err)
  2017. goto out;
  2018. /* Could not find a usable firmware. Print the errors. */
  2019. for (i = 0; i < B43_NR_FWTYPES; i++) {
  2020. errmsg = ctx->errors[i];
  2021. if (strlen(errmsg))
  2022. b43err(dev->wl, errmsg);
  2023. }
  2024. b43_print_fw_helptext(dev->wl, 1);
  2025. err = -ENOENT;
  2026. out:
  2027. kfree(ctx);
  2028. return err;
  2029. }
  2030. static int b43_upload_microcode(struct b43_wldev *dev)
  2031. {
  2032. struct wiphy *wiphy = dev->wl->hw->wiphy;
  2033. const size_t hdr_len = sizeof(struct b43_fw_header);
  2034. const __be32 *data;
  2035. unsigned int i, len;
  2036. u16 fwrev, fwpatch, fwdate, fwtime;
  2037. u32 tmp, macctl;
  2038. int err = 0;
  2039. /* Jump the microcode PSM to offset 0 */
  2040. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2041. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  2042. macctl |= B43_MACCTL_PSM_JMP0;
  2043. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2044. /* Zero out all microcode PSM registers and shared memory. */
  2045. for (i = 0; i < 64; i++)
  2046. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  2047. for (i = 0; i < 4096; i += 2)
  2048. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  2049. /* Upload Microcode. */
  2050. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  2051. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  2052. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  2053. for (i = 0; i < len; i++) {
  2054. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2055. udelay(10);
  2056. }
  2057. if (dev->fw.pcm.data) {
  2058. /* Upload PCM data. */
  2059. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  2060. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  2061. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  2062. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  2063. /* No need for autoinc bit in SHM_HW */
  2064. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  2065. for (i = 0; i < len; i++) {
  2066. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2067. udelay(10);
  2068. }
  2069. }
  2070. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  2071. /* Start the microcode PSM */
  2072. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2073. macctl &= ~B43_MACCTL_PSM_JMP0;
  2074. macctl |= B43_MACCTL_PSM_RUN;
  2075. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2076. /* Wait for the microcode to load and respond */
  2077. i = 0;
  2078. while (1) {
  2079. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2080. if (tmp == B43_IRQ_MAC_SUSPENDED)
  2081. break;
  2082. i++;
  2083. if (i >= 20) {
  2084. b43err(dev->wl, "Microcode not responding\n");
  2085. b43_print_fw_helptext(dev->wl, 1);
  2086. err = -ENODEV;
  2087. goto error;
  2088. }
  2089. msleep(50);
  2090. }
  2091. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2092. /* Get and check the revisions. */
  2093. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2094. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2095. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2096. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2097. if (fwrev <= 0x128) {
  2098. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2099. "binary drivers older than version 4.x is unsupported. "
  2100. "You must upgrade your firmware files.\n");
  2101. b43_print_fw_helptext(dev->wl, 1);
  2102. err = -EOPNOTSUPP;
  2103. goto error;
  2104. }
  2105. dev->fw.rev = fwrev;
  2106. dev->fw.patch = fwpatch;
  2107. dev->fw.opensource = (fwdate == 0xFFFF);
  2108. /* Default to use-all-queues. */
  2109. dev->wl->hw->queues = dev->wl->mac80211_initially_registered_queues;
  2110. dev->qos_enabled = !!modparam_qos;
  2111. /* Default to firmware/hardware crypto acceleration. */
  2112. dev->hwcrypto_enabled = 1;
  2113. if (dev->fw.opensource) {
  2114. u16 fwcapa;
  2115. /* Patchlevel info is encoded in the "time" field. */
  2116. dev->fw.patch = fwtime;
  2117. b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
  2118. dev->fw.rev, dev->fw.patch);
  2119. fwcapa = b43_fwcapa_read(dev);
  2120. if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
  2121. b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
  2122. /* Disable hardware crypto and fall back to software crypto. */
  2123. dev->hwcrypto_enabled = 0;
  2124. }
  2125. if (!(fwcapa & B43_FWCAPA_QOS)) {
  2126. b43info(dev->wl, "QoS not supported by firmware\n");
  2127. /* Disable QoS. Tweak hw->queues to 1. It will be restored before
  2128. * ieee80211_unregister to make sure the networking core can
  2129. * properly free possible resources. */
  2130. dev->wl->hw->queues = 1;
  2131. dev->qos_enabled = 0;
  2132. }
  2133. } else {
  2134. b43info(dev->wl, "Loading firmware version %u.%u "
  2135. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2136. fwrev, fwpatch,
  2137. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2138. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2139. if (dev->fw.pcm_request_failed) {
  2140. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2141. "Hardware accelerated cryptography is disabled.\n");
  2142. b43_print_fw_helptext(dev->wl, 0);
  2143. }
  2144. }
  2145. snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
  2146. dev->fw.rev, dev->fw.patch);
  2147. wiphy->hw_version = dev->dev->id.coreid;
  2148. if (b43_is_old_txhdr_format(dev)) {
  2149. /* We're over the deadline, but we keep support for old fw
  2150. * until it turns out to be in major conflict with something new. */
  2151. b43warn(dev->wl, "You are using an old firmware image. "
  2152. "Support for old firmware will be removed soon "
  2153. "(official deadline was July 2008).\n");
  2154. b43_print_fw_helptext(dev->wl, 0);
  2155. }
  2156. return 0;
  2157. error:
  2158. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2159. macctl &= ~B43_MACCTL_PSM_RUN;
  2160. macctl |= B43_MACCTL_PSM_JMP0;
  2161. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2162. return err;
  2163. }
  2164. static int b43_write_initvals(struct b43_wldev *dev,
  2165. const struct b43_iv *ivals,
  2166. size_t count,
  2167. size_t array_size)
  2168. {
  2169. const struct b43_iv *iv;
  2170. u16 offset;
  2171. size_t i;
  2172. bool bit32;
  2173. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2174. iv = ivals;
  2175. for (i = 0; i < count; i++) {
  2176. if (array_size < sizeof(iv->offset_size))
  2177. goto err_format;
  2178. array_size -= sizeof(iv->offset_size);
  2179. offset = be16_to_cpu(iv->offset_size);
  2180. bit32 = !!(offset & B43_IV_32BIT);
  2181. offset &= B43_IV_OFFSET_MASK;
  2182. if (offset >= 0x1000)
  2183. goto err_format;
  2184. if (bit32) {
  2185. u32 value;
  2186. if (array_size < sizeof(iv->data.d32))
  2187. goto err_format;
  2188. array_size -= sizeof(iv->data.d32);
  2189. value = get_unaligned_be32(&iv->data.d32);
  2190. b43_write32(dev, offset, value);
  2191. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2192. sizeof(__be16) +
  2193. sizeof(__be32));
  2194. } else {
  2195. u16 value;
  2196. if (array_size < sizeof(iv->data.d16))
  2197. goto err_format;
  2198. array_size -= sizeof(iv->data.d16);
  2199. value = be16_to_cpu(iv->data.d16);
  2200. b43_write16(dev, offset, value);
  2201. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2202. sizeof(__be16) +
  2203. sizeof(__be16));
  2204. }
  2205. }
  2206. if (array_size)
  2207. goto err_format;
  2208. return 0;
  2209. err_format:
  2210. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2211. b43_print_fw_helptext(dev->wl, 1);
  2212. return -EPROTO;
  2213. }
  2214. static int b43_upload_initvals(struct b43_wldev *dev)
  2215. {
  2216. const size_t hdr_len = sizeof(struct b43_fw_header);
  2217. const struct b43_fw_header *hdr;
  2218. struct b43_firmware *fw = &dev->fw;
  2219. const struct b43_iv *ivals;
  2220. size_t count;
  2221. int err;
  2222. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2223. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2224. count = be32_to_cpu(hdr->size);
  2225. err = b43_write_initvals(dev, ivals, count,
  2226. fw->initvals.data->size - hdr_len);
  2227. if (err)
  2228. goto out;
  2229. if (fw->initvals_band.data) {
  2230. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2231. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2232. count = be32_to_cpu(hdr->size);
  2233. err = b43_write_initvals(dev, ivals, count,
  2234. fw->initvals_band.data->size - hdr_len);
  2235. if (err)
  2236. goto out;
  2237. }
  2238. out:
  2239. return err;
  2240. }
  2241. /* Initialize the GPIOs
  2242. * http://bcm-specs.sipsolutions.net/GPIO
  2243. */
  2244. static int b43_gpio_init(struct b43_wldev *dev)
  2245. {
  2246. struct ssb_bus *bus = dev->dev->bus;
  2247. struct ssb_device *gpiodev, *pcidev = NULL;
  2248. u32 mask, set;
  2249. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2250. & ~B43_MACCTL_GPOUTSMSK);
  2251. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  2252. | 0x000F);
  2253. mask = 0x0000001F;
  2254. set = 0x0000000F;
  2255. if (dev->dev->bus->chip_id == 0x4301) {
  2256. mask |= 0x0060;
  2257. set |= 0x0060;
  2258. }
  2259. if (0 /* FIXME: conditional unknown */ ) {
  2260. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2261. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2262. | 0x0100);
  2263. mask |= 0x0180;
  2264. set |= 0x0180;
  2265. }
  2266. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
  2267. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2268. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2269. | 0x0200);
  2270. mask |= 0x0200;
  2271. set |= 0x0200;
  2272. }
  2273. if (dev->dev->id.revision >= 2)
  2274. mask |= 0x0010; /* FIXME: This is redundant. */
  2275. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2276. pcidev = bus->pcicore.dev;
  2277. #endif
  2278. gpiodev = bus->chipco.dev ? : pcidev;
  2279. if (!gpiodev)
  2280. return 0;
  2281. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2282. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2283. & mask) | set);
  2284. return 0;
  2285. }
  2286. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2287. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2288. {
  2289. struct ssb_bus *bus = dev->dev->bus;
  2290. struct ssb_device *gpiodev, *pcidev = NULL;
  2291. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2292. pcidev = bus->pcicore.dev;
  2293. #endif
  2294. gpiodev = bus->chipco.dev ? : pcidev;
  2295. if (!gpiodev)
  2296. return;
  2297. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2298. }
  2299. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2300. void b43_mac_enable(struct b43_wldev *dev)
  2301. {
  2302. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2303. u16 fwstate;
  2304. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2305. B43_SHM_SH_UCODESTAT);
  2306. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2307. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2308. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2309. "should be suspended, but current state is %u\n",
  2310. fwstate);
  2311. }
  2312. }
  2313. dev->mac_suspended--;
  2314. B43_WARN_ON(dev->mac_suspended < 0);
  2315. if (dev->mac_suspended == 0) {
  2316. b43_write32(dev, B43_MMIO_MACCTL,
  2317. b43_read32(dev, B43_MMIO_MACCTL)
  2318. | B43_MACCTL_ENABLED);
  2319. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2320. B43_IRQ_MAC_SUSPENDED);
  2321. /* Commit writes */
  2322. b43_read32(dev, B43_MMIO_MACCTL);
  2323. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2324. b43_power_saving_ctl_bits(dev, 0);
  2325. }
  2326. }
  2327. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2328. void b43_mac_suspend(struct b43_wldev *dev)
  2329. {
  2330. int i;
  2331. u32 tmp;
  2332. might_sleep();
  2333. B43_WARN_ON(dev->mac_suspended < 0);
  2334. if (dev->mac_suspended == 0) {
  2335. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2336. b43_write32(dev, B43_MMIO_MACCTL,
  2337. b43_read32(dev, B43_MMIO_MACCTL)
  2338. & ~B43_MACCTL_ENABLED);
  2339. /* force pci to flush the write */
  2340. b43_read32(dev, B43_MMIO_MACCTL);
  2341. for (i = 35; i; i--) {
  2342. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2343. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2344. goto out;
  2345. udelay(10);
  2346. }
  2347. /* Hm, it seems this will take some time. Use msleep(). */
  2348. for (i = 40; i; i--) {
  2349. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2350. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2351. goto out;
  2352. msleep(1);
  2353. }
  2354. b43err(dev->wl, "MAC suspend failed\n");
  2355. }
  2356. out:
  2357. dev->mac_suspended++;
  2358. }
  2359. static void b43_adjust_opmode(struct b43_wldev *dev)
  2360. {
  2361. struct b43_wl *wl = dev->wl;
  2362. u32 ctl;
  2363. u16 cfp_pretbtt;
  2364. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2365. /* Reset status to STA infrastructure mode. */
  2366. ctl &= ~B43_MACCTL_AP;
  2367. ctl &= ~B43_MACCTL_KEEP_CTL;
  2368. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2369. ctl &= ~B43_MACCTL_KEEP_BAD;
  2370. ctl &= ~B43_MACCTL_PROMISC;
  2371. ctl &= ~B43_MACCTL_BEACPROMISC;
  2372. ctl |= B43_MACCTL_INFRA;
  2373. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2374. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2375. ctl |= B43_MACCTL_AP;
  2376. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2377. ctl &= ~B43_MACCTL_INFRA;
  2378. if (wl->filter_flags & FIF_CONTROL)
  2379. ctl |= B43_MACCTL_KEEP_CTL;
  2380. if (wl->filter_flags & FIF_FCSFAIL)
  2381. ctl |= B43_MACCTL_KEEP_BAD;
  2382. if (wl->filter_flags & FIF_PLCPFAIL)
  2383. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2384. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2385. ctl |= B43_MACCTL_PROMISC;
  2386. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2387. ctl |= B43_MACCTL_BEACPROMISC;
  2388. /* Workaround: On old hardware the HW-MAC-address-filter
  2389. * doesn't work properly, so always run promisc in filter
  2390. * it in software. */
  2391. if (dev->dev->id.revision <= 4)
  2392. ctl |= B43_MACCTL_PROMISC;
  2393. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2394. cfp_pretbtt = 2;
  2395. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2396. if (dev->dev->bus->chip_id == 0x4306 &&
  2397. dev->dev->bus->chip_rev == 3)
  2398. cfp_pretbtt = 100;
  2399. else
  2400. cfp_pretbtt = 50;
  2401. }
  2402. b43_write16(dev, 0x612, cfp_pretbtt);
  2403. /* FIXME: We don't currently implement the PMQ mechanism,
  2404. * so always disable it. If we want to implement PMQ,
  2405. * we need to enable it here (clear DISCPMQ) in AP mode.
  2406. */
  2407. if (0 /* ctl & B43_MACCTL_AP */) {
  2408. b43_write32(dev, B43_MMIO_MACCTL,
  2409. b43_read32(dev, B43_MMIO_MACCTL)
  2410. & ~B43_MACCTL_DISCPMQ);
  2411. } else {
  2412. b43_write32(dev, B43_MMIO_MACCTL,
  2413. b43_read32(dev, B43_MMIO_MACCTL)
  2414. | B43_MACCTL_DISCPMQ);
  2415. }
  2416. }
  2417. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2418. {
  2419. u16 offset;
  2420. if (is_ofdm) {
  2421. offset = 0x480;
  2422. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2423. } else {
  2424. offset = 0x4C0;
  2425. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2426. }
  2427. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2428. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2429. }
  2430. static void b43_rate_memory_init(struct b43_wldev *dev)
  2431. {
  2432. switch (dev->phy.type) {
  2433. case B43_PHYTYPE_A:
  2434. case B43_PHYTYPE_G:
  2435. case B43_PHYTYPE_N:
  2436. case B43_PHYTYPE_LP:
  2437. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2438. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2439. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2440. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2441. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2442. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2443. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2444. if (dev->phy.type == B43_PHYTYPE_A)
  2445. break;
  2446. /* fallthrough */
  2447. case B43_PHYTYPE_B:
  2448. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2449. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2450. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2451. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2452. break;
  2453. default:
  2454. B43_WARN_ON(1);
  2455. }
  2456. }
  2457. /* Set the default values for the PHY TX Control Words. */
  2458. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2459. {
  2460. u16 ctl = 0;
  2461. ctl |= B43_TXH_PHY_ENC_CCK;
  2462. ctl |= B43_TXH_PHY_ANT01AUTO;
  2463. ctl |= B43_TXH_PHY_TXPWR;
  2464. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2465. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2466. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2467. }
  2468. /* Set the TX-Antenna for management frames sent by firmware. */
  2469. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2470. {
  2471. u16 ant;
  2472. u16 tmp;
  2473. ant = b43_antenna_to_phyctl(antenna);
  2474. /* For ACK/CTS */
  2475. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2476. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2477. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2478. /* For Probe Resposes */
  2479. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2480. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2481. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2482. }
  2483. /* This is the opposite of b43_chip_init() */
  2484. static void b43_chip_exit(struct b43_wldev *dev)
  2485. {
  2486. b43_phy_exit(dev);
  2487. b43_gpio_cleanup(dev);
  2488. /* firmware is released later */
  2489. }
  2490. /* Initialize the chip
  2491. * http://bcm-specs.sipsolutions.net/ChipInit
  2492. */
  2493. static int b43_chip_init(struct b43_wldev *dev)
  2494. {
  2495. struct b43_phy *phy = &dev->phy;
  2496. int err;
  2497. u32 value32, macctl;
  2498. u16 value16;
  2499. /* Initialize the MAC control */
  2500. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2501. if (dev->phy.gmode)
  2502. macctl |= B43_MACCTL_GMODE;
  2503. macctl |= B43_MACCTL_INFRA;
  2504. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2505. err = b43_request_firmware(dev);
  2506. if (err)
  2507. goto out;
  2508. err = b43_upload_microcode(dev);
  2509. if (err)
  2510. goto out; /* firmware is released later */
  2511. err = b43_gpio_init(dev);
  2512. if (err)
  2513. goto out; /* firmware is released later */
  2514. err = b43_upload_initvals(dev);
  2515. if (err)
  2516. goto err_gpio_clean;
  2517. /* Turn the Analog on and initialize the PHY. */
  2518. phy->ops->switch_analog(dev, 1);
  2519. err = b43_phy_init(dev);
  2520. if (err)
  2521. goto err_gpio_clean;
  2522. /* Disable Interference Mitigation. */
  2523. if (phy->ops->interf_mitigation)
  2524. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2525. /* Select the antennae */
  2526. if (phy->ops->set_rx_antenna)
  2527. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2528. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2529. if (phy->type == B43_PHYTYPE_B) {
  2530. value16 = b43_read16(dev, 0x005E);
  2531. value16 |= 0x0004;
  2532. b43_write16(dev, 0x005E, value16);
  2533. }
  2534. b43_write32(dev, 0x0100, 0x01000000);
  2535. if (dev->dev->id.revision < 5)
  2536. b43_write32(dev, 0x010C, 0x01000000);
  2537. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2538. & ~B43_MACCTL_INFRA);
  2539. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2540. | B43_MACCTL_INFRA);
  2541. /* Probe Response Timeout value */
  2542. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2543. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2544. /* Initially set the wireless operation mode. */
  2545. b43_adjust_opmode(dev);
  2546. if (dev->dev->id.revision < 3) {
  2547. b43_write16(dev, 0x060E, 0x0000);
  2548. b43_write16(dev, 0x0610, 0x8000);
  2549. b43_write16(dev, 0x0604, 0x0000);
  2550. b43_write16(dev, 0x0606, 0x0200);
  2551. } else {
  2552. b43_write32(dev, 0x0188, 0x80000000);
  2553. b43_write32(dev, 0x018C, 0x02000000);
  2554. }
  2555. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2556. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2557. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2558. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2559. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2560. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2561. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2562. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  2563. value32 |= 0x00100000;
  2564. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  2565. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2566. dev->dev->bus->chipco.fast_pwrup_delay);
  2567. err = 0;
  2568. b43dbg(dev->wl, "Chip initialized\n");
  2569. out:
  2570. return err;
  2571. err_gpio_clean:
  2572. b43_gpio_cleanup(dev);
  2573. return err;
  2574. }
  2575. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2576. {
  2577. const struct b43_phy_operations *ops = dev->phy.ops;
  2578. if (ops->pwork_60sec)
  2579. ops->pwork_60sec(dev);
  2580. /* Force check the TX power emission now. */
  2581. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2582. }
  2583. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2584. {
  2585. /* Update device statistics. */
  2586. b43_calculate_link_quality(dev);
  2587. }
  2588. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2589. {
  2590. struct b43_phy *phy = &dev->phy;
  2591. u16 wdr;
  2592. if (dev->fw.opensource) {
  2593. /* Check if the firmware is still alive.
  2594. * It will reset the watchdog counter to 0 in its idle loop. */
  2595. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2596. if (unlikely(wdr)) {
  2597. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2598. b43_controller_restart(dev, "Firmware watchdog");
  2599. return;
  2600. } else {
  2601. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2602. B43_WATCHDOG_REG, 1);
  2603. }
  2604. }
  2605. if (phy->ops->pwork_15sec)
  2606. phy->ops->pwork_15sec(dev);
  2607. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2608. wmb();
  2609. #if B43_DEBUG
  2610. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  2611. unsigned int i;
  2612. b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
  2613. dev->irq_count / 15,
  2614. dev->tx_count / 15,
  2615. dev->rx_count / 15);
  2616. dev->irq_count = 0;
  2617. dev->tx_count = 0;
  2618. dev->rx_count = 0;
  2619. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  2620. if (dev->irq_bit_count[i]) {
  2621. b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
  2622. dev->irq_bit_count[i] / 15, i, (1 << i));
  2623. dev->irq_bit_count[i] = 0;
  2624. }
  2625. }
  2626. }
  2627. #endif
  2628. }
  2629. static void do_periodic_work(struct b43_wldev *dev)
  2630. {
  2631. unsigned int state;
  2632. state = dev->periodic_state;
  2633. if (state % 4 == 0)
  2634. b43_periodic_every60sec(dev);
  2635. if (state % 2 == 0)
  2636. b43_periodic_every30sec(dev);
  2637. b43_periodic_every15sec(dev);
  2638. }
  2639. /* Periodic work locking policy:
  2640. * The whole periodic work handler is protected by
  2641. * wl->mutex. If another lock is needed somewhere in the
  2642. * pwork callchain, it's acquired in-place, where it's needed.
  2643. */
  2644. static void b43_periodic_work_handler(struct work_struct *work)
  2645. {
  2646. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2647. periodic_work.work);
  2648. struct b43_wl *wl = dev->wl;
  2649. unsigned long delay;
  2650. mutex_lock(&wl->mutex);
  2651. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2652. goto out;
  2653. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2654. goto out_requeue;
  2655. do_periodic_work(dev);
  2656. dev->periodic_state++;
  2657. out_requeue:
  2658. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2659. delay = msecs_to_jiffies(50);
  2660. else
  2661. delay = round_jiffies_relative(HZ * 15);
  2662. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  2663. out:
  2664. mutex_unlock(&wl->mutex);
  2665. }
  2666. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2667. {
  2668. struct delayed_work *work = &dev->periodic_work;
  2669. dev->periodic_state = 0;
  2670. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2671. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  2672. }
  2673. /* Check if communication with the device works correctly. */
  2674. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2675. {
  2676. u32 v, backup0, backup4;
  2677. backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2678. backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
  2679. /* Check for read/write and endianness problems. */
  2680. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2681. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2682. goto error;
  2683. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2684. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2685. goto error;
  2686. /* Check if unaligned 32bit SHM_SHARED access works properly.
  2687. * However, don't bail out on failure, because it's noncritical. */
  2688. b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
  2689. b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
  2690. b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
  2691. b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
  2692. if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
  2693. b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
  2694. b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
  2695. if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
  2696. b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
  2697. b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
  2698. b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
  2699. b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
  2700. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
  2701. b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
  2702. if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
  2703. /* The 32bit register shadows the two 16bit registers
  2704. * with update sideeffects. Validate this. */
  2705. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2706. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2707. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2708. goto error;
  2709. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2710. goto error;
  2711. }
  2712. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2713. v = b43_read32(dev, B43_MMIO_MACCTL);
  2714. v |= B43_MACCTL_GMODE;
  2715. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2716. goto error;
  2717. return 0;
  2718. error:
  2719. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2720. return -ENODEV;
  2721. }
  2722. static void b43_security_init(struct b43_wldev *dev)
  2723. {
  2724. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2725. /* KTP is a word address, but we address SHM bytewise.
  2726. * So multiply by two.
  2727. */
  2728. dev->ktp *= 2;
  2729. /* Number of RCMTA address slots */
  2730. b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
  2731. /* Clear the key memory. */
  2732. b43_clear_keys(dev);
  2733. }
  2734. #ifdef CONFIG_B43_HWRNG
  2735. static int b43_rng_read(struct hwrng *rng, u32 *data)
  2736. {
  2737. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2738. struct b43_wldev *dev;
  2739. int count = -ENODEV;
  2740. mutex_lock(&wl->mutex);
  2741. dev = wl->current_dev;
  2742. if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
  2743. *data = b43_read16(dev, B43_MMIO_RNG);
  2744. count = sizeof(u16);
  2745. }
  2746. mutex_unlock(&wl->mutex);
  2747. return count;
  2748. }
  2749. #endif /* CONFIG_B43_HWRNG */
  2750. static void b43_rng_exit(struct b43_wl *wl)
  2751. {
  2752. #ifdef CONFIG_B43_HWRNG
  2753. if (wl->rng_initialized)
  2754. hwrng_unregister(&wl->rng);
  2755. #endif /* CONFIG_B43_HWRNG */
  2756. }
  2757. static int b43_rng_init(struct b43_wl *wl)
  2758. {
  2759. int err = 0;
  2760. #ifdef CONFIG_B43_HWRNG
  2761. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2762. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2763. wl->rng.name = wl->rng_name;
  2764. wl->rng.data_read = b43_rng_read;
  2765. wl->rng.priv = (unsigned long)wl;
  2766. wl->rng_initialized = 1;
  2767. err = hwrng_register(&wl->rng);
  2768. if (err) {
  2769. wl->rng_initialized = 0;
  2770. b43err(wl, "Failed to register the random "
  2771. "number generator (%d)\n", err);
  2772. }
  2773. #endif /* CONFIG_B43_HWRNG */
  2774. return err;
  2775. }
  2776. static void b43_tx_work(struct work_struct *work)
  2777. {
  2778. struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
  2779. struct b43_wldev *dev;
  2780. struct sk_buff *skb;
  2781. int err = 0;
  2782. mutex_lock(&wl->mutex);
  2783. dev = wl->current_dev;
  2784. if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
  2785. mutex_unlock(&wl->mutex);
  2786. return;
  2787. }
  2788. while (skb_queue_len(&wl->tx_queue)) {
  2789. skb = skb_dequeue(&wl->tx_queue);
  2790. if (b43_using_pio_transfers(dev))
  2791. err = b43_pio_tx(dev, skb);
  2792. else
  2793. err = b43_dma_tx(dev, skb);
  2794. if (unlikely(err))
  2795. dev_kfree_skb(skb); /* Drop it */
  2796. }
  2797. #if B43_DEBUG
  2798. dev->tx_count++;
  2799. #endif
  2800. mutex_unlock(&wl->mutex);
  2801. }
  2802. static void b43_op_tx(struct ieee80211_hw *hw,
  2803. struct sk_buff *skb)
  2804. {
  2805. struct b43_wl *wl = hw_to_b43_wl(hw);
  2806. if (unlikely(skb->len < 2 + 2 + 6)) {
  2807. /* Too short, this can't be a valid frame. */
  2808. dev_kfree_skb_any(skb);
  2809. return;
  2810. }
  2811. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2812. skb_queue_tail(&wl->tx_queue, skb);
  2813. ieee80211_queue_work(wl->hw, &wl->tx_work);
  2814. }
  2815. static void b43_qos_params_upload(struct b43_wldev *dev,
  2816. const struct ieee80211_tx_queue_params *p,
  2817. u16 shm_offset)
  2818. {
  2819. u16 params[B43_NR_QOSPARAMS];
  2820. int bslots, tmp;
  2821. unsigned int i;
  2822. if (!dev->qos_enabled)
  2823. return;
  2824. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  2825. memset(&params, 0, sizeof(params));
  2826. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  2827. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  2828. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  2829. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  2830. params[B43_QOSPARAM_AIFS] = p->aifs;
  2831. params[B43_QOSPARAM_BSLOTS] = bslots;
  2832. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  2833. for (i = 0; i < ARRAY_SIZE(params); i++) {
  2834. if (i == B43_QOSPARAM_STATUS) {
  2835. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  2836. shm_offset + (i * 2));
  2837. /* Mark the parameters as updated. */
  2838. tmp |= 0x100;
  2839. b43_shm_write16(dev, B43_SHM_SHARED,
  2840. shm_offset + (i * 2),
  2841. tmp);
  2842. } else {
  2843. b43_shm_write16(dev, B43_SHM_SHARED,
  2844. shm_offset + (i * 2),
  2845. params[i]);
  2846. }
  2847. }
  2848. }
  2849. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  2850. static const u16 b43_qos_shm_offsets[] = {
  2851. /* [mac80211-queue-nr] = SHM_OFFSET, */
  2852. [0] = B43_QOS_VOICE,
  2853. [1] = B43_QOS_VIDEO,
  2854. [2] = B43_QOS_BESTEFFORT,
  2855. [3] = B43_QOS_BACKGROUND,
  2856. };
  2857. /* Update all QOS parameters in hardware. */
  2858. static void b43_qos_upload_all(struct b43_wldev *dev)
  2859. {
  2860. struct b43_wl *wl = dev->wl;
  2861. struct b43_qos_params *params;
  2862. unsigned int i;
  2863. if (!dev->qos_enabled)
  2864. return;
  2865. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2866. ARRAY_SIZE(wl->qos_params));
  2867. b43_mac_suspend(dev);
  2868. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2869. params = &(wl->qos_params[i]);
  2870. b43_qos_params_upload(dev, &(params->p),
  2871. b43_qos_shm_offsets[i]);
  2872. }
  2873. b43_mac_enable(dev);
  2874. }
  2875. static void b43_qos_clear(struct b43_wl *wl)
  2876. {
  2877. struct b43_qos_params *params;
  2878. unsigned int i;
  2879. /* Initialize QoS parameters to sane defaults. */
  2880. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2881. ARRAY_SIZE(wl->qos_params));
  2882. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2883. params = &(wl->qos_params[i]);
  2884. switch (b43_qos_shm_offsets[i]) {
  2885. case B43_QOS_VOICE:
  2886. params->p.txop = 0;
  2887. params->p.aifs = 2;
  2888. params->p.cw_min = 0x0001;
  2889. params->p.cw_max = 0x0001;
  2890. break;
  2891. case B43_QOS_VIDEO:
  2892. params->p.txop = 0;
  2893. params->p.aifs = 2;
  2894. params->p.cw_min = 0x0001;
  2895. params->p.cw_max = 0x0001;
  2896. break;
  2897. case B43_QOS_BESTEFFORT:
  2898. params->p.txop = 0;
  2899. params->p.aifs = 3;
  2900. params->p.cw_min = 0x0001;
  2901. params->p.cw_max = 0x03FF;
  2902. break;
  2903. case B43_QOS_BACKGROUND:
  2904. params->p.txop = 0;
  2905. params->p.aifs = 7;
  2906. params->p.cw_min = 0x0001;
  2907. params->p.cw_max = 0x03FF;
  2908. break;
  2909. default:
  2910. B43_WARN_ON(1);
  2911. }
  2912. }
  2913. }
  2914. /* Initialize the core's QOS capabilities */
  2915. static void b43_qos_init(struct b43_wldev *dev)
  2916. {
  2917. if (!dev->qos_enabled) {
  2918. /* Disable QOS support. */
  2919. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
  2920. b43_write16(dev, B43_MMIO_IFSCTL,
  2921. b43_read16(dev, B43_MMIO_IFSCTL)
  2922. & ~B43_MMIO_IFSCTL_USE_EDCF);
  2923. b43dbg(dev->wl, "QoS disabled\n");
  2924. return;
  2925. }
  2926. /* Upload the current QOS parameters. */
  2927. b43_qos_upload_all(dev);
  2928. /* Enable QOS support. */
  2929. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  2930. b43_write16(dev, B43_MMIO_IFSCTL,
  2931. b43_read16(dev, B43_MMIO_IFSCTL)
  2932. | B43_MMIO_IFSCTL_USE_EDCF);
  2933. b43dbg(dev->wl, "QoS enabled\n");
  2934. }
  2935. static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
  2936. const struct ieee80211_tx_queue_params *params)
  2937. {
  2938. struct b43_wl *wl = hw_to_b43_wl(hw);
  2939. struct b43_wldev *dev;
  2940. unsigned int queue = (unsigned int)_queue;
  2941. int err = -ENODEV;
  2942. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  2943. /* Queue not available or don't support setting
  2944. * params on this queue. Return success to not
  2945. * confuse mac80211. */
  2946. return 0;
  2947. }
  2948. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2949. ARRAY_SIZE(wl->qos_params));
  2950. mutex_lock(&wl->mutex);
  2951. dev = wl->current_dev;
  2952. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  2953. goto out_unlock;
  2954. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  2955. b43_mac_suspend(dev);
  2956. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  2957. b43_qos_shm_offsets[queue]);
  2958. b43_mac_enable(dev);
  2959. err = 0;
  2960. out_unlock:
  2961. mutex_unlock(&wl->mutex);
  2962. return err;
  2963. }
  2964. static int b43_op_get_stats(struct ieee80211_hw *hw,
  2965. struct ieee80211_low_level_stats *stats)
  2966. {
  2967. struct b43_wl *wl = hw_to_b43_wl(hw);
  2968. mutex_lock(&wl->mutex);
  2969. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2970. mutex_unlock(&wl->mutex);
  2971. return 0;
  2972. }
  2973. static u64 b43_op_get_tsf(struct ieee80211_hw *hw)
  2974. {
  2975. struct b43_wl *wl = hw_to_b43_wl(hw);
  2976. struct b43_wldev *dev;
  2977. u64 tsf;
  2978. mutex_lock(&wl->mutex);
  2979. dev = wl->current_dev;
  2980. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  2981. b43_tsf_read(dev, &tsf);
  2982. else
  2983. tsf = 0;
  2984. mutex_unlock(&wl->mutex);
  2985. return tsf;
  2986. }
  2987. static void b43_op_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2988. {
  2989. struct b43_wl *wl = hw_to_b43_wl(hw);
  2990. struct b43_wldev *dev;
  2991. mutex_lock(&wl->mutex);
  2992. dev = wl->current_dev;
  2993. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  2994. b43_tsf_write(dev, tsf);
  2995. mutex_unlock(&wl->mutex);
  2996. }
  2997. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2998. {
  2999. struct ssb_device *sdev = dev->dev;
  3000. u32 tmslow;
  3001. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  3002. tmslow &= ~B43_TMSLOW_GMODE;
  3003. tmslow |= B43_TMSLOW_PHYRESET;
  3004. tmslow |= SSB_TMSLOW_FGC;
  3005. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  3006. msleep(1);
  3007. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  3008. tmslow &= ~SSB_TMSLOW_FGC;
  3009. tmslow |= B43_TMSLOW_PHYRESET;
  3010. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  3011. msleep(1);
  3012. }
  3013. static const char *band_to_string(enum ieee80211_band band)
  3014. {
  3015. switch (band) {
  3016. case IEEE80211_BAND_5GHZ:
  3017. return "5";
  3018. case IEEE80211_BAND_2GHZ:
  3019. return "2.4";
  3020. default:
  3021. break;
  3022. }
  3023. B43_WARN_ON(1);
  3024. return "";
  3025. }
  3026. /* Expects wl->mutex locked */
  3027. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  3028. {
  3029. struct b43_wldev *up_dev = NULL;
  3030. struct b43_wldev *down_dev;
  3031. struct b43_wldev *d;
  3032. int err;
  3033. bool uninitialized_var(gmode);
  3034. int prev_status;
  3035. /* Find a device and PHY which supports the band. */
  3036. list_for_each_entry(d, &wl->devlist, list) {
  3037. switch (chan->band) {
  3038. case IEEE80211_BAND_5GHZ:
  3039. if (d->phy.supports_5ghz) {
  3040. up_dev = d;
  3041. gmode = 0;
  3042. }
  3043. break;
  3044. case IEEE80211_BAND_2GHZ:
  3045. if (d->phy.supports_2ghz) {
  3046. up_dev = d;
  3047. gmode = 1;
  3048. }
  3049. break;
  3050. default:
  3051. B43_WARN_ON(1);
  3052. return -EINVAL;
  3053. }
  3054. if (up_dev)
  3055. break;
  3056. }
  3057. if (!up_dev) {
  3058. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  3059. band_to_string(chan->band));
  3060. return -ENODEV;
  3061. }
  3062. if ((up_dev == wl->current_dev) &&
  3063. (!!wl->current_dev->phy.gmode == !!gmode)) {
  3064. /* This device is already running. */
  3065. return 0;
  3066. }
  3067. b43dbg(wl, "Switching to %s-GHz band\n",
  3068. band_to_string(chan->band));
  3069. down_dev = wl->current_dev;
  3070. prev_status = b43_status(down_dev);
  3071. /* Shutdown the currently running core. */
  3072. if (prev_status >= B43_STAT_STARTED)
  3073. down_dev = b43_wireless_core_stop(down_dev);
  3074. if (prev_status >= B43_STAT_INITIALIZED)
  3075. b43_wireless_core_exit(down_dev);
  3076. if (down_dev != up_dev) {
  3077. /* We switch to a different core, so we put PHY into
  3078. * RESET on the old core. */
  3079. b43_put_phy_into_reset(down_dev);
  3080. }
  3081. /* Now start the new core. */
  3082. up_dev->phy.gmode = gmode;
  3083. if (prev_status >= B43_STAT_INITIALIZED) {
  3084. err = b43_wireless_core_init(up_dev);
  3085. if (err) {
  3086. b43err(wl, "Fatal: Could not initialize device for "
  3087. "selected %s-GHz band\n",
  3088. band_to_string(chan->band));
  3089. goto init_failure;
  3090. }
  3091. }
  3092. if (prev_status >= B43_STAT_STARTED) {
  3093. err = b43_wireless_core_start(up_dev);
  3094. if (err) {
  3095. b43err(wl, "Fatal: Coult not start device for "
  3096. "selected %s-GHz band\n",
  3097. band_to_string(chan->band));
  3098. b43_wireless_core_exit(up_dev);
  3099. goto init_failure;
  3100. }
  3101. }
  3102. B43_WARN_ON(b43_status(up_dev) != prev_status);
  3103. wl->current_dev = up_dev;
  3104. return 0;
  3105. init_failure:
  3106. /* Whoops, failed to init the new core. No core is operating now. */
  3107. wl->current_dev = NULL;
  3108. return err;
  3109. }
  3110. /* Write the short and long frame retry limit values. */
  3111. static void b43_set_retry_limits(struct b43_wldev *dev,
  3112. unsigned int short_retry,
  3113. unsigned int long_retry)
  3114. {
  3115. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3116. * the chip-internal counter. */
  3117. short_retry = min(short_retry, (unsigned int)0xF);
  3118. long_retry = min(long_retry, (unsigned int)0xF);
  3119. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3120. short_retry);
  3121. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3122. long_retry);
  3123. }
  3124. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  3125. {
  3126. struct b43_wl *wl = hw_to_b43_wl(hw);
  3127. struct b43_wldev *dev;
  3128. struct b43_phy *phy;
  3129. struct ieee80211_conf *conf = &hw->conf;
  3130. int antenna;
  3131. int err = 0;
  3132. mutex_lock(&wl->mutex);
  3133. /* Switch the band (if necessary). This might change the active core. */
  3134. err = b43_switch_band(wl, conf->channel);
  3135. if (err)
  3136. goto out_unlock_mutex;
  3137. dev = wl->current_dev;
  3138. phy = &dev->phy;
  3139. if (conf_is_ht(conf))
  3140. phy->is_40mhz =
  3141. (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
  3142. else
  3143. phy->is_40mhz = false;
  3144. b43_mac_suspend(dev);
  3145. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3146. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  3147. conf->long_frame_max_tx_count);
  3148. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  3149. if (!changed)
  3150. goto out_mac_enable;
  3151. /* Switch to the requested channel.
  3152. * The firmware takes care of races with the TX handler. */
  3153. if (conf->channel->hw_value != phy->channel)
  3154. b43_switch_channel(dev, conf->channel->hw_value);
  3155. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
  3156. /* Adjust the desired TX power level. */
  3157. if (conf->power_level != 0) {
  3158. if (conf->power_level != phy->desired_txpower) {
  3159. phy->desired_txpower = conf->power_level;
  3160. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  3161. B43_TXPWR_IGNORE_TSSI);
  3162. }
  3163. }
  3164. /* Antennas for RX and management frame TX. */
  3165. antenna = B43_ANTENNA_DEFAULT;
  3166. b43_mgmtframe_txantenna(dev, antenna);
  3167. antenna = B43_ANTENNA_DEFAULT;
  3168. if (phy->ops->set_rx_antenna)
  3169. phy->ops->set_rx_antenna(dev, antenna);
  3170. if (wl->radio_enabled != phy->radio_on) {
  3171. if (wl->radio_enabled) {
  3172. b43_software_rfkill(dev, false);
  3173. b43info(dev->wl, "Radio turned on by software\n");
  3174. if (!dev->radio_hw_enable) {
  3175. b43info(dev->wl, "The hardware RF-kill button "
  3176. "still turns the radio physically off. "
  3177. "Press the button to turn it on.\n");
  3178. }
  3179. } else {
  3180. b43_software_rfkill(dev, true);
  3181. b43info(dev->wl, "Radio turned off by software\n");
  3182. }
  3183. }
  3184. out_mac_enable:
  3185. b43_mac_enable(dev);
  3186. out_unlock_mutex:
  3187. mutex_unlock(&wl->mutex);
  3188. return err;
  3189. }
  3190. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3191. {
  3192. struct ieee80211_supported_band *sband =
  3193. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3194. struct ieee80211_rate *rate;
  3195. int i;
  3196. u16 basic, direct, offset, basic_offset, rateptr;
  3197. for (i = 0; i < sband->n_bitrates; i++) {
  3198. rate = &sband->bitrates[i];
  3199. if (b43_is_cck_rate(rate->hw_value)) {
  3200. direct = B43_SHM_SH_CCKDIRECT;
  3201. basic = B43_SHM_SH_CCKBASIC;
  3202. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3203. offset &= 0xF;
  3204. } else {
  3205. direct = B43_SHM_SH_OFDMDIRECT;
  3206. basic = B43_SHM_SH_OFDMBASIC;
  3207. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3208. offset &= 0xF;
  3209. }
  3210. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3211. if (b43_is_cck_rate(rate->hw_value)) {
  3212. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3213. basic_offset &= 0xF;
  3214. } else {
  3215. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3216. basic_offset &= 0xF;
  3217. }
  3218. /*
  3219. * Get the pointer that we need to point to
  3220. * from the direct map
  3221. */
  3222. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3223. direct + 2 * basic_offset);
  3224. /* and write it to the basic map */
  3225. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3226. rateptr);
  3227. }
  3228. }
  3229. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3230. struct ieee80211_vif *vif,
  3231. struct ieee80211_bss_conf *conf,
  3232. u32 changed)
  3233. {
  3234. struct b43_wl *wl = hw_to_b43_wl(hw);
  3235. struct b43_wldev *dev;
  3236. mutex_lock(&wl->mutex);
  3237. dev = wl->current_dev;
  3238. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3239. goto out_unlock_mutex;
  3240. B43_WARN_ON(wl->vif != vif);
  3241. if (changed & BSS_CHANGED_BSSID) {
  3242. if (conf->bssid)
  3243. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3244. else
  3245. memset(wl->bssid, 0, ETH_ALEN);
  3246. }
  3247. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3248. if (changed & BSS_CHANGED_BEACON &&
  3249. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3250. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3251. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3252. b43_update_templates(wl);
  3253. if (changed & BSS_CHANGED_BSSID)
  3254. b43_write_mac_bssid_templates(dev);
  3255. }
  3256. b43_mac_suspend(dev);
  3257. /* Update templates for AP/mesh mode. */
  3258. if (changed & BSS_CHANGED_BEACON_INT &&
  3259. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3260. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3261. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3262. b43_set_beacon_int(dev, conf->beacon_int);
  3263. if (changed & BSS_CHANGED_BASIC_RATES)
  3264. b43_update_basic_rates(dev, conf->basic_rates);
  3265. if (changed & BSS_CHANGED_ERP_SLOT) {
  3266. if (conf->use_short_slot)
  3267. b43_short_slot_timing_enable(dev);
  3268. else
  3269. b43_short_slot_timing_disable(dev);
  3270. }
  3271. b43_mac_enable(dev);
  3272. out_unlock_mutex:
  3273. mutex_unlock(&wl->mutex);
  3274. }
  3275. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3276. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3277. struct ieee80211_key_conf *key)
  3278. {
  3279. struct b43_wl *wl = hw_to_b43_wl(hw);
  3280. struct b43_wldev *dev;
  3281. u8 algorithm;
  3282. u8 index;
  3283. int err;
  3284. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3285. if (modparam_nohwcrypt)
  3286. return -ENOSPC; /* User disabled HW-crypto */
  3287. mutex_lock(&wl->mutex);
  3288. dev = wl->current_dev;
  3289. err = -ENODEV;
  3290. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3291. goto out_unlock;
  3292. if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
  3293. /* We don't have firmware for the crypto engine.
  3294. * Must use software-crypto. */
  3295. err = -EOPNOTSUPP;
  3296. goto out_unlock;
  3297. }
  3298. err = -EINVAL;
  3299. switch (key->cipher) {
  3300. case WLAN_CIPHER_SUITE_WEP40:
  3301. algorithm = B43_SEC_ALGO_WEP40;
  3302. break;
  3303. case WLAN_CIPHER_SUITE_WEP104:
  3304. algorithm = B43_SEC_ALGO_WEP104;
  3305. break;
  3306. case WLAN_CIPHER_SUITE_TKIP:
  3307. algorithm = B43_SEC_ALGO_TKIP;
  3308. break;
  3309. case WLAN_CIPHER_SUITE_CCMP:
  3310. algorithm = B43_SEC_ALGO_AES;
  3311. break;
  3312. default:
  3313. B43_WARN_ON(1);
  3314. goto out_unlock;
  3315. }
  3316. index = (u8) (key->keyidx);
  3317. if (index > 3)
  3318. goto out_unlock;
  3319. switch (cmd) {
  3320. case SET_KEY:
  3321. if (algorithm == B43_SEC_ALGO_TKIP &&
  3322. (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
  3323. !modparam_hwtkip)) {
  3324. /* We support only pairwise key */
  3325. err = -EOPNOTSUPP;
  3326. goto out_unlock;
  3327. }
  3328. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3329. if (WARN_ON(!sta)) {
  3330. err = -EOPNOTSUPP;
  3331. goto out_unlock;
  3332. }
  3333. /* Pairwise key with an assigned MAC address. */
  3334. err = b43_key_write(dev, -1, algorithm,
  3335. key->key, key->keylen,
  3336. sta->addr, key);
  3337. } else {
  3338. /* Group key */
  3339. err = b43_key_write(dev, index, algorithm,
  3340. key->key, key->keylen, NULL, key);
  3341. }
  3342. if (err)
  3343. goto out_unlock;
  3344. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3345. algorithm == B43_SEC_ALGO_WEP104) {
  3346. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3347. } else {
  3348. b43_hf_write(dev,
  3349. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3350. }
  3351. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3352. if (algorithm == B43_SEC_ALGO_TKIP)
  3353. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  3354. break;
  3355. case DISABLE_KEY: {
  3356. err = b43_key_clear(dev, key->hw_key_idx);
  3357. if (err)
  3358. goto out_unlock;
  3359. break;
  3360. }
  3361. default:
  3362. B43_WARN_ON(1);
  3363. }
  3364. out_unlock:
  3365. if (!err) {
  3366. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3367. "mac: %pM\n",
  3368. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3369. sta ? sta->addr : bcast_addr);
  3370. b43_dump_keymemory(dev);
  3371. }
  3372. mutex_unlock(&wl->mutex);
  3373. return err;
  3374. }
  3375. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3376. unsigned int changed, unsigned int *fflags,
  3377. u64 multicast)
  3378. {
  3379. struct b43_wl *wl = hw_to_b43_wl(hw);
  3380. struct b43_wldev *dev;
  3381. mutex_lock(&wl->mutex);
  3382. dev = wl->current_dev;
  3383. if (!dev) {
  3384. *fflags = 0;
  3385. goto out_unlock;
  3386. }
  3387. *fflags &= FIF_PROMISC_IN_BSS |
  3388. FIF_ALLMULTI |
  3389. FIF_FCSFAIL |
  3390. FIF_PLCPFAIL |
  3391. FIF_CONTROL |
  3392. FIF_OTHER_BSS |
  3393. FIF_BCN_PRBRESP_PROMISC;
  3394. changed &= FIF_PROMISC_IN_BSS |
  3395. FIF_ALLMULTI |
  3396. FIF_FCSFAIL |
  3397. FIF_PLCPFAIL |
  3398. FIF_CONTROL |
  3399. FIF_OTHER_BSS |
  3400. FIF_BCN_PRBRESP_PROMISC;
  3401. wl->filter_flags = *fflags;
  3402. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3403. b43_adjust_opmode(dev);
  3404. out_unlock:
  3405. mutex_unlock(&wl->mutex);
  3406. }
  3407. /* Locking: wl->mutex
  3408. * Returns the current dev. This might be different from the passed in dev,
  3409. * because the core might be gone away while we unlocked the mutex. */
  3410. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
  3411. {
  3412. struct b43_wl *wl = dev->wl;
  3413. struct b43_wldev *orig_dev;
  3414. u32 mask;
  3415. redo:
  3416. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3417. return dev;
  3418. /* Cancel work. Unlock to avoid deadlocks. */
  3419. mutex_unlock(&wl->mutex);
  3420. cancel_delayed_work_sync(&dev->periodic_work);
  3421. cancel_work_sync(&wl->tx_work);
  3422. mutex_lock(&wl->mutex);
  3423. dev = wl->current_dev;
  3424. if (!dev || b43_status(dev) < B43_STAT_STARTED) {
  3425. /* Whoops, aliens ate up the device while we were unlocked. */
  3426. return dev;
  3427. }
  3428. /* Disable interrupts on the device. */
  3429. b43_set_status(dev, B43_STAT_INITIALIZED);
  3430. if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
  3431. /* wl->mutex is locked. That is enough. */
  3432. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3433. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3434. } else {
  3435. spin_lock_irq(&wl->hardirq_lock);
  3436. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3437. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3438. spin_unlock_irq(&wl->hardirq_lock);
  3439. }
  3440. /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
  3441. orig_dev = dev;
  3442. mutex_unlock(&wl->mutex);
  3443. if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
  3444. b43_sdio_free_irq(dev);
  3445. } else {
  3446. synchronize_irq(dev->dev->irq);
  3447. free_irq(dev->dev->irq, dev);
  3448. }
  3449. mutex_lock(&wl->mutex);
  3450. dev = wl->current_dev;
  3451. if (!dev)
  3452. return dev;
  3453. if (dev != orig_dev) {
  3454. if (b43_status(dev) >= B43_STAT_STARTED)
  3455. goto redo;
  3456. return dev;
  3457. }
  3458. mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  3459. B43_WARN_ON(mask != 0xFFFFFFFF && mask);
  3460. /* Drain the TX queue */
  3461. while (skb_queue_len(&wl->tx_queue))
  3462. dev_kfree_skb(skb_dequeue(&wl->tx_queue));
  3463. b43_mac_suspend(dev);
  3464. b43_leds_exit(dev);
  3465. b43dbg(wl, "Wireless interface stopped\n");
  3466. return dev;
  3467. }
  3468. /* Locking: wl->mutex */
  3469. static int b43_wireless_core_start(struct b43_wldev *dev)
  3470. {
  3471. int err;
  3472. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3473. drain_txstatus_queue(dev);
  3474. if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
  3475. err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
  3476. if (err) {
  3477. b43err(dev->wl, "Cannot request SDIO IRQ\n");
  3478. goto out;
  3479. }
  3480. } else {
  3481. err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
  3482. b43_interrupt_thread_handler,
  3483. IRQF_SHARED, KBUILD_MODNAME, dev);
  3484. if (err) {
  3485. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  3486. goto out;
  3487. }
  3488. }
  3489. /* We are ready to run. */
  3490. ieee80211_wake_queues(dev->wl->hw);
  3491. b43_set_status(dev, B43_STAT_STARTED);
  3492. /* Start data flow (TX/RX). */
  3493. b43_mac_enable(dev);
  3494. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3495. /* Start maintenance work */
  3496. b43_periodic_tasks_setup(dev);
  3497. b43_leds_init(dev);
  3498. b43dbg(dev->wl, "Wireless interface started\n");
  3499. out:
  3500. return err;
  3501. }
  3502. /* Get PHY and RADIO versioning numbers */
  3503. static int b43_phy_versioning(struct b43_wldev *dev)
  3504. {
  3505. struct b43_phy *phy = &dev->phy;
  3506. u32 tmp;
  3507. u8 analog_type;
  3508. u8 phy_type;
  3509. u8 phy_rev;
  3510. u16 radio_manuf;
  3511. u16 radio_ver;
  3512. u16 radio_rev;
  3513. int unsupported = 0;
  3514. /* Get PHY versioning */
  3515. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3516. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3517. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3518. phy_rev = (tmp & B43_PHYVER_VERSION);
  3519. switch (phy_type) {
  3520. case B43_PHYTYPE_A:
  3521. if (phy_rev >= 4)
  3522. unsupported = 1;
  3523. break;
  3524. case B43_PHYTYPE_B:
  3525. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3526. && phy_rev != 7)
  3527. unsupported = 1;
  3528. break;
  3529. case B43_PHYTYPE_G:
  3530. if (phy_rev > 9)
  3531. unsupported = 1;
  3532. break;
  3533. #ifdef CONFIG_B43_PHY_N
  3534. case B43_PHYTYPE_N:
  3535. if (phy_rev > 9)
  3536. unsupported = 1;
  3537. break;
  3538. #endif
  3539. #ifdef CONFIG_B43_PHY_LP
  3540. case B43_PHYTYPE_LP:
  3541. if (phy_rev > 2)
  3542. unsupported = 1;
  3543. break;
  3544. #endif
  3545. default:
  3546. unsupported = 1;
  3547. };
  3548. if (unsupported) {
  3549. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3550. "(Analog %u, Type %u, Revision %u)\n",
  3551. analog_type, phy_type, phy_rev);
  3552. return -EOPNOTSUPP;
  3553. }
  3554. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3555. analog_type, phy_type, phy_rev);
  3556. /* Get RADIO versioning */
  3557. if (dev->dev->bus->chip_id == 0x4317) {
  3558. if (dev->dev->bus->chip_rev == 0)
  3559. tmp = 0x3205017F;
  3560. else if (dev->dev->bus->chip_rev == 1)
  3561. tmp = 0x4205017F;
  3562. else
  3563. tmp = 0x5205017F;
  3564. } else {
  3565. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3566. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3567. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3568. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  3569. }
  3570. radio_manuf = (tmp & 0x00000FFF);
  3571. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3572. radio_rev = (tmp & 0xF0000000) >> 28;
  3573. if (radio_manuf != 0x17F /* Broadcom */)
  3574. unsupported = 1;
  3575. switch (phy_type) {
  3576. case B43_PHYTYPE_A:
  3577. if (radio_ver != 0x2060)
  3578. unsupported = 1;
  3579. if (radio_rev != 1)
  3580. unsupported = 1;
  3581. if (radio_manuf != 0x17F)
  3582. unsupported = 1;
  3583. break;
  3584. case B43_PHYTYPE_B:
  3585. if ((radio_ver & 0xFFF0) != 0x2050)
  3586. unsupported = 1;
  3587. break;
  3588. case B43_PHYTYPE_G:
  3589. if (radio_ver != 0x2050)
  3590. unsupported = 1;
  3591. break;
  3592. case B43_PHYTYPE_N:
  3593. if (radio_ver != 0x2055 && radio_ver != 0x2056)
  3594. unsupported = 1;
  3595. break;
  3596. case B43_PHYTYPE_LP:
  3597. if (radio_ver != 0x2062 && radio_ver != 0x2063)
  3598. unsupported = 1;
  3599. break;
  3600. default:
  3601. B43_WARN_ON(1);
  3602. }
  3603. if (unsupported) {
  3604. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3605. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3606. radio_manuf, radio_ver, radio_rev);
  3607. return -EOPNOTSUPP;
  3608. }
  3609. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3610. radio_manuf, radio_ver, radio_rev);
  3611. phy->radio_manuf = radio_manuf;
  3612. phy->radio_ver = radio_ver;
  3613. phy->radio_rev = radio_rev;
  3614. phy->analog = analog_type;
  3615. phy->type = phy_type;
  3616. phy->rev = phy_rev;
  3617. return 0;
  3618. }
  3619. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3620. struct b43_phy *phy)
  3621. {
  3622. phy->hardware_power_control = !!modparam_hwpctl;
  3623. phy->next_txpwr_check_time = jiffies;
  3624. /* PHY TX errors counter. */
  3625. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3626. #if B43_DEBUG
  3627. phy->phy_locked = 0;
  3628. phy->radio_locked = 0;
  3629. #endif
  3630. }
  3631. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3632. {
  3633. dev->dfq_valid = 0;
  3634. /* Assume the radio is enabled. If it's not enabled, the state will
  3635. * immediately get fixed on the first periodic work run. */
  3636. dev->radio_hw_enable = 1;
  3637. /* Stats */
  3638. memset(&dev->stats, 0, sizeof(dev->stats));
  3639. setup_struct_phy_for_init(dev, &dev->phy);
  3640. /* IRQ related flags */
  3641. dev->irq_reason = 0;
  3642. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3643. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  3644. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  3645. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  3646. dev->mac_suspended = 1;
  3647. /* Noise calculation context */
  3648. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3649. }
  3650. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3651. {
  3652. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  3653. u64 hf;
  3654. if (!modparam_btcoex)
  3655. return;
  3656. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3657. return;
  3658. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3659. return;
  3660. hf = b43_hf_read(dev);
  3661. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3662. hf |= B43_HF_BTCOEXALT;
  3663. else
  3664. hf |= B43_HF_BTCOEX;
  3665. b43_hf_write(dev, hf);
  3666. }
  3667. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3668. {
  3669. if (!modparam_btcoex)
  3670. return;
  3671. //TODO
  3672. }
  3673. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3674. {
  3675. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3676. struct ssb_bus *bus = dev->dev->bus;
  3677. u32 tmp;
  3678. if (bus->pcicore.dev &&
  3679. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  3680. bus->pcicore.dev->id.revision <= 5) {
  3681. /* IMCFGLO timeouts workaround. */
  3682. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  3683. switch (bus->bustype) {
  3684. case SSB_BUSTYPE_PCI:
  3685. case SSB_BUSTYPE_PCMCIA:
  3686. tmp &= ~SSB_IMCFGLO_REQTO;
  3687. tmp &= ~SSB_IMCFGLO_SERTO;
  3688. tmp |= 0x32;
  3689. break;
  3690. case SSB_BUSTYPE_SSB:
  3691. tmp &= ~SSB_IMCFGLO_REQTO;
  3692. tmp &= ~SSB_IMCFGLO_SERTO;
  3693. tmp |= 0x53;
  3694. break;
  3695. default:
  3696. break;
  3697. }
  3698. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  3699. }
  3700. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  3701. }
  3702. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3703. {
  3704. u16 pu_delay;
  3705. /* The time value is in microseconds. */
  3706. if (dev->phy.type == B43_PHYTYPE_A)
  3707. pu_delay = 3700;
  3708. else
  3709. pu_delay = 1050;
  3710. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  3711. pu_delay = 500;
  3712. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3713. pu_delay = max(pu_delay, (u16)2400);
  3714. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3715. }
  3716. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3717. static void b43_set_pretbtt(struct b43_wldev *dev)
  3718. {
  3719. u16 pretbtt;
  3720. /* The time value is in microseconds. */
  3721. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  3722. pretbtt = 2;
  3723. } else {
  3724. if (dev->phy.type == B43_PHYTYPE_A)
  3725. pretbtt = 120;
  3726. else
  3727. pretbtt = 250;
  3728. }
  3729. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3730. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3731. }
  3732. /* Shutdown a wireless core */
  3733. /* Locking: wl->mutex */
  3734. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3735. {
  3736. u32 macctl;
  3737. B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
  3738. if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
  3739. return;
  3740. /* Unregister HW RNG driver */
  3741. b43_rng_exit(dev->wl);
  3742. b43_set_status(dev, B43_STAT_UNINIT);
  3743. /* Stop the microcode PSM. */
  3744. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3745. macctl &= ~B43_MACCTL_PSM_RUN;
  3746. macctl |= B43_MACCTL_PSM_JMP0;
  3747. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3748. b43_dma_free(dev);
  3749. b43_pio_free(dev);
  3750. b43_chip_exit(dev);
  3751. dev->phy.ops->switch_analog(dev, 0);
  3752. if (dev->wl->current_beacon) {
  3753. dev_kfree_skb_any(dev->wl->current_beacon);
  3754. dev->wl->current_beacon = NULL;
  3755. }
  3756. ssb_device_disable(dev->dev, 0);
  3757. ssb_bus_may_powerdown(dev->dev->bus);
  3758. }
  3759. /* Initialize a wireless core */
  3760. static int b43_wireless_core_init(struct b43_wldev *dev)
  3761. {
  3762. struct ssb_bus *bus = dev->dev->bus;
  3763. struct ssb_sprom *sprom = &bus->sprom;
  3764. struct b43_phy *phy = &dev->phy;
  3765. int err;
  3766. u64 hf;
  3767. u32 tmp;
  3768. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3769. err = ssb_bus_powerup(bus, 0);
  3770. if (err)
  3771. goto out;
  3772. if (!ssb_device_is_enabled(dev->dev)) {
  3773. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  3774. b43_wireless_core_reset(dev, tmp);
  3775. }
  3776. /* Reset all data structures. */
  3777. setup_struct_wldev_for_init(dev);
  3778. phy->ops->prepare_structs(dev);
  3779. /* Enable IRQ routing to this device. */
  3780. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  3781. b43_imcfglo_timeouts_workaround(dev);
  3782. b43_bluetooth_coext_disable(dev);
  3783. if (phy->ops->prepare_hardware) {
  3784. err = phy->ops->prepare_hardware(dev);
  3785. if (err)
  3786. goto err_busdown;
  3787. }
  3788. err = b43_chip_init(dev);
  3789. if (err)
  3790. goto err_busdown;
  3791. b43_shm_write16(dev, B43_SHM_SHARED,
  3792. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  3793. hf = b43_hf_read(dev);
  3794. if (phy->type == B43_PHYTYPE_G) {
  3795. hf |= B43_HF_SYMW;
  3796. if (phy->rev == 1)
  3797. hf |= B43_HF_GDCW;
  3798. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  3799. hf |= B43_HF_OFDMPABOOST;
  3800. }
  3801. if (phy->radio_ver == 0x2050) {
  3802. if (phy->radio_rev == 6)
  3803. hf |= B43_HF_4318TSSI;
  3804. if (phy->radio_rev < 6)
  3805. hf |= B43_HF_VCORECALC;
  3806. }
  3807. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  3808. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  3809. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3810. if ((bus->bustype == SSB_BUSTYPE_PCI) &&
  3811. (bus->pcicore.dev->id.revision <= 10))
  3812. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  3813. #endif
  3814. hf &= ~B43_HF_SKCFPUP;
  3815. b43_hf_write(dev, hf);
  3816. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  3817. B43_DEFAULT_LONG_RETRY_LIMIT);
  3818. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  3819. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  3820. /* Disable sending probe responses from firmware.
  3821. * Setting the MaxTime to one usec will always trigger
  3822. * a timeout, so we never send any probe resp.
  3823. * A timeout of zero is infinite. */
  3824. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  3825. b43_rate_memory_init(dev);
  3826. b43_set_phytxctl_defaults(dev);
  3827. /* Minimum Contention Window */
  3828. if (phy->type == B43_PHYTYPE_B)
  3829. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  3830. else
  3831. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  3832. /* Maximum Contention Window */
  3833. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  3834. if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) ||
  3835. (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) ||
  3836. dev->use_pio) {
  3837. dev->__using_pio_transfers = 1;
  3838. err = b43_pio_init(dev);
  3839. } else {
  3840. dev->__using_pio_transfers = 0;
  3841. err = b43_dma_init(dev);
  3842. }
  3843. if (err)
  3844. goto err_chip_exit;
  3845. b43_qos_init(dev);
  3846. b43_set_synth_pu_delay(dev, 1);
  3847. b43_bluetooth_coext_enable(dev);
  3848. ssb_bus_powerup(bus, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  3849. b43_upload_card_macaddress(dev);
  3850. b43_security_init(dev);
  3851. ieee80211_wake_queues(dev->wl->hw);
  3852. b43_set_status(dev, B43_STAT_INITIALIZED);
  3853. /* Register HW RNG driver */
  3854. b43_rng_init(dev->wl);
  3855. out:
  3856. return err;
  3857. err_chip_exit:
  3858. b43_chip_exit(dev);
  3859. err_busdown:
  3860. ssb_bus_may_powerdown(bus);
  3861. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3862. return err;
  3863. }
  3864. static int b43_op_add_interface(struct ieee80211_hw *hw,
  3865. struct ieee80211_vif *vif)
  3866. {
  3867. struct b43_wl *wl = hw_to_b43_wl(hw);
  3868. struct b43_wldev *dev;
  3869. int err = -EOPNOTSUPP;
  3870. /* TODO: allow WDS/AP devices to coexist */
  3871. if (vif->type != NL80211_IFTYPE_AP &&
  3872. vif->type != NL80211_IFTYPE_MESH_POINT &&
  3873. vif->type != NL80211_IFTYPE_STATION &&
  3874. vif->type != NL80211_IFTYPE_WDS &&
  3875. vif->type != NL80211_IFTYPE_ADHOC)
  3876. return -EOPNOTSUPP;
  3877. mutex_lock(&wl->mutex);
  3878. if (wl->operating)
  3879. goto out_mutex_unlock;
  3880. b43dbg(wl, "Adding Interface type %d\n", vif->type);
  3881. dev = wl->current_dev;
  3882. wl->operating = 1;
  3883. wl->vif = vif;
  3884. wl->if_type = vif->type;
  3885. memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
  3886. b43_adjust_opmode(dev);
  3887. b43_set_pretbtt(dev);
  3888. b43_set_synth_pu_delay(dev, 0);
  3889. b43_upload_card_macaddress(dev);
  3890. err = 0;
  3891. out_mutex_unlock:
  3892. mutex_unlock(&wl->mutex);
  3893. return err;
  3894. }
  3895. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  3896. struct ieee80211_vif *vif)
  3897. {
  3898. struct b43_wl *wl = hw_to_b43_wl(hw);
  3899. struct b43_wldev *dev = wl->current_dev;
  3900. b43dbg(wl, "Removing Interface type %d\n", vif->type);
  3901. mutex_lock(&wl->mutex);
  3902. B43_WARN_ON(!wl->operating);
  3903. B43_WARN_ON(wl->vif != vif);
  3904. wl->vif = NULL;
  3905. wl->operating = 0;
  3906. b43_adjust_opmode(dev);
  3907. memset(wl->mac_addr, 0, ETH_ALEN);
  3908. b43_upload_card_macaddress(dev);
  3909. mutex_unlock(&wl->mutex);
  3910. }
  3911. static int b43_op_start(struct ieee80211_hw *hw)
  3912. {
  3913. struct b43_wl *wl = hw_to_b43_wl(hw);
  3914. struct b43_wldev *dev = wl->current_dev;
  3915. int did_init = 0;
  3916. int err = 0;
  3917. /* Kill all old instance specific information to make sure
  3918. * the card won't use it in the short timeframe between start
  3919. * and mac80211 reconfiguring it. */
  3920. memset(wl->bssid, 0, ETH_ALEN);
  3921. memset(wl->mac_addr, 0, ETH_ALEN);
  3922. wl->filter_flags = 0;
  3923. wl->radiotap_enabled = 0;
  3924. b43_qos_clear(wl);
  3925. wl->beacon0_uploaded = 0;
  3926. wl->beacon1_uploaded = 0;
  3927. wl->beacon_templates_virgin = 1;
  3928. wl->radio_enabled = 1;
  3929. mutex_lock(&wl->mutex);
  3930. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3931. err = b43_wireless_core_init(dev);
  3932. if (err)
  3933. goto out_mutex_unlock;
  3934. did_init = 1;
  3935. }
  3936. if (b43_status(dev) < B43_STAT_STARTED) {
  3937. err = b43_wireless_core_start(dev);
  3938. if (err) {
  3939. if (did_init)
  3940. b43_wireless_core_exit(dev);
  3941. goto out_mutex_unlock;
  3942. }
  3943. }
  3944. /* XXX: only do if device doesn't support rfkill irq */
  3945. wiphy_rfkill_start_polling(hw->wiphy);
  3946. out_mutex_unlock:
  3947. mutex_unlock(&wl->mutex);
  3948. return err;
  3949. }
  3950. static void b43_op_stop(struct ieee80211_hw *hw)
  3951. {
  3952. struct b43_wl *wl = hw_to_b43_wl(hw);
  3953. struct b43_wldev *dev = wl->current_dev;
  3954. cancel_work_sync(&(wl->beacon_update_trigger));
  3955. mutex_lock(&wl->mutex);
  3956. if (b43_status(dev) >= B43_STAT_STARTED) {
  3957. dev = b43_wireless_core_stop(dev);
  3958. if (!dev)
  3959. goto out_unlock;
  3960. }
  3961. b43_wireless_core_exit(dev);
  3962. wl->radio_enabled = 0;
  3963. out_unlock:
  3964. mutex_unlock(&wl->mutex);
  3965. cancel_work_sync(&(wl->txpower_adjust_work));
  3966. }
  3967. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  3968. struct ieee80211_sta *sta, bool set)
  3969. {
  3970. struct b43_wl *wl = hw_to_b43_wl(hw);
  3971. /* FIXME: add locking */
  3972. b43_update_templates(wl);
  3973. return 0;
  3974. }
  3975. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  3976. struct ieee80211_vif *vif,
  3977. enum sta_notify_cmd notify_cmd,
  3978. struct ieee80211_sta *sta)
  3979. {
  3980. struct b43_wl *wl = hw_to_b43_wl(hw);
  3981. B43_WARN_ON(!vif || wl->vif != vif);
  3982. }
  3983. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
  3984. {
  3985. struct b43_wl *wl = hw_to_b43_wl(hw);
  3986. struct b43_wldev *dev;
  3987. mutex_lock(&wl->mutex);
  3988. dev = wl->current_dev;
  3989. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  3990. /* Disable CFP update during scan on other channels. */
  3991. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  3992. }
  3993. mutex_unlock(&wl->mutex);
  3994. }
  3995. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
  3996. {
  3997. struct b43_wl *wl = hw_to_b43_wl(hw);
  3998. struct b43_wldev *dev;
  3999. mutex_lock(&wl->mutex);
  4000. dev = wl->current_dev;
  4001. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4002. /* Re-enable CFP update. */
  4003. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  4004. }
  4005. mutex_unlock(&wl->mutex);
  4006. }
  4007. static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
  4008. struct survey_info *survey)
  4009. {
  4010. struct b43_wl *wl = hw_to_b43_wl(hw);
  4011. struct b43_wldev *dev = wl->current_dev;
  4012. struct ieee80211_conf *conf = &hw->conf;
  4013. if (idx != 0)
  4014. return -ENOENT;
  4015. survey->channel = conf->channel;
  4016. survey->filled = SURVEY_INFO_NOISE_DBM;
  4017. survey->noise = dev->stats.link_noise;
  4018. return 0;
  4019. }
  4020. static const struct ieee80211_ops b43_hw_ops = {
  4021. .tx = b43_op_tx,
  4022. .conf_tx = b43_op_conf_tx,
  4023. .add_interface = b43_op_add_interface,
  4024. .remove_interface = b43_op_remove_interface,
  4025. .config = b43_op_config,
  4026. .bss_info_changed = b43_op_bss_info_changed,
  4027. .configure_filter = b43_op_configure_filter,
  4028. .set_key = b43_op_set_key,
  4029. .update_tkip_key = b43_op_update_tkip_key,
  4030. .get_stats = b43_op_get_stats,
  4031. .get_tsf = b43_op_get_tsf,
  4032. .set_tsf = b43_op_set_tsf,
  4033. .start = b43_op_start,
  4034. .stop = b43_op_stop,
  4035. .set_tim = b43_op_beacon_set_tim,
  4036. .sta_notify = b43_op_sta_notify,
  4037. .sw_scan_start = b43_op_sw_scan_start_notifier,
  4038. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  4039. .get_survey = b43_op_get_survey,
  4040. .rfkill_poll = b43_rfkill_poll,
  4041. };
  4042. /* Hard-reset the chip. Do not call this directly.
  4043. * Use b43_controller_restart()
  4044. */
  4045. static void b43_chip_reset(struct work_struct *work)
  4046. {
  4047. struct b43_wldev *dev =
  4048. container_of(work, struct b43_wldev, restart_work);
  4049. struct b43_wl *wl = dev->wl;
  4050. int err = 0;
  4051. int prev_status;
  4052. mutex_lock(&wl->mutex);
  4053. prev_status = b43_status(dev);
  4054. /* Bring the device down... */
  4055. if (prev_status >= B43_STAT_STARTED) {
  4056. dev = b43_wireless_core_stop(dev);
  4057. if (!dev) {
  4058. err = -ENODEV;
  4059. goto out;
  4060. }
  4061. }
  4062. if (prev_status >= B43_STAT_INITIALIZED)
  4063. b43_wireless_core_exit(dev);
  4064. /* ...and up again. */
  4065. if (prev_status >= B43_STAT_INITIALIZED) {
  4066. err = b43_wireless_core_init(dev);
  4067. if (err)
  4068. goto out;
  4069. }
  4070. if (prev_status >= B43_STAT_STARTED) {
  4071. err = b43_wireless_core_start(dev);
  4072. if (err) {
  4073. b43_wireless_core_exit(dev);
  4074. goto out;
  4075. }
  4076. }
  4077. out:
  4078. if (err)
  4079. wl->current_dev = NULL; /* Failed to init the dev. */
  4080. mutex_unlock(&wl->mutex);
  4081. if (err)
  4082. b43err(wl, "Controller restart FAILED\n");
  4083. else
  4084. b43info(wl, "Controller restarted\n");
  4085. }
  4086. static int b43_setup_bands(struct b43_wldev *dev,
  4087. bool have_2ghz_phy, bool have_5ghz_phy)
  4088. {
  4089. struct ieee80211_hw *hw = dev->wl->hw;
  4090. if (have_2ghz_phy)
  4091. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  4092. if (dev->phy.type == B43_PHYTYPE_N) {
  4093. if (have_5ghz_phy)
  4094. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  4095. } else {
  4096. if (have_5ghz_phy)
  4097. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  4098. }
  4099. dev->phy.supports_2ghz = have_2ghz_phy;
  4100. dev->phy.supports_5ghz = have_5ghz_phy;
  4101. return 0;
  4102. }
  4103. static void b43_wireless_core_detach(struct b43_wldev *dev)
  4104. {
  4105. /* We release firmware that late to not be required to re-request
  4106. * is all the time when we reinit the core. */
  4107. b43_release_firmware(dev);
  4108. b43_phy_free(dev);
  4109. }
  4110. static int b43_wireless_core_attach(struct b43_wldev *dev)
  4111. {
  4112. struct b43_wl *wl = dev->wl;
  4113. struct ssb_bus *bus = dev->dev->bus;
  4114. struct pci_dev *pdev = (bus->bustype == SSB_BUSTYPE_PCI) ? bus->host_pci : NULL;
  4115. int err;
  4116. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  4117. u32 tmp;
  4118. /* Do NOT do any device initialization here.
  4119. * Do it in wireless_core_init() instead.
  4120. * This function is for gathering basic information about the HW, only.
  4121. * Also some structs may be set up here. But most likely you want to have
  4122. * that in core_init(), too.
  4123. */
  4124. err = ssb_bus_powerup(bus, 0);
  4125. if (err) {
  4126. b43err(wl, "Bus powerup failed\n");
  4127. goto out;
  4128. }
  4129. /* Get the PHY type. */
  4130. if (dev->dev->id.revision >= 5) {
  4131. u32 tmshigh;
  4132. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  4133. have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
  4134. have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
  4135. } else
  4136. B43_WARN_ON(1);
  4137. dev->phy.gmode = have_2ghz_phy;
  4138. dev->phy.radio_on = 1;
  4139. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  4140. b43_wireless_core_reset(dev, tmp);
  4141. err = b43_phy_versioning(dev);
  4142. if (err)
  4143. goto err_powerdown;
  4144. /* Check if this device supports multiband. */
  4145. if (!pdev ||
  4146. (pdev->device != 0x4312 &&
  4147. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  4148. /* No multiband support. */
  4149. have_2ghz_phy = 0;
  4150. have_5ghz_phy = 0;
  4151. switch (dev->phy.type) {
  4152. case B43_PHYTYPE_A:
  4153. have_5ghz_phy = 1;
  4154. break;
  4155. case B43_PHYTYPE_LP: //FIXME not always!
  4156. #if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
  4157. have_5ghz_phy = 1;
  4158. #endif
  4159. case B43_PHYTYPE_G:
  4160. case B43_PHYTYPE_N:
  4161. have_2ghz_phy = 1;
  4162. break;
  4163. default:
  4164. B43_WARN_ON(1);
  4165. }
  4166. }
  4167. if (dev->phy.type == B43_PHYTYPE_A) {
  4168. /* FIXME */
  4169. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  4170. err = -EOPNOTSUPP;
  4171. goto err_powerdown;
  4172. }
  4173. if (1 /* disable A-PHY */) {
  4174. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  4175. if (dev->phy.type != B43_PHYTYPE_N &&
  4176. dev->phy.type != B43_PHYTYPE_LP) {
  4177. have_2ghz_phy = 1;
  4178. have_5ghz_phy = 0;
  4179. }
  4180. }
  4181. err = b43_phy_allocate(dev);
  4182. if (err)
  4183. goto err_powerdown;
  4184. dev->phy.gmode = have_2ghz_phy;
  4185. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  4186. b43_wireless_core_reset(dev, tmp);
  4187. err = b43_validate_chipaccess(dev);
  4188. if (err)
  4189. goto err_phy_free;
  4190. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  4191. if (err)
  4192. goto err_phy_free;
  4193. /* Now set some default "current_dev" */
  4194. if (!wl->current_dev)
  4195. wl->current_dev = dev;
  4196. INIT_WORK(&dev->restart_work, b43_chip_reset);
  4197. dev->phy.ops->switch_analog(dev, 0);
  4198. ssb_device_disable(dev->dev, 0);
  4199. ssb_bus_may_powerdown(bus);
  4200. out:
  4201. return err;
  4202. err_phy_free:
  4203. b43_phy_free(dev);
  4204. err_powerdown:
  4205. ssb_bus_may_powerdown(bus);
  4206. return err;
  4207. }
  4208. static void b43_one_core_detach(struct ssb_device *dev)
  4209. {
  4210. struct b43_wldev *wldev;
  4211. struct b43_wl *wl;
  4212. /* Do not cancel ieee80211-workqueue based work here.
  4213. * See comment in b43_remove(). */
  4214. wldev = ssb_get_drvdata(dev);
  4215. wl = wldev->wl;
  4216. b43_debugfs_remove_device(wldev);
  4217. b43_wireless_core_detach(wldev);
  4218. list_del(&wldev->list);
  4219. wl->nr_devs--;
  4220. ssb_set_drvdata(dev, NULL);
  4221. kfree(wldev);
  4222. }
  4223. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  4224. {
  4225. struct b43_wldev *wldev;
  4226. struct pci_dev *pdev;
  4227. int err = -ENOMEM;
  4228. if (!list_empty(&wl->devlist)) {
  4229. /* We are not the first core on this chip. */
  4230. pdev = (dev->bus->bustype == SSB_BUSTYPE_PCI) ? dev->bus->host_pci : NULL;
  4231. /* Only special chips support more than one wireless
  4232. * core, although some of the other chips have more than
  4233. * one wireless core as well. Check for this and
  4234. * bail out early.
  4235. */
  4236. if (!pdev ||
  4237. ((pdev->device != 0x4321) &&
  4238. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  4239. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  4240. return -ENODEV;
  4241. }
  4242. }
  4243. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4244. if (!wldev)
  4245. goto out;
  4246. wldev->use_pio = b43_modparam_pio;
  4247. wldev->dev = dev;
  4248. wldev->wl = wl;
  4249. b43_set_status(wldev, B43_STAT_UNINIT);
  4250. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4251. INIT_LIST_HEAD(&wldev->list);
  4252. err = b43_wireless_core_attach(wldev);
  4253. if (err)
  4254. goto err_kfree_wldev;
  4255. list_add(&wldev->list, &wl->devlist);
  4256. wl->nr_devs++;
  4257. ssb_set_drvdata(dev, wldev);
  4258. b43_debugfs_add_device(wldev);
  4259. out:
  4260. return err;
  4261. err_kfree_wldev:
  4262. kfree(wldev);
  4263. return err;
  4264. }
  4265. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4266. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4267. (pdev->device == _device) && \
  4268. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4269. (pdev->subsystem_device == _subdevice) )
  4270. static void b43_sprom_fixup(struct ssb_bus *bus)
  4271. {
  4272. struct pci_dev *pdev;
  4273. /* boardflags workarounds */
  4274. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4275. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  4276. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4277. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4278. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  4279. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4280. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4281. pdev = bus->host_pci;
  4282. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4283. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4284. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4285. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4286. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4287. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4288. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4289. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4290. }
  4291. }
  4292. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  4293. {
  4294. struct ieee80211_hw *hw = wl->hw;
  4295. ssb_set_devtypedata(dev, NULL);
  4296. ieee80211_free_hw(hw);
  4297. }
  4298. static int b43_wireless_init(struct ssb_device *dev)
  4299. {
  4300. struct ssb_sprom *sprom = &dev->bus->sprom;
  4301. struct ieee80211_hw *hw;
  4302. struct b43_wl *wl;
  4303. int err = -ENOMEM;
  4304. b43_sprom_fixup(dev->bus);
  4305. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4306. if (!hw) {
  4307. b43err(NULL, "Could not allocate ieee80211 device\n");
  4308. goto out;
  4309. }
  4310. wl = hw_to_b43_wl(hw);
  4311. /* fill hw info */
  4312. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  4313. IEEE80211_HW_SIGNAL_DBM;
  4314. hw->wiphy->interface_modes =
  4315. BIT(NL80211_IFTYPE_AP) |
  4316. BIT(NL80211_IFTYPE_MESH_POINT) |
  4317. BIT(NL80211_IFTYPE_STATION) |
  4318. BIT(NL80211_IFTYPE_WDS) |
  4319. BIT(NL80211_IFTYPE_ADHOC);
  4320. hw->queues = modparam_qos ? 4 : 1;
  4321. wl->mac80211_initially_registered_queues = hw->queues;
  4322. hw->max_rates = 2;
  4323. SET_IEEE80211_DEV(hw, dev->dev);
  4324. if (is_valid_ether_addr(sprom->et1mac))
  4325. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4326. else
  4327. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4328. /* Initialize struct b43_wl */
  4329. wl->hw = hw;
  4330. mutex_init(&wl->mutex);
  4331. spin_lock_init(&wl->hardirq_lock);
  4332. INIT_LIST_HEAD(&wl->devlist);
  4333. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4334. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4335. INIT_WORK(&wl->tx_work, b43_tx_work);
  4336. skb_queue_head_init(&wl->tx_queue);
  4337. ssb_set_devtypedata(dev, wl);
  4338. b43info(wl, "Broadcom %04X WLAN found (core revision %u)\n",
  4339. dev->bus->chip_id, dev->id.revision);
  4340. err = 0;
  4341. out:
  4342. return err;
  4343. }
  4344. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  4345. {
  4346. struct b43_wl *wl;
  4347. int err;
  4348. int first = 0;
  4349. wl = ssb_get_devtypedata(dev);
  4350. if (!wl) {
  4351. /* Probing the first core. Must setup common struct b43_wl */
  4352. first = 1;
  4353. err = b43_wireless_init(dev);
  4354. if (err)
  4355. goto out;
  4356. wl = ssb_get_devtypedata(dev);
  4357. B43_WARN_ON(!wl);
  4358. }
  4359. err = b43_one_core_attach(dev, wl);
  4360. if (err)
  4361. goto err_wireless_exit;
  4362. if (first) {
  4363. err = ieee80211_register_hw(wl->hw);
  4364. if (err)
  4365. goto err_one_core_detach;
  4366. b43_leds_register(wl->current_dev);
  4367. }
  4368. out:
  4369. return err;
  4370. err_one_core_detach:
  4371. b43_one_core_detach(dev);
  4372. err_wireless_exit:
  4373. if (first)
  4374. b43_wireless_exit(dev, wl);
  4375. return err;
  4376. }
  4377. static void b43_remove(struct ssb_device *dev)
  4378. {
  4379. struct b43_wl *wl = ssb_get_devtypedata(dev);
  4380. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4381. /* We must cancel any work here before unregistering from ieee80211,
  4382. * as the ieee80211 unreg will destroy the workqueue. */
  4383. cancel_work_sync(&wldev->restart_work);
  4384. B43_WARN_ON(!wl);
  4385. if (wl->current_dev == wldev) {
  4386. /* Restore the queues count before unregistering, because firmware detect
  4387. * might have modified it. Restoring is important, so the networking
  4388. * stack can properly free resources. */
  4389. wl->hw->queues = wl->mac80211_initially_registered_queues;
  4390. b43_leds_stop(wldev);
  4391. ieee80211_unregister_hw(wl->hw);
  4392. }
  4393. b43_one_core_detach(dev);
  4394. if (list_empty(&wl->devlist)) {
  4395. b43_leds_unregister(wl);
  4396. /* Last core on the chip unregistered.
  4397. * We can destroy common struct b43_wl.
  4398. */
  4399. b43_wireless_exit(dev, wl);
  4400. }
  4401. }
  4402. /* Perform a hardware reset. This can be called from any context. */
  4403. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4404. {
  4405. /* Must avoid requeueing, if we are in shutdown. */
  4406. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4407. return;
  4408. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4409. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  4410. }
  4411. static struct ssb_driver b43_ssb_driver = {
  4412. .name = KBUILD_MODNAME,
  4413. .id_table = b43_ssb_tbl,
  4414. .probe = b43_probe,
  4415. .remove = b43_remove,
  4416. };
  4417. static void b43_print_driverinfo(void)
  4418. {
  4419. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4420. *feat_leds = "", *feat_sdio = "";
  4421. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4422. feat_pci = "P";
  4423. #endif
  4424. #ifdef CONFIG_B43_PCMCIA
  4425. feat_pcmcia = "M";
  4426. #endif
  4427. #ifdef CONFIG_B43_PHY_N
  4428. feat_nphy = "N";
  4429. #endif
  4430. #ifdef CONFIG_B43_LEDS
  4431. feat_leds = "L";
  4432. #endif
  4433. #ifdef CONFIG_B43_SDIO
  4434. feat_sdio = "S";
  4435. #endif
  4436. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4437. "[ Features: %s%s%s%s%s, Firmware-ID: "
  4438. B43_SUPPORTED_FIRMWARE_ID " ]\n",
  4439. feat_pci, feat_pcmcia, feat_nphy,
  4440. feat_leds, feat_sdio);
  4441. }
  4442. static int __init b43_init(void)
  4443. {
  4444. int err;
  4445. b43_debugfs_init();
  4446. err = b43_pcmcia_init();
  4447. if (err)
  4448. goto err_dfs_exit;
  4449. err = b43_sdio_init();
  4450. if (err)
  4451. goto err_pcmcia_exit;
  4452. err = ssb_driver_register(&b43_ssb_driver);
  4453. if (err)
  4454. goto err_sdio_exit;
  4455. b43_print_driverinfo();
  4456. return err;
  4457. err_sdio_exit:
  4458. b43_sdio_exit();
  4459. err_pcmcia_exit:
  4460. b43_pcmcia_exit();
  4461. err_dfs_exit:
  4462. b43_debugfs_exit();
  4463. return err;
  4464. }
  4465. static void __exit b43_exit(void)
  4466. {
  4467. ssb_driver_unregister(&b43_ssb_driver);
  4468. b43_sdio_exit();
  4469. b43_pcmcia_exit();
  4470. b43_debugfs_exit();
  4471. }
  4472. module_init(b43_init)
  4473. module_exit(b43_exit)