tg3.c 411 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mdio.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/brcmphy.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/ip.h>
  39. #include <linux/tcp.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/firmware.h>
  44. #include <net/checksum.h>
  45. #include <net/ip.h>
  46. #include <asm/system.h>
  47. #include <linux/io.h>
  48. #include <asm/byteorder.h>
  49. #include <linux/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #include "tg3.h"
  57. /* Functions & macros to verify TG3_FLAGS types */
  58. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  59. {
  60. return test_bit(flag, bits);
  61. }
  62. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  63. {
  64. set_bit(flag, bits);
  65. }
  66. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. clear_bit(flag, bits);
  69. }
  70. #define tg3_flag(tp, flag) \
  71. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  72. #define tg3_flag_set(tp, flag) \
  73. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  74. #define tg3_flag_clear(tp, flag) \
  75. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define DRV_MODULE_NAME "tg3"
  77. #define TG3_MAJ_NUM 3
  78. #define TG3_MIN_NUM 118
  79. #define DRV_MODULE_VERSION \
  80. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  81. #define DRV_MODULE_RELDATE "April 22, 2011"
  82. #define TG3_DEF_MAC_MODE 0
  83. #define TG3_DEF_RX_MODE 0
  84. #define TG3_DEF_TX_MODE 0
  85. #define TG3_DEF_MSG_ENABLE \
  86. (NETIF_MSG_DRV | \
  87. NETIF_MSG_PROBE | \
  88. NETIF_MSG_LINK | \
  89. NETIF_MSG_TIMER | \
  90. NETIF_MSG_IFDOWN | \
  91. NETIF_MSG_IFUP | \
  92. NETIF_MSG_RX_ERR | \
  93. NETIF_MSG_TX_ERR)
  94. /* length of time before we decide the hardware is borked,
  95. * and dev->tx_timeout() should be called to fix the problem
  96. */
  97. #define TG3_TX_TIMEOUT (5 * HZ)
  98. /* hardware minimum and maximum for a single frame's data payload */
  99. #define TG3_MIN_MTU 60
  100. #define TG3_MAX_MTU(tp) \
  101. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  102. /* These numbers seem to be hard coded in the NIC firmware somehow.
  103. * You can't change the ring sizes, but you can change where you place
  104. * them in the NIC onboard memory.
  105. */
  106. #define TG3_RX_STD_RING_SIZE(tp) \
  107. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  108. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  109. #define TG3_DEF_RX_RING_PENDING 200
  110. #define TG3_RX_JMB_RING_SIZE(tp) \
  111. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  112. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  113. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  114. #define TG3_RSS_INDIR_TBL_SIZE 128
  115. /* Do not place this n-ring entries value into the tp struct itself,
  116. * we really want to expose these constants to GCC so that modulo et
  117. * al. operations are done with shifts and masks instead of with
  118. * hw multiply/modulo instructions. Another solution would be to
  119. * replace things like '% foo' with '& (foo - 1)'.
  120. */
  121. #define TG3_TX_RING_SIZE 512
  122. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  123. #define TG3_RX_STD_RING_BYTES(tp) \
  124. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  125. #define TG3_RX_JMB_RING_BYTES(tp) \
  126. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  127. #define TG3_RX_RCB_RING_BYTES(tp) \
  128. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  129. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  130. TG3_TX_RING_SIZE)
  131. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  132. #define TG3_DMA_BYTE_ENAB 64
  133. #define TG3_RX_STD_DMA_SZ 1536
  134. #define TG3_RX_JMB_DMA_SZ 9046
  135. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  136. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  137. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  138. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  139. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  140. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  141. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  142. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  143. * that are at least dword aligned when used in PCIX mode. The driver
  144. * works around this bug by double copying the packet. This workaround
  145. * is built into the normal double copy length check for efficiency.
  146. *
  147. * However, the double copy is only necessary on those architectures
  148. * where unaligned memory accesses are inefficient. For those architectures
  149. * where unaligned memory accesses incur little penalty, we can reintegrate
  150. * the 5701 in the normal rx path. Doing so saves a device structure
  151. * dereference by hardcoding the double copy threshold in place.
  152. */
  153. #define TG3_RX_COPY_THRESHOLD 256
  154. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  155. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  156. #else
  157. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  158. #endif
  159. /* minimum number of free TX descriptors required to wake up TX process */
  160. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  161. #define TG3_RAW_IP_ALIGN 2
  162. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  163. #define FIRMWARE_TG3 "tigon/tg3.bin"
  164. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  165. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  166. static char version[] __devinitdata =
  167. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  168. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  169. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  170. MODULE_LICENSE("GPL");
  171. MODULE_VERSION(DRV_MODULE_VERSION);
  172. MODULE_FIRMWARE(FIRMWARE_TG3);
  173. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  174. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  175. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  176. module_param(tg3_debug, int, 0);
  177. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  178. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  259. {}
  260. };
  261. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  262. static const struct {
  263. const char string[ETH_GSTRING_LEN];
  264. } ethtool_stats_keys[] = {
  265. { "rx_octets" },
  266. { "rx_fragments" },
  267. { "rx_ucast_packets" },
  268. { "rx_mcast_packets" },
  269. { "rx_bcast_packets" },
  270. { "rx_fcs_errors" },
  271. { "rx_align_errors" },
  272. { "rx_xon_pause_rcvd" },
  273. { "rx_xoff_pause_rcvd" },
  274. { "rx_mac_ctrl_rcvd" },
  275. { "rx_xoff_entered" },
  276. { "rx_frame_too_long_errors" },
  277. { "rx_jabbers" },
  278. { "rx_undersize_packets" },
  279. { "rx_in_length_errors" },
  280. { "rx_out_length_errors" },
  281. { "rx_64_or_less_octet_packets" },
  282. { "rx_65_to_127_octet_packets" },
  283. { "rx_128_to_255_octet_packets" },
  284. { "rx_256_to_511_octet_packets" },
  285. { "rx_512_to_1023_octet_packets" },
  286. { "rx_1024_to_1522_octet_packets" },
  287. { "rx_1523_to_2047_octet_packets" },
  288. { "rx_2048_to_4095_octet_packets" },
  289. { "rx_4096_to_8191_octet_packets" },
  290. { "rx_8192_to_9022_octet_packets" },
  291. { "tx_octets" },
  292. { "tx_collisions" },
  293. { "tx_xon_sent" },
  294. { "tx_xoff_sent" },
  295. { "tx_flow_control" },
  296. { "tx_mac_errors" },
  297. { "tx_single_collisions" },
  298. { "tx_mult_collisions" },
  299. { "tx_deferred" },
  300. { "tx_excessive_collisions" },
  301. { "tx_late_collisions" },
  302. { "tx_collide_2times" },
  303. { "tx_collide_3times" },
  304. { "tx_collide_4times" },
  305. { "tx_collide_5times" },
  306. { "tx_collide_6times" },
  307. { "tx_collide_7times" },
  308. { "tx_collide_8times" },
  309. { "tx_collide_9times" },
  310. { "tx_collide_10times" },
  311. { "tx_collide_11times" },
  312. { "tx_collide_12times" },
  313. { "tx_collide_13times" },
  314. { "tx_collide_14times" },
  315. { "tx_collide_15times" },
  316. { "tx_ucast_packets" },
  317. { "tx_mcast_packets" },
  318. { "tx_bcast_packets" },
  319. { "tx_carrier_sense_errors" },
  320. { "tx_discards" },
  321. { "tx_errors" },
  322. { "dma_writeq_full" },
  323. { "dma_write_prioq_full" },
  324. { "rxbds_empty" },
  325. { "rx_discards" },
  326. { "mbuf_lwm_thresh_hit" },
  327. { "rx_errors" },
  328. { "rx_threshold_hit" },
  329. { "dma_readq_full" },
  330. { "dma_read_prioq_full" },
  331. { "tx_comp_queue_full" },
  332. { "ring_set_send_prod_index" },
  333. { "ring_status_update" },
  334. { "nic_irqs" },
  335. { "nic_avoided_irqs" },
  336. { "nic_tx_threshold_hit" }
  337. };
  338. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  339. static const struct {
  340. const char string[ETH_GSTRING_LEN];
  341. } ethtool_test_keys[] = {
  342. { "nvram test (online) " },
  343. { "link test (online) " },
  344. { "register test (offline)" },
  345. { "memory test (offline)" },
  346. { "loopback test (offline)" },
  347. { "interrupt test (offline)" },
  348. };
  349. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  350. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  351. {
  352. writel(val, tp->regs + off);
  353. }
  354. static u32 tg3_read32(struct tg3 *tp, u32 off)
  355. {
  356. return readl(tp->regs + off);
  357. }
  358. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  359. {
  360. writel(val, tp->aperegs + off);
  361. }
  362. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  363. {
  364. return readl(tp->aperegs + off);
  365. }
  366. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  367. {
  368. unsigned long flags;
  369. spin_lock_irqsave(&tp->indirect_lock, flags);
  370. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  371. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  372. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  373. }
  374. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  375. {
  376. writel(val, tp->regs + off);
  377. readl(tp->regs + off);
  378. }
  379. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  380. {
  381. unsigned long flags;
  382. u32 val;
  383. spin_lock_irqsave(&tp->indirect_lock, flags);
  384. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  385. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  386. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  387. return val;
  388. }
  389. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  390. {
  391. unsigned long flags;
  392. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  393. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  394. TG3_64BIT_REG_LOW, val);
  395. return;
  396. }
  397. if (off == TG3_RX_STD_PROD_IDX_REG) {
  398. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  399. TG3_64BIT_REG_LOW, val);
  400. return;
  401. }
  402. spin_lock_irqsave(&tp->indirect_lock, flags);
  403. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  404. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  405. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  406. /* In indirect mode when disabling interrupts, we also need
  407. * to clear the interrupt bit in the GRC local ctrl register.
  408. */
  409. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  410. (val == 0x1)) {
  411. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  412. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  413. }
  414. }
  415. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  416. {
  417. unsigned long flags;
  418. u32 val;
  419. spin_lock_irqsave(&tp->indirect_lock, flags);
  420. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  421. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  422. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  423. return val;
  424. }
  425. /* usec_wait specifies the wait time in usec when writing to certain registers
  426. * where it is unsafe to read back the register without some delay.
  427. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  428. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  429. */
  430. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  431. {
  432. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  433. /* Non-posted methods */
  434. tp->write32(tp, off, val);
  435. else {
  436. /* Posted method */
  437. tg3_write32(tp, off, val);
  438. if (usec_wait)
  439. udelay(usec_wait);
  440. tp->read32(tp, off);
  441. }
  442. /* Wait again after the read for the posted method to guarantee that
  443. * the wait time is met.
  444. */
  445. if (usec_wait)
  446. udelay(usec_wait);
  447. }
  448. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  449. {
  450. tp->write32_mbox(tp, off, val);
  451. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  452. tp->read32_mbox(tp, off);
  453. }
  454. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  455. {
  456. void __iomem *mbox = tp->regs + off;
  457. writel(val, mbox);
  458. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  459. writel(val, mbox);
  460. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  461. readl(mbox);
  462. }
  463. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  464. {
  465. return readl(tp->regs + off + GRCMBOX_BASE);
  466. }
  467. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  468. {
  469. writel(val, tp->regs + off + GRCMBOX_BASE);
  470. }
  471. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  472. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  473. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  474. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  475. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  476. #define tw32(reg, val) tp->write32(tp, reg, val)
  477. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  478. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  479. #define tr32(reg) tp->read32(tp, reg)
  480. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  481. {
  482. unsigned long flags;
  483. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  484. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  485. return;
  486. spin_lock_irqsave(&tp->indirect_lock, flags);
  487. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  488. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  489. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  490. /* Always leave this as zero. */
  491. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  492. } else {
  493. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  494. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  495. /* Always leave this as zero. */
  496. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  497. }
  498. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  499. }
  500. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  501. {
  502. unsigned long flags;
  503. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  504. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  505. *val = 0;
  506. return;
  507. }
  508. spin_lock_irqsave(&tp->indirect_lock, flags);
  509. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  510. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  511. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  512. /* Always leave this as zero. */
  513. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  514. } else {
  515. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  516. *val = tr32(TG3PCI_MEM_WIN_DATA);
  517. /* Always leave this as zero. */
  518. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  519. }
  520. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  521. }
  522. static void tg3_ape_lock_init(struct tg3 *tp)
  523. {
  524. int i;
  525. u32 regbase;
  526. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  527. regbase = TG3_APE_LOCK_GRANT;
  528. else
  529. regbase = TG3_APE_PER_LOCK_GRANT;
  530. /* Make sure the driver hasn't any stale locks. */
  531. for (i = 0; i < 8; i++)
  532. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  533. }
  534. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  535. {
  536. int i, off;
  537. int ret = 0;
  538. u32 status, req, gnt;
  539. if (!tg3_flag(tp, ENABLE_APE))
  540. return 0;
  541. switch (locknum) {
  542. case TG3_APE_LOCK_GRC:
  543. case TG3_APE_LOCK_MEM:
  544. break;
  545. default:
  546. return -EINVAL;
  547. }
  548. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  549. req = TG3_APE_LOCK_REQ;
  550. gnt = TG3_APE_LOCK_GRANT;
  551. } else {
  552. req = TG3_APE_PER_LOCK_REQ;
  553. gnt = TG3_APE_PER_LOCK_GRANT;
  554. }
  555. off = 4 * locknum;
  556. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  557. /* Wait for up to 1 millisecond to acquire lock. */
  558. for (i = 0; i < 100; i++) {
  559. status = tg3_ape_read32(tp, gnt + off);
  560. if (status == APE_LOCK_GRANT_DRIVER)
  561. break;
  562. udelay(10);
  563. }
  564. if (status != APE_LOCK_GRANT_DRIVER) {
  565. /* Revoke the lock request. */
  566. tg3_ape_write32(tp, gnt + off,
  567. APE_LOCK_GRANT_DRIVER);
  568. ret = -EBUSY;
  569. }
  570. return ret;
  571. }
  572. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  573. {
  574. u32 gnt;
  575. if (!tg3_flag(tp, ENABLE_APE))
  576. return;
  577. switch (locknum) {
  578. case TG3_APE_LOCK_GRC:
  579. case TG3_APE_LOCK_MEM:
  580. break;
  581. default:
  582. return;
  583. }
  584. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  585. gnt = TG3_APE_LOCK_GRANT;
  586. else
  587. gnt = TG3_APE_PER_LOCK_GRANT;
  588. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  589. }
  590. static void tg3_disable_ints(struct tg3 *tp)
  591. {
  592. int i;
  593. tw32(TG3PCI_MISC_HOST_CTRL,
  594. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  595. for (i = 0; i < tp->irq_max; i++)
  596. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  597. }
  598. static void tg3_enable_ints(struct tg3 *tp)
  599. {
  600. int i;
  601. tp->irq_sync = 0;
  602. wmb();
  603. tw32(TG3PCI_MISC_HOST_CTRL,
  604. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  605. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  606. for (i = 0; i < tp->irq_cnt; i++) {
  607. struct tg3_napi *tnapi = &tp->napi[i];
  608. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  609. if (tg3_flag(tp, 1SHOT_MSI))
  610. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  611. tp->coal_now |= tnapi->coal_now;
  612. }
  613. /* Force an initial interrupt */
  614. if (!tg3_flag(tp, TAGGED_STATUS) &&
  615. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  616. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  617. else
  618. tw32(HOSTCC_MODE, tp->coal_now);
  619. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  620. }
  621. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  622. {
  623. struct tg3 *tp = tnapi->tp;
  624. struct tg3_hw_status *sblk = tnapi->hw_status;
  625. unsigned int work_exists = 0;
  626. /* check for phy events */
  627. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  628. if (sblk->status & SD_STATUS_LINK_CHG)
  629. work_exists = 1;
  630. }
  631. /* check for RX/TX work to do */
  632. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  633. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  634. work_exists = 1;
  635. return work_exists;
  636. }
  637. /* tg3_int_reenable
  638. * similar to tg3_enable_ints, but it accurately determines whether there
  639. * is new work pending and can return without flushing the PIO write
  640. * which reenables interrupts
  641. */
  642. static void tg3_int_reenable(struct tg3_napi *tnapi)
  643. {
  644. struct tg3 *tp = tnapi->tp;
  645. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  646. mmiowb();
  647. /* When doing tagged status, this work check is unnecessary.
  648. * The last_tag we write above tells the chip which piece of
  649. * work we've completed.
  650. */
  651. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  652. tw32(HOSTCC_MODE, tp->coalesce_mode |
  653. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  654. }
  655. static void tg3_switch_clocks(struct tg3 *tp)
  656. {
  657. u32 clock_ctrl;
  658. u32 orig_clock_ctrl;
  659. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  660. return;
  661. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  662. orig_clock_ctrl = clock_ctrl;
  663. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  664. CLOCK_CTRL_CLKRUN_OENABLE |
  665. 0x1f);
  666. tp->pci_clock_ctrl = clock_ctrl;
  667. if (tg3_flag(tp, 5705_PLUS)) {
  668. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  669. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  670. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  671. }
  672. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  673. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  674. clock_ctrl |
  675. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  676. 40);
  677. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  678. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  679. 40);
  680. }
  681. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  682. }
  683. #define PHY_BUSY_LOOPS 5000
  684. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  685. {
  686. u32 frame_val;
  687. unsigned int loops;
  688. int ret;
  689. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  690. tw32_f(MAC_MI_MODE,
  691. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  692. udelay(80);
  693. }
  694. *val = 0x0;
  695. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  696. MI_COM_PHY_ADDR_MASK);
  697. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  698. MI_COM_REG_ADDR_MASK);
  699. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  700. tw32_f(MAC_MI_COM, frame_val);
  701. loops = PHY_BUSY_LOOPS;
  702. while (loops != 0) {
  703. udelay(10);
  704. frame_val = tr32(MAC_MI_COM);
  705. if ((frame_val & MI_COM_BUSY) == 0) {
  706. udelay(5);
  707. frame_val = tr32(MAC_MI_COM);
  708. break;
  709. }
  710. loops -= 1;
  711. }
  712. ret = -EBUSY;
  713. if (loops != 0) {
  714. *val = frame_val & MI_COM_DATA_MASK;
  715. ret = 0;
  716. }
  717. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  718. tw32_f(MAC_MI_MODE, tp->mi_mode);
  719. udelay(80);
  720. }
  721. return ret;
  722. }
  723. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  724. {
  725. u32 frame_val;
  726. unsigned int loops;
  727. int ret;
  728. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  729. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  730. return 0;
  731. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  732. tw32_f(MAC_MI_MODE,
  733. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  734. udelay(80);
  735. }
  736. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  737. MI_COM_PHY_ADDR_MASK);
  738. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  739. MI_COM_REG_ADDR_MASK);
  740. frame_val |= (val & MI_COM_DATA_MASK);
  741. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  742. tw32_f(MAC_MI_COM, frame_val);
  743. loops = PHY_BUSY_LOOPS;
  744. while (loops != 0) {
  745. udelay(10);
  746. frame_val = tr32(MAC_MI_COM);
  747. if ((frame_val & MI_COM_BUSY) == 0) {
  748. udelay(5);
  749. frame_val = tr32(MAC_MI_COM);
  750. break;
  751. }
  752. loops -= 1;
  753. }
  754. ret = -EBUSY;
  755. if (loops != 0)
  756. ret = 0;
  757. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  758. tw32_f(MAC_MI_MODE, tp->mi_mode);
  759. udelay(80);
  760. }
  761. return ret;
  762. }
  763. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  764. {
  765. int err;
  766. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  767. if (err)
  768. goto done;
  769. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  770. if (err)
  771. goto done;
  772. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  773. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  774. if (err)
  775. goto done;
  776. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  777. done:
  778. return err;
  779. }
  780. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  781. {
  782. int err;
  783. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  784. if (err)
  785. goto done;
  786. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  787. if (err)
  788. goto done;
  789. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  790. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  791. if (err)
  792. goto done;
  793. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  794. done:
  795. return err;
  796. }
  797. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  798. {
  799. int err;
  800. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  801. if (!err)
  802. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  803. return err;
  804. }
  805. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  806. {
  807. int err;
  808. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  809. if (!err)
  810. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  811. return err;
  812. }
  813. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  814. {
  815. int err;
  816. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  817. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  818. MII_TG3_AUXCTL_SHDWSEL_MISC);
  819. if (!err)
  820. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  821. return err;
  822. }
  823. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  824. {
  825. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  826. set |= MII_TG3_AUXCTL_MISC_WREN;
  827. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  828. }
  829. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  830. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  831. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  832. MII_TG3_AUXCTL_ACTL_TX_6DB)
  833. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  834. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  835. MII_TG3_AUXCTL_ACTL_TX_6DB);
  836. static int tg3_bmcr_reset(struct tg3 *tp)
  837. {
  838. u32 phy_control;
  839. int limit, err;
  840. /* OK, reset it, and poll the BMCR_RESET bit until it
  841. * clears or we time out.
  842. */
  843. phy_control = BMCR_RESET;
  844. err = tg3_writephy(tp, MII_BMCR, phy_control);
  845. if (err != 0)
  846. return -EBUSY;
  847. limit = 5000;
  848. while (limit--) {
  849. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  850. if (err != 0)
  851. return -EBUSY;
  852. if ((phy_control & BMCR_RESET) == 0) {
  853. udelay(40);
  854. break;
  855. }
  856. udelay(10);
  857. }
  858. if (limit < 0)
  859. return -EBUSY;
  860. return 0;
  861. }
  862. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  863. {
  864. struct tg3 *tp = bp->priv;
  865. u32 val;
  866. spin_lock_bh(&tp->lock);
  867. if (tg3_readphy(tp, reg, &val))
  868. val = -EIO;
  869. spin_unlock_bh(&tp->lock);
  870. return val;
  871. }
  872. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  873. {
  874. struct tg3 *tp = bp->priv;
  875. u32 ret = 0;
  876. spin_lock_bh(&tp->lock);
  877. if (tg3_writephy(tp, reg, val))
  878. ret = -EIO;
  879. spin_unlock_bh(&tp->lock);
  880. return ret;
  881. }
  882. static int tg3_mdio_reset(struct mii_bus *bp)
  883. {
  884. return 0;
  885. }
  886. static void tg3_mdio_config_5785(struct tg3 *tp)
  887. {
  888. u32 val;
  889. struct phy_device *phydev;
  890. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  891. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  892. case PHY_ID_BCM50610:
  893. case PHY_ID_BCM50610M:
  894. val = MAC_PHYCFG2_50610_LED_MODES;
  895. break;
  896. case PHY_ID_BCMAC131:
  897. val = MAC_PHYCFG2_AC131_LED_MODES;
  898. break;
  899. case PHY_ID_RTL8211C:
  900. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  901. break;
  902. case PHY_ID_RTL8201E:
  903. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  904. break;
  905. default:
  906. return;
  907. }
  908. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  909. tw32(MAC_PHYCFG2, val);
  910. val = tr32(MAC_PHYCFG1);
  911. val &= ~(MAC_PHYCFG1_RGMII_INT |
  912. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  913. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  914. tw32(MAC_PHYCFG1, val);
  915. return;
  916. }
  917. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  918. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  919. MAC_PHYCFG2_FMODE_MASK_MASK |
  920. MAC_PHYCFG2_GMODE_MASK_MASK |
  921. MAC_PHYCFG2_ACT_MASK_MASK |
  922. MAC_PHYCFG2_QUAL_MASK_MASK |
  923. MAC_PHYCFG2_INBAND_ENABLE;
  924. tw32(MAC_PHYCFG2, val);
  925. val = tr32(MAC_PHYCFG1);
  926. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  927. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  928. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  929. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  930. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  931. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  932. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  933. }
  934. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  935. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  936. tw32(MAC_PHYCFG1, val);
  937. val = tr32(MAC_EXT_RGMII_MODE);
  938. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  939. MAC_RGMII_MODE_RX_QUALITY |
  940. MAC_RGMII_MODE_RX_ACTIVITY |
  941. MAC_RGMII_MODE_RX_ENG_DET |
  942. MAC_RGMII_MODE_TX_ENABLE |
  943. MAC_RGMII_MODE_TX_LOWPWR |
  944. MAC_RGMII_MODE_TX_RESET);
  945. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  946. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  947. val |= MAC_RGMII_MODE_RX_INT_B |
  948. MAC_RGMII_MODE_RX_QUALITY |
  949. MAC_RGMII_MODE_RX_ACTIVITY |
  950. MAC_RGMII_MODE_RX_ENG_DET;
  951. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  952. val |= MAC_RGMII_MODE_TX_ENABLE |
  953. MAC_RGMII_MODE_TX_LOWPWR |
  954. MAC_RGMII_MODE_TX_RESET;
  955. }
  956. tw32(MAC_EXT_RGMII_MODE, val);
  957. }
  958. static void tg3_mdio_start(struct tg3 *tp)
  959. {
  960. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  961. tw32_f(MAC_MI_MODE, tp->mi_mode);
  962. udelay(80);
  963. if (tg3_flag(tp, MDIOBUS_INITED) &&
  964. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  965. tg3_mdio_config_5785(tp);
  966. }
  967. static int tg3_mdio_init(struct tg3 *tp)
  968. {
  969. int i;
  970. u32 reg;
  971. struct phy_device *phydev;
  972. if (tg3_flag(tp, 5717_PLUS)) {
  973. u32 is_serdes;
  974. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  975. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  976. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  977. else
  978. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  979. TG3_CPMU_PHY_STRAP_IS_SERDES;
  980. if (is_serdes)
  981. tp->phy_addr += 7;
  982. } else
  983. tp->phy_addr = TG3_PHY_MII_ADDR;
  984. tg3_mdio_start(tp);
  985. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  986. return 0;
  987. tp->mdio_bus = mdiobus_alloc();
  988. if (tp->mdio_bus == NULL)
  989. return -ENOMEM;
  990. tp->mdio_bus->name = "tg3 mdio bus";
  991. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  992. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  993. tp->mdio_bus->priv = tp;
  994. tp->mdio_bus->parent = &tp->pdev->dev;
  995. tp->mdio_bus->read = &tg3_mdio_read;
  996. tp->mdio_bus->write = &tg3_mdio_write;
  997. tp->mdio_bus->reset = &tg3_mdio_reset;
  998. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  999. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1000. for (i = 0; i < PHY_MAX_ADDR; i++)
  1001. tp->mdio_bus->irq[i] = PHY_POLL;
  1002. /* The bus registration will look for all the PHYs on the mdio bus.
  1003. * Unfortunately, it does not ensure the PHY is powered up before
  1004. * accessing the PHY ID registers. A chip reset is the
  1005. * quickest way to bring the device back to an operational state..
  1006. */
  1007. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1008. tg3_bmcr_reset(tp);
  1009. i = mdiobus_register(tp->mdio_bus);
  1010. if (i) {
  1011. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1012. mdiobus_free(tp->mdio_bus);
  1013. return i;
  1014. }
  1015. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1016. if (!phydev || !phydev->drv) {
  1017. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1018. mdiobus_unregister(tp->mdio_bus);
  1019. mdiobus_free(tp->mdio_bus);
  1020. return -ENODEV;
  1021. }
  1022. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1023. case PHY_ID_BCM57780:
  1024. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1025. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1026. break;
  1027. case PHY_ID_BCM50610:
  1028. case PHY_ID_BCM50610M:
  1029. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1030. PHY_BRCM_RX_REFCLK_UNUSED |
  1031. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1032. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1033. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1034. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1035. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1036. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1037. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1038. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1039. /* fallthru */
  1040. case PHY_ID_RTL8211C:
  1041. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1042. break;
  1043. case PHY_ID_RTL8201E:
  1044. case PHY_ID_BCMAC131:
  1045. phydev->interface = PHY_INTERFACE_MODE_MII;
  1046. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1047. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1048. break;
  1049. }
  1050. tg3_flag_set(tp, MDIOBUS_INITED);
  1051. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1052. tg3_mdio_config_5785(tp);
  1053. return 0;
  1054. }
  1055. static void tg3_mdio_fini(struct tg3 *tp)
  1056. {
  1057. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1058. tg3_flag_clear(tp, MDIOBUS_INITED);
  1059. mdiobus_unregister(tp->mdio_bus);
  1060. mdiobus_free(tp->mdio_bus);
  1061. }
  1062. }
  1063. /* tp->lock is held. */
  1064. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1065. {
  1066. u32 val;
  1067. val = tr32(GRC_RX_CPU_EVENT);
  1068. val |= GRC_RX_CPU_DRIVER_EVENT;
  1069. tw32_f(GRC_RX_CPU_EVENT, val);
  1070. tp->last_event_jiffies = jiffies;
  1071. }
  1072. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1073. /* tp->lock is held. */
  1074. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1075. {
  1076. int i;
  1077. unsigned int delay_cnt;
  1078. long time_remain;
  1079. /* If enough time has passed, no wait is necessary. */
  1080. time_remain = (long)(tp->last_event_jiffies + 1 +
  1081. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1082. (long)jiffies;
  1083. if (time_remain < 0)
  1084. return;
  1085. /* Check if we can shorten the wait time. */
  1086. delay_cnt = jiffies_to_usecs(time_remain);
  1087. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1088. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1089. delay_cnt = (delay_cnt >> 3) + 1;
  1090. for (i = 0; i < delay_cnt; i++) {
  1091. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1092. break;
  1093. udelay(8);
  1094. }
  1095. }
  1096. /* tp->lock is held. */
  1097. static void tg3_ump_link_report(struct tg3 *tp)
  1098. {
  1099. u32 reg;
  1100. u32 val;
  1101. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1102. return;
  1103. tg3_wait_for_event_ack(tp);
  1104. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1105. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1106. val = 0;
  1107. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1108. val = reg << 16;
  1109. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1110. val |= (reg & 0xffff);
  1111. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1112. val = 0;
  1113. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1114. val = reg << 16;
  1115. if (!tg3_readphy(tp, MII_LPA, &reg))
  1116. val |= (reg & 0xffff);
  1117. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1118. val = 0;
  1119. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1120. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1121. val = reg << 16;
  1122. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1123. val |= (reg & 0xffff);
  1124. }
  1125. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1126. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1127. val = reg << 16;
  1128. else
  1129. val = 0;
  1130. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1131. tg3_generate_fw_event(tp);
  1132. }
  1133. static void tg3_link_report(struct tg3 *tp)
  1134. {
  1135. if (!netif_carrier_ok(tp->dev)) {
  1136. netif_info(tp, link, tp->dev, "Link is down\n");
  1137. tg3_ump_link_report(tp);
  1138. } else if (netif_msg_link(tp)) {
  1139. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1140. (tp->link_config.active_speed == SPEED_1000 ?
  1141. 1000 :
  1142. (tp->link_config.active_speed == SPEED_100 ?
  1143. 100 : 10)),
  1144. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1145. "full" : "half"));
  1146. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1147. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1148. "on" : "off",
  1149. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1150. "on" : "off");
  1151. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1152. netdev_info(tp->dev, "EEE is %s\n",
  1153. tp->setlpicnt ? "enabled" : "disabled");
  1154. tg3_ump_link_report(tp);
  1155. }
  1156. }
  1157. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1158. {
  1159. u16 miireg;
  1160. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1161. miireg = ADVERTISE_PAUSE_CAP;
  1162. else if (flow_ctrl & FLOW_CTRL_TX)
  1163. miireg = ADVERTISE_PAUSE_ASYM;
  1164. else if (flow_ctrl & FLOW_CTRL_RX)
  1165. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1166. else
  1167. miireg = 0;
  1168. return miireg;
  1169. }
  1170. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1171. {
  1172. u16 miireg;
  1173. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1174. miireg = ADVERTISE_1000XPAUSE;
  1175. else if (flow_ctrl & FLOW_CTRL_TX)
  1176. miireg = ADVERTISE_1000XPSE_ASYM;
  1177. else if (flow_ctrl & FLOW_CTRL_RX)
  1178. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1179. else
  1180. miireg = 0;
  1181. return miireg;
  1182. }
  1183. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1184. {
  1185. u8 cap = 0;
  1186. if (lcladv & ADVERTISE_1000XPAUSE) {
  1187. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1188. if (rmtadv & LPA_1000XPAUSE)
  1189. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1190. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1191. cap = FLOW_CTRL_RX;
  1192. } else {
  1193. if (rmtadv & LPA_1000XPAUSE)
  1194. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1195. }
  1196. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1197. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1198. cap = FLOW_CTRL_TX;
  1199. }
  1200. return cap;
  1201. }
  1202. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1203. {
  1204. u8 autoneg;
  1205. u8 flowctrl = 0;
  1206. u32 old_rx_mode = tp->rx_mode;
  1207. u32 old_tx_mode = tp->tx_mode;
  1208. if (tg3_flag(tp, USE_PHYLIB))
  1209. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1210. else
  1211. autoneg = tp->link_config.autoneg;
  1212. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1213. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1214. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1215. else
  1216. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1217. } else
  1218. flowctrl = tp->link_config.flowctrl;
  1219. tp->link_config.active_flowctrl = flowctrl;
  1220. if (flowctrl & FLOW_CTRL_RX)
  1221. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1222. else
  1223. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1224. if (old_rx_mode != tp->rx_mode)
  1225. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1226. if (flowctrl & FLOW_CTRL_TX)
  1227. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1228. else
  1229. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1230. if (old_tx_mode != tp->tx_mode)
  1231. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1232. }
  1233. static void tg3_adjust_link(struct net_device *dev)
  1234. {
  1235. u8 oldflowctrl, linkmesg = 0;
  1236. u32 mac_mode, lcl_adv, rmt_adv;
  1237. struct tg3 *tp = netdev_priv(dev);
  1238. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1239. spin_lock_bh(&tp->lock);
  1240. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1241. MAC_MODE_HALF_DUPLEX);
  1242. oldflowctrl = tp->link_config.active_flowctrl;
  1243. if (phydev->link) {
  1244. lcl_adv = 0;
  1245. rmt_adv = 0;
  1246. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1247. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1248. else if (phydev->speed == SPEED_1000 ||
  1249. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1250. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1251. else
  1252. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1253. if (phydev->duplex == DUPLEX_HALF)
  1254. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1255. else {
  1256. lcl_adv = tg3_advert_flowctrl_1000T(
  1257. tp->link_config.flowctrl);
  1258. if (phydev->pause)
  1259. rmt_adv = LPA_PAUSE_CAP;
  1260. if (phydev->asym_pause)
  1261. rmt_adv |= LPA_PAUSE_ASYM;
  1262. }
  1263. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1264. } else
  1265. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1266. if (mac_mode != tp->mac_mode) {
  1267. tp->mac_mode = mac_mode;
  1268. tw32_f(MAC_MODE, tp->mac_mode);
  1269. udelay(40);
  1270. }
  1271. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1272. if (phydev->speed == SPEED_10)
  1273. tw32(MAC_MI_STAT,
  1274. MAC_MI_STAT_10MBPS_MODE |
  1275. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1276. else
  1277. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1278. }
  1279. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1280. tw32(MAC_TX_LENGTHS,
  1281. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1282. (6 << TX_LENGTHS_IPG_SHIFT) |
  1283. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1284. else
  1285. tw32(MAC_TX_LENGTHS,
  1286. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1287. (6 << TX_LENGTHS_IPG_SHIFT) |
  1288. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1289. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1290. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1291. phydev->speed != tp->link_config.active_speed ||
  1292. phydev->duplex != tp->link_config.active_duplex ||
  1293. oldflowctrl != tp->link_config.active_flowctrl)
  1294. linkmesg = 1;
  1295. tp->link_config.active_speed = phydev->speed;
  1296. tp->link_config.active_duplex = phydev->duplex;
  1297. spin_unlock_bh(&tp->lock);
  1298. if (linkmesg)
  1299. tg3_link_report(tp);
  1300. }
  1301. static int tg3_phy_init(struct tg3 *tp)
  1302. {
  1303. struct phy_device *phydev;
  1304. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1305. return 0;
  1306. /* Bring the PHY back to a known state. */
  1307. tg3_bmcr_reset(tp);
  1308. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1309. /* Attach the MAC to the PHY. */
  1310. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1311. phydev->dev_flags, phydev->interface);
  1312. if (IS_ERR(phydev)) {
  1313. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1314. return PTR_ERR(phydev);
  1315. }
  1316. /* Mask with MAC supported features. */
  1317. switch (phydev->interface) {
  1318. case PHY_INTERFACE_MODE_GMII:
  1319. case PHY_INTERFACE_MODE_RGMII:
  1320. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1321. phydev->supported &= (PHY_GBIT_FEATURES |
  1322. SUPPORTED_Pause |
  1323. SUPPORTED_Asym_Pause);
  1324. break;
  1325. }
  1326. /* fallthru */
  1327. case PHY_INTERFACE_MODE_MII:
  1328. phydev->supported &= (PHY_BASIC_FEATURES |
  1329. SUPPORTED_Pause |
  1330. SUPPORTED_Asym_Pause);
  1331. break;
  1332. default:
  1333. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1334. return -EINVAL;
  1335. }
  1336. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1337. phydev->advertising = phydev->supported;
  1338. return 0;
  1339. }
  1340. static void tg3_phy_start(struct tg3 *tp)
  1341. {
  1342. struct phy_device *phydev;
  1343. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1344. return;
  1345. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1346. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1347. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1348. phydev->speed = tp->link_config.orig_speed;
  1349. phydev->duplex = tp->link_config.orig_duplex;
  1350. phydev->autoneg = tp->link_config.orig_autoneg;
  1351. phydev->advertising = tp->link_config.orig_advertising;
  1352. }
  1353. phy_start(phydev);
  1354. phy_start_aneg(phydev);
  1355. }
  1356. static void tg3_phy_stop(struct tg3 *tp)
  1357. {
  1358. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1359. return;
  1360. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1361. }
  1362. static void tg3_phy_fini(struct tg3 *tp)
  1363. {
  1364. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1365. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1366. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1367. }
  1368. }
  1369. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1370. {
  1371. u32 phytest;
  1372. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1373. u32 phy;
  1374. tg3_writephy(tp, MII_TG3_FET_TEST,
  1375. phytest | MII_TG3_FET_SHADOW_EN);
  1376. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1377. if (enable)
  1378. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1379. else
  1380. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1381. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1382. }
  1383. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1384. }
  1385. }
  1386. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1387. {
  1388. u32 reg;
  1389. if (!tg3_flag(tp, 5705_PLUS) ||
  1390. (tg3_flag(tp, 5717_PLUS) &&
  1391. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1392. return;
  1393. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1394. tg3_phy_fet_toggle_apd(tp, enable);
  1395. return;
  1396. }
  1397. reg = MII_TG3_MISC_SHDW_WREN |
  1398. MII_TG3_MISC_SHDW_SCR5_SEL |
  1399. MII_TG3_MISC_SHDW_SCR5_LPED |
  1400. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1401. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1402. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1403. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1404. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1405. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1406. reg = MII_TG3_MISC_SHDW_WREN |
  1407. MII_TG3_MISC_SHDW_APD_SEL |
  1408. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1409. if (enable)
  1410. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1411. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1412. }
  1413. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1414. {
  1415. u32 phy;
  1416. if (!tg3_flag(tp, 5705_PLUS) ||
  1417. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1418. return;
  1419. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1420. u32 ephy;
  1421. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1422. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1423. tg3_writephy(tp, MII_TG3_FET_TEST,
  1424. ephy | MII_TG3_FET_SHADOW_EN);
  1425. if (!tg3_readphy(tp, reg, &phy)) {
  1426. if (enable)
  1427. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1428. else
  1429. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1430. tg3_writephy(tp, reg, phy);
  1431. }
  1432. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1433. }
  1434. } else {
  1435. int ret;
  1436. ret = tg3_phy_auxctl_read(tp,
  1437. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1438. if (!ret) {
  1439. if (enable)
  1440. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1441. else
  1442. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1443. tg3_phy_auxctl_write(tp,
  1444. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1445. }
  1446. }
  1447. }
  1448. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1449. {
  1450. int ret;
  1451. u32 val;
  1452. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1453. return;
  1454. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1455. if (!ret)
  1456. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1457. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1458. }
  1459. static void tg3_phy_apply_otp(struct tg3 *tp)
  1460. {
  1461. u32 otp, phy;
  1462. if (!tp->phy_otp)
  1463. return;
  1464. otp = tp->phy_otp;
  1465. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1466. return;
  1467. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1468. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1469. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1470. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1471. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1472. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1473. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1474. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1475. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1476. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1477. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1478. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1479. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1480. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1481. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1482. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1483. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1484. }
  1485. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1486. {
  1487. u32 val;
  1488. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1489. return;
  1490. tp->setlpicnt = 0;
  1491. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1492. current_link_up == 1 &&
  1493. tp->link_config.active_duplex == DUPLEX_FULL &&
  1494. (tp->link_config.active_speed == SPEED_100 ||
  1495. tp->link_config.active_speed == SPEED_1000)) {
  1496. u32 eeectl;
  1497. if (tp->link_config.active_speed == SPEED_1000)
  1498. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1499. else
  1500. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1501. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1502. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1503. TG3_CL45_D7_EEERES_STAT, &val);
  1504. switch (val) {
  1505. case TG3_CL45_D7_EEERES_STAT_LP_1000T:
  1506. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  1507. case ASIC_REV_5717:
  1508. case ASIC_REV_5719:
  1509. case ASIC_REV_57765:
  1510. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1511. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26,
  1512. 0x0000);
  1513. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1514. }
  1515. }
  1516. /* Fallthrough */
  1517. case TG3_CL45_D7_EEERES_STAT_LP_100TX:
  1518. tp->setlpicnt = 2;
  1519. }
  1520. }
  1521. if (!tp->setlpicnt) {
  1522. val = tr32(TG3_CPMU_EEE_MODE);
  1523. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1524. }
  1525. }
  1526. static int tg3_wait_macro_done(struct tg3 *tp)
  1527. {
  1528. int limit = 100;
  1529. while (limit--) {
  1530. u32 tmp32;
  1531. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1532. if ((tmp32 & 0x1000) == 0)
  1533. break;
  1534. }
  1535. }
  1536. if (limit < 0)
  1537. return -EBUSY;
  1538. return 0;
  1539. }
  1540. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1541. {
  1542. static const u32 test_pat[4][6] = {
  1543. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1544. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1545. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1546. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1547. };
  1548. int chan;
  1549. for (chan = 0; chan < 4; chan++) {
  1550. int i;
  1551. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1552. (chan * 0x2000) | 0x0200);
  1553. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1554. for (i = 0; i < 6; i++)
  1555. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1556. test_pat[chan][i]);
  1557. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1558. if (tg3_wait_macro_done(tp)) {
  1559. *resetp = 1;
  1560. return -EBUSY;
  1561. }
  1562. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1563. (chan * 0x2000) | 0x0200);
  1564. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1565. if (tg3_wait_macro_done(tp)) {
  1566. *resetp = 1;
  1567. return -EBUSY;
  1568. }
  1569. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1570. if (tg3_wait_macro_done(tp)) {
  1571. *resetp = 1;
  1572. return -EBUSY;
  1573. }
  1574. for (i = 0; i < 6; i += 2) {
  1575. u32 low, high;
  1576. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1577. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1578. tg3_wait_macro_done(tp)) {
  1579. *resetp = 1;
  1580. return -EBUSY;
  1581. }
  1582. low &= 0x7fff;
  1583. high &= 0x000f;
  1584. if (low != test_pat[chan][i] ||
  1585. high != test_pat[chan][i+1]) {
  1586. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1587. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1588. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1589. return -EBUSY;
  1590. }
  1591. }
  1592. }
  1593. return 0;
  1594. }
  1595. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1596. {
  1597. int chan;
  1598. for (chan = 0; chan < 4; chan++) {
  1599. int i;
  1600. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1601. (chan * 0x2000) | 0x0200);
  1602. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1603. for (i = 0; i < 6; i++)
  1604. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1605. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1606. if (tg3_wait_macro_done(tp))
  1607. return -EBUSY;
  1608. }
  1609. return 0;
  1610. }
  1611. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1612. {
  1613. u32 reg32, phy9_orig;
  1614. int retries, do_phy_reset, err;
  1615. retries = 10;
  1616. do_phy_reset = 1;
  1617. do {
  1618. if (do_phy_reset) {
  1619. err = tg3_bmcr_reset(tp);
  1620. if (err)
  1621. return err;
  1622. do_phy_reset = 0;
  1623. }
  1624. /* Disable transmitter and interrupt. */
  1625. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1626. continue;
  1627. reg32 |= 0x3000;
  1628. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1629. /* Set full-duplex, 1000 mbps. */
  1630. tg3_writephy(tp, MII_BMCR,
  1631. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1632. /* Set to master mode. */
  1633. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1634. continue;
  1635. tg3_writephy(tp, MII_TG3_CTRL,
  1636. (MII_TG3_CTRL_AS_MASTER |
  1637. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1638. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1639. if (err)
  1640. return err;
  1641. /* Block the PHY control access. */
  1642. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1643. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1644. if (!err)
  1645. break;
  1646. } while (--retries);
  1647. err = tg3_phy_reset_chanpat(tp);
  1648. if (err)
  1649. return err;
  1650. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1651. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1652. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1653. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1654. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1655. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1656. reg32 &= ~0x3000;
  1657. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1658. } else if (!err)
  1659. err = -EBUSY;
  1660. return err;
  1661. }
  1662. /* This will reset the tigon3 PHY if there is no valid
  1663. * link unless the FORCE argument is non-zero.
  1664. */
  1665. static int tg3_phy_reset(struct tg3 *tp)
  1666. {
  1667. u32 val, cpmuctrl;
  1668. int err;
  1669. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1670. val = tr32(GRC_MISC_CFG);
  1671. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1672. udelay(40);
  1673. }
  1674. err = tg3_readphy(tp, MII_BMSR, &val);
  1675. err |= tg3_readphy(tp, MII_BMSR, &val);
  1676. if (err != 0)
  1677. return -EBUSY;
  1678. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1679. netif_carrier_off(tp->dev);
  1680. tg3_link_report(tp);
  1681. }
  1682. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1683. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1684. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1685. err = tg3_phy_reset_5703_4_5(tp);
  1686. if (err)
  1687. return err;
  1688. goto out;
  1689. }
  1690. cpmuctrl = 0;
  1691. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1692. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1693. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1694. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1695. tw32(TG3_CPMU_CTRL,
  1696. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1697. }
  1698. err = tg3_bmcr_reset(tp);
  1699. if (err)
  1700. return err;
  1701. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1702. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1703. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1704. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1705. }
  1706. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1707. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1708. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1709. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1710. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1711. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1712. udelay(40);
  1713. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1714. }
  1715. }
  1716. if (tg3_flag(tp, 5717_PLUS) &&
  1717. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1718. return 0;
  1719. tg3_phy_apply_otp(tp);
  1720. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1721. tg3_phy_toggle_apd(tp, true);
  1722. else
  1723. tg3_phy_toggle_apd(tp, false);
  1724. out:
  1725. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1726. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1727. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1728. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1729. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1730. }
  1731. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1732. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1733. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1734. }
  1735. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1736. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1737. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1738. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1739. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1740. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1741. }
  1742. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1743. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1744. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1745. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1746. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1747. tg3_writephy(tp, MII_TG3_TEST1,
  1748. MII_TG3_TEST1_TRIM_EN | 0x4);
  1749. } else
  1750. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1751. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1752. }
  1753. }
  1754. /* Set Extended packet length bit (bit 14) on all chips that */
  1755. /* support jumbo frames */
  1756. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1757. /* Cannot do read-modify-write on 5401 */
  1758. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  1759. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1760. /* Set bit 14 with read-modify-write to preserve other bits */
  1761. err = tg3_phy_auxctl_read(tp,
  1762. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1763. if (!err)
  1764. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1765. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  1766. }
  1767. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1768. * jumbo frames transmission.
  1769. */
  1770. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1771. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1772. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1773. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1774. }
  1775. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1776. /* adjust output voltage */
  1777. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1778. }
  1779. tg3_phy_toggle_automdix(tp, 1);
  1780. tg3_phy_set_wirespeed(tp);
  1781. return 0;
  1782. }
  1783. static void tg3_frob_aux_power(struct tg3 *tp)
  1784. {
  1785. bool need_vaux = false;
  1786. /* The GPIOs do something completely different on 57765. */
  1787. if (!tg3_flag(tp, IS_NIC) ||
  1788. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1789. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1790. return;
  1791. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1792. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1793. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1794. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) &&
  1795. tp->pdev_peer != tp->pdev) {
  1796. struct net_device *dev_peer;
  1797. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1798. /* remove_one() may have been run on the peer. */
  1799. if (dev_peer) {
  1800. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1801. if (tg3_flag(tp_peer, INIT_COMPLETE))
  1802. return;
  1803. if (tg3_flag(tp_peer, WOL_ENABLE) ||
  1804. tg3_flag(tp_peer, ENABLE_ASF))
  1805. need_vaux = true;
  1806. }
  1807. }
  1808. if (tg3_flag(tp, WOL_ENABLE) || tg3_flag(tp, ENABLE_ASF))
  1809. need_vaux = true;
  1810. if (need_vaux) {
  1811. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1812. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1813. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1814. (GRC_LCLCTRL_GPIO_OE0 |
  1815. GRC_LCLCTRL_GPIO_OE1 |
  1816. GRC_LCLCTRL_GPIO_OE2 |
  1817. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1818. GRC_LCLCTRL_GPIO_OUTPUT1),
  1819. 100);
  1820. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1821. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1822. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1823. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1824. GRC_LCLCTRL_GPIO_OE1 |
  1825. GRC_LCLCTRL_GPIO_OE2 |
  1826. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1827. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1828. tp->grc_local_ctrl;
  1829. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1830. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1831. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1832. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1833. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1834. } else {
  1835. u32 no_gpio2;
  1836. u32 grc_local_ctrl = 0;
  1837. /* Workaround to prevent overdrawing Amps. */
  1838. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1839. ASIC_REV_5714) {
  1840. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1841. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1842. grc_local_ctrl, 100);
  1843. }
  1844. /* On 5753 and variants, GPIO2 cannot be used. */
  1845. no_gpio2 = tp->nic_sram_data_cfg &
  1846. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1847. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1848. GRC_LCLCTRL_GPIO_OE1 |
  1849. GRC_LCLCTRL_GPIO_OE2 |
  1850. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1851. GRC_LCLCTRL_GPIO_OUTPUT2;
  1852. if (no_gpio2) {
  1853. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1854. GRC_LCLCTRL_GPIO_OUTPUT2);
  1855. }
  1856. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1857. grc_local_ctrl, 100);
  1858. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1859. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1860. grc_local_ctrl, 100);
  1861. if (!no_gpio2) {
  1862. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1863. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1864. grc_local_ctrl, 100);
  1865. }
  1866. }
  1867. } else {
  1868. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1869. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1870. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1871. (GRC_LCLCTRL_GPIO_OE1 |
  1872. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1873. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1874. GRC_LCLCTRL_GPIO_OE1, 100);
  1875. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1876. (GRC_LCLCTRL_GPIO_OE1 |
  1877. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1878. }
  1879. }
  1880. }
  1881. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1882. {
  1883. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1884. return 1;
  1885. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1886. if (speed != SPEED_10)
  1887. return 1;
  1888. } else if (speed == SPEED_10)
  1889. return 1;
  1890. return 0;
  1891. }
  1892. static int tg3_setup_phy(struct tg3 *, int);
  1893. #define RESET_KIND_SHUTDOWN 0
  1894. #define RESET_KIND_INIT 1
  1895. #define RESET_KIND_SUSPEND 2
  1896. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1897. static int tg3_halt_cpu(struct tg3 *, u32);
  1898. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1899. {
  1900. u32 val;
  1901. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1902. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1903. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1904. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1905. sg_dig_ctrl |=
  1906. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1907. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1908. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1909. }
  1910. return;
  1911. }
  1912. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1913. tg3_bmcr_reset(tp);
  1914. val = tr32(GRC_MISC_CFG);
  1915. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1916. udelay(40);
  1917. return;
  1918. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1919. u32 phytest;
  1920. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1921. u32 phy;
  1922. tg3_writephy(tp, MII_ADVERTISE, 0);
  1923. tg3_writephy(tp, MII_BMCR,
  1924. BMCR_ANENABLE | BMCR_ANRESTART);
  1925. tg3_writephy(tp, MII_TG3_FET_TEST,
  1926. phytest | MII_TG3_FET_SHADOW_EN);
  1927. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1928. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1929. tg3_writephy(tp,
  1930. MII_TG3_FET_SHDW_AUXMODE4,
  1931. phy);
  1932. }
  1933. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1934. }
  1935. return;
  1936. } else if (do_low_power) {
  1937. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1938. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1939. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1940. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1941. MII_TG3_AUXCTL_PCTL_VREG_11V;
  1942. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  1943. }
  1944. /* The PHY should not be powered down on some chips because
  1945. * of bugs.
  1946. */
  1947. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1948. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1949. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1950. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1951. return;
  1952. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1953. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1954. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1955. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1956. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1957. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1958. }
  1959. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1960. }
  1961. /* tp->lock is held. */
  1962. static int tg3_nvram_lock(struct tg3 *tp)
  1963. {
  1964. if (tg3_flag(tp, NVRAM)) {
  1965. int i;
  1966. if (tp->nvram_lock_cnt == 0) {
  1967. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1968. for (i = 0; i < 8000; i++) {
  1969. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1970. break;
  1971. udelay(20);
  1972. }
  1973. if (i == 8000) {
  1974. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1975. return -ENODEV;
  1976. }
  1977. }
  1978. tp->nvram_lock_cnt++;
  1979. }
  1980. return 0;
  1981. }
  1982. /* tp->lock is held. */
  1983. static void tg3_nvram_unlock(struct tg3 *tp)
  1984. {
  1985. if (tg3_flag(tp, NVRAM)) {
  1986. if (tp->nvram_lock_cnt > 0)
  1987. tp->nvram_lock_cnt--;
  1988. if (tp->nvram_lock_cnt == 0)
  1989. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1990. }
  1991. }
  1992. /* tp->lock is held. */
  1993. static void tg3_enable_nvram_access(struct tg3 *tp)
  1994. {
  1995. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  1996. u32 nvaccess = tr32(NVRAM_ACCESS);
  1997. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1998. }
  1999. }
  2000. /* tp->lock is held. */
  2001. static void tg3_disable_nvram_access(struct tg3 *tp)
  2002. {
  2003. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2004. u32 nvaccess = tr32(NVRAM_ACCESS);
  2005. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2006. }
  2007. }
  2008. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2009. u32 offset, u32 *val)
  2010. {
  2011. u32 tmp;
  2012. int i;
  2013. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2014. return -EINVAL;
  2015. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2016. EEPROM_ADDR_DEVID_MASK |
  2017. EEPROM_ADDR_READ);
  2018. tw32(GRC_EEPROM_ADDR,
  2019. tmp |
  2020. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2021. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2022. EEPROM_ADDR_ADDR_MASK) |
  2023. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2024. for (i = 0; i < 1000; i++) {
  2025. tmp = tr32(GRC_EEPROM_ADDR);
  2026. if (tmp & EEPROM_ADDR_COMPLETE)
  2027. break;
  2028. msleep(1);
  2029. }
  2030. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2031. return -EBUSY;
  2032. tmp = tr32(GRC_EEPROM_DATA);
  2033. /*
  2034. * The data will always be opposite the native endian
  2035. * format. Perform a blind byteswap to compensate.
  2036. */
  2037. *val = swab32(tmp);
  2038. return 0;
  2039. }
  2040. #define NVRAM_CMD_TIMEOUT 10000
  2041. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2042. {
  2043. int i;
  2044. tw32(NVRAM_CMD, nvram_cmd);
  2045. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2046. udelay(10);
  2047. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2048. udelay(10);
  2049. break;
  2050. }
  2051. }
  2052. if (i == NVRAM_CMD_TIMEOUT)
  2053. return -EBUSY;
  2054. return 0;
  2055. }
  2056. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2057. {
  2058. if (tg3_flag(tp, NVRAM) &&
  2059. tg3_flag(tp, NVRAM_BUFFERED) &&
  2060. tg3_flag(tp, FLASH) &&
  2061. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2062. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2063. addr = ((addr / tp->nvram_pagesize) <<
  2064. ATMEL_AT45DB0X1B_PAGE_POS) +
  2065. (addr % tp->nvram_pagesize);
  2066. return addr;
  2067. }
  2068. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2069. {
  2070. if (tg3_flag(tp, NVRAM) &&
  2071. tg3_flag(tp, NVRAM_BUFFERED) &&
  2072. tg3_flag(tp, FLASH) &&
  2073. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2074. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2075. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2076. tp->nvram_pagesize) +
  2077. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2078. return addr;
  2079. }
  2080. /* NOTE: Data read in from NVRAM is byteswapped according to
  2081. * the byteswapping settings for all other register accesses.
  2082. * tg3 devices are BE devices, so on a BE machine, the data
  2083. * returned will be exactly as it is seen in NVRAM. On a LE
  2084. * machine, the 32-bit value will be byteswapped.
  2085. */
  2086. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2087. {
  2088. int ret;
  2089. if (!tg3_flag(tp, NVRAM))
  2090. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2091. offset = tg3_nvram_phys_addr(tp, offset);
  2092. if (offset > NVRAM_ADDR_MSK)
  2093. return -EINVAL;
  2094. ret = tg3_nvram_lock(tp);
  2095. if (ret)
  2096. return ret;
  2097. tg3_enable_nvram_access(tp);
  2098. tw32(NVRAM_ADDR, offset);
  2099. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2100. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2101. if (ret == 0)
  2102. *val = tr32(NVRAM_RDDATA);
  2103. tg3_disable_nvram_access(tp);
  2104. tg3_nvram_unlock(tp);
  2105. return ret;
  2106. }
  2107. /* Ensures NVRAM data is in bytestream format. */
  2108. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2109. {
  2110. u32 v;
  2111. int res = tg3_nvram_read(tp, offset, &v);
  2112. if (!res)
  2113. *val = cpu_to_be32(v);
  2114. return res;
  2115. }
  2116. /* tp->lock is held. */
  2117. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2118. {
  2119. u32 addr_high, addr_low;
  2120. int i;
  2121. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2122. tp->dev->dev_addr[1]);
  2123. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2124. (tp->dev->dev_addr[3] << 16) |
  2125. (tp->dev->dev_addr[4] << 8) |
  2126. (tp->dev->dev_addr[5] << 0));
  2127. for (i = 0; i < 4; i++) {
  2128. if (i == 1 && skip_mac_1)
  2129. continue;
  2130. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2131. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2132. }
  2133. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2134. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2135. for (i = 0; i < 12; i++) {
  2136. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2137. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2138. }
  2139. }
  2140. addr_high = (tp->dev->dev_addr[0] +
  2141. tp->dev->dev_addr[1] +
  2142. tp->dev->dev_addr[2] +
  2143. tp->dev->dev_addr[3] +
  2144. tp->dev->dev_addr[4] +
  2145. tp->dev->dev_addr[5]) &
  2146. TX_BACKOFF_SEED_MASK;
  2147. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2148. }
  2149. static void tg3_enable_register_access(struct tg3 *tp)
  2150. {
  2151. /*
  2152. * Make sure register accesses (indirect or otherwise) will function
  2153. * correctly.
  2154. */
  2155. pci_write_config_dword(tp->pdev,
  2156. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2157. }
  2158. static int tg3_power_up(struct tg3 *tp)
  2159. {
  2160. tg3_enable_register_access(tp);
  2161. pci_set_power_state(tp->pdev, PCI_D0);
  2162. /* Switch out of Vaux if it is a NIC */
  2163. if (tg3_flag(tp, IS_NIC))
  2164. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2165. return 0;
  2166. }
  2167. static int tg3_power_down_prepare(struct tg3 *tp)
  2168. {
  2169. u32 misc_host_ctrl;
  2170. bool device_should_wake, do_low_power;
  2171. tg3_enable_register_access(tp);
  2172. /* Restore the CLKREQ setting. */
  2173. if (tg3_flag(tp, CLKREQ_BUG)) {
  2174. u16 lnkctl;
  2175. pci_read_config_word(tp->pdev,
  2176. tp->pcie_cap + PCI_EXP_LNKCTL,
  2177. &lnkctl);
  2178. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2179. pci_write_config_word(tp->pdev,
  2180. tp->pcie_cap + PCI_EXP_LNKCTL,
  2181. lnkctl);
  2182. }
  2183. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2184. tw32(TG3PCI_MISC_HOST_CTRL,
  2185. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2186. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2187. tg3_flag(tp, WOL_ENABLE);
  2188. if (tg3_flag(tp, USE_PHYLIB)) {
  2189. do_low_power = false;
  2190. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2191. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2192. struct phy_device *phydev;
  2193. u32 phyid, advertising;
  2194. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2195. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2196. tp->link_config.orig_speed = phydev->speed;
  2197. tp->link_config.orig_duplex = phydev->duplex;
  2198. tp->link_config.orig_autoneg = phydev->autoneg;
  2199. tp->link_config.orig_advertising = phydev->advertising;
  2200. advertising = ADVERTISED_TP |
  2201. ADVERTISED_Pause |
  2202. ADVERTISED_Autoneg |
  2203. ADVERTISED_10baseT_Half;
  2204. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2205. if (tg3_flag(tp, WOL_SPEED_100MB))
  2206. advertising |=
  2207. ADVERTISED_100baseT_Half |
  2208. ADVERTISED_100baseT_Full |
  2209. ADVERTISED_10baseT_Full;
  2210. else
  2211. advertising |= ADVERTISED_10baseT_Full;
  2212. }
  2213. phydev->advertising = advertising;
  2214. phy_start_aneg(phydev);
  2215. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2216. if (phyid != PHY_ID_BCMAC131) {
  2217. phyid &= PHY_BCM_OUI_MASK;
  2218. if (phyid == PHY_BCM_OUI_1 ||
  2219. phyid == PHY_BCM_OUI_2 ||
  2220. phyid == PHY_BCM_OUI_3)
  2221. do_low_power = true;
  2222. }
  2223. }
  2224. } else {
  2225. do_low_power = true;
  2226. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2227. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2228. tp->link_config.orig_speed = tp->link_config.speed;
  2229. tp->link_config.orig_duplex = tp->link_config.duplex;
  2230. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2231. }
  2232. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2233. tp->link_config.speed = SPEED_10;
  2234. tp->link_config.duplex = DUPLEX_HALF;
  2235. tp->link_config.autoneg = AUTONEG_ENABLE;
  2236. tg3_setup_phy(tp, 0);
  2237. }
  2238. }
  2239. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2240. u32 val;
  2241. val = tr32(GRC_VCPU_EXT_CTRL);
  2242. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2243. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2244. int i;
  2245. u32 val;
  2246. for (i = 0; i < 200; i++) {
  2247. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2248. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2249. break;
  2250. msleep(1);
  2251. }
  2252. }
  2253. if (tg3_flag(tp, WOL_CAP))
  2254. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2255. WOL_DRV_STATE_SHUTDOWN |
  2256. WOL_DRV_WOL |
  2257. WOL_SET_MAGIC_PKT);
  2258. if (device_should_wake) {
  2259. u32 mac_mode;
  2260. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2261. if (do_low_power &&
  2262. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2263. tg3_phy_auxctl_write(tp,
  2264. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2265. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2266. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2267. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2268. udelay(40);
  2269. }
  2270. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2271. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2272. else
  2273. mac_mode = MAC_MODE_PORT_MODE_MII;
  2274. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2275. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2276. ASIC_REV_5700) {
  2277. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2278. SPEED_100 : SPEED_10;
  2279. if (tg3_5700_link_polarity(tp, speed))
  2280. mac_mode |= MAC_MODE_LINK_POLARITY;
  2281. else
  2282. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2283. }
  2284. } else {
  2285. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2286. }
  2287. if (!tg3_flag(tp, 5750_PLUS))
  2288. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2289. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2290. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  2291. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  2292. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2293. if (tg3_flag(tp, ENABLE_APE))
  2294. mac_mode |= MAC_MODE_APE_TX_EN |
  2295. MAC_MODE_APE_RX_EN |
  2296. MAC_MODE_TDE_ENABLE;
  2297. tw32_f(MAC_MODE, mac_mode);
  2298. udelay(100);
  2299. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2300. udelay(10);
  2301. }
  2302. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  2303. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2304. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2305. u32 base_val;
  2306. base_val = tp->pci_clock_ctrl;
  2307. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2308. CLOCK_CTRL_TXCLK_DISABLE);
  2309. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2310. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2311. } else if (tg3_flag(tp, 5780_CLASS) ||
  2312. tg3_flag(tp, CPMU_PRESENT) ||
  2313. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2314. /* do nothing */
  2315. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  2316. u32 newbits1, newbits2;
  2317. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2318. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2319. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2320. CLOCK_CTRL_TXCLK_DISABLE |
  2321. CLOCK_CTRL_ALTCLK);
  2322. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2323. } else if (tg3_flag(tp, 5705_PLUS)) {
  2324. newbits1 = CLOCK_CTRL_625_CORE;
  2325. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2326. } else {
  2327. newbits1 = CLOCK_CTRL_ALTCLK;
  2328. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2329. }
  2330. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2331. 40);
  2332. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2333. 40);
  2334. if (!tg3_flag(tp, 5705_PLUS)) {
  2335. u32 newbits3;
  2336. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2337. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2338. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2339. CLOCK_CTRL_TXCLK_DISABLE |
  2340. CLOCK_CTRL_44MHZ_CORE);
  2341. } else {
  2342. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2343. }
  2344. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2345. tp->pci_clock_ctrl | newbits3, 40);
  2346. }
  2347. }
  2348. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  2349. tg3_power_down_phy(tp, do_low_power);
  2350. tg3_frob_aux_power(tp);
  2351. /* Workaround for unstable PLL clock */
  2352. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2353. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2354. u32 val = tr32(0x7d00);
  2355. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2356. tw32(0x7d00, val);
  2357. if (!tg3_flag(tp, ENABLE_ASF)) {
  2358. int err;
  2359. err = tg3_nvram_lock(tp);
  2360. tg3_halt_cpu(tp, RX_CPU_BASE);
  2361. if (!err)
  2362. tg3_nvram_unlock(tp);
  2363. }
  2364. }
  2365. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2366. return 0;
  2367. }
  2368. static void tg3_power_down(struct tg3 *tp)
  2369. {
  2370. tg3_power_down_prepare(tp);
  2371. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  2372. pci_set_power_state(tp->pdev, PCI_D3hot);
  2373. }
  2374. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2375. {
  2376. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2377. case MII_TG3_AUX_STAT_10HALF:
  2378. *speed = SPEED_10;
  2379. *duplex = DUPLEX_HALF;
  2380. break;
  2381. case MII_TG3_AUX_STAT_10FULL:
  2382. *speed = SPEED_10;
  2383. *duplex = DUPLEX_FULL;
  2384. break;
  2385. case MII_TG3_AUX_STAT_100HALF:
  2386. *speed = SPEED_100;
  2387. *duplex = DUPLEX_HALF;
  2388. break;
  2389. case MII_TG3_AUX_STAT_100FULL:
  2390. *speed = SPEED_100;
  2391. *duplex = DUPLEX_FULL;
  2392. break;
  2393. case MII_TG3_AUX_STAT_1000HALF:
  2394. *speed = SPEED_1000;
  2395. *duplex = DUPLEX_HALF;
  2396. break;
  2397. case MII_TG3_AUX_STAT_1000FULL:
  2398. *speed = SPEED_1000;
  2399. *duplex = DUPLEX_FULL;
  2400. break;
  2401. default:
  2402. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2403. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2404. SPEED_10;
  2405. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2406. DUPLEX_HALF;
  2407. break;
  2408. }
  2409. *speed = SPEED_INVALID;
  2410. *duplex = DUPLEX_INVALID;
  2411. break;
  2412. }
  2413. }
  2414. static void tg3_phy_copper_begin(struct tg3 *tp)
  2415. {
  2416. u32 new_adv;
  2417. int i;
  2418. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2419. /* Entering low power mode. Disable gigabit and
  2420. * 100baseT advertisements.
  2421. */
  2422. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2423. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2424. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2425. if (tg3_flag(tp, WOL_SPEED_100MB))
  2426. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2427. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2428. } else if (tp->link_config.speed == SPEED_INVALID) {
  2429. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2430. tp->link_config.advertising &=
  2431. ~(ADVERTISED_1000baseT_Half |
  2432. ADVERTISED_1000baseT_Full);
  2433. new_adv = ADVERTISE_CSMA;
  2434. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2435. new_adv |= ADVERTISE_10HALF;
  2436. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2437. new_adv |= ADVERTISE_10FULL;
  2438. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2439. new_adv |= ADVERTISE_100HALF;
  2440. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2441. new_adv |= ADVERTISE_100FULL;
  2442. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2443. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2444. if (tp->link_config.advertising &
  2445. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2446. new_adv = 0;
  2447. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2448. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2449. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2450. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2451. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2452. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2453. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2454. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2455. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2456. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2457. } else {
  2458. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2459. }
  2460. } else {
  2461. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2462. new_adv |= ADVERTISE_CSMA;
  2463. /* Asking for a specific link mode. */
  2464. if (tp->link_config.speed == SPEED_1000) {
  2465. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2466. if (tp->link_config.duplex == DUPLEX_FULL)
  2467. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2468. else
  2469. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2470. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2471. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2472. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2473. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2474. } else {
  2475. if (tp->link_config.speed == SPEED_100) {
  2476. if (tp->link_config.duplex == DUPLEX_FULL)
  2477. new_adv |= ADVERTISE_100FULL;
  2478. else
  2479. new_adv |= ADVERTISE_100HALF;
  2480. } else {
  2481. if (tp->link_config.duplex == DUPLEX_FULL)
  2482. new_adv |= ADVERTISE_10FULL;
  2483. else
  2484. new_adv |= ADVERTISE_10HALF;
  2485. }
  2486. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2487. new_adv = 0;
  2488. }
  2489. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2490. }
  2491. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  2492. u32 val;
  2493. tw32(TG3_CPMU_EEE_MODE,
  2494. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2495. TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2496. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2497. case ASIC_REV_5717:
  2498. case ASIC_REV_57765:
  2499. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2500. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2501. MII_TG3_DSP_CH34TP2_HIBW01);
  2502. /* Fall through */
  2503. case ASIC_REV_5719:
  2504. val = MII_TG3_DSP_TAP26_ALNOKO |
  2505. MII_TG3_DSP_TAP26_RMRXSTO |
  2506. MII_TG3_DSP_TAP26_OPCSINPT;
  2507. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2508. }
  2509. val = 0;
  2510. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2511. /* Advertise 100-BaseTX EEE ability */
  2512. if (tp->link_config.advertising &
  2513. ADVERTISED_100baseT_Full)
  2514. val |= MDIO_AN_EEE_ADV_100TX;
  2515. /* Advertise 1000-BaseT EEE ability */
  2516. if (tp->link_config.advertising &
  2517. ADVERTISED_1000baseT_Full)
  2518. val |= MDIO_AN_EEE_ADV_1000T;
  2519. }
  2520. tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2521. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2522. }
  2523. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2524. tp->link_config.speed != SPEED_INVALID) {
  2525. u32 bmcr, orig_bmcr;
  2526. tp->link_config.active_speed = tp->link_config.speed;
  2527. tp->link_config.active_duplex = tp->link_config.duplex;
  2528. bmcr = 0;
  2529. switch (tp->link_config.speed) {
  2530. default:
  2531. case SPEED_10:
  2532. break;
  2533. case SPEED_100:
  2534. bmcr |= BMCR_SPEED100;
  2535. break;
  2536. case SPEED_1000:
  2537. bmcr |= TG3_BMCR_SPEED1000;
  2538. break;
  2539. }
  2540. if (tp->link_config.duplex == DUPLEX_FULL)
  2541. bmcr |= BMCR_FULLDPLX;
  2542. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2543. (bmcr != orig_bmcr)) {
  2544. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2545. for (i = 0; i < 1500; i++) {
  2546. u32 tmp;
  2547. udelay(10);
  2548. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2549. tg3_readphy(tp, MII_BMSR, &tmp))
  2550. continue;
  2551. if (!(tmp & BMSR_LSTATUS)) {
  2552. udelay(40);
  2553. break;
  2554. }
  2555. }
  2556. tg3_writephy(tp, MII_BMCR, bmcr);
  2557. udelay(40);
  2558. }
  2559. } else {
  2560. tg3_writephy(tp, MII_BMCR,
  2561. BMCR_ANENABLE | BMCR_ANRESTART);
  2562. }
  2563. }
  2564. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2565. {
  2566. int err;
  2567. /* Turn off tap power management. */
  2568. /* Set Extended packet length bit */
  2569. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2570. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2571. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2572. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2573. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2574. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2575. udelay(40);
  2576. return err;
  2577. }
  2578. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2579. {
  2580. u32 adv_reg, all_mask = 0;
  2581. if (mask & ADVERTISED_10baseT_Half)
  2582. all_mask |= ADVERTISE_10HALF;
  2583. if (mask & ADVERTISED_10baseT_Full)
  2584. all_mask |= ADVERTISE_10FULL;
  2585. if (mask & ADVERTISED_100baseT_Half)
  2586. all_mask |= ADVERTISE_100HALF;
  2587. if (mask & ADVERTISED_100baseT_Full)
  2588. all_mask |= ADVERTISE_100FULL;
  2589. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2590. return 0;
  2591. if ((adv_reg & all_mask) != all_mask)
  2592. return 0;
  2593. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2594. u32 tg3_ctrl;
  2595. all_mask = 0;
  2596. if (mask & ADVERTISED_1000baseT_Half)
  2597. all_mask |= ADVERTISE_1000HALF;
  2598. if (mask & ADVERTISED_1000baseT_Full)
  2599. all_mask |= ADVERTISE_1000FULL;
  2600. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2601. return 0;
  2602. if ((tg3_ctrl & all_mask) != all_mask)
  2603. return 0;
  2604. }
  2605. return 1;
  2606. }
  2607. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2608. {
  2609. u32 curadv, reqadv;
  2610. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2611. return 1;
  2612. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2613. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2614. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2615. if (curadv != reqadv)
  2616. return 0;
  2617. if (tg3_flag(tp, PAUSE_AUTONEG))
  2618. tg3_readphy(tp, MII_LPA, rmtadv);
  2619. } else {
  2620. /* Reprogram the advertisement register, even if it
  2621. * does not affect the current link. If the link
  2622. * gets renegotiated in the future, we can save an
  2623. * additional renegotiation cycle by advertising
  2624. * it correctly in the first place.
  2625. */
  2626. if (curadv != reqadv) {
  2627. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2628. ADVERTISE_PAUSE_ASYM);
  2629. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2630. }
  2631. }
  2632. return 1;
  2633. }
  2634. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2635. {
  2636. int current_link_up;
  2637. u32 bmsr, val;
  2638. u32 lcl_adv, rmt_adv;
  2639. u16 current_speed;
  2640. u8 current_duplex;
  2641. int i, err;
  2642. tw32(MAC_EVENT, 0);
  2643. tw32_f(MAC_STATUS,
  2644. (MAC_STATUS_SYNC_CHANGED |
  2645. MAC_STATUS_CFG_CHANGED |
  2646. MAC_STATUS_MI_COMPLETION |
  2647. MAC_STATUS_LNKSTATE_CHANGED));
  2648. udelay(40);
  2649. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2650. tw32_f(MAC_MI_MODE,
  2651. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2652. udelay(80);
  2653. }
  2654. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  2655. /* Some third-party PHYs need to be reset on link going
  2656. * down.
  2657. */
  2658. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2659. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2660. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2661. netif_carrier_ok(tp->dev)) {
  2662. tg3_readphy(tp, MII_BMSR, &bmsr);
  2663. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2664. !(bmsr & BMSR_LSTATUS))
  2665. force_reset = 1;
  2666. }
  2667. if (force_reset)
  2668. tg3_phy_reset(tp);
  2669. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2670. tg3_readphy(tp, MII_BMSR, &bmsr);
  2671. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2672. !tg3_flag(tp, INIT_COMPLETE))
  2673. bmsr = 0;
  2674. if (!(bmsr & BMSR_LSTATUS)) {
  2675. err = tg3_init_5401phy_dsp(tp);
  2676. if (err)
  2677. return err;
  2678. tg3_readphy(tp, MII_BMSR, &bmsr);
  2679. for (i = 0; i < 1000; i++) {
  2680. udelay(10);
  2681. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2682. (bmsr & BMSR_LSTATUS)) {
  2683. udelay(40);
  2684. break;
  2685. }
  2686. }
  2687. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2688. TG3_PHY_REV_BCM5401_B0 &&
  2689. !(bmsr & BMSR_LSTATUS) &&
  2690. tp->link_config.active_speed == SPEED_1000) {
  2691. err = tg3_phy_reset(tp);
  2692. if (!err)
  2693. err = tg3_init_5401phy_dsp(tp);
  2694. if (err)
  2695. return err;
  2696. }
  2697. }
  2698. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2699. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2700. /* 5701 {A0,B0} CRC bug workaround */
  2701. tg3_writephy(tp, 0x15, 0x0a75);
  2702. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2703. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2704. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2705. }
  2706. /* Clear pending interrupts... */
  2707. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2708. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2709. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2710. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2711. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2712. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2713. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2714. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2715. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2716. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2717. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2718. else
  2719. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2720. }
  2721. current_link_up = 0;
  2722. current_speed = SPEED_INVALID;
  2723. current_duplex = DUPLEX_INVALID;
  2724. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2725. err = tg3_phy_auxctl_read(tp,
  2726. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2727. &val);
  2728. if (!err && !(val & (1 << 10))) {
  2729. tg3_phy_auxctl_write(tp,
  2730. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2731. val | (1 << 10));
  2732. goto relink;
  2733. }
  2734. }
  2735. bmsr = 0;
  2736. for (i = 0; i < 100; i++) {
  2737. tg3_readphy(tp, MII_BMSR, &bmsr);
  2738. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2739. (bmsr & BMSR_LSTATUS))
  2740. break;
  2741. udelay(40);
  2742. }
  2743. if (bmsr & BMSR_LSTATUS) {
  2744. u32 aux_stat, bmcr;
  2745. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2746. for (i = 0; i < 2000; i++) {
  2747. udelay(10);
  2748. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2749. aux_stat)
  2750. break;
  2751. }
  2752. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2753. &current_speed,
  2754. &current_duplex);
  2755. bmcr = 0;
  2756. for (i = 0; i < 200; i++) {
  2757. tg3_readphy(tp, MII_BMCR, &bmcr);
  2758. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2759. continue;
  2760. if (bmcr && bmcr != 0x7fff)
  2761. break;
  2762. udelay(10);
  2763. }
  2764. lcl_adv = 0;
  2765. rmt_adv = 0;
  2766. tp->link_config.active_speed = current_speed;
  2767. tp->link_config.active_duplex = current_duplex;
  2768. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2769. if ((bmcr & BMCR_ANENABLE) &&
  2770. tg3_copper_is_advertising_all(tp,
  2771. tp->link_config.advertising)) {
  2772. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2773. &rmt_adv))
  2774. current_link_up = 1;
  2775. }
  2776. } else {
  2777. if (!(bmcr & BMCR_ANENABLE) &&
  2778. tp->link_config.speed == current_speed &&
  2779. tp->link_config.duplex == current_duplex &&
  2780. tp->link_config.flowctrl ==
  2781. tp->link_config.active_flowctrl) {
  2782. current_link_up = 1;
  2783. }
  2784. }
  2785. if (current_link_up == 1 &&
  2786. tp->link_config.active_duplex == DUPLEX_FULL)
  2787. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2788. }
  2789. relink:
  2790. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2791. tg3_phy_copper_begin(tp);
  2792. tg3_readphy(tp, MII_BMSR, &bmsr);
  2793. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2794. (bmsr & BMSR_LSTATUS))
  2795. current_link_up = 1;
  2796. }
  2797. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2798. if (current_link_up == 1) {
  2799. if (tp->link_config.active_speed == SPEED_100 ||
  2800. tp->link_config.active_speed == SPEED_10)
  2801. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2802. else
  2803. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2804. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2805. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2806. else
  2807. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2808. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2809. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2810. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2811. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2812. if (current_link_up == 1 &&
  2813. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2814. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2815. else
  2816. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2817. }
  2818. /* ??? Without this setting Netgear GA302T PHY does not
  2819. * ??? send/receive packets...
  2820. */
  2821. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2822. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2823. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2824. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2825. udelay(80);
  2826. }
  2827. tw32_f(MAC_MODE, tp->mac_mode);
  2828. udelay(40);
  2829. tg3_phy_eee_adjust(tp, current_link_up);
  2830. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  2831. /* Polled via timer. */
  2832. tw32_f(MAC_EVENT, 0);
  2833. } else {
  2834. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2835. }
  2836. udelay(40);
  2837. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2838. current_link_up == 1 &&
  2839. tp->link_config.active_speed == SPEED_1000 &&
  2840. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  2841. udelay(120);
  2842. tw32_f(MAC_STATUS,
  2843. (MAC_STATUS_SYNC_CHANGED |
  2844. MAC_STATUS_CFG_CHANGED));
  2845. udelay(40);
  2846. tg3_write_mem(tp,
  2847. NIC_SRAM_FIRMWARE_MBOX,
  2848. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2849. }
  2850. /* Prevent send BD corruption. */
  2851. if (tg3_flag(tp, CLKREQ_BUG)) {
  2852. u16 oldlnkctl, newlnkctl;
  2853. pci_read_config_word(tp->pdev,
  2854. tp->pcie_cap + PCI_EXP_LNKCTL,
  2855. &oldlnkctl);
  2856. if (tp->link_config.active_speed == SPEED_100 ||
  2857. tp->link_config.active_speed == SPEED_10)
  2858. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2859. else
  2860. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2861. if (newlnkctl != oldlnkctl)
  2862. pci_write_config_word(tp->pdev,
  2863. tp->pcie_cap + PCI_EXP_LNKCTL,
  2864. newlnkctl);
  2865. }
  2866. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2867. if (current_link_up)
  2868. netif_carrier_on(tp->dev);
  2869. else
  2870. netif_carrier_off(tp->dev);
  2871. tg3_link_report(tp);
  2872. }
  2873. return 0;
  2874. }
  2875. struct tg3_fiber_aneginfo {
  2876. int state;
  2877. #define ANEG_STATE_UNKNOWN 0
  2878. #define ANEG_STATE_AN_ENABLE 1
  2879. #define ANEG_STATE_RESTART_INIT 2
  2880. #define ANEG_STATE_RESTART 3
  2881. #define ANEG_STATE_DISABLE_LINK_OK 4
  2882. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2883. #define ANEG_STATE_ABILITY_DETECT 6
  2884. #define ANEG_STATE_ACK_DETECT_INIT 7
  2885. #define ANEG_STATE_ACK_DETECT 8
  2886. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2887. #define ANEG_STATE_COMPLETE_ACK 10
  2888. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2889. #define ANEG_STATE_IDLE_DETECT 12
  2890. #define ANEG_STATE_LINK_OK 13
  2891. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2892. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2893. u32 flags;
  2894. #define MR_AN_ENABLE 0x00000001
  2895. #define MR_RESTART_AN 0x00000002
  2896. #define MR_AN_COMPLETE 0x00000004
  2897. #define MR_PAGE_RX 0x00000008
  2898. #define MR_NP_LOADED 0x00000010
  2899. #define MR_TOGGLE_TX 0x00000020
  2900. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2901. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2902. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2903. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2904. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2905. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2906. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2907. #define MR_TOGGLE_RX 0x00002000
  2908. #define MR_NP_RX 0x00004000
  2909. #define MR_LINK_OK 0x80000000
  2910. unsigned long link_time, cur_time;
  2911. u32 ability_match_cfg;
  2912. int ability_match_count;
  2913. char ability_match, idle_match, ack_match;
  2914. u32 txconfig, rxconfig;
  2915. #define ANEG_CFG_NP 0x00000080
  2916. #define ANEG_CFG_ACK 0x00000040
  2917. #define ANEG_CFG_RF2 0x00000020
  2918. #define ANEG_CFG_RF1 0x00000010
  2919. #define ANEG_CFG_PS2 0x00000001
  2920. #define ANEG_CFG_PS1 0x00008000
  2921. #define ANEG_CFG_HD 0x00004000
  2922. #define ANEG_CFG_FD 0x00002000
  2923. #define ANEG_CFG_INVAL 0x00001f06
  2924. };
  2925. #define ANEG_OK 0
  2926. #define ANEG_DONE 1
  2927. #define ANEG_TIMER_ENAB 2
  2928. #define ANEG_FAILED -1
  2929. #define ANEG_STATE_SETTLE_TIME 10000
  2930. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2931. struct tg3_fiber_aneginfo *ap)
  2932. {
  2933. u16 flowctrl;
  2934. unsigned long delta;
  2935. u32 rx_cfg_reg;
  2936. int ret;
  2937. if (ap->state == ANEG_STATE_UNKNOWN) {
  2938. ap->rxconfig = 0;
  2939. ap->link_time = 0;
  2940. ap->cur_time = 0;
  2941. ap->ability_match_cfg = 0;
  2942. ap->ability_match_count = 0;
  2943. ap->ability_match = 0;
  2944. ap->idle_match = 0;
  2945. ap->ack_match = 0;
  2946. }
  2947. ap->cur_time++;
  2948. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2949. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2950. if (rx_cfg_reg != ap->ability_match_cfg) {
  2951. ap->ability_match_cfg = rx_cfg_reg;
  2952. ap->ability_match = 0;
  2953. ap->ability_match_count = 0;
  2954. } else {
  2955. if (++ap->ability_match_count > 1) {
  2956. ap->ability_match = 1;
  2957. ap->ability_match_cfg = rx_cfg_reg;
  2958. }
  2959. }
  2960. if (rx_cfg_reg & ANEG_CFG_ACK)
  2961. ap->ack_match = 1;
  2962. else
  2963. ap->ack_match = 0;
  2964. ap->idle_match = 0;
  2965. } else {
  2966. ap->idle_match = 1;
  2967. ap->ability_match_cfg = 0;
  2968. ap->ability_match_count = 0;
  2969. ap->ability_match = 0;
  2970. ap->ack_match = 0;
  2971. rx_cfg_reg = 0;
  2972. }
  2973. ap->rxconfig = rx_cfg_reg;
  2974. ret = ANEG_OK;
  2975. switch (ap->state) {
  2976. case ANEG_STATE_UNKNOWN:
  2977. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2978. ap->state = ANEG_STATE_AN_ENABLE;
  2979. /* fallthru */
  2980. case ANEG_STATE_AN_ENABLE:
  2981. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2982. if (ap->flags & MR_AN_ENABLE) {
  2983. ap->link_time = 0;
  2984. ap->cur_time = 0;
  2985. ap->ability_match_cfg = 0;
  2986. ap->ability_match_count = 0;
  2987. ap->ability_match = 0;
  2988. ap->idle_match = 0;
  2989. ap->ack_match = 0;
  2990. ap->state = ANEG_STATE_RESTART_INIT;
  2991. } else {
  2992. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2993. }
  2994. break;
  2995. case ANEG_STATE_RESTART_INIT:
  2996. ap->link_time = ap->cur_time;
  2997. ap->flags &= ~(MR_NP_LOADED);
  2998. ap->txconfig = 0;
  2999. tw32(MAC_TX_AUTO_NEG, 0);
  3000. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3001. tw32_f(MAC_MODE, tp->mac_mode);
  3002. udelay(40);
  3003. ret = ANEG_TIMER_ENAB;
  3004. ap->state = ANEG_STATE_RESTART;
  3005. /* fallthru */
  3006. case ANEG_STATE_RESTART:
  3007. delta = ap->cur_time - ap->link_time;
  3008. if (delta > ANEG_STATE_SETTLE_TIME)
  3009. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3010. else
  3011. ret = ANEG_TIMER_ENAB;
  3012. break;
  3013. case ANEG_STATE_DISABLE_LINK_OK:
  3014. ret = ANEG_DONE;
  3015. break;
  3016. case ANEG_STATE_ABILITY_DETECT_INIT:
  3017. ap->flags &= ~(MR_TOGGLE_TX);
  3018. ap->txconfig = ANEG_CFG_FD;
  3019. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3020. if (flowctrl & ADVERTISE_1000XPAUSE)
  3021. ap->txconfig |= ANEG_CFG_PS1;
  3022. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3023. ap->txconfig |= ANEG_CFG_PS2;
  3024. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3025. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3026. tw32_f(MAC_MODE, tp->mac_mode);
  3027. udelay(40);
  3028. ap->state = ANEG_STATE_ABILITY_DETECT;
  3029. break;
  3030. case ANEG_STATE_ABILITY_DETECT:
  3031. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3032. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3033. break;
  3034. case ANEG_STATE_ACK_DETECT_INIT:
  3035. ap->txconfig |= ANEG_CFG_ACK;
  3036. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3037. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3038. tw32_f(MAC_MODE, tp->mac_mode);
  3039. udelay(40);
  3040. ap->state = ANEG_STATE_ACK_DETECT;
  3041. /* fallthru */
  3042. case ANEG_STATE_ACK_DETECT:
  3043. if (ap->ack_match != 0) {
  3044. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3045. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3046. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3047. } else {
  3048. ap->state = ANEG_STATE_AN_ENABLE;
  3049. }
  3050. } else if (ap->ability_match != 0 &&
  3051. ap->rxconfig == 0) {
  3052. ap->state = ANEG_STATE_AN_ENABLE;
  3053. }
  3054. break;
  3055. case ANEG_STATE_COMPLETE_ACK_INIT:
  3056. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3057. ret = ANEG_FAILED;
  3058. break;
  3059. }
  3060. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3061. MR_LP_ADV_HALF_DUPLEX |
  3062. MR_LP_ADV_SYM_PAUSE |
  3063. MR_LP_ADV_ASYM_PAUSE |
  3064. MR_LP_ADV_REMOTE_FAULT1 |
  3065. MR_LP_ADV_REMOTE_FAULT2 |
  3066. MR_LP_ADV_NEXT_PAGE |
  3067. MR_TOGGLE_RX |
  3068. MR_NP_RX);
  3069. if (ap->rxconfig & ANEG_CFG_FD)
  3070. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3071. if (ap->rxconfig & ANEG_CFG_HD)
  3072. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3073. if (ap->rxconfig & ANEG_CFG_PS1)
  3074. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3075. if (ap->rxconfig & ANEG_CFG_PS2)
  3076. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3077. if (ap->rxconfig & ANEG_CFG_RF1)
  3078. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3079. if (ap->rxconfig & ANEG_CFG_RF2)
  3080. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3081. if (ap->rxconfig & ANEG_CFG_NP)
  3082. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3083. ap->link_time = ap->cur_time;
  3084. ap->flags ^= (MR_TOGGLE_TX);
  3085. if (ap->rxconfig & 0x0008)
  3086. ap->flags |= MR_TOGGLE_RX;
  3087. if (ap->rxconfig & ANEG_CFG_NP)
  3088. ap->flags |= MR_NP_RX;
  3089. ap->flags |= MR_PAGE_RX;
  3090. ap->state = ANEG_STATE_COMPLETE_ACK;
  3091. ret = ANEG_TIMER_ENAB;
  3092. break;
  3093. case ANEG_STATE_COMPLETE_ACK:
  3094. if (ap->ability_match != 0 &&
  3095. ap->rxconfig == 0) {
  3096. ap->state = ANEG_STATE_AN_ENABLE;
  3097. break;
  3098. }
  3099. delta = ap->cur_time - ap->link_time;
  3100. if (delta > ANEG_STATE_SETTLE_TIME) {
  3101. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3102. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3103. } else {
  3104. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3105. !(ap->flags & MR_NP_RX)) {
  3106. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3107. } else {
  3108. ret = ANEG_FAILED;
  3109. }
  3110. }
  3111. }
  3112. break;
  3113. case ANEG_STATE_IDLE_DETECT_INIT:
  3114. ap->link_time = ap->cur_time;
  3115. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3116. tw32_f(MAC_MODE, tp->mac_mode);
  3117. udelay(40);
  3118. ap->state = ANEG_STATE_IDLE_DETECT;
  3119. ret = ANEG_TIMER_ENAB;
  3120. break;
  3121. case ANEG_STATE_IDLE_DETECT:
  3122. if (ap->ability_match != 0 &&
  3123. ap->rxconfig == 0) {
  3124. ap->state = ANEG_STATE_AN_ENABLE;
  3125. break;
  3126. }
  3127. delta = ap->cur_time - ap->link_time;
  3128. if (delta > ANEG_STATE_SETTLE_TIME) {
  3129. /* XXX another gem from the Broadcom driver :( */
  3130. ap->state = ANEG_STATE_LINK_OK;
  3131. }
  3132. break;
  3133. case ANEG_STATE_LINK_OK:
  3134. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3135. ret = ANEG_DONE;
  3136. break;
  3137. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3138. /* ??? unimplemented */
  3139. break;
  3140. case ANEG_STATE_NEXT_PAGE_WAIT:
  3141. /* ??? unimplemented */
  3142. break;
  3143. default:
  3144. ret = ANEG_FAILED;
  3145. break;
  3146. }
  3147. return ret;
  3148. }
  3149. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3150. {
  3151. int res = 0;
  3152. struct tg3_fiber_aneginfo aninfo;
  3153. int status = ANEG_FAILED;
  3154. unsigned int tick;
  3155. u32 tmp;
  3156. tw32_f(MAC_TX_AUTO_NEG, 0);
  3157. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3158. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3159. udelay(40);
  3160. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3161. udelay(40);
  3162. memset(&aninfo, 0, sizeof(aninfo));
  3163. aninfo.flags |= MR_AN_ENABLE;
  3164. aninfo.state = ANEG_STATE_UNKNOWN;
  3165. aninfo.cur_time = 0;
  3166. tick = 0;
  3167. while (++tick < 195000) {
  3168. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3169. if (status == ANEG_DONE || status == ANEG_FAILED)
  3170. break;
  3171. udelay(1);
  3172. }
  3173. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3174. tw32_f(MAC_MODE, tp->mac_mode);
  3175. udelay(40);
  3176. *txflags = aninfo.txconfig;
  3177. *rxflags = aninfo.flags;
  3178. if (status == ANEG_DONE &&
  3179. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3180. MR_LP_ADV_FULL_DUPLEX)))
  3181. res = 1;
  3182. return res;
  3183. }
  3184. static void tg3_init_bcm8002(struct tg3 *tp)
  3185. {
  3186. u32 mac_status = tr32(MAC_STATUS);
  3187. int i;
  3188. /* Reset when initting first time or we have a link. */
  3189. if (tg3_flag(tp, INIT_COMPLETE) &&
  3190. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3191. return;
  3192. /* Set PLL lock range. */
  3193. tg3_writephy(tp, 0x16, 0x8007);
  3194. /* SW reset */
  3195. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3196. /* Wait for reset to complete. */
  3197. /* XXX schedule_timeout() ... */
  3198. for (i = 0; i < 500; i++)
  3199. udelay(10);
  3200. /* Config mode; select PMA/Ch 1 regs. */
  3201. tg3_writephy(tp, 0x10, 0x8411);
  3202. /* Enable auto-lock and comdet, select txclk for tx. */
  3203. tg3_writephy(tp, 0x11, 0x0a10);
  3204. tg3_writephy(tp, 0x18, 0x00a0);
  3205. tg3_writephy(tp, 0x16, 0x41ff);
  3206. /* Assert and deassert POR. */
  3207. tg3_writephy(tp, 0x13, 0x0400);
  3208. udelay(40);
  3209. tg3_writephy(tp, 0x13, 0x0000);
  3210. tg3_writephy(tp, 0x11, 0x0a50);
  3211. udelay(40);
  3212. tg3_writephy(tp, 0x11, 0x0a10);
  3213. /* Wait for signal to stabilize */
  3214. /* XXX schedule_timeout() ... */
  3215. for (i = 0; i < 15000; i++)
  3216. udelay(10);
  3217. /* Deselect the channel register so we can read the PHYID
  3218. * later.
  3219. */
  3220. tg3_writephy(tp, 0x10, 0x8011);
  3221. }
  3222. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3223. {
  3224. u16 flowctrl;
  3225. u32 sg_dig_ctrl, sg_dig_status;
  3226. u32 serdes_cfg, expected_sg_dig_ctrl;
  3227. int workaround, port_a;
  3228. int current_link_up;
  3229. serdes_cfg = 0;
  3230. expected_sg_dig_ctrl = 0;
  3231. workaround = 0;
  3232. port_a = 1;
  3233. current_link_up = 0;
  3234. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3235. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3236. workaround = 1;
  3237. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3238. port_a = 0;
  3239. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3240. /* preserve bits 20-23 for voltage regulator */
  3241. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3242. }
  3243. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3244. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3245. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3246. if (workaround) {
  3247. u32 val = serdes_cfg;
  3248. if (port_a)
  3249. val |= 0xc010000;
  3250. else
  3251. val |= 0x4010000;
  3252. tw32_f(MAC_SERDES_CFG, val);
  3253. }
  3254. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3255. }
  3256. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3257. tg3_setup_flow_control(tp, 0, 0);
  3258. current_link_up = 1;
  3259. }
  3260. goto out;
  3261. }
  3262. /* Want auto-negotiation. */
  3263. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3264. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3265. if (flowctrl & ADVERTISE_1000XPAUSE)
  3266. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3267. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3268. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3269. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3270. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3271. tp->serdes_counter &&
  3272. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3273. MAC_STATUS_RCVD_CFG)) ==
  3274. MAC_STATUS_PCS_SYNCED)) {
  3275. tp->serdes_counter--;
  3276. current_link_up = 1;
  3277. goto out;
  3278. }
  3279. restart_autoneg:
  3280. if (workaround)
  3281. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3282. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3283. udelay(5);
  3284. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3285. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3286. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3287. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3288. MAC_STATUS_SIGNAL_DET)) {
  3289. sg_dig_status = tr32(SG_DIG_STATUS);
  3290. mac_status = tr32(MAC_STATUS);
  3291. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3292. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3293. u32 local_adv = 0, remote_adv = 0;
  3294. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3295. local_adv |= ADVERTISE_1000XPAUSE;
  3296. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3297. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3298. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3299. remote_adv |= LPA_1000XPAUSE;
  3300. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3301. remote_adv |= LPA_1000XPAUSE_ASYM;
  3302. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3303. current_link_up = 1;
  3304. tp->serdes_counter = 0;
  3305. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3306. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3307. if (tp->serdes_counter)
  3308. tp->serdes_counter--;
  3309. else {
  3310. if (workaround) {
  3311. u32 val = serdes_cfg;
  3312. if (port_a)
  3313. val |= 0xc010000;
  3314. else
  3315. val |= 0x4010000;
  3316. tw32_f(MAC_SERDES_CFG, val);
  3317. }
  3318. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3319. udelay(40);
  3320. /* Link parallel detection - link is up */
  3321. /* only if we have PCS_SYNC and not */
  3322. /* receiving config code words */
  3323. mac_status = tr32(MAC_STATUS);
  3324. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3325. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3326. tg3_setup_flow_control(tp, 0, 0);
  3327. current_link_up = 1;
  3328. tp->phy_flags |=
  3329. TG3_PHYFLG_PARALLEL_DETECT;
  3330. tp->serdes_counter =
  3331. SERDES_PARALLEL_DET_TIMEOUT;
  3332. } else
  3333. goto restart_autoneg;
  3334. }
  3335. }
  3336. } else {
  3337. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3338. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3339. }
  3340. out:
  3341. return current_link_up;
  3342. }
  3343. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3344. {
  3345. int current_link_up = 0;
  3346. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3347. goto out;
  3348. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3349. u32 txflags, rxflags;
  3350. int i;
  3351. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3352. u32 local_adv = 0, remote_adv = 0;
  3353. if (txflags & ANEG_CFG_PS1)
  3354. local_adv |= ADVERTISE_1000XPAUSE;
  3355. if (txflags & ANEG_CFG_PS2)
  3356. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3357. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3358. remote_adv |= LPA_1000XPAUSE;
  3359. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3360. remote_adv |= LPA_1000XPAUSE_ASYM;
  3361. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3362. current_link_up = 1;
  3363. }
  3364. for (i = 0; i < 30; i++) {
  3365. udelay(20);
  3366. tw32_f(MAC_STATUS,
  3367. (MAC_STATUS_SYNC_CHANGED |
  3368. MAC_STATUS_CFG_CHANGED));
  3369. udelay(40);
  3370. if ((tr32(MAC_STATUS) &
  3371. (MAC_STATUS_SYNC_CHANGED |
  3372. MAC_STATUS_CFG_CHANGED)) == 0)
  3373. break;
  3374. }
  3375. mac_status = tr32(MAC_STATUS);
  3376. if (current_link_up == 0 &&
  3377. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3378. !(mac_status & MAC_STATUS_RCVD_CFG))
  3379. current_link_up = 1;
  3380. } else {
  3381. tg3_setup_flow_control(tp, 0, 0);
  3382. /* Forcing 1000FD link up. */
  3383. current_link_up = 1;
  3384. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3385. udelay(40);
  3386. tw32_f(MAC_MODE, tp->mac_mode);
  3387. udelay(40);
  3388. }
  3389. out:
  3390. return current_link_up;
  3391. }
  3392. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3393. {
  3394. u32 orig_pause_cfg;
  3395. u16 orig_active_speed;
  3396. u8 orig_active_duplex;
  3397. u32 mac_status;
  3398. int current_link_up;
  3399. int i;
  3400. orig_pause_cfg = tp->link_config.active_flowctrl;
  3401. orig_active_speed = tp->link_config.active_speed;
  3402. orig_active_duplex = tp->link_config.active_duplex;
  3403. if (!tg3_flag(tp, HW_AUTONEG) &&
  3404. netif_carrier_ok(tp->dev) &&
  3405. tg3_flag(tp, INIT_COMPLETE)) {
  3406. mac_status = tr32(MAC_STATUS);
  3407. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3408. MAC_STATUS_SIGNAL_DET |
  3409. MAC_STATUS_CFG_CHANGED |
  3410. MAC_STATUS_RCVD_CFG);
  3411. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3412. MAC_STATUS_SIGNAL_DET)) {
  3413. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3414. MAC_STATUS_CFG_CHANGED));
  3415. return 0;
  3416. }
  3417. }
  3418. tw32_f(MAC_TX_AUTO_NEG, 0);
  3419. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3420. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3421. tw32_f(MAC_MODE, tp->mac_mode);
  3422. udelay(40);
  3423. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3424. tg3_init_bcm8002(tp);
  3425. /* Enable link change event even when serdes polling. */
  3426. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3427. udelay(40);
  3428. current_link_up = 0;
  3429. mac_status = tr32(MAC_STATUS);
  3430. if (tg3_flag(tp, HW_AUTONEG))
  3431. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3432. else
  3433. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3434. tp->napi[0].hw_status->status =
  3435. (SD_STATUS_UPDATED |
  3436. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3437. for (i = 0; i < 100; i++) {
  3438. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3439. MAC_STATUS_CFG_CHANGED));
  3440. udelay(5);
  3441. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3442. MAC_STATUS_CFG_CHANGED |
  3443. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3444. break;
  3445. }
  3446. mac_status = tr32(MAC_STATUS);
  3447. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3448. current_link_up = 0;
  3449. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3450. tp->serdes_counter == 0) {
  3451. tw32_f(MAC_MODE, (tp->mac_mode |
  3452. MAC_MODE_SEND_CONFIGS));
  3453. udelay(1);
  3454. tw32_f(MAC_MODE, tp->mac_mode);
  3455. }
  3456. }
  3457. if (current_link_up == 1) {
  3458. tp->link_config.active_speed = SPEED_1000;
  3459. tp->link_config.active_duplex = DUPLEX_FULL;
  3460. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3461. LED_CTRL_LNKLED_OVERRIDE |
  3462. LED_CTRL_1000MBPS_ON));
  3463. } else {
  3464. tp->link_config.active_speed = SPEED_INVALID;
  3465. tp->link_config.active_duplex = DUPLEX_INVALID;
  3466. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3467. LED_CTRL_LNKLED_OVERRIDE |
  3468. LED_CTRL_TRAFFIC_OVERRIDE));
  3469. }
  3470. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3471. if (current_link_up)
  3472. netif_carrier_on(tp->dev);
  3473. else
  3474. netif_carrier_off(tp->dev);
  3475. tg3_link_report(tp);
  3476. } else {
  3477. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3478. if (orig_pause_cfg != now_pause_cfg ||
  3479. orig_active_speed != tp->link_config.active_speed ||
  3480. orig_active_duplex != tp->link_config.active_duplex)
  3481. tg3_link_report(tp);
  3482. }
  3483. return 0;
  3484. }
  3485. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3486. {
  3487. int current_link_up, err = 0;
  3488. u32 bmsr, bmcr;
  3489. u16 current_speed;
  3490. u8 current_duplex;
  3491. u32 local_adv, remote_adv;
  3492. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3493. tw32_f(MAC_MODE, tp->mac_mode);
  3494. udelay(40);
  3495. tw32(MAC_EVENT, 0);
  3496. tw32_f(MAC_STATUS,
  3497. (MAC_STATUS_SYNC_CHANGED |
  3498. MAC_STATUS_CFG_CHANGED |
  3499. MAC_STATUS_MI_COMPLETION |
  3500. MAC_STATUS_LNKSTATE_CHANGED));
  3501. udelay(40);
  3502. if (force_reset)
  3503. tg3_phy_reset(tp);
  3504. current_link_up = 0;
  3505. current_speed = SPEED_INVALID;
  3506. current_duplex = DUPLEX_INVALID;
  3507. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3508. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3509. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3510. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3511. bmsr |= BMSR_LSTATUS;
  3512. else
  3513. bmsr &= ~BMSR_LSTATUS;
  3514. }
  3515. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3516. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3517. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3518. /* do nothing, just check for link up at the end */
  3519. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3520. u32 adv, new_adv;
  3521. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3522. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3523. ADVERTISE_1000XPAUSE |
  3524. ADVERTISE_1000XPSE_ASYM |
  3525. ADVERTISE_SLCT);
  3526. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3527. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3528. new_adv |= ADVERTISE_1000XHALF;
  3529. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3530. new_adv |= ADVERTISE_1000XFULL;
  3531. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3532. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3533. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3534. tg3_writephy(tp, MII_BMCR, bmcr);
  3535. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3536. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3537. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3538. return err;
  3539. }
  3540. } else {
  3541. u32 new_bmcr;
  3542. bmcr &= ~BMCR_SPEED1000;
  3543. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3544. if (tp->link_config.duplex == DUPLEX_FULL)
  3545. new_bmcr |= BMCR_FULLDPLX;
  3546. if (new_bmcr != bmcr) {
  3547. /* BMCR_SPEED1000 is a reserved bit that needs
  3548. * to be set on write.
  3549. */
  3550. new_bmcr |= BMCR_SPEED1000;
  3551. /* Force a linkdown */
  3552. if (netif_carrier_ok(tp->dev)) {
  3553. u32 adv;
  3554. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3555. adv &= ~(ADVERTISE_1000XFULL |
  3556. ADVERTISE_1000XHALF |
  3557. ADVERTISE_SLCT);
  3558. tg3_writephy(tp, MII_ADVERTISE, adv);
  3559. tg3_writephy(tp, MII_BMCR, bmcr |
  3560. BMCR_ANRESTART |
  3561. BMCR_ANENABLE);
  3562. udelay(10);
  3563. netif_carrier_off(tp->dev);
  3564. }
  3565. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3566. bmcr = new_bmcr;
  3567. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3568. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3569. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3570. ASIC_REV_5714) {
  3571. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3572. bmsr |= BMSR_LSTATUS;
  3573. else
  3574. bmsr &= ~BMSR_LSTATUS;
  3575. }
  3576. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3577. }
  3578. }
  3579. if (bmsr & BMSR_LSTATUS) {
  3580. current_speed = SPEED_1000;
  3581. current_link_up = 1;
  3582. if (bmcr & BMCR_FULLDPLX)
  3583. current_duplex = DUPLEX_FULL;
  3584. else
  3585. current_duplex = DUPLEX_HALF;
  3586. local_adv = 0;
  3587. remote_adv = 0;
  3588. if (bmcr & BMCR_ANENABLE) {
  3589. u32 common;
  3590. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3591. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3592. common = local_adv & remote_adv;
  3593. if (common & (ADVERTISE_1000XHALF |
  3594. ADVERTISE_1000XFULL)) {
  3595. if (common & ADVERTISE_1000XFULL)
  3596. current_duplex = DUPLEX_FULL;
  3597. else
  3598. current_duplex = DUPLEX_HALF;
  3599. } else if (!tg3_flag(tp, 5780_CLASS)) {
  3600. /* Link is up via parallel detect */
  3601. } else {
  3602. current_link_up = 0;
  3603. }
  3604. }
  3605. }
  3606. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3607. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3608. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3609. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3610. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3611. tw32_f(MAC_MODE, tp->mac_mode);
  3612. udelay(40);
  3613. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3614. tp->link_config.active_speed = current_speed;
  3615. tp->link_config.active_duplex = current_duplex;
  3616. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3617. if (current_link_up)
  3618. netif_carrier_on(tp->dev);
  3619. else {
  3620. netif_carrier_off(tp->dev);
  3621. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3622. }
  3623. tg3_link_report(tp);
  3624. }
  3625. return err;
  3626. }
  3627. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3628. {
  3629. if (tp->serdes_counter) {
  3630. /* Give autoneg time to complete. */
  3631. tp->serdes_counter--;
  3632. return;
  3633. }
  3634. if (!netif_carrier_ok(tp->dev) &&
  3635. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3636. u32 bmcr;
  3637. tg3_readphy(tp, MII_BMCR, &bmcr);
  3638. if (bmcr & BMCR_ANENABLE) {
  3639. u32 phy1, phy2;
  3640. /* Select shadow register 0x1f */
  3641. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3642. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3643. /* Select expansion interrupt status register */
  3644. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3645. MII_TG3_DSP_EXP1_INT_STAT);
  3646. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3647. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3648. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3649. /* We have signal detect and not receiving
  3650. * config code words, link is up by parallel
  3651. * detection.
  3652. */
  3653. bmcr &= ~BMCR_ANENABLE;
  3654. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3655. tg3_writephy(tp, MII_BMCR, bmcr);
  3656. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3657. }
  3658. }
  3659. } else if (netif_carrier_ok(tp->dev) &&
  3660. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3661. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3662. u32 phy2;
  3663. /* Select expansion interrupt status register */
  3664. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3665. MII_TG3_DSP_EXP1_INT_STAT);
  3666. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3667. if (phy2 & 0x20) {
  3668. u32 bmcr;
  3669. /* Config code words received, turn on autoneg. */
  3670. tg3_readphy(tp, MII_BMCR, &bmcr);
  3671. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3672. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3673. }
  3674. }
  3675. }
  3676. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3677. {
  3678. u32 val;
  3679. int err;
  3680. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3681. err = tg3_setup_fiber_phy(tp, force_reset);
  3682. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3683. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3684. else
  3685. err = tg3_setup_copper_phy(tp, force_reset);
  3686. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3687. u32 scale;
  3688. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3689. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3690. scale = 65;
  3691. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3692. scale = 6;
  3693. else
  3694. scale = 12;
  3695. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3696. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3697. tw32(GRC_MISC_CFG, val);
  3698. }
  3699. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3700. (6 << TX_LENGTHS_IPG_SHIFT);
  3701. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  3702. val |= tr32(MAC_TX_LENGTHS) &
  3703. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  3704. TX_LENGTHS_CNT_DWN_VAL_MSK);
  3705. if (tp->link_config.active_speed == SPEED_1000 &&
  3706. tp->link_config.active_duplex == DUPLEX_HALF)
  3707. tw32(MAC_TX_LENGTHS, val |
  3708. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  3709. else
  3710. tw32(MAC_TX_LENGTHS, val |
  3711. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  3712. if (!tg3_flag(tp, 5705_PLUS)) {
  3713. if (netif_carrier_ok(tp->dev)) {
  3714. tw32(HOSTCC_STAT_COAL_TICKS,
  3715. tp->coal.stats_block_coalesce_usecs);
  3716. } else {
  3717. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3718. }
  3719. }
  3720. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  3721. val = tr32(PCIE_PWR_MGMT_THRESH);
  3722. if (!netif_carrier_ok(tp->dev))
  3723. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3724. tp->pwrmgmt_thresh;
  3725. else
  3726. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3727. tw32(PCIE_PWR_MGMT_THRESH, val);
  3728. }
  3729. return err;
  3730. }
  3731. static inline int tg3_irq_sync(struct tg3 *tp)
  3732. {
  3733. return tp->irq_sync;
  3734. }
  3735. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  3736. {
  3737. int i;
  3738. dst = (u32 *)((u8 *)dst + off);
  3739. for (i = 0; i < len; i += sizeof(u32))
  3740. *dst++ = tr32(off + i);
  3741. }
  3742. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  3743. {
  3744. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  3745. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  3746. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  3747. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  3748. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  3749. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  3750. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  3751. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  3752. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  3753. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  3754. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  3755. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  3756. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  3757. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  3758. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  3759. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  3760. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  3761. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  3762. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  3763. if (tg3_flag(tp, SUPPORT_MSIX))
  3764. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  3765. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  3766. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  3767. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  3768. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  3769. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  3770. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  3771. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  3772. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  3773. if (!tg3_flag(tp, 5705_PLUS)) {
  3774. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  3775. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  3776. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  3777. }
  3778. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  3779. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  3780. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  3781. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  3782. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  3783. if (tg3_flag(tp, NVRAM))
  3784. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  3785. }
  3786. static void tg3_dump_state(struct tg3 *tp)
  3787. {
  3788. int i;
  3789. u32 *regs;
  3790. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  3791. if (!regs) {
  3792. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  3793. return;
  3794. }
  3795. if (tg3_flag(tp, PCI_EXPRESS)) {
  3796. /* Read up to but not including private PCI registers */
  3797. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  3798. regs[i / sizeof(u32)] = tr32(i);
  3799. } else
  3800. tg3_dump_legacy_regs(tp, regs);
  3801. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  3802. if (!regs[i + 0] && !regs[i + 1] &&
  3803. !regs[i + 2] && !regs[i + 3])
  3804. continue;
  3805. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  3806. i * 4,
  3807. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  3808. }
  3809. kfree(regs);
  3810. for (i = 0; i < tp->irq_cnt; i++) {
  3811. struct tg3_napi *tnapi = &tp->napi[i];
  3812. /* SW status block */
  3813. netdev_err(tp->dev,
  3814. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  3815. i,
  3816. tnapi->hw_status->status,
  3817. tnapi->hw_status->status_tag,
  3818. tnapi->hw_status->rx_jumbo_consumer,
  3819. tnapi->hw_status->rx_consumer,
  3820. tnapi->hw_status->rx_mini_consumer,
  3821. tnapi->hw_status->idx[0].rx_producer,
  3822. tnapi->hw_status->idx[0].tx_consumer);
  3823. netdev_err(tp->dev,
  3824. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  3825. i,
  3826. tnapi->last_tag, tnapi->last_irq_tag,
  3827. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  3828. tnapi->rx_rcb_ptr,
  3829. tnapi->prodring.rx_std_prod_idx,
  3830. tnapi->prodring.rx_std_cons_idx,
  3831. tnapi->prodring.rx_jmb_prod_idx,
  3832. tnapi->prodring.rx_jmb_cons_idx);
  3833. }
  3834. }
  3835. /* This is called whenever we suspect that the system chipset is re-
  3836. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3837. * is bogus tx completions. We try to recover by setting the
  3838. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3839. * in the workqueue.
  3840. */
  3841. static void tg3_tx_recover(struct tg3 *tp)
  3842. {
  3843. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  3844. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3845. netdev_warn(tp->dev,
  3846. "The system may be re-ordering memory-mapped I/O "
  3847. "cycles to the network device, attempting to recover. "
  3848. "Please report the problem to the driver maintainer "
  3849. "and include system chipset information.\n");
  3850. spin_lock(&tp->lock);
  3851. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  3852. spin_unlock(&tp->lock);
  3853. }
  3854. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3855. {
  3856. /* Tell compiler to fetch tx indices from memory. */
  3857. barrier();
  3858. return tnapi->tx_pending -
  3859. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3860. }
  3861. /* Tigon3 never reports partial packet sends. So we do not
  3862. * need special logic to handle SKBs that have not had all
  3863. * of their frags sent yet, like SunGEM does.
  3864. */
  3865. static void tg3_tx(struct tg3_napi *tnapi)
  3866. {
  3867. struct tg3 *tp = tnapi->tp;
  3868. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3869. u32 sw_idx = tnapi->tx_cons;
  3870. struct netdev_queue *txq;
  3871. int index = tnapi - tp->napi;
  3872. if (tg3_flag(tp, ENABLE_TSS))
  3873. index--;
  3874. txq = netdev_get_tx_queue(tp->dev, index);
  3875. while (sw_idx != hw_idx) {
  3876. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3877. struct sk_buff *skb = ri->skb;
  3878. int i, tx_bug = 0;
  3879. if (unlikely(skb == NULL)) {
  3880. tg3_tx_recover(tp);
  3881. return;
  3882. }
  3883. pci_unmap_single(tp->pdev,
  3884. dma_unmap_addr(ri, mapping),
  3885. skb_headlen(skb),
  3886. PCI_DMA_TODEVICE);
  3887. ri->skb = NULL;
  3888. sw_idx = NEXT_TX(sw_idx);
  3889. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3890. ri = &tnapi->tx_buffers[sw_idx];
  3891. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3892. tx_bug = 1;
  3893. pci_unmap_page(tp->pdev,
  3894. dma_unmap_addr(ri, mapping),
  3895. skb_shinfo(skb)->frags[i].size,
  3896. PCI_DMA_TODEVICE);
  3897. sw_idx = NEXT_TX(sw_idx);
  3898. }
  3899. dev_kfree_skb(skb);
  3900. if (unlikely(tx_bug)) {
  3901. tg3_tx_recover(tp);
  3902. return;
  3903. }
  3904. }
  3905. tnapi->tx_cons = sw_idx;
  3906. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3907. * before checking for netif_queue_stopped(). Without the
  3908. * memory barrier, there is a small possibility that tg3_start_xmit()
  3909. * will miss it and cause the queue to be stopped forever.
  3910. */
  3911. smp_mb();
  3912. if (unlikely(netif_tx_queue_stopped(txq) &&
  3913. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3914. __netif_tx_lock(txq, smp_processor_id());
  3915. if (netif_tx_queue_stopped(txq) &&
  3916. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3917. netif_tx_wake_queue(txq);
  3918. __netif_tx_unlock(txq);
  3919. }
  3920. }
  3921. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3922. {
  3923. if (!ri->skb)
  3924. return;
  3925. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3926. map_sz, PCI_DMA_FROMDEVICE);
  3927. dev_kfree_skb_any(ri->skb);
  3928. ri->skb = NULL;
  3929. }
  3930. /* Returns size of skb allocated or < 0 on error.
  3931. *
  3932. * We only need to fill in the address because the other members
  3933. * of the RX descriptor are invariant, see tg3_init_rings.
  3934. *
  3935. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3936. * posting buffers we only dirty the first cache line of the RX
  3937. * descriptor (containing the address). Whereas for the RX status
  3938. * buffers the cpu only reads the last cacheline of the RX descriptor
  3939. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3940. */
  3941. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3942. u32 opaque_key, u32 dest_idx_unmasked)
  3943. {
  3944. struct tg3_rx_buffer_desc *desc;
  3945. struct ring_info *map;
  3946. struct sk_buff *skb;
  3947. dma_addr_t mapping;
  3948. int skb_size, dest_idx;
  3949. switch (opaque_key) {
  3950. case RXD_OPAQUE_RING_STD:
  3951. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3952. desc = &tpr->rx_std[dest_idx];
  3953. map = &tpr->rx_std_buffers[dest_idx];
  3954. skb_size = tp->rx_pkt_map_sz;
  3955. break;
  3956. case RXD_OPAQUE_RING_JUMBO:
  3957. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3958. desc = &tpr->rx_jmb[dest_idx].std;
  3959. map = &tpr->rx_jmb_buffers[dest_idx];
  3960. skb_size = TG3_RX_JMB_MAP_SZ;
  3961. break;
  3962. default:
  3963. return -EINVAL;
  3964. }
  3965. /* Do not overwrite any of the map or rp information
  3966. * until we are sure we can commit to a new buffer.
  3967. *
  3968. * Callers depend upon this behavior and assume that
  3969. * we leave everything unchanged if we fail.
  3970. */
  3971. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3972. if (skb == NULL)
  3973. return -ENOMEM;
  3974. skb_reserve(skb, tp->rx_offset);
  3975. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3976. PCI_DMA_FROMDEVICE);
  3977. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3978. dev_kfree_skb(skb);
  3979. return -EIO;
  3980. }
  3981. map->skb = skb;
  3982. dma_unmap_addr_set(map, mapping, mapping);
  3983. desc->addr_hi = ((u64)mapping >> 32);
  3984. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3985. return skb_size;
  3986. }
  3987. /* We only need to move over in the address because the other
  3988. * members of the RX descriptor are invariant. See notes above
  3989. * tg3_alloc_rx_skb for full details.
  3990. */
  3991. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3992. struct tg3_rx_prodring_set *dpr,
  3993. u32 opaque_key, int src_idx,
  3994. u32 dest_idx_unmasked)
  3995. {
  3996. struct tg3 *tp = tnapi->tp;
  3997. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3998. struct ring_info *src_map, *dest_map;
  3999. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4000. int dest_idx;
  4001. switch (opaque_key) {
  4002. case RXD_OPAQUE_RING_STD:
  4003. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4004. dest_desc = &dpr->rx_std[dest_idx];
  4005. dest_map = &dpr->rx_std_buffers[dest_idx];
  4006. src_desc = &spr->rx_std[src_idx];
  4007. src_map = &spr->rx_std_buffers[src_idx];
  4008. break;
  4009. case RXD_OPAQUE_RING_JUMBO:
  4010. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4011. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4012. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4013. src_desc = &spr->rx_jmb[src_idx].std;
  4014. src_map = &spr->rx_jmb_buffers[src_idx];
  4015. break;
  4016. default:
  4017. return;
  4018. }
  4019. dest_map->skb = src_map->skb;
  4020. dma_unmap_addr_set(dest_map, mapping,
  4021. dma_unmap_addr(src_map, mapping));
  4022. dest_desc->addr_hi = src_desc->addr_hi;
  4023. dest_desc->addr_lo = src_desc->addr_lo;
  4024. /* Ensure that the update to the skb happens after the physical
  4025. * addresses have been transferred to the new BD location.
  4026. */
  4027. smp_wmb();
  4028. src_map->skb = NULL;
  4029. }
  4030. /* The RX ring scheme is composed of multiple rings which post fresh
  4031. * buffers to the chip, and one special ring the chip uses to report
  4032. * status back to the host.
  4033. *
  4034. * The special ring reports the status of received packets to the
  4035. * host. The chip does not write into the original descriptor the
  4036. * RX buffer was obtained from. The chip simply takes the original
  4037. * descriptor as provided by the host, updates the status and length
  4038. * field, then writes this into the next status ring entry.
  4039. *
  4040. * Each ring the host uses to post buffers to the chip is described
  4041. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4042. * it is first placed into the on-chip ram. When the packet's length
  4043. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4044. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4045. * which is within the range of the new packet's length is chosen.
  4046. *
  4047. * The "separate ring for rx status" scheme may sound queer, but it makes
  4048. * sense from a cache coherency perspective. If only the host writes
  4049. * to the buffer post rings, and only the chip writes to the rx status
  4050. * rings, then cache lines never move beyond shared-modified state.
  4051. * If both the host and chip were to write into the same ring, cache line
  4052. * eviction could occur since both entities want it in an exclusive state.
  4053. */
  4054. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4055. {
  4056. struct tg3 *tp = tnapi->tp;
  4057. u32 work_mask, rx_std_posted = 0;
  4058. u32 std_prod_idx, jmb_prod_idx;
  4059. u32 sw_idx = tnapi->rx_rcb_ptr;
  4060. u16 hw_idx;
  4061. int received;
  4062. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4063. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4064. /*
  4065. * We need to order the read of hw_idx and the read of
  4066. * the opaque cookie.
  4067. */
  4068. rmb();
  4069. work_mask = 0;
  4070. received = 0;
  4071. std_prod_idx = tpr->rx_std_prod_idx;
  4072. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4073. while (sw_idx != hw_idx && budget > 0) {
  4074. struct ring_info *ri;
  4075. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4076. unsigned int len;
  4077. struct sk_buff *skb;
  4078. dma_addr_t dma_addr;
  4079. u32 opaque_key, desc_idx, *post_ptr;
  4080. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4081. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4082. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4083. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4084. dma_addr = dma_unmap_addr(ri, mapping);
  4085. skb = ri->skb;
  4086. post_ptr = &std_prod_idx;
  4087. rx_std_posted++;
  4088. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4089. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4090. dma_addr = dma_unmap_addr(ri, mapping);
  4091. skb = ri->skb;
  4092. post_ptr = &jmb_prod_idx;
  4093. } else
  4094. goto next_pkt_nopost;
  4095. work_mask |= opaque_key;
  4096. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4097. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4098. drop_it:
  4099. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4100. desc_idx, *post_ptr);
  4101. drop_it_no_recycle:
  4102. /* Other statistics kept track of by card. */
  4103. tp->rx_dropped++;
  4104. goto next_pkt;
  4105. }
  4106. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4107. ETH_FCS_LEN;
  4108. if (len > TG3_RX_COPY_THRESH(tp)) {
  4109. int skb_size;
  4110. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4111. *post_ptr);
  4112. if (skb_size < 0)
  4113. goto drop_it;
  4114. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4115. PCI_DMA_FROMDEVICE);
  4116. /* Ensure that the update to the skb happens
  4117. * after the usage of the old DMA mapping.
  4118. */
  4119. smp_wmb();
  4120. ri->skb = NULL;
  4121. skb_put(skb, len);
  4122. } else {
  4123. struct sk_buff *copy_skb;
  4124. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4125. desc_idx, *post_ptr);
  4126. copy_skb = netdev_alloc_skb(tp->dev, len +
  4127. TG3_RAW_IP_ALIGN);
  4128. if (copy_skb == NULL)
  4129. goto drop_it_no_recycle;
  4130. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4131. skb_put(copy_skb, len);
  4132. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4133. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4134. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4135. /* We'll reuse the original ring buffer. */
  4136. skb = copy_skb;
  4137. }
  4138. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4139. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4140. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4141. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4142. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4143. else
  4144. skb_checksum_none_assert(skb);
  4145. skb->protocol = eth_type_trans(skb, tp->dev);
  4146. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4147. skb->protocol != htons(ETH_P_8021Q)) {
  4148. dev_kfree_skb(skb);
  4149. goto drop_it_no_recycle;
  4150. }
  4151. if (desc->type_flags & RXD_FLAG_VLAN &&
  4152. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4153. __vlan_hwaccel_put_tag(skb,
  4154. desc->err_vlan & RXD_VLAN_MASK);
  4155. napi_gro_receive(&tnapi->napi, skb);
  4156. received++;
  4157. budget--;
  4158. next_pkt:
  4159. (*post_ptr)++;
  4160. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4161. tpr->rx_std_prod_idx = std_prod_idx &
  4162. tp->rx_std_ring_mask;
  4163. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4164. tpr->rx_std_prod_idx);
  4165. work_mask &= ~RXD_OPAQUE_RING_STD;
  4166. rx_std_posted = 0;
  4167. }
  4168. next_pkt_nopost:
  4169. sw_idx++;
  4170. sw_idx &= tp->rx_ret_ring_mask;
  4171. /* Refresh hw_idx to see if there is new work */
  4172. if (sw_idx == hw_idx) {
  4173. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4174. rmb();
  4175. }
  4176. }
  4177. /* ACK the status ring. */
  4178. tnapi->rx_rcb_ptr = sw_idx;
  4179. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4180. /* Refill RX ring(s). */
  4181. if (!tg3_flag(tp, ENABLE_RSS)) {
  4182. if (work_mask & RXD_OPAQUE_RING_STD) {
  4183. tpr->rx_std_prod_idx = std_prod_idx &
  4184. tp->rx_std_ring_mask;
  4185. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4186. tpr->rx_std_prod_idx);
  4187. }
  4188. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4189. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4190. tp->rx_jmb_ring_mask;
  4191. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4192. tpr->rx_jmb_prod_idx);
  4193. }
  4194. mmiowb();
  4195. } else if (work_mask) {
  4196. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4197. * updated before the producer indices can be updated.
  4198. */
  4199. smp_wmb();
  4200. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4201. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4202. if (tnapi != &tp->napi[1])
  4203. napi_schedule(&tp->napi[1].napi);
  4204. }
  4205. return received;
  4206. }
  4207. static void tg3_poll_link(struct tg3 *tp)
  4208. {
  4209. /* handle link change and other phy events */
  4210. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4211. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4212. if (sblk->status & SD_STATUS_LINK_CHG) {
  4213. sblk->status = SD_STATUS_UPDATED |
  4214. (sblk->status & ~SD_STATUS_LINK_CHG);
  4215. spin_lock(&tp->lock);
  4216. if (tg3_flag(tp, USE_PHYLIB)) {
  4217. tw32_f(MAC_STATUS,
  4218. (MAC_STATUS_SYNC_CHANGED |
  4219. MAC_STATUS_CFG_CHANGED |
  4220. MAC_STATUS_MI_COMPLETION |
  4221. MAC_STATUS_LNKSTATE_CHANGED));
  4222. udelay(40);
  4223. } else
  4224. tg3_setup_phy(tp, 0);
  4225. spin_unlock(&tp->lock);
  4226. }
  4227. }
  4228. }
  4229. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4230. struct tg3_rx_prodring_set *dpr,
  4231. struct tg3_rx_prodring_set *spr)
  4232. {
  4233. u32 si, di, cpycnt, src_prod_idx;
  4234. int i, err = 0;
  4235. while (1) {
  4236. src_prod_idx = spr->rx_std_prod_idx;
  4237. /* Make sure updates to the rx_std_buffers[] entries and the
  4238. * standard producer index are seen in the correct order.
  4239. */
  4240. smp_rmb();
  4241. if (spr->rx_std_cons_idx == src_prod_idx)
  4242. break;
  4243. if (spr->rx_std_cons_idx < src_prod_idx)
  4244. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4245. else
  4246. cpycnt = tp->rx_std_ring_mask + 1 -
  4247. spr->rx_std_cons_idx;
  4248. cpycnt = min(cpycnt,
  4249. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4250. si = spr->rx_std_cons_idx;
  4251. di = dpr->rx_std_prod_idx;
  4252. for (i = di; i < di + cpycnt; i++) {
  4253. if (dpr->rx_std_buffers[i].skb) {
  4254. cpycnt = i - di;
  4255. err = -ENOSPC;
  4256. break;
  4257. }
  4258. }
  4259. if (!cpycnt)
  4260. break;
  4261. /* Ensure that updates to the rx_std_buffers ring and the
  4262. * shadowed hardware producer ring from tg3_recycle_skb() are
  4263. * ordered correctly WRT the skb check above.
  4264. */
  4265. smp_rmb();
  4266. memcpy(&dpr->rx_std_buffers[di],
  4267. &spr->rx_std_buffers[si],
  4268. cpycnt * sizeof(struct ring_info));
  4269. for (i = 0; i < cpycnt; i++, di++, si++) {
  4270. struct tg3_rx_buffer_desc *sbd, *dbd;
  4271. sbd = &spr->rx_std[si];
  4272. dbd = &dpr->rx_std[di];
  4273. dbd->addr_hi = sbd->addr_hi;
  4274. dbd->addr_lo = sbd->addr_lo;
  4275. }
  4276. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4277. tp->rx_std_ring_mask;
  4278. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4279. tp->rx_std_ring_mask;
  4280. }
  4281. while (1) {
  4282. src_prod_idx = spr->rx_jmb_prod_idx;
  4283. /* Make sure updates to the rx_jmb_buffers[] entries and
  4284. * the jumbo producer index are seen in the correct order.
  4285. */
  4286. smp_rmb();
  4287. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4288. break;
  4289. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4290. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4291. else
  4292. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4293. spr->rx_jmb_cons_idx;
  4294. cpycnt = min(cpycnt,
  4295. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4296. si = spr->rx_jmb_cons_idx;
  4297. di = dpr->rx_jmb_prod_idx;
  4298. for (i = di; i < di + cpycnt; i++) {
  4299. if (dpr->rx_jmb_buffers[i].skb) {
  4300. cpycnt = i - di;
  4301. err = -ENOSPC;
  4302. break;
  4303. }
  4304. }
  4305. if (!cpycnt)
  4306. break;
  4307. /* Ensure that updates to the rx_jmb_buffers ring and the
  4308. * shadowed hardware producer ring from tg3_recycle_skb() are
  4309. * ordered correctly WRT the skb check above.
  4310. */
  4311. smp_rmb();
  4312. memcpy(&dpr->rx_jmb_buffers[di],
  4313. &spr->rx_jmb_buffers[si],
  4314. cpycnt * sizeof(struct ring_info));
  4315. for (i = 0; i < cpycnt; i++, di++, si++) {
  4316. struct tg3_rx_buffer_desc *sbd, *dbd;
  4317. sbd = &spr->rx_jmb[si].std;
  4318. dbd = &dpr->rx_jmb[di].std;
  4319. dbd->addr_hi = sbd->addr_hi;
  4320. dbd->addr_lo = sbd->addr_lo;
  4321. }
  4322. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4323. tp->rx_jmb_ring_mask;
  4324. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4325. tp->rx_jmb_ring_mask;
  4326. }
  4327. return err;
  4328. }
  4329. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4330. {
  4331. struct tg3 *tp = tnapi->tp;
  4332. /* run TX completion thread */
  4333. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4334. tg3_tx(tnapi);
  4335. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4336. return work_done;
  4337. }
  4338. /* run RX thread, within the bounds set by NAPI.
  4339. * All RX "locking" is done by ensuring outside
  4340. * code synchronizes with tg3->napi.poll()
  4341. */
  4342. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4343. work_done += tg3_rx(tnapi, budget - work_done);
  4344. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4345. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4346. int i, err = 0;
  4347. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4348. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4349. for (i = 1; i < tp->irq_cnt; i++)
  4350. err |= tg3_rx_prodring_xfer(tp, dpr,
  4351. &tp->napi[i].prodring);
  4352. wmb();
  4353. if (std_prod_idx != dpr->rx_std_prod_idx)
  4354. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4355. dpr->rx_std_prod_idx);
  4356. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4357. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4358. dpr->rx_jmb_prod_idx);
  4359. mmiowb();
  4360. if (err)
  4361. tw32_f(HOSTCC_MODE, tp->coal_now);
  4362. }
  4363. return work_done;
  4364. }
  4365. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4366. {
  4367. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4368. struct tg3 *tp = tnapi->tp;
  4369. int work_done = 0;
  4370. struct tg3_hw_status *sblk = tnapi->hw_status;
  4371. while (1) {
  4372. work_done = tg3_poll_work(tnapi, work_done, budget);
  4373. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4374. goto tx_recovery;
  4375. if (unlikely(work_done >= budget))
  4376. break;
  4377. /* tp->last_tag is used in tg3_int_reenable() below
  4378. * to tell the hw how much work has been processed,
  4379. * so we must read it before checking for more work.
  4380. */
  4381. tnapi->last_tag = sblk->status_tag;
  4382. tnapi->last_irq_tag = tnapi->last_tag;
  4383. rmb();
  4384. /* check for RX/TX work to do */
  4385. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4386. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4387. napi_complete(napi);
  4388. /* Reenable interrupts. */
  4389. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4390. mmiowb();
  4391. break;
  4392. }
  4393. }
  4394. return work_done;
  4395. tx_recovery:
  4396. /* work_done is guaranteed to be less than budget. */
  4397. napi_complete(napi);
  4398. schedule_work(&tp->reset_task);
  4399. return work_done;
  4400. }
  4401. static void tg3_process_error(struct tg3 *tp)
  4402. {
  4403. u32 val;
  4404. bool real_error = false;
  4405. if (tg3_flag(tp, ERROR_PROCESSED))
  4406. return;
  4407. /* Check Flow Attention register */
  4408. val = tr32(HOSTCC_FLOW_ATTN);
  4409. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4410. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4411. real_error = true;
  4412. }
  4413. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4414. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4415. real_error = true;
  4416. }
  4417. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4418. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4419. real_error = true;
  4420. }
  4421. if (!real_error)
  4422. return;
  4423. tg3_dump_state(tp);
  4424. tg3_flag_set(tp, ERROR_PROCESSED);
  4425. schedule_work(&tp->reset_task);
  4426. }
  4427. static int tg3_poll(struct napi_struct *napi, int budget)
  4428. {
  4429. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4430. struct tg3 *tp = tnapi->tp;
  4431. int work_done = 0;
  4432. struct tg3_hw_status *sblk = tnapi->hw_status;
  4433. while (1) {
  4434. if (sblk->status & SD_STATUS_ERROR)
  4435. tg3_process_error(tp);
  4436. tg3_poll_link(tp);
  4437. work_done = tg3_poll_work(tnapi, work_done, budget);
  4438. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4439. goto tx_recovery;
  4440. if (unlikely(work_done >= budget))
  4441. break;
  4442. if (tg3_flag(tp, TAGGED_STATUS)) {
  4443. /* tp->last_tag is used in tg3_int_reenable() below
  4444. * to tell the hw how much work has been processed,
  4445. * so we must read it before checking for more work.
  4446. */
  4447. tnapi->last_tag = sblk->status_tag;
  4448. tnapi->last_irq_tag = tnapi->last_tag;
  4449. rmb();
  4450. } else
  4451. sblk->status &= ~SD_STATUS_UPDATED;
  4452. if (likely(!tg3_has_work(tnapi))) {
  4453. napi_complete(napi);
  4454. tg3_int_reenable(tnapi);
  4455. break;
  4456. }
  4457. }
  4458. return work_done;
  4459. tx_recovery:
  4460. /* work_done is guaranteed to be less than budget. */
  4461. napi_complete(napi);
  4462. schedule_work(&tp->reset_task);
  4463. return work_done;
  4464. }
  4465. static void tg3_napi_disable(struct tg3 *tp)
  4466. {
  4467. int i;
  4468. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4469. napi_disable(&tp->napi[i].napi);
  4470. }
  4471. static void tg3_napi_enable(struct tg3 *tp)
  4472. {
  4473. int i;
  4474. for (i = 0; i < tp->irq_cnt; i++)
  4475. napi_enable(&tp->napi[i].napi);
  4476. }
  4477. static void tg3_napi_init(struct tg3 *tp)
  4478. {
  4479. int i;
  4480. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4481. for (i = 1; i < tp->irq_cnt; i++)
  4482. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4483. }
  4484. static void tg3_napi_fini(struct tg3 *tp)
  4485. {
  4486. int i;
  4487. for (i = 0; i < tp->irq_cnt; i++)
  4488. netif_napi_del(&tp->napi[i].napi);
  4489. }
  4490. static inline void tg3_netif_stop(struct tg3 *tp)
  4491. {
  4492. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4493. tg3_napi_disable(tp);
  4494. netif_tx_disable(tp->dev);
  4495. }
  4496. static inline void tg3_netif_start(struct tg3 *tp)
  4497. {
  4498. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4499. * appropriate so long as all callers are assured to
  4500. * have free tx slots (such as after tg3_init_hw)
  4501. */
  4502. netif_tx_wake_all_queues(tp->dev);
  4503. tg3_napi_enable(tp);
  4504. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4505. tg3_enable_ints(tp);
  4506. }
  4507. static void tg3_irq_quiesce(struct tg3 *tp)
  4508. {
  4509. int i;
  4510. BUG_ON(tp->irq_sync);
  4511. tp->irq_sync = 1;
  4512. smp_mb();
  4513. for (i = 0; i < tp->irq_cnt; i++)
  4514. synchronize_irq(tp->napi[i].irq_vec);
  4515. }
  4516. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4517. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4518. * with as well. Most of the time, this is not necessary except when
  4519. * shutting down the device.
  4520. */
  4521. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4522. {
  4523. spin_lock_bh(&tp->lock);
  4524. if (irq_sync)
  4525. tg3_irq_quiesce(tp);
  4526. }
  4527. static inline void tg3_full_unlock(struct tg3 *tp)
  4528. {
  4529. spin_unlock_bh(&tp->lock);
  4530. }
  4531. /* One-shot MSI handler - Chip automatically disables interrupt
  4532. * after sending MSI so driver doesn't have to do it.
  4533. */
  4534. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4535. {
  4536. struct tg3_napi *tnapi = dev_id;
  4537. struct tg3 *tp = tnapi->tp;
  4538. prefetch(tnapi->hw_status);
  4539. if (tnapi->rx_rcb)
  4540. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4541. if (likely(!tg3_irq_sync(tp)))
  4542. napi_schedule(&tnapi->napi);
  4543. return IRQ_HANDLED;
  4544. }
  4545. /* MSI ISR - No need to check for interrupt sharing and no need to
  4546. * flush status block and interrupt mailbox. PCI ordering rules
  4547. * guarantee that MSI will arrive after the status block.
  4548. */
  4549. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4550. {
  4551. struct tg3_napi *tnapi = dev_id;
  4552. struct tg3 *tp = tnapi->tp;
  4553. prefetch(tnapi->hw_status);
  4554. if (tnapi->rx_rcb)
  4555. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4556. /*
  4557. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4558. * chip-internal interrupt pending events.
  4559. * Writing non-zero to intr-mbox-0 additional tells the
  4560. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4561. * event coalescing.
  4562. */
  4563. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4564. if (likely(!tg3_irq_sync(tp)))
  4565. napi_schedule(&tnapi->napi);
  4566. return IRQ_RETVAL(1);
  4567. }
  4568. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4569. {
  4570. struct tg3_napi *tnapi = dev_id;
  4571. struct tg3 *tp = tnapi->tp;
  4572. struct tg3_hw_status *sblk = tnapi->hw_status;
  4573. unsigned int handled = 1;
  4574. /* In INTx mode, it is possible for the interrupt to arrive at
  4575. * the CPU before the status block posted prior to the interrupt.
  4576. * Reading the PCI State register will confirm whether the
  4577. * interrupt is ours and will flush the status block.
  4578. */
  4579. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4580. if (tg3_flag(tp, CHIP_RESETTING) ||
  4581. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4582. handled = 0;
  4583. goto out;
  4584. }
  4585. }
  4586. /*
  4587. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4588. * chip-internal interrupt pending events.
  4589. * Writing non-zero to intr-mbox-0 additional tells the
  4590. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4591. * event coalescing.
  4592. *
  4593. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4594. * spurious interrupts. The flush impacts performance but
  4595. * excessive spurious interrupts can be worse in some cases.
  4596. */
  4597. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4598. if (tg3_irq_sync(tp))
  4599. goto out;
  4600. sblk->status &= ~SD_STATUS_UPDATED;
  4601. if (likely(tg3_has_work(tnapi))) {
  4602. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4603. napi_schedule(&tnapi->napi);
  4604. } else {
  4605. /* No work, shared interrupt perhaps? re-enable
  4606. * interrupts, and flush that PCI write
  4607. */
  4608. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4609. 0x00000000);
  4610. }
  4611. out:
  4612. return IRQ_RETVAL(handled);
  4613. }
  4614. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4615. {
  4616. struct tg3_napi *tnapi = dev_id;
  4617. struct tg3 *tp = tnapi->tp;
  4618. struct tg3_hw_status *sblk = tnapi->hw_status;
  4619. unsigned int handled = 1;
  4620. /* In INTx mode, it is possible for the interrupt to arrive at
  4621. * the CPU before the status block posted prior to the interrupt.
  4622. * Reading the PCI State register will confirm whether the
  4623. * interrupt is ours and will flush the status block.
  4624. */
  4625. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4626. if (tg3_flag(tp, CHIP_RESETTING) ||
  4627. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4628. handled = 0;
  4629. goto out;
  4630. }
  4631. }
  4632. /*
  4633. * writing any value to intr-mbox-0 clears PCI INTA# and
  4634. * chip-internal interrupt pending events.
  4635. * writing non-zero to intr-mbox-0 additional tells the
  4636. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4637. * event coalescing.
  4638. *
  4639. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4640. * spurious interrupts. The flush impacts performance but
  4641. * excessive spurious interrupts can be worse in some cases.
  4642. */
  4643. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4644. /*
  4645. * In a shared interrupt configuration, sometimes other devices'
  4646. * interrupts will scream. We record the current status tag here
  4647. * so that the above check can report that the screaming interrupts
  4648. * are unhandled. Eventually they will be silenced.
  4649. */
  4650. tnapi->last_irq_tag = sblk->status_tag;
  4651. if (tg3_irq_sync(tp))
  4652. goto out;
  4653. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4654. napi_schedule(&tnapi->napi);
  4655. out:
  4656. return IRQ_RETVAL(handled);
  4657. }
  4658. /* ISR for interrupt test */
  4659. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4660. {
  4661. struct tg3_napi *tnapi = dev_id;
  4662. struct tg3 *tp = tnapi->tp;
  4663. struct tg3_hw_status *sblk = tnapi->hw_status;
  4664. if ((sblk->status & SD_STATUS_UPDATED) ||
  4665. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4666. tg3_disable_ints(tp);
  4667. return IRQ_RETVAL(1);
  4668. }
  4669. return IRQ_RETVAL(0);
  4670. }
  4671. static int tg3_init_hw(struct tg3 *, int);
  4672. static int tg3_halt(struct tg3 *, int, int);
  4673. /* Restart hardware after configuration changes, self-test, etc.
  4674. * Invoked with tp->lock held.
  4675. */
  4676. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4677. __releases(tp->lock)
  4678. __acquires(tp->lock)
  4679. {
  4680. int err;
  4681. err = tg3_init_hw(tp, reset_phy);
  4682. if (err) {
  4683. netdev_err(tp->dev,
  4684. "Failed to re-initialize device, aborting\n");
  4685. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4686. tg3_full_unlock(tp);
  4687. del_timer_sync(&tp->timer);
  4688. tp->irq_sync = 0;
  4689. tg3_napi_enable(tp);
  4690. dev_close(tp->dev);
  4691. tg3_full_lock(tp, 0);
  4692. }
  4693. return err;
  4694. }
  4695. #ifdef CONFIG_NET_POLL_CONTROLLER
  4696. static void tg3_poll_controller(struct net_device *dev)
  4697. {
  4698. int i;
  4699. struct tg3 *tp = netdev_priv(dev);
  4700. for (i = 0; i < tp->irq_cnt; i++)
  4701. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4702. }
  4703. #endif
  4704. static void tg3_reset_task(struct work_struct *work)
  4705. {
  4706. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4707. int err;
  4708. unsigned int restart_timer;
  4709. tg3_full_lock(tp, 0);
  4710. if (!netif_running(tp->dev)) {
  4711. tg3_full_unlock(tp);
  4712. return;
  4713. }
  4714. tg3_full_unlock(tp);
  4715. tg3_phy_stop(tp);
  4716. tg3_netif_stop(tp);
  4717. tg3_full_lock(tp, 1);
  4718. restart_timer = tg3_flag(tp, RESTART_TIMER);
  4719. tg3_flag_clear(tp, RESTART_TIMER);
  4720. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  4721. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4722. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4723. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  4724. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  4725. }
  4726. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4727. err = tg3_init_hw(tp, 1);
  4728. if (err)
  4729. goto out;
  4730. tg3_netif_start(tp);
  4731. if (restart_timer)
  4732. mod_timer(&tp->timer, jiffies + 1);
  4733. out:
  4734. tg3_full_unlock(tp);
  4735. if (!err)
  4736. tg3_phy_start(tp);
  4737. }
  4738. static void tg3_tx_timeout(struct net_device *dev)
  4739. {
  4740. struct tg3 *tp = netdev_priv(dev);
  4741. if (netif_msg_tx_err(tp)) {
  4742. netdev_err(dev, "transmit timed out, resetting\n");
  4743. tg3_dump_state(tp);
  4744. }
  4745. schedule_work(&tp->reset_task);
  4746. }
  4747. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4748. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4749. {
  4750. u32 base = (u32) mapping & 0xffffffff;
  4751. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4752. }
  4753. /* Test for DMA addresses > 40-bit */
  4754. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4755. int len)
  4756. {
  4757. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4758. if (tg3_flag(tp, 40BIT_DMA_BUG))
  4759. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4760. return 0;
  4761. #else
  4762. return 0;
  4763. #endif
  4764. }
  4765. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4766. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4767. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4768. struct sk_buff *skb, u32 last_plus_one,
  4769. u32 *start, u32 base_flags, u32 mss)
  4770. {
  4771. struct tg3 *tp = tnapi->tp;
  4772. struct sk_buff *new_skb;
  4773. dma_addr_t new_addr = 0;
  4774. u32 entry = *start;
  4775. int i, ret = 0;
  4776. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4777. new_skb = skb_copy(skb, GFP_ATOMIC);
  4778. else {
  4779. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4780. new_skb = skb_copy_expand(skb,
  4781. skb_headroom(skb) + more_headroom,
  4782. skb_tailroom(skb), GFP_ATOMIC);
  4783. }
  4784. if (!new_skb) {
  4785. ret = -1;
  4786. } else {
  4787. /* New SKB is guaranteed to be linear. */
  4788. entry = *start;
  4789. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4790. PCI_DMA_TODEVICE);
  4791. /* Make sure the mapping succeeded */
  4792. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4793. ret = -1;
  4794. dev_kfree_skb(new_skb);
  4795. new_skb = NULL;
  4796. /* Make sure new skb does not cross any 4G boundaries.
  4797. * Drop the packet if it does.
  4798. */
  4799. } else if (tg3_flag(tp, 4G_DMA_BNDRY_BUG) &&
  4800. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4801. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4802. PCI_DMA_TODEVICE);
  4803. ret = -1;
  4804. dev_kfree_skb(new_skb);
  4805. new_skb = NULL;
  4806. } else {
  4807. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4808. base_flags, 1 | (mss << 1));
  4809. *start = NEXT_TX(entry);
  4810. }
  4811. }
  4812. /* Now clean up the sw ring entries. */
  4813. i = 0;
  4814. while (entry != last_plus_one) {
  4815. int len;
  4816. if (i == 0)
  4817. len = skb_headlen(skb);
  4818. else
  4819. len = skb_shinfo(skb)->frags[i-1].size;
  4820. pci_unmap_single(tp->pdev,
  4821. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4822. mapping),
  4823. len, PCI_DMA_TODEVICE);
  4824. if (i == 0) {
  4825. tnapi->tx_buffers[entry].skb = new_skb;
  4826. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4827. new_addr);
  4828. } else {
  4829. tnapi->tx_buffers[entry].skb = NULL;
  4830. }
  4831. entry = NEXT_TX(entry);
  4832. i++;
  4833. }
  4834. dev_kfree_skb(skb);
  4835. return ret;
  4836. }
  4837. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4838. dma_addr_t mapping, int len, u32 flags,
  4839. u32 mss_and_is_end)
  4840. {
  4841. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4842. int is_end = (mss_and_is_end & 0x1);
  4843. u32 mss = (mss_and_is_end >> 1);
  4844. u32 vlan_tag = 0;
  4845. if (is_end)
  4846. flags |= TXD_FLAG_END;
  4847. if (flags & TXD_FLAG_VLAN) {
  4848. vlan_tag = flags >> 16;
  4849. flags &= 0xffff;
  4850. }
  4851. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4852. txd->addr_hi = ((u64) mapping >> 32);
  4853. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4854. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4855. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4856. }
  4857. /* hard_start_xmit for devices that don't have any bugs and
  4858. * support TG3_FLAG_HW_TSO_2 and TG3_FLAG_HW_TSO_3 only.
  4859. */
  4860. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4861. struct net_device *dev)
  4862. {
  4863. struct tg3 *tp = netdev_priv(dev);
  4864. u32 len, entry, base_flags, mss;
  4865. dma_addr_t mapping;
  4866. struct tg3_napi *tnapi;
  4867. struct netdev_queue *txq;
  4868. unsigned int i, last;
  4869. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4870. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4871. if (tg3_flag(tp, ENABLE_TSS))
  4872. tnapi++;
  4873. /* We are running in BH disabled context with netif_tx_lock
  4874. * and TX reclaim runs via tp->napi.poll inside of a software
  4875. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4876. * no IRQ context deadlocks to worry about either. Rejoice!
  4877. */
  4878. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4879. if (!netif_tx_queue_stopped(txq)) {
  4880. netif_tx_stop_queue(txq);
  4881. /* This is a hard error, log it. */
  4882. netdev_err(dev,
  4883. "BUG! Tx Ring full when queue awake!\n");
  4884. }
  4885. return NETDEV_TX_BUSY;
  4886. }
  4887. entry = tnapi->tx_prod;
  4888. base_flags = 0;
  4889. mss = skb_shinfo(skb)->gso_size;
  4890. if (mss) {
  4891. int tcp_opt_len, ip_tcp_len;
  4892. u32 hdrlen;
  4893. if (skb_header_cloned(skb) &&
  4894. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4895. dev_kfree_skb(skb);
  4896. goto out_unlock;
  4897. }
  4898. if (skb_is_gso_v6(skb)) {
  4899. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4900. } else {
  4901. struct iphdr *iph = ip_hdr(skb);
  4902. tcp_opt_len = tcp_optlen(skb);
  4903. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4904. iph->check = 0;
  4905. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4906. hdrlen = ip_tcp_len + tcp_opt_len;
  4907. }
  4908. if (tg3_flag(tp, HW_TSO_3)) {
  4909. mss |= (hdrlen & 0xc) << 12;
  4910. if (hdrlen & 0x10)
  4911. base_flags |= 0x00000010;
  4912. base_flags |= (hdrlen & 0x3e0) << 5;
  4913. } else
  4914. mss |= hdrlen << 9;
  4915. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4916. TXD_FLAG_CPU_POST_DMA);
  4917. tcp_hdr(skb)->check = 0;
  4918. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4919. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4920. }
  4921. if (vlan_tx_tag_present(skb))
  4922. base_flags |= (TXD_FLAG_VLAN |
  4923. (vlan_tx_tag_get(skb) << 16));
  4924. len = skb_headlen(skb);
  4925. /* Queue skb data, a.k.a. the main skb fragment. */
  4926. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4927. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4928. dev_kfree_skb(skb);
  4929. goto out_unlock;
  4930. }
  4931. tnapi->tx_buffers[entry].skb = skb;
  4932. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4933. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  4934. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4935. base_flags |= TXD_FLAG_JMB_PKT;
  4936. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4937. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4938. entry = NEXT_TX(entry);
  4939. /* Now loop through additional data fragments, and queue them. */
  4940. if (skb_shinfo(skb)->nr_frags > 0) {
  4941. last = skb_shinfo(skb)->nr_frags - 1;
  4942. for (i = 0; i <= last; i++) {
  4943. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4944. len = frag->size;
  4945. mapping = pci_map_page(tp->pdev,
  4946. frag->page,
  4947. frag->page_offset,
  4948. len, PCI_DMA_TODEVICE);
  4949. if (pci_dma_mapping_error(tp->pdev, mapping))
  4950. goto dma_error;
  4951. tnapi->tx_buffers[entry].skb = NULL;
  4952. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4953. mapping);
  4954. tg3_set_txd(tnapi, entry, mapping, len,
  4955. base_flags, (i == last) | (mss << 1));
  4956. entry = NEXT_TX(entry);
  4957. }
  4958. }
  4959. /* Packets are ready, update Tx producer idx local and on card. */
  4960. tw32_tx_mbox(tnapi->prodmbox, entry);
  4961. tnapi->tx_prod = entry;
  4962. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4963. netif_tx_stop_queue(txq);
  4964. /* netif_tx_stop_queue() must be done before checking
  4965. * checking tx index in tg3_tx_avail() below, because in
  4966. * tg3_tx(), we update tx index before checking for
  4967. * netif_tx_queue_stopped().
  4968. */
  4969. smp_mb();
  4970. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4971. netif_tx_wake_queue(txq);
  4972. }
  4973. out_unlock:
  4974. mmiowb();
  4975. return NETDEV_TX_OK;
  4976. dma_error:
  4977. last = i;
  4978. entry = tnapi->tx_prod;
  4979. tnapi->tx_buffers[entry].skb = NULL;
  4980. pci_unmap_single(tp->pdev,
  4981. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4982. skb_headlen(skb),
  4983. PCI_DMA_TODEVICE);
  4984. for (i = 0; i <= last; i++) {
  4985. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4986. entry = NEXT_TX(entry);
  4987. pci_unmap_page(tp->pdev,
  4988. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4989. mapping),
  4990. frag->size, PCI_DMA_TODEVICE);
  4991. }
  4992. dev_kfree_skb(skb);
  4993. return NETDEV_TX_OK;
  4994. }
  4995. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4996. struct net_device *);
  4997. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4998. * TSO header is greater than 80 bytes.
  4999. */
  5000. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5001. {
  5002. struct sk_buff *segs, *nskb;
  5003. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5004. /* Estimate the number of fragments in the worst case */
  5005. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5006. netif_stop_queue(tp->dev);
  5007. /* netif_tx_stop_queue() must be done before checking
  5008. * checking tx index in tg3_tx_avail() below, because in
  5009. * tg3_tx(), we update tx index before checking for
  5010. * netif_tx_queue_stopped().
  5011. */
  5012. smp_mb();
  5013. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5014. return NETDEV_TX_BUSY;
  5015. netif_wake_queue(tp->dev);
  5016. }
  5017. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5018. if (IS_ERR(segs))
  5019. goto tg3_tso_bug_end;
  5020. do {
  5021. nskb = segs;
  5022. segs = segs->next;
  5023. nskb->next = NULL;
  5024. tg3_start_xmit_dma_bug(nskb, tp->dev);
  5025. } while (segs);
  5026. tg3_tso_bug_end:
  5027. dev_kfree_skb(skb);
  5028. return NETDEV_TX_OK;
  5029. }
  5030. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5031. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5032. */
  5033. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  5034. struct net_device *dev)
  5035. {
  5036. struct tg3 *tp = netdev_priv(dev);
  5037. u32 len, entry, base_flags, mss;
  5038. int would_hit_hwbug;
  5039. dma_addr_t mapping;
  5040. struct tg3_napi *tnapi;
  5041. struct netdev_queue *txq;
  5042. unsigned int i, last;
  5043. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5044. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5045. if (tg3_flag(tp, ENABLE_TSS))
  5046. tnapi++;
  5047. /* We are running in BH disabled context with netif_tx_lock
  5048. * and TX reclaim runs via tp->napi.poll inside of a software
  5049. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5050. * no IRQ context deadlocks to worry about either. Rejoice!
  5051. */
  5052. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  5053. if (!netif_tx_queue_stopped(txq)) {
  5054. netif_tx_stop_queue(txq);
  5055. /* This is a hard error, log it. */
  5056. netdev_err(dev,
  5057. "BUG! Tx Ring full when queue awake!\n");
  5058. }
  5059. return NETDEV_TX_BUSY;
  5060. }
  5061. entry = tnapi->tx_prod;
  5062. base_flags = 0;
  5063. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5064. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5065. mss = skb_shinfo(skb)->gso_size;
  5066. if (mss) {
  5067. struct iphdr *iph;
  5068. u32 tcp_opt_len, hdr_len;
  5069. if (skb_header_cloned(skb) &&
  5070. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  5071. dev_kfree_skb(skb);
  5072. goto out_unlock;
  5073. }
  5074. iph = ip_hdr(skb);
  5075. tcp_opt_len = tcp_optlen(skb);
  5076. if (skb_is_gso_v6(skb)) {
  5077. hdr_len = skb_headlen(skb) - ETH_HLEN;
  5078. } else {
  5079. u32 ip_tcp_len;
  5080. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  5081. hdr_len = ip_tcp_len + tcp_opt_len;
  5082. iph->check = 0;
  5083. iph->tot_len = htons(mss + hdr_len);
  5084. }
  5085. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5086. tg3_flag(tp, TSO_BUG))
  5087. return tg3_tso_bug(tp, skb);
  5088. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5089. TXD_FLAG_CPU_POST_DMA);
  5090. if (tg3_flag(tp, HW_TSO_1) ||
  5091. tg3_flag(tp, HW_TSO_2) ||
  5092. tg3_flag(tp, HW_TSO_3)) {
  5093. tcp_hdr(skb)->check = 0;
  5094. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5095. } else
  5096. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5097. iph->daddr, 0,
  5098. IPPROTO_TCP,
  5099. 0);
  5100. if (tg3_flag(tp, HW_TSO_3)) {
  5101. mss |= (hdr_len & 0xc) << 12;
  5102. if (hdr_len & 0x10)
  5103. base_flags |= 0x00000010;
  5104. base_flags |= (hdr_len & 0x3e0) << 5;
  5105. } else if (tg3_flag(tp, HW_TSO_2))
  5106. mss |= hdr_len << 9;
  5107. else if (tg3_flag(tp, HW_TSO_1) ||
  5108. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5109. if (tcp_opt_len || iph->ihl > 5) {
  5110. int tsflags;
  5111. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5112. mss |= (tsflags << 11);
  5113. }
  5114. } else {
  5115. if (tcp_opt_len || iph->ihl > 5) {
  5116. int tsflags;
  5117. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5118. base_flags |= tsflags << 12;
  5119. }
  5120. }
  5121. }
  5122. if (vlan_tx_tag_present(skb))
  5123. base_flags |= (TXD_FLAG_VLAN |
  5124. (vlan_tx_tag_get(skb) << 16));
  5125. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5126. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5127. base_flags |= TXD_FLAG_JMB_PKT;
  5128. len = skb_headlen(skb);
  5129. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5130. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5131. dev_kfree_skb(skb);
  5132. goto out_unlock;
  5133. }
  5134. tnapi->tx_buffers[entry].skb = skb;
  5135. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5136. would_hit_hwbug = 0;
  5137. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5138. would_hit_hwbug = 1;
  5139. if (tg3_flag(tp, 4G_DMA_BNDRY_BUG) &&
  5140. tg3_4g_overflow_test(mapping, len))
  5141. would_hit_hwbug = 1;
  5142. if (tg3_flag(tp, 40BIT_DMA_LIMIT_BUG) &&
  5143. tg3_40bit_overflow_test(tp, mapping, len))
  5144. would_hit_hwbug = 1;
  5145. if (tg3_flag(tp, 5701_DMA_BUG))
  5146. would_hit_hwbug = 1;
  5147. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5148. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5149. entry = NEXT_TX(entry);
  5150. /* Now loop through additional data fragments, and queue them. */
  5151. if (skb_shinfo(skb)->nr_frags > 0) {
  5152. last = skb_shinfo(skb)->nr_frags - 1;
  5153. for (i = 0; i <= last; i++) {
  5154. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5155. len = frag->size;
  5156. mapping = pci_map_page(tp->pdev,
  5157. frag->page,
  5158. frag->page_offset,
  5159. len, PCI_DMA_TODEVICE);
  5160. tnapi->tx_buffers[entry].skb = NULL;
  5161. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5162. mapping);
  5163. if (pci_dma_mapping_error(tp->pdev, mapping))
  5164. goto dma_error;
  5165. if (tg3_flag(tp, SHORT_DMA_BUG) &&
  5166. len <= 8)
  5167. would_hit_hwbug = 1;
  5168. if (tg3_flag(tp, 4G_DMA_BNDRY_BUG) &&
  5169. tg3_4g_overflow_test(mapping, len))
  5170. would_hit_hwbug = 1;
  5171. if (tg3_flag(tp, 40BIT_DMA_LIMIT_BUG) &&
  5172. tg3_40bit_overflow_test(tp, mapping, len))
  5173. would_hit_hwbug = 1;
  5174. if (tg3_flag(tp, HW_TSO_1) ||
  5175. tg3_flag(tp, HW_TSO_2) ||
  5176. tg3_flag(tp, HW_TSO_3))
  5177. tg3_set_txd(tnapi, entry, mapping, len,
  5178. base_flags, (i == last)|(mss << 1));
  5179. else
  5180. tg3_set_txd(tnapi, entry, mapping, len,
  5181. base_flags, (i == last));
  5182. entry = NEXT_TX(entry);
  5183. }
  5184. }
  5185. if (would_hit_hwbug) {
  5186. u32 last_plus_one = entry;
  5187. u32 start;
  5188. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  5189. start &= (TG3_TX_RING_SIZE - 1);
  5190. /* If the workaround fails due to memory/mapping
  5191. * failure, silently drop this packet.
  5192. */
  5193. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  5194. &start, base_flags, mss))
  5195. goto out_unlock;
  5196. entry = start;
  5197. }
  5198. /* Packets are ready, update Tx producer idx local and on card. */
  5199. tw32_tx_mbox(tnapi->prodmbox, entry);
  5200. tnapi->tx_prod = entry;
  5201. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5202. netif_tx_stop_queue(txq);
  5203. /* netif_tx_stop_queue() must be done before checking
  5204. * checking tx index in tg3_tx_avail() below, because in
  5205. * tg3_tx(), we update tx index before checking for
  5206. * netif_tx_queue_stopped().
  5207. */
  5208. smp_mb();
  5209. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5210. netif_tx_wake_queue(txq);
  5211. }
  5212. out_unlock:
  5213. mmiowb();
  5214. return NETDEV_TX_OK;
  5215. dma_error:
  5216. last = i;
  5217. entry = tnapi->tx_prod;
  5218. tnapi->tx_buffers[entry].skb = NULL;
  5219. pci_unmap_single(tp->pdev,
  5220. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  5221. skb_headlen(skb),
  5222. PCI_DMA_TODEVICE);
  5223. for (i = 0; i <= last; i++) {
  5224. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5225. entry = NEXT_TX(entry);
  5226. pci_unmap_page(tp->pdev,
  5227. dma_unmap_addr(&tnapi->tx_buffers[entry],
  5228. mapping),
  5229. frag->size, PCI_DMA_TODEVICE);
  5230. }
  5231. dev_kfree_skb(skb);
  5232. return NETDEV_TX_OK;
  5233. }
  5234. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5235. {
  5236. struct tg3 *tp = netdev_priv(dev);
  5237. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5238. features &= ~NETIF_F_ALL_TSO;
  5239. return features;
  5240. }
  5241. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5242. int new_mtu)
  5243. {
  5244. dev->mtu = new_mtu;
  5245. if (new_mtu > ETH_DATA_LEN) {
  5246. if (tg3_flag(tp, 5780_CLASS)) {
  5247. netdev_update_features(dev);
  5248. tg3_flag_clear(tp, TSO_CAPABLE);
  5249. } else {
  5250. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  5251. }
  5252. } else {
  5253. if (tg3_flag(tp, 5780_CLASS)) {
  5254. tg3_flag_set(tp, TSO_CAPABLE);
  5255. netdev_update_features(dev);
  5256. }
  5257. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  5258. }
  5259. }
  5260. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5261. {
  5262. struct tg3 *tp = netdev_priv(dev);
  5263. int err;
  5264. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5265. return -EINVAL;
  5266. if (!netif_running(dev)) {
  5267. /* We'll just catch it later when the
  5268. * device is up'd.
  5269. */
  5270. tg3_set_mtu(dev, tp, new_mtu);
  5271. return 0;
  5272. }
  5273. tg3_phy_stop(tp);
  5274. tg3_netif_stop(tp);
  5275. tg3_full_lock(tp, 1);
  5276. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5277. tg3_set_mtu(dev, tp, new_mtu);
  5278. err = tg3_restart_hw(tp, 0);
  5279. if (!err)
  5280. tg3_netif_start(tp);
  5281. tg3_full_unlock(tp);
  5282. if (!err)
  5283. tg3_phy_start(tp);
  5284. return err;
  5285. }
  5286. static void tg3_rx_prodring_free(struct tg3 *tp,
  5287. struct tg3_rx_prodring_set *tpr)
  5288. {
  5289. int i;
  5290. if (tpr != &tp->napi[0].prodring) {
  5291. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5292. i = (i + 1) & tp->rx_std_ring_mask)
  5293. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5294. tp->rx_pkt_map_sz);
  5295. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5296. for (i = tpr->rx_jmb_cons_idx;
  5297. i != tpr->rx_jmb_prod_idx;
  5298. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5299. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5300. TG3_RX_JMB_MAP_SZ);
  5301. }
  5302. }
  5303. return;
  5304. }
  5305. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5306. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5307. tp->rx_pkt_map_sz);
  5308. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5309. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5310. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5311. TG3_RX_JMB_MAP_SZ);
  5312. }
  5313. }
  5314. /* Initialize rx rings for packet processing.
  5315. *
  5316. * The chip has been shut down and the driver detached from
  5317. * the networking, so no interrupts or new tx packets will
  5318. * end up in the driver. tp->{tx,}lock are held and thus
  5319. * we may not sleep.
  5320. */
  5321. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5322. struct tg3_rx_prodring_set *tpr)
  5323. {
  5324. u32 i, rx_pkt_dma_sz;
  5325. tpr->rx_std_cons_idx = 0;
  5326. tpr->rx_std_prod_idx = 0;
  5327. tpr->rx_jmb_cons_idx = 0;
  5328. tpr->rx_jmb_prod_idx = 0;
  5329. if (tpr != &tp->napi[0].prodring) {
  5330. memset(&tpr->rx_std_buffers[0], 0,
  5331. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5332. if (tpr->rx_jmb_buffers)
  5333. memset(&tpr->rx_jmb_buffers[0], 0,
  5334. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5335. goto done;
  5336. }
  5337. /* Zero out all descriptors. */
  5338. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5339. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5340. if (tg3_flag(tp, 5780_CLASS) &&
  5341. tp->dev->mtu > ETH_DATA_LEN)
  5342. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5343. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5344. /* Initialize invariants of the rings, we only set this
  5345. * stuff once. This works because the card does not
  5346. * write into the rx buffer posting rings.
  5347. */
  5348. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5349. struct tg3_rx_buffer_desc *rxd;
  5350. rxd = &tpr->rx_std[i];
  5351. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5352. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5353. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5354. (i << RXD_OPAQUE_INDEX_SHIFT));
  5355. }
  5356. /* Now allocate fresh SKBs for each rx ring. */
  5357. for (i = 0; i < tp->rx_pending; i++) {
  5358. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5359. netdev_warn(tp->dev,
  5360. "Using a smaller RX standard ring. Only "
  5361. "%d out of %d buffers were allocated "
  5362. "successfully\n", i, tp->rx_pending);
  5363. if (i == 0)
  5364. goto initfail;
  5365. tp->rx_pending = i;
  5366. break;
  5367. }
  5368. }
  5369. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  5370. goto done;
  5371. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5372. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  5373. goto done;
  5374. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5375. struct tg3_rx_buffer_desc *rxd;
  5376. rxd = &tpr->rx_jmb[i].std;
  5377. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5378. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5379. RXD_FLAG_JUMBO;
  5380. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5381. (i << RXD_OPAQUE_INDEX_SHIFT));
  5382. }
  5383. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5384. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5385. netdev_warn(tp->dev,
  5386. "Using a smaller RX jumbo ring. Only %d "
  5387. "out of %d buffers were allocated "
  5388. "successfully\n", i, tp->rx_jumbo_pending);
  5389. if (i == 0)
  5390. goto initfail;
  5391. tp->rx_jumbo_pending = i;
  5392. break;
  5393. }
  5394. }
  5395. done:
  5396. return 0;
  5397. initfail:
  5398. tg3_rx_prodring_free(tp, tpr);
  5399. return -ENOMEM;
  5400. }
  5401. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5402. struct tg3_rx_prodring_set *tpr)
  5403. {
  5404. kfree(tpr->rx_std_buffers);
  5405. tpr->rx_std_buffers = NULL;
  5406. kfree(tpr->rx_jmb_buffers);
  5407. tpr->rx_jmb_buffers = NULL;
  5408. if (tpr->rx_std) {
  5409. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5410. tpr->rx_std, tpr->rx_std_mapping);
  5411. tpr->rx_std = NULL;
  5412. }
  5413. if (tpr->rx_jmb) {
  5414. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5415. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5416. tpr->rx_jmb = NULL;
  5417. }
  5418. }
  5419. static int tg3_rx_prodring_init(struct tg3 *tp,
  5420. struct tg3_rx_prodring_set *tpr)
  5421. {
  5422. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5423. GFP_KERNEL);
  5424. if (!tpr->rx_std_buffers)
  5425. return -ENOMEM;
  5426. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5427. TG3_RX_STD_RING_BYTES(tp),
  5428. &tpr->rx_std_mapping,
  5429. GFP_KERNEL);
  5430. if (!tpr->rx_std)
  5431. goto err_out;
  5432. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5433. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5434. GFP_KERNEL);
  5435. if (!tpr->rx_jmb_buffers)
  5436. goto err_out;
  5437. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5438. TG3_RX_JMB_RING_BYTES(tp),
  5439. &tpr->rx_jmb_mapping,
  5440. GFP_KERNEL);
  5441. if (!tpr->rx_jmb)
  5442. goto err_out;
  5443. }
  5444. return 0;
  5445. err_out:
  5446. tg3_rx_prodring_fini(tp, tpr);
  5447. return -ENOMEM;
  5448. }
  5449. /* Free up pending packets in all rx/tx rings.
  5450. *
  5451. * The chip has been shut down and the driver detached from
  5452. * the networking, so no interrupts or new tx packets will
  5453. * end up in the driver. tp->{tx,}lock is not held and we are not
  5454. * in an interrupt context and thus may sleep.
  5455. */
  5456. static void tg3_free_rings(struct tg3 *tp)
  5457. {
  5458. int i, j;
  5459. for (j = 0; j < tp->irq_cnt; j++) {
  5460. struct tg3_napi *tnapi = &tp->napi[j];
  5461. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5462. if (!tnapi->tx_buffers)
  5463. continue;
  5464. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5465. struct ring_info *txp;
  5466. struct sk_buff *skb;
  5467. unsigned int k;
  5468. txp = &tnapi->tx_buffers[i];
  5469. skb = txp->skb;
  5470. if (skb == NULL) {
  5471. i++;
  5472. continue;
  5473. }
  5474. pci_unmap_single(tp->pdev,
  5475. dma_unmap_addr(txp, mapping),
  5476. skb_headlen(skb),
  5477. PCI_DMA_TODEVICE);
  5478. txp->skb = NULL;
  5479. i++;
  5480. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5481. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5482. pci_unmap_page(tp->pdev,
  5483. dma_unmap_addr(txp, mapping),
  5484. skb_shinfo(skb)->frags[k].size,
  5485. PCI_DMA_TODEVICE);
  5486. i++;
  5487. }
  5488. dev_kfree_skb_any(skb);
  5489. }
  5490. }
  5491. }
  5492. /* Initialize tx/rx rings for packet processing.
  5493. *
  5494. * The chip has been shut down and the driver detached from
  5495. * the networking, so no interrupts or new tx packets will
  5496. * end up in the driver. tp->{tx,}lock are held and thus
  5497. * we may not sleep.
  5498. */
  5499. static int tg3_init_rings(struct tg3 *tp)
  5500. {
  5501. int i;
  5502. /* Free up all the SKBs. */
  5503. tg3_free_rings(tp);
  5504. for (i = 0; i < tp->irq_cnt; i++) {
  5505. struct tg3_napi *tnapi = &tp->napi[i];
  5506. tnapi->last_tag = 0;
  5507. tnapi->last_irq_tag = 0;
  5508. tnapi->hw_status->status = 0;
  5509. tnapi->hw_status->status_tag = 0;
  5510. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5511. tnapi->tx_prod = 0;
  5512. tnapi->tx_cons = 0;
  5513. if (tnapi->tx_ring)
  5514. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5515. tnapi->rx_rcb_ptr = 0;
  5516. if (tnapi->rx_rcb)
  5517. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5518. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5519. tg3_free_rings(tp);
  5520. return -ENOMEM;
  5521. }
  5522. }
  5523. return 0;
  5524. }
  5525. /*
  5526. * Must not be invoked with interrupt sources disabled and
  5527. * the hardware shutdown down.
  5528. */
  5529. static void tg3_free_consistent(struct tg3 *tp)
  5530. {
  5531. int i;
  5532. for (i = 0; i < tp->irq_cnt; i++) {
  5533. struct tg3_napi *tnapi = &tp->napi[i];
  5534. if (tnapi->tx_ring) {
  5535. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5536. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5537. tnapi->tx_ring = NULL;
  5538. }
  5539. kfree(tnapi->tx_buffers);
  5540. tnapi->tx_buffers = NULL;
  5541. if (tnapi->rx_rcb) {
  5542. dma_free_coherent(&tp->pdev->dev,
  5543. TG3_RX_RCB_RING_BYTES(tp),
  5544. tnapi->rx_rcb,
  5545. tnapi->rx_rcb_mapping);
  5546. tnapi->rx_rcb = NULL;
  5547. }
  5548. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5549. if (tnapi->hw_status) {
  5550. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5551. tnapi->hw_status,
  5552. tnapi->status_mapping);
  5553. tnapi->hw_status = NULL;
  5554. }
  5555. }
  5556. if (tp->hw_stats) {
  5557. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5558. tp->hw_stats, tp->stats_mapping);
  5559. tp->hw_stats = NULL;
  5560. }
  5561. }
  5562. /*
  5563. * Must not be invoked with interrupt sources disabled and
  5564. * the hardware shutdown down. Can sleep.
  5565. */
  5566. static int tg3_alloc_consistent(struct tg3 *tp)
  5567. {
  5568. int i;
  5569. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5570. sizeof(struct tg3_hw_stats),
  5571. &tp->stats_mapping,
  5572. GFP_KERNEL);
  5573. if (!tp->hw_stats)
  5574. goto err_out;
  5575. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5576. for (i = 0; i < tp->irq_cnt; i++) {
  5577. struct tg3_napi *tnapi = &tp->napi[i];
  5578. struct tg3_hw_status *sblk;
  5579. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5580. TG3_HW_STATUS_SIZE,
  5581. &tnapi->status_mapping,
  5582. GFP_KERNEL);
  5583. if (!tnapi->hw_status)
  5584. goto err_out;
  5585. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5586. sblk = tnapi->hw_status;
  5587. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5588. goto err_out;
  5589. /* If multivector TSS is enabled, vector 0 does not handle
  5590. * tx interrupts. Don't allocate any resources for it.
  5591. */
  5592. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  5593. (i && tg3_flag(tp, ENABLE_TSS))) {
  5594. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5595. TG3_TX_RING_SIZE,
  5596. GFP_KERNEL);
  5597. if (!tnapi->tx_buffers)
  5598. goto err_out;
  5599. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5600. TG3_TX_RING_BYTES,
  5601. &tnapi->tx_desc_mapping,
  5602. GFP_KERNEL);
  5603. if (!tnapi->tx_ring)
  5604. goto err_out;
  5605. }
  5606. /*
  5607. * When RSS is enabled, the status block format changes
  5608. * slightly. The "rx_jumbo_consumer", "reserved",
  5609. * and "rx_mini_consumer" members get mapped to the
  5610. * other three rx return ring producer indexes.
  5611. */
  5612. switch (i) {
  5613. default:
  5614. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5615. break;
  5616. case 2:
  5617. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5618. break;
  5619. case 3:
  5620. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5621. break;
  5622. case 4:
  5623. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5624. break;
  5625. }
  5626. /*
  5627. * If multivector RSS is enabled, vector 0 does not handle
  5628. * rx or tx interrupts. Don't allocate any resources for it.
  5629. */
  5630. if (!i && tg3_flag(tp, ENABLE_RSS))
  5631. continue;
  5632. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5633. TG3_RX_RCB_RING_BYTES(tp),
  5634. &tnapi->rx_rcb_mapping,
  5635. GFP_KERNEL);
  5636. if (!tnapi->rx_rcb)
  5637. goto err_out;
  5638. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5639. }
  5640. return 0;
  5641. err_out:
  5642. tg3_free_consistent(tp);
  5643. return -ENOMEM;
  5644. }
  5645. #define MAX_WAIT_CNT 1000
  5646. /* To stop a block, clear the enable bit and poll till it
  5647. * clears. tp->lock is held.
  5648. */
  5649. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5650. {
  5651. unsigned int i;
  5652. u32 val;
  5653. if (tg3_flag(tp, 5705_PLUS)) {
  5654. switch (ofs) {
  5655. case RCVLSC_MODE:
  5656. case DMAC_MODE:
  5657. case MBFREE_MODE:
  5658. case BUFMGR_MODE:
  5659. case MEMARB_MODE:
  5660. /* We can't enable/disable these bits of the
  5661. * 5705/5750, just say success.
  5662. */
  5663. return 0;
  5664. default:
  5665. break;
  5666. }
  5667. }
  5668. val = tr32(ofs);
  5669. val &= ~enable_bit;
  5670. tw32_f(ofs, val);
  5671. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5672. udelay(100);
  5673. val = tr32(ofs);
  5674. if ((val & enable_bit) == 0)
  5675. break;
  5676. }
  5677. if (i == MAX_WAIT_CNT && !silent) {
  5678. dev_err(&tp->pdev->dev,
  5679. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5680. ofs, enable_bit);
  5681. return -ENODEV;
  5682. }
  5683. return 0;
  5684. }
  5685. /* tp->lock is held. */
  5686. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5687. {
  5688. int i, err;
  5689. tg3_disable_ints(tp);
  5690. tp->rx_mode &= ~RX_MODE_ENABLE;
  5691. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5692. udelay(10);
  5693. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5694. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5695. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5696. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5697. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5698. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5699. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5700. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5701. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5702. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5703. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5704. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5705. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5706. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5707. tw32_f(MAC_MODE, tp->mac_mode);
  5708. udelay(40);
  5709. tp->tx_mode &= ~TX_MODE_ENABLE;
  5710. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5711. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5712. udelay(100);
  5713. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5714. break;
  5715. }
  5716. if (i >= MAX_WAIT_CNT) {
  5717. dev_err(&tp->pdev->dev,
  5718. "%s timed out, TX_MODE_ENABLE will not clear "
  5719. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5720. err |= -ENODEV;
  5721. }
  5722. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5723. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5724. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5725. tw32(FTQ_RESET, 0xffffffff);
  5726. tw32(FTQ_RESET, 0x00000000);
  5727. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5728. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5729. for (i = 0; i < tp->irq_cnt; i++) {
  5730. struct tg3_napi *tnapi = &tp->napi[i];
  5731. if (tnapi->hw_status)
  5732. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5733. }
  5734. if (tp->hw_stats)
  5735. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5736. return err;
  5737. }
  5738. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5739. {
  5740. int i;
  5741. u32 apedata;
  5742. /* NCSI does not support APE events */
  5743. if (tg3_flag(tp, APE_HAS_NCSI))
  5744. return;
  5745. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5746. if (apedata != APE_SEG_SIG_MAGIC)
  5747. return;
  5748. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5749. if (!(apedata & APE_FW_STATUS_READY))
  5750. return;
  5751. /* Wait for up to 1 millisecond for APE to service previous event. */
  5752. for (i = 0; i < 10; i++) {
  5753. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5754. return;
  5755. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5756. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5757. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5758. event | APE_EVENT_STATUS_EVENT_PENDING);
  5759. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5760. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5761. break;
  5762. udelay(100);
  5763. }
  5764. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5765. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5766. }
  5767. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5768. {
  5769. u32 event;
  5770. u32 apedata;
  5771. if (!tg3_flag(tp, ENABLE_APE))
  5772. return;
  5773. switch (kind) {
  5774. case RESET_KIND_INIT:
  5775. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5776. APE_HOST_SEG_SIG_MAGIC);
  5777. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5778. APE_HOST_SEG_LEN_MAGIC);
  5779. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5780. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5781. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5782. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5783. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5784. APE_HOST_BEHAV_NO_PHYLOCK);
  5785. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5786. TG3_APE_HOST_DRVR_STATE_START);
  5787. event = APE_EVENT_STATUS_STATE_START;
  5788. break;
  5789. case RESET_KIND_SHUTDOWN:
  5790. /* With the interface we are currently using,
  5791. * APE does not track driver state. Wiping
  5792. * out the HOST SEGMENT SIGNATURE forces
  5793. * the APE to assume OS absent status.
  5794. */
  5795. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5796. if (device_may_wakeup(&tp->pdev->dev) &&
  5797. tg3_flag(tp, WOL_ENABLE)) {
  5798. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5799. TG3_APE_HOST_WOL_SPEED_AUTO);
  5800. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5801. } else
  5802. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5803. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5804. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5805. break;
  5806. case RESET_KIND_SUSPEND:
  5807. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5808. break;
  5809. default:
  5810. return;
  5811. }
  5812. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5813. tg3_ape_send_event(tp, event);
  5814. }
  5815. /* tp->lock is held. */
  5816. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5817. {
  5818. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5819. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5820. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5821. switch (kind) {
  5822. case RESET_KIND_INIT:
  5823. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5824. DRV_STATE_START);
  5825. break;
  5826. case RESET_KIND_SHUTDOWN:
  5827. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5828. DRV_STATE_UNLOAD);
  5829. break;
  5830. case RESET_KIND_SUSPEND:
  5831. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5832. DRV_STATE_SUSPEND);
  5833. break;
  5834. default:
  5835. break;
  5836. }
  5837. }
  5838. if (kind == RESET_KIND_INIT ||
  5839. kind == RESET_KIND_SUSPEND)
  5840. tg3_ape_driver_state_change(tp, kind);
  5841. }
  5842. /* tp->lock is held. */
  5843. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5844. {
  5845. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5846. switch (kind) {
  5847. case RESET_KIND_INIT:
  5848. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5849. DRV_STATE_START_DONE);
  5850. break;
  5851. case RESET_KIND_SHUTDOWN:
  5852. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5853. DRV_STATE_UNLOAD_DONE);
  5854. break;
  5855. default:
  5856. break;
  5857. }
  5858. }
  5859. if (kind == RESET_KIND_SHUTDOWN)
  5860. tg3_ape_driver_state_change(tp, kind);
  5861. }
  5862. /* tp->lock is held. */
  5863. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5864. {
  5865. if (tg3_flag(tp, ENABLE_ASF)) {
  5866. switch (kind) {
  5867. case RESET_KIND_INIT:
  5868. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5869. DRV_STATE_START);
  5870. break;
  5871. case RESET_KIND_SHUTDOWN:
  5872. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5873. DRV_STATE_UNLOAD);
  5874. break;
  5875. case RESET_KIND_SUSPEND:
  5876. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5877. DRV_STATE_SUSPEND);
  5878. break;
  5879. default:
  5880. break;
  5881. }
  5882. }
  5883. }
  5884. static int tg3_poll_fw(struct tg3 *tp)
  5885. {
  5886. int i;
  5887. u32 val;
  5888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5889. /* Wait up to 20ms for init done. */
  5890. for (i = 0; i < 200; i++) {
  5891. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5892. return 0;
  5893. udelay(100);
  5894. }
  5895. return -ENODEV;
  5896. }
  5897. /* Wait for firmware initialization to complete. */
  5898. for (i = 0; i < 100000; i++) {
  5899. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5900. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5901. break;
  5902. udelay(10);
  5903. }
  5904. /* Chip might not be fitted with firmware. Some Sun onboard
  5905. * parts are configured like that. So don't signal the timeout
  5906. * of the above loop as an error, but do report the lack of
  5907. * running firmware once.
  5908. */
  5909. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  5910. tg3_flag_set(tp, NO_FWARE_REPORTED);
  5911. netdev_info(tp->dev, "No firmware running\n");
  5912. }
  5913. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5914. /* The 57765 A0 needs a little more
  5915. * time to do some important work.
  5916. */
  5917. mdelay(10);
  5918. }
  5919. return 0;
  5920. }
  5921. /* Save PCI command register before chip reset */
  5922. static void tg3_save_pci_state(struct tg3 *tp)
  5923. {
  5924. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5925. }
  5926. /* Restore PCI state after chip reset */
  5927. static void tg3_restore_pci_state(struct tg3 *tp)
  5928. {
  5929. u32 val;
  5930. /* Re-enable indirect register accesses. */
  5931. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5932. tp->misc_host_ctrl);
  5933. /* Set MAX PCI retry to zero. */
  5934. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5935. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5936. tg3_flag(tp, PCIX_MODE))
  5937. val |= PCISTATE_RETRY_SAME_DMA;
  5938. /* Allow reads and writes to the APE register and memory space. */
  5939. if (tg3_flag(tp, ENABLE_APE))
  5940. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5941. PCISTATE_ALLOW_APE_SHMEM_WR |
  5942. PCISTATE_ALLOW_APE_PSPACE_WR;
  5943. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5944. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5945. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5946. if (tg3_flag(tp, PCI_EXPRESS))
  5947. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5948. else {
  5949. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5950. tp->pci_cacheline_sz);
  5951. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5952. tp->pci_lat_timer);
  5953. }
  5954. }
  5955. /* Make sure PCI-X relaxed ordering bit is clear. */
  5956. if (tg3_flag(tp, PCIX_MODE)) {
  5957. u16 pcix_cmd;
  5958. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5959. &pcix_cmd);
  5960. pcix_cmd &= ~PCI_X_CMD_ERO;
  5961. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5962. pcix_cmd);
  5963. }
  5964. if (tg3_flag(tp, 5780_CLASS)) {
  5965. /* Chip reset on 5780 will reset MSI enable bit,
  5966. * so need to restore it.
  5967. */
  5968. if (tg3_flag(tp, USING_MSI)) {
  5969. u16 ctrl;
  5970. pci_read_config_word(tp->pdev,
  5971. tp->msi_cap + PCI_MSI_FLAGS,
  5972. &ctrl);
  5973. pci_write_config_word(tp->pdev,
  5974. tp->msi_cap + PCI_MSI_FLAGS,
  5975. ctrl | PCI_MSI_FLAGS_ENABLE);
  5976. val = tr32(MSGINT_MODE);
  5977. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5978. }
  5979. }
  5980. }
  5981. static void tg3_stop_fw(struct tg3 *);
  5982. /* tp->lock is held. */
  5983. static int tg3_chip_reset(struct tg3 *tp)
  5984. {
  5985. u32 val;
  5986. void (*write_op)(struct tg3 *, u32, u32);
  5987. int i, err;
  5988. tg3_nvram_lock(tp);
  5989. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5990. /* No matching tg3_nvram_unlock() after this because
  5991. * chip reset below will undo the nvram lock.
  5992. */
  5993. tp->nvram_lock_cnt = 0;
  5994. /* GRC_MISC_CFG core clock reset will clear the memory
  5995. * enable bit in PCI register 4 and the MSI enable bit
  5996. * on some chips, so we save relevant registers here.
  5997. */
  5998. tg3_save_pci_state(tp);
  5999. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6000. tg3_flag(tp, 5755_PLUS))
  6001. tw32(GRC_FASTBOOT_PC, 0);
  6002. /*
  6003. * We must avoid the readl() that normally takes place.
  6004. * It locks machines, causes machine checks, and other
  6005. * fun things. So, temporarily disable the 5701
  6006. * hardware workaround, while we do the reset.
  6007. */
  6008. write_op = tp->write32;
  6009. if (write_op == tg3_write_flush_reg32)
  6010. tp->write32 = tg3_write32;
  6011. /* Prevent the irq handler from reading or writing PCI registers
  6012. * during chip reset when the memory enable bit in the PCI command
  6013. * register may be cleared. The chip does not generate interrupt
  6014. * at this time, but the irq handler may still be called due to irq
  6015. * sharing or irqpoll.
  6016. */
  6017. tg3_flag_set(tp, CHIP_RESETTING);
  6018. for (i = 0; i < tp->irq_cnt; i++) {
  6019. struct tg3_napi *tnapi = &tp->napi[i];
  6020. if (tnapi->hw_status) {
  6021. tnapi->hw_status->status = 0;
  6022. tnapi->hw_status->status_tag = 0;
  6023. }
  6024. tnapi->last_tag = 0;
  6025. tnapi->last_irq_tag = 0;
  6026. }
  6027. smp_mb();
  6028. for (i = 0; i < tp->irq_cnt; i++)
  6029. synchronize_irq(tp->napi[i].irq_vec);
  6030. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6031. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6032. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6033. }
  6034. /* do the reset */
  6035. val = GRC_MISC_CFG_CORECLK_RESET;
  6036. if (tg3_flag(tp, PCI_EXPRESS)) {
  6037. /* Force PCIe 1.0a mode */
  6038. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6039. !tg3_flag(tp, 57765_PLUS) &&
  6040. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6041. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6042. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6043. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6044. tw32(GRC_MISC_CFG, (1 << 29));
  6045. val |= (1 << 29);
  6046. }
  6047. }
  6048. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6049. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6050. tw32(GRC_VCPU_EXT_CTRL,
  6051. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6052. }
  6053. /* Manage gphy power for all CPMU absent PCIe devices. */
  6054. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6055. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6056. tw32(GRC_MISC_CFG, val);
  6057. /* restore 5701 hardware bug workaround write method */
  6058. tp->write32 = write_op;
  6059. /* Unfortunately, we have to delay before the PCI read back.
  6060. * Some 575X chips even will not respond to a PCI cfg access
  6061. * when the reset command is given to the chip.
  6062. *
  6063. * How do these hardware designers expect things to work
  6064. * properly if the PCI write is posted for a long period
  6065. * of time? It is always necessary to have some method by
  6066. * which a register read back can occur to push the write
  6067. * out which does the reset.
  6068. *
  6069. * For most tg3 variants the trick below was working.
  6070. * Ho hum...
  6071. */
  6072. udelay(120);
  6073. /* Flush PCI posted writes. The normal MMIO registers
  6074. * are inaccessible at this time so this is the only
  6075. * way to make this reliably (actually, this is no longer
  6076. * the case, see above). I tried to use indirect
  6077. * register read/write but this upset some 5701 variants.
  6078. */
  6079. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6080. udelay(120);
  6081. if (tg3_flag(tp, PCI_EXPRESS) && tp->pcie_cap) {
  6082. u16 val16;
  6083. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6084. int i;
  6085. u32 cfg_val;
  6086. /* Wait for link training to complete. */
  6087. for (i = 0; i < 5000; i++)
  6088. udelay(100);
  6089. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6090. pci_write_config_dword(tp->pdev, 0xc4,
  6091. cfg_val | (1 << 15));
  6092. }
  6093. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6094. pci_read_config_word(tp->pdev,
  6095. tp->pcie_cap + PCI_EXP_DEVCTL,
  6096. &val16);
  6097. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6098. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6099. /*
  6100. * Older PCIe devices only support the 128 byte
  6101. * MPS setting. Enforce the restriction.
  6102. */
  6103. if (!tg3_flag(tp, CPMU_PRESENT))
  6104. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6105. pci_write_config_word(tp->pdev,
  6106. tp->pcie_cap + PCI_EXP_DEVCTL,
  6107. val16);
  6108. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6109. /* Clear error status */
  6110. pci_write_config_word(tp->pdev,
  6111. tp->pcie_cap + PCI_EXP_DEVSTA,
  6112. PCI_EXP_DEVSTA_CED |
  6113. PCI_EXP_DEVSTA_NFED |
  6114. PCI_EXP_DEVSTA_FED |
  6115. PCI_EXP_DEVSTA_URD);
  6116. }
  6117. tg3_restore_pci_state(tp);
  6118. tg3_flag_clear(tp, CHIP_RESETTING);
  6119. tg3_flag_clear(tp, ERROR_PROCESSED);
  6120. val = 0;
  6121. if (tg3_flag(tp, 5780_CLASS))
  6122. val = tr32(MEMARB_MODE);
  6123. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6124. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6125. tg3_stop_fw(tp);
  6126. tw32(0x5000, 0x400);
  6127. }
  6128. tw32(GRC_MODE, tp->grc_mode);
  6129. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6130. val = tr32(0xc4);
  6131. tw32(0xc4, val | (1 << 15));
  6132. }
  6133. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6134. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6135. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6136. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6137. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6138. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6139. }
  6140. if (tg3_flag(tp, ENABLE_APE))
  6141. tp->mac_mode = MAC_MODE_APE_TX_EN |
  6142. MAC_MODE_APE_RX_EN |
  6143. MAC_MODE_TDE_ENABLE;
  6144. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6145. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  6146. val = tp->mac_mode;
  6147. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6148. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6149. val = tp->mac_mode;
  6150. } else
  6151. val = 0;
  6152. tw32_f(MAC_MODE, val);
  6153. udelay(40);
  6154. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6155. err = tg3_poll_fw(tp);
  6156. if (err)
  6157. return err;
  6158. tg3_mdio_start(tp);
  6159. if (tg3_flag(tp, PCI_EXPRESS) &&
  6160. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6161. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6162. !tg3_flag(tp, 57765_PLUS)) {
  6163. val = tr32(0x7c00);
  6164. tw32(0x7c00, val | (1 << 25));
  6165. }
  6166. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6167. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6168. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6169. }
  6170. /* Reprobe ASF enable state. */
  6171. tg3_flag_clear(tp, ENABLE_ASF);
  6172. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6173. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6174. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6175. u32 nic_cfg;
  6176. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6177. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6178. tg3_flag_set(tp, ENABLE_ASF);
  6179. tp->last_event_jiffies = jiffies;
  6180. if (tg3_flag(tp, 5750_PLUS))
  6181. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6182. }
  6183. }
  6184. return 0;
  6185. }
  6186. /* tp->lock is held. */
  6187. static void tg3_stop_fw(struct tg3 *tp)
  6188. {
  6189. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  6190. /* Wait for RX cpu to ACK the previous event. */
  6191. tg3_wait_for_event_ack(tp);
  6192. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6193. tg3_generate_fw_event(tp);
  6194. /* Wait for RX cpu to ACK this event. */
  6195. tg3_wait_for_event_ack(tp);
  6196. }
  6197. }
  6198. /* tp->lock is held. */
  6199. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6200. {
  6201. int err;
  6202. tg3_stop_fw(tp);
  6203. tg3_write_sig_pre_reset(tp, kind);
  6204. tg3_abort_hw(tp, silent);
  6205. err = tg3_chip_reset(tp);
  6206. __tg3_set_mac_addr(tp, 0);
  6207. tg3_write_sig_legacy(tp, kind);
  6208. tg3_write_sig_post_reset(tp, kind);
  6209. if (err)
  6210. return err;
  6211. return 0;
  6212. }
  6213. #define RX_CPU_SCRATCH_BASE 0x30000
  6214. #define RX_CPU_SCRATCH_SIZE 0x04000
  6215. #define TX_CPU_SCRATCH_BASE 0x34000
  6216. #define TX_CPU_SCRATCH_SIZE 0x04000
  6217. /* tp->lock is held. */
  6218. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6219. {
  6220. int i;
  6221. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  6222. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6223. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6224. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6225. return 0;
  6226. }
  6227. if (offset == RX_CPU_BASE) {
  6228. for (i = 0; i < 10000; i++) {
  6229. tw32(offset + CPU_STATE, 0xffffffff);
  6230. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6231. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6232. break;
  6233. }
  6234. tw32(offset + CPU_STATE, 0xffffffff);
  6235. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6236. udelay(10);
  6237. } else {
  6238. for (i = 0; i < 10000; i++) {
  6239. tw32(offset + CPU_STATE, 0xffffffff);
  6240. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6241. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6242. break;
  6243. }
  6244. }
  6245. if (i >= 10000) {
  6246. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6247. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6248. return -ENODEV;
  6249. }
  6250. /* Clear firmware's nvram arbitration. */
  6251. if (tg3_flag(tp, NVRAM))
  6252. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6253. return 0;
  6254. }
  6255. struct fw_info {
  6256. unsigned int fw_base;
  6257. unsigned int fw_len;
  6258. const __be32 *fw_data;
  6259. };
  6260. /* tp->lock is held. */
  6261. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6262. int cpu_scratch_size, struct fw_info *info)
  6263. {
  6264. int err, lock_err, i;
  6265. void (*write_op)(struct tg3 *, u32, u32);
  6266. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  6267. netdev_err(tp->dev,
  6268. "%s: Trying to load TX cpu firmware which is 5705\n",
  6269. __func__);
  6270. return -EINVAL;
  6271. }
  6272. if (tg3_flag(tp, 5705_PLUS))
  6273. write_op = tg3_write_mem;
  6274. else
  6275. write_op = tg3_write_indirect_reg32;
  6276. /* It is possible that bootcode is still loading at this point.
  6277. * Get the nvram lock first before halting the cpu.
  6278. */
  6279. lock_err = tg3_nvram_lock(tp);
  6280. err = tg3_halt_cpu(tp, cpu_base);
  6281. if (!lock_err)
  6282. tg3_nvram_unlock(tp);
  6283. if (err)
  6284. goto out;
  6285. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6286. write_op(tp, cpu_scratch_base + i, 0);
  6287. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6288. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6289. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6290. write_op(tp, (cpu_scratch_base +
  6291. (info->fw_base & 0xffff) +
  6292. (i * sizeof(u32))),
  6293. be32_to_cpu(info->fw_data[i]));
  6294. err = 0;
  6295. out:
  6296. return err;
  6297. }
  6298. /* tp->lock is held. */
  6299. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6300. {
  6301. struct fw_info info;
  6302. const __be32 *fw_data;
  6303. int err, i;
  6304. fw_data = (void *)tp->fw->data;
  6305. /* Firmware blob starts with version numbers, followed by
  6306. start address and length. We are setting complete length.
  6307. length = end_address_of_bss - start_address_of_text.
  6308. Remainder is the blob to be loaded contiguously
  6309. from start address. */
  6310. info.fw_base = be32_to_cpu(fw_data[1]);
  6311. info.fw_len = tp->fw->size - 12;
  6312. info.fw_data = &fw_data[3];
  6313. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6314. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6315. &info);
  6316. if (err)
  6317. return err;
  6318. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6319. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6320. &info);
  6321. if (err)
  6322. return err;
  6323. /* Now startup only the RX cpu. */
  6324. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6325. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6326. for (i = 0; i < 5; i++) {
  6327. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6328. break;
  6329. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6330. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6331. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6332. udelay(1000);
  6333. }
  6334. if (i >= 5) {
  6335. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6336. "should be %08x\n", __func__,
  6337. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6338. return -ENODEV;
  6339. }
  6340. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6341. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6342. return 0;
  6343. }
  6344. /* tp->lock is held. */
  6345. static int tg3_load_tso_firmware(struct tg3 *tp)
  6346. {
  6347. struct fw_info info;
  6348. const __be32 *fw_data;
  6349. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6350. int err, i;
  6351. if (tg3_flag(tp, HW_TSO_1) ||
  6352. tg3_flag(tp, HW_TSO_2) ||
  6353. tg3_flag(tp, HW_TSO_3))
  6354. return 0;
  6355. fw_data = (void *)tp->fw->data;
  6356. /* Firmware blob starts with version numbers, followed by
  6357. start address and length. We are setting complete length.
  6358. length = end_address_of_bss - start_address_of_text.
  6359. Remainder is the blob to be loaded contiguously
  6360. from start address. */
  6361. info.fw_base = be32_to_cpu(fw_data[1]);
  6362. cpu_scratch_size = tp->fw_len;
  6363. info.fw_len = tp->fw->size - 12;
  6364. info.fw_data = &fw_data[3];
  6365. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6366. cpu_base = RX_CPU_BASE;
  6367. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6368. } else {
  6369. cpu_base = TX_CPU_BASE;
  6370. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6371. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6372. }
  6373. err = tg3_load_firmware_cpu(tp, cpu_base,
  6374. cpu_scratch_base, cpu_scratch_size,
  6375. &info);
  6376. if (err)
  6377. return err;
  6378. /* Now startup the cpu. */
  6379. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6380. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6381. for (i = 0; i < 5; i++) {
  6382. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6383. break;
  6384. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6385. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6386. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6387. udelay(1000);
  6388. }
  6389. if (i >= 5) {
  6390. netdev_err(tp->dev,
  6391. "%s fails to set CPU PC, is %08x should be %08x\n",
  6392. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6393. return -ENODEV;
  6394. }
  6395. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6396. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6397. return 0;
  6398. }
  6399. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6400. {
  6401. struct tg3 *tp = netdev_priv(dev);
  6402. struct sockaddr *addr = p;
  6403. int err = 0, skip_mac_1 = 0;
  6404. if (!is_valid_ether_addr(addr->sa_data))
  6405. return -EINVAL;
  6406. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6407. if (!netif_running(dev))
  6408. return 0;
  6409. if (tg3_flag(tp, ENABLE_ASF)) {
  6410. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6411. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6412. addr0_low = tr32(MAC_ADDR_0_LOW);
  6413. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6414. addr1_low = tr32(MAC_ADDR_1_LOW);
  6415. /* Skip MAC addr 1 if ASF is using it. */
  6416. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6417. !(addr1_high == 0 && addr1_low == 0))
  6418. skip_mac_1 = 1;
  6419. }
  6420. spin_lock_bh(&tp->lock);
  6421. __tg3_set_mac_addr(tp, skip_mac_1);
  6422. spin_unlock_bh(&tp->lock);
  6423. return err;
  6424. }
  6425. /* tp->lock is held. */
  6426. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6427. dma_addr_t mapping, u32 maxlen_flags,
  6428. u32 nic_addr)
  6429. {
  6430. tg3_write_mem(tp,
  6431. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6432. ((u64) mapping >> 32));
  6433. tg3_write_mem(tp,
  6434. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6435. ((u64) mapping & 0xffffffff));
  6436. tg3_write_mem(tp,
  6437. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6438. maxlen_flags);
  6439. if (!tg3_flag(tp, 5705_PLUS))
  6440. tg3_write_mem(tp,
  6441. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6442. nic_addr);
  6443. }
  6444. static void __tg3_set_rx_mode(struct net_device *);
  6445. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6446. {
  6447. int i;
  6448. if (!tg3_flag(tp, ENABLE_TSS)) {
  6449. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6450. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6451. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6452. } else {
  6453. tw32(HOSTCC_TXCOL_TICKS, 0);
  6454. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6455. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6456. }
  6457. if (!tg3_flag(tp, ENABLE_RSS)) {
  6458. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6459. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6460. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6461. } else {
  6462. tw32(HOSTCC_RXCOL_TICKS, 0);
  6463. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6464. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6465. }
  6466. if (!tg3_flag(tp, 5705_PLUS)) {
  6467. u32 val = ec->stats_block_coalesce_usecs;
  6468. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6469. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6470. if (!netif_carrier_ok(tp->dev))
  6471. val = 0;
  6472. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6473. }
  6474. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6475. u32 reg;
  6476. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6477. tw32(reg, ec->rx_coalesce_usecs);
  6478. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6479. tw32(reg, ec->rx_max_coalesced_frames);
  6480. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6481. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6482. if (tg3_flag(tp, ENABLE_TSS)) {
  6483. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6484. tw32(reg, ec->tx_coalesce_usecs);
  6485. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6486. tw32(reg, ec->tx_max_coalesced_frames);
  6487. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6488. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6489. }
  6490. }
  6491. for (; i < tp->irq_max - 1; i++) {
  6492. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6493. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6494. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6495. if (tg3_flag(tp, ENABLE_TSS)) {
  6496. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6497. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6498. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6499. }
  6500. }
  6501. }
  6502. /* tp->lock is held. */
  6503. static void tg3_rings_reset(struct tg3 *tp)
  6504. {
  6505. int i;
  6506. u32 stblk, txrcb, rxrcb, limit;
  6507. struct tg3_napi *tnapi = &tp->napi[0];
  6508. /* Disable all transmit rings but the first. */
  6509. if (!tg3_flag(tp, 5705_PLUS))
  6510. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6511. else if (tg3_flag(tp, 5717_PLUS))
  6512. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6513. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6514. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6515. else
  6516. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6517. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6518. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6519. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6520. BDINFO_FLAGS_DISABLED);
  6521. /* Disable all receive return rings but the first. */
  6522. if (tg3_flag(tp, 5717_PLUS))
  6523. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6524. else if (!tg3_flag(tp, 5705_PLUS))
  6525. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6526. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6527. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6528. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6529. else
  6530. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6531. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6532. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6533. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6534. BDINFO_FLAGS_DISABLED);
  6535. /* Disable interrupts */
  6536. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6537. /* Zero mailbox registers. */
  6538. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6539. for (i = 1; i < tp->irq_max; i++) {
  6540. tp->napi[i].tx_prod = 0;
  6541. tp->napi[i].tx_cons = 0;
  6542. if (tg3_flag(tp, ENABLE_TSS))
  6543. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6544. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6545. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6546. }
  6547. if (!tg3_flag(tp, ENABLE_TSS))
  6548. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6549. } else {
  6550. tp->napi[0].tx_prod = 0;
  6551. tp->napi[0].tx_cons = 0;
  6552. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6553. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6554. }
  6555. /* Make sure the NIC-based send BD rings are disabled. */
  6556. if (!tg3_flag(tp, 5705_PLUS)) {
  6557. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6558. for (i = 0; i < 16; i++)
  6559. tw32_tx_mbox(mbox + i * 8, 0);
  6560. }
  6561. txrcb = NIC_SRAM_SEND_RCB;
  6562. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6563. /* Clear status block in ram. */
  6564. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6565. /* Set status block DMA address */
  6566. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6567. ((u64) tnapi->status_mapping >> 32));
  6568. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6569. ((u64) tnapi->status_mapping & 0xffffffff));
  6570. if (tnapi->tx_ring) {
  6571. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6572. (TG3_TX_RING_SIZE <<
  6573. BDINFO_FLAGS_MAXLEN_SHIFT),
  6574. NIC_SRAM_TX_BUFFER_DESC);
  6575. txrcb += TG3_BDINFO_SIZE;
  6576. }
  6577. if (tnapi->rx_rcb) {
  6578. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6579. (tp->rx_ret_ring_mask + 1) <<
  6580. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6581. rxrcb += TG3_BDINFO_SIZE;
  6582. }
  6583. stblk = HOSTCC_STATBLCK_RING1;
  6584. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6585. u64 mapping = (u64)tnapi->status_mapping;
  6586. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6587. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6588. /* Clear status block in ram. */
  6589. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6590. if (tnapi->tx_ring) {
  6591. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6592. (TG3_TX_RING_SIZE <<
  6593. BDINFO_FLAGS_MAXLEN_SHIFT),
  6594. NIC_SRAM_TX_BUFFER_DESC);
  6595. txrcb += TG3_BDINFO_SIZE;
  6596. }
  6597. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6598. ((tp->rx_ret_ring_mask + 1) <<
  6599. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6600. stblk += 8;
  6601. rxrcb += TG3_BDINFO_SIZE;
  6602. }
  6603. }
  6604. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6605. {
  6606. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6607. if (!tg3_flag(tp, 5750_PLUS) ||
  6608. tg3_flag(tp, 5780_CLASS) ||
  6609. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6610. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6611. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6612. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6613. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6614. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6615. else
  6616. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6617. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6618. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6619. val = min(nic_rep_thresh, host_rep_thresh);
  6620. tw32(RCVBDI_STD_THRESH, val);
  6621. if (tg3_flag(tp, 57765_PLUS))
  6622. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6623. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6624. return;
  6625. if (!tg3_flag(tp, 5705_PLUS))
  6626. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6627. else
  6628. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6629. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6630. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6631. tw32(RCVBDI_JUMBO_THRESH, val);
  6632. if (tg3_flag(tp, 57765_PLUS))
  6633. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6634. }
  6635. /* tp->lock is held. */
  6636. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6637. {
  6638. u32 val, rdmac_mode;
  6639. int i, err, limit;
  6640. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6641. tg3_disable_ints(tp);
  6642. tg3_stop_fw(tp);
  6643. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6644. if (tg3_flag(tp, INIT_COMPLETE))
  6645. tg3_abort_hw(tp, 1);
  6646. /* Enable MAC control of LPI */
  6647. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6648. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6649. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6650. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6651. tw32_f(TG3_CPMU_EEE_CTRL,
  6652. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6653. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6654. TG3_CPMU_EEEMD_LPI_IN_TX |
  6655. TG3_CPMU_EEEMD_LPI_IN_RX |
  6656. TG3_CPMU_EEEMD_EEE_ENABLE;
  6657. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6658. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6659. if (tg3_flag(tp, ENABLE_APE))
  6660. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6661. tw32_f(TG3_CPMU_EEE_MODE, val);
  6662. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6663. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6664. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6665. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6666. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6667. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6668. }
  6669. if (reset_phy)
  6670. tg3_phy_reset(tp);
  6671. err = tg3_chip_reset(tp);
  6672. if (err)
  6673. return err;
  6674. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6675. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6676. val = tr32(TG3_CPMU_CTRL);
  6677. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6678. tw32(TG3_CPMU_CTRL, val);
  6679. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6680. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6681. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6682. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6683. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6684. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6685. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6686. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6687. val = tr32(TG3_CPMU_HST_ACC);
  6688. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6689. val |= CPMU_HST_ACC_MACCLK_6_25;
  6690. tw32(TG3_CPMU_HST_ACC, val);
  6691. }
  6692. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6693. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6694. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6695. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6696. tw32(PCIE_PWR_MGMT_THRESH, val);
  6697. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6698. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6699. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6700. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6701. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6702. }
  6703. if (tg3_flag(tp, L1PLLPD_EN)) {
  6704. u32 grc_mode = tr32(GRC_MODE);
  6705. /* Access the lower 1K of PL PCIE block registers. */
  6706. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6707. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6708. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6709. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6710. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6711. tw32(GRC_MODE, grc_mode);
  6712. }
  6713. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6714. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6715. u32 grc_mode = tr32(GRC_MODE);
  6716. /* Access the lower 1K of PL PCIE block registers. */
  6717. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6718. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6719. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6720. TG3_PCIE_PL_LO_PHYCTL5);
  6721. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6722. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6723. tw32(GRC_MODE, grc_mode);
  6724. }
  6725. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6726. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6727. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6728. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6729. }
  6730. /* This works around an issue with Athlon chipsets on
  6731. * B3 tigon3 silicon. This bit has no effect on any
  6732. * other revision. But do not set this on PCI Express
  6733. * chips and don't even touch the clocks if the CPMU is present.
  6734. */
  6735. if (!tg3_flag(tp, CPMU_PRESENT)) {
  6736. if (!tg3_flag(tp, PCI_EXPRESS))
  6737. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6738. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6739. }
  6740. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6741. tg3_flag(tp, PCIX_MODE)) {
  6742. val = tr32(TG3PCI_PCISTATE);
  6743. val |= PCISTATE_RETRY_SAME_DMA;
  6744. tw32(TG3PCI_PCISTATE, val);
  6745. }
  6746. if (tg3_flag(tp, ENABLE_APE)) {
  6747. /* Allow reads and writes to the
  6748. * APE register and memory space.
  6749. */
  6750. val = tr32(TG3PCI_PCISTATE);
  6751. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6752. PCISTATE_ALLOW_APE_SHMEM_WR |
  6753. PCISTATE_ALLOW_APE_PSPACE_WR;
  6754. tw32(TG3PCI_PCISTATE, val);
  6755. }
  6756. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6757. /* Enable some hw fixes. */
  6758. val = tr32(TG3PCI_MSI_DATA);
  6759. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6760. tw32(TG3PCI_MSI_DATA, val);
  6761. }
  6762. /* Descriptor ring init may make accesses to the
  6763. * NIC SRAM area to setup the TX descriptors, so we
  6764. * can only do this after the hardware has been
  6765. * successfully reset.
  6766. */
  6767. err = tg3_init_rings(tp);
  6768. if (err)
  6769. return err;
  6770. if (tg3_flag(tp, 57765_PLUS)) {
  6771. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6772. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6773. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6774. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6775. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  6776. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6777. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  6778. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6779. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6780. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6781. /* This value is determined during the probe time DMA
  6782. * engine test, tg3_test_dma.
  6783. */
  6784. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6785. }
  6786. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6787. GRC_MODE_4X_NIC_SEND_RINGS |
  6788. GRC_MODE_NO_TX_PHDR_CSUM |
  6789. GRC_MODE_NO_RX_PHDR_CSUM);
  6790. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6791. /* Pseudo-header checksum is done by hardware logic and not
  6792. * the offload processers, so make the chip do the pseudo-
  6793. * header checksums on receive. For transmit it is more
  6794. * convenient to do the pseudo-header checksum in software
  6795. * as Linux does that on transmit for us in all cases.
  6796. */
  6797. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6798. tw32(GRC_MODE,
  6799. tp->grc_mode |
  6800. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6801. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6802. val = tr32(GRC_MISC_CFG);
  6803. val &= ~0xff;
  6804. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6805. tw32(GRC_MISC_CFG, val);
  6806. /* Initialize MBUF/DESC pool. */
  6807. if (tg3_flag(tp, 5750_PLUS)) {
  6808. /* Do nothing. */
  6809. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6810. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6811. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6812. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6813. else
  6814. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6815. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6816. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6817. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  6818. int fw_len;
  6819. fw_len = tp->fw_len;
  6820. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6821. tw32(BUFMGR_MB_POOL_ADDR,
  6822. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6823. tw32(BUFMGR_MB_POOL_SIZE,
  6824. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6825. }
  6826. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6827. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6828. tp->bufmgr_config.mbuf_read_dma_low_water);
  6829. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6830. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6831. tw32(BUFMGR_MB_HIGH_WATER,
  6832. tp->bufmgr_config.mbuf_high_water);
  6833. } else {
  6834. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6835. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6836. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6837. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6838. tw32(BUFMGR_MB_HIGH_WATER,
  6839. tp->bufmgr_config.mbuf_high_water_jumbo);
  6840. }
  6841. tw32(BUFMGR_DMA_LOW_WATER,
  6842. tp->bufmgr_config.dma_low_water);
  6843. tw32(BUFMGR_DMA_HIGH_WATER,
  6844. tp->bufmgr_config.dma_high_water);
  6845. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6846. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6847. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6848. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6849. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6850. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  6851. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  6852. tw32(BUFMGR_MODE, val);
  6853. for (i = 0; i < 2000; i++) {
  6854. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6855. break;
  6856. udelay(10);
  6857. }
  6858. if (i >= 2000) {
  6859. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6860. return -ENODEV;
  6861. }
  6862. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6863. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6864. tg3_setup_rxbd_thresholds(tp);
  6865. /* Initialize TG3_BDINFO's at:
  6866. * RCVDBDI_STD_BD: standard eth size rx ring
  6867. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6868. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6869. *
  6870. * like so:
  6871. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6872. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6873. * ring attribute flags
  6874. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6875. *
  6876. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6877. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6878. *
  6879. * The size of each ring is fixed in the firmware, but the location is
  6880. * configurable.
  6881. */
  6882. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6883. ((u64) tpr->rx_std_mapping >> 32));
  6884. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6885. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6886. if (!tg3_flag(tp, 5717_PLUS))
  6887. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6888. NIC_SRAM_RX_BUFFER_DESC);
  6889. /* Disable the mini ring */
  6890. if (!tg3_flag(tp, 5705_PLUS))
  6891. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6892. BDINFO_FLAGS_DISABLED);
  6893. /* Program the jumbo buffer descriptor ring control
  6894. * blocks on those devices that have them.
  6895. */
  6896. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6897. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  6898. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  6899. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6900. ((u64) tpr->rx_jmb_mapping >> 32));
  6901. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6902. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6903. val = TG3_RX_JMB_RING_SIZE(tp) <<
  6904. BDINFO_FLAGS_MAXLEN_SHIFT;
  6905. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6906. val | BDINFO_FLAGS_USE_EXT_RECV);
  6907. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  6908. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6909. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6910. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6911. } else {
  6912. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6913. BDINFO_FLAGS_DISABLED);
  6914. }
  6915. if (tg3_flag(tp, 57765_PLUS)) {
  6916. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6917. val = TG3_RX_STD_MAX_SIZE_5700;
  6918. else
  6919. val = TG3_RX_STD_MAX_SIZE_5717;
  6920. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6921. val |= (TG3_RX_STD_DMA_SZ << 2);
  6922. } else
  6923. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6924. } else
  6925. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6926. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6927. tpr->rx_std_prod_idx = tp->rx_pending;
  6928. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6929. tpr->rx_jmb_prod_idx =
  6930. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  6931. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6932. tg3_rings_reset(tp);
  6933. /* Initialize MAC address and backoff seed. */
  6934. __tg3_set_mac_addr(tp, 0);
  6935. /* MTU + ethernet header + FCS + optional VLAN tag */
  6936. tw32(MAC_RX_MTU_SIZE,
  6937. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6938. /* The slot time is changed by tg3_setup_phy if we
  6939. * run at gigabit with half duplex.
  6940. */
  6941. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6942. (6 << TX_LENGTHS_IPG_SHIFT) |
  6943. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  6944. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6945. val |= tr32(MAC_TX_LENGTHS) &
  6946. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  6947. TX_LENGTHS_CNT_DWN_VAL_MSK);
  6948. tw32(MAC_TX_LENGTHS, val);
  6949. /* Receive rules. */
  6950. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6951. tw32(RCVLPC_CONFIG, 0x0181);
  6952. /* Calculate RDMAC_MODE setting early, we need it to determine
  6953. * the RCVLPC_STATE_ENABLE mask.
  6954. */
  6955. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6956. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6957. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6958. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6959. RDMAC_MODE_LNGREAD_ENAB);
  6960. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6961. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6962. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6963. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6964. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6965. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6966. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6967. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6968. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6969. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6970. if (tg3_flag(tp, TSO_CAPABLE) &&
  6971. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6972. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6973. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6974. !tg3_flag(tp, IS_5788)) {
  6975. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6976. }
  6977. }
  6978. if (tg3_flag(tp, PCI_EXPRESS))
  6979. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6980. if (tg3_flag(tp, HW_TSO_1) ||
  6981. tg3_flag(tp, HW_TSO_2) ||
  6982. tg3_flag(tp, HW_TSO_3))
  6983. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6984. if (tg3_flag(tp, HW_TSO_3) ||
  6985. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6986. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6987. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6988. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6989. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  6990. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6991. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6992. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6993. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6994. tg3_flag(tp, 57765_PLUS)) {
  6995. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6996. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6997. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6998. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  6999. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7000. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7001. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7002. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7003. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7004. }
  7005. tw32(TG3_RDMA_RSRVCTRL_REG,
  7006. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7007. }
  7008. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7009. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7010. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7011. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7012. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7013. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7014. }
  7015. /* Receive/send statistics. */
  7016. if (tg3_flag(tp, 5750_PLUS)) {
  7017. val = tr32(RCVLPC_STATS_ENABLE);
  7018. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7019. tw32(RCVLPC_STATS_ENABLE, val);
  7020. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7021. tg3_flag(tp, TSO_CAPABLE)) {
  7022. val = tr32(RCVLPC_STATS_ENABLE);
  7023. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7024. tw32(RCVLPC_STATS_ENABLE, val);
  7025. } else {
  7026. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7027. }
  7028. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7029. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7030. tw32(SNDDATAI_STATSCTRL,
  7031. (SNDDATAI_SCTRL_ENABLE |
  7032. SNDDATAI_SCTRL_FASTUPD));
  7033. /* Setup host coalescing engine. */
  7034. tw32(HOSTCC_MODE, 0);
  7035. for (i = 0; i < 2000; i++) {
  7036. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7037. break;
  7038. udelay(10);
  7039. }
  7040. __tg3_set_coalesce(tp, &tp->coal);
  7041. if (!tg3_flag(tp, 5705_PLUS)) {
  7042. /* Status/statistics block address. See tg3_timer,
  7043. * the tg3_periodic_fetch_stats call there, and
  7044. * tg3_get_stats to see how this works for 5705/5750 chips.
  7045. */
  7046. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7047. ((u64) tp->stats_mapping >> 32));
  7048. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7049. ((u64) tp->stats_mapping & 0xffffffff));
  7050. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7051. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7052. /* Clear statistics and status block memory areas */
  7053. for (i = NIC_SRAM_STATS_BLK;
  7054. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7055. i += sizeof(u32)) {
  7056. tg3_write_mem(tp, i, 0);
  7057. udelay(40);
  7058. }
  7059. }
  7060. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7061. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7062. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7063. if (!tg3_flag(tp, 5705_PLUS))
  7064. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7065. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7066. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7067. /* reset to prevent losing 1st rx packet intermittently */
  7068. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7069. udelay(10);
  7070. }
  7071. if (tg3_flag(tp, ENABLE_APE))
  7072. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7073. else
  7074. tp->mac_mode = 0;
  7075. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7076. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  7077. if (!tg3_flag(tp, 5705_PLUS) &&
  7078. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7079. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7080. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7081. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7082. udelay(40);
  7083. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7084. * If TG3_FLAG_IS_NIC is zero, we should read the
  7085. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7086. * whether used as inputs or outputs, are set by boot code after
  7087. * reset.
  7088. */
  7089. if (!tg3_flag(tp, IS_NIC)) {
  7090. u32 gpio_mask;
  7091. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7092. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7093. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7094. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7095. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7096. GRC_LCLCTRL_GPIO_OUTPUT3;
  7097. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7098. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7099. tp->grc_local_ctrl &= ~gpio_mask;
  7100. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7101. /* GPIO1 must be driven high for eeprom write protect */
  7102. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7103. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7104. GRC_LCLCTRL_GPIO_OUTPUT1);
  7105. }
  7106. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7107. udelay(100);
  7108. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
  7109. val = tr32(MSGINT_MODE);
  7110. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  7111. tw32(MSGINT_MODE, val);
  7112. }
  7113. if (!tg3_flag(tp, 5705_PLUS)) {
  7114. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7115. udelay(40);
  7116. }
  7117. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7118. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7119. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7120. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7121. WDMAC_MODE_LNGREAD_ENAB);
  7122. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7123. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7124. if (tg3_flag(tp, TSO_CAPABLE) &&
  7125. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7126. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7127. /* nothing */
  7128. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7129. !tg3_flag(tp, IS_5788)) {
  7130. val |= WDMAC_MODE_RX_ACCEL;
  7131. }
  7132. }
  7133. /* Enable host coalescing bug fix */
  7134. if (tg3_flag(tp, 5755_PLUS))
  7135. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7136. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7137. val |= WDMAC_MODE_BURST_ALL_DATA;
  7138. tw32_f(WDMAC_MODE, val);
  7139. udelay(40);
  7140. if (tg3_flag(tp, PCIX_MODE)) {
  7141. u16 pcix_cmd;
  7142. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7143. &pcix_cmd);
  7144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7145. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7146. pcix_cmd |= PCI_X_CMD_READ_2K;
  7147. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7148. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7149. pcix_cmd |= PCI_X_CMD_READ_2K;
  7150. }
  7151. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7152. pcix_cmd);
  7153. }
  7154. tw32_f(RDMAC_MODE, rdmac_mode);
  7155. udelay(40);
  7156. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7157. if (!tg3_flag(tp, 5705_PLUS))
  7158. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7159. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7160. tw32(SNDDATAC_MODE,
  7161. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7162. else
  7163. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7164. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7165. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7166. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7167. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7168. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7169. tw32(RCVDBDI_MODE, val);
  7170. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7171. if (tg3_flag(tp, HW_TSO_1) ||
  7172. tg3_flag(tp, HW_TSO_2) ||
  7173. tg3_flag(tp, HW_TSO_3))
  7174. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7175. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7176. if (tg3_flag(tp, ENABLE_TSS))
  7177. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7178. tw32(SNDBDI_MODE, val);
  7179. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7180. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7181. err = tg3_load_5701_a0_firmware_fix(tp);
  7182. if (err)
  7183. return err;
  7184. }
  7185. if (tg3_flag(tp, TSO_CAPABLE)) {
  7186. err = tg3_load_tso_firmware(tp);
  7187. if (err)
  7188. return err;
  7189. }
  7190. tp->tx_mode = TX_MODE_ENABLE;
  7191. if (tg3_flag(tp, 5755_PLUS) ||
  7192. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7193. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7194. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7195. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7196. tp->tx_mode &= ~val;
  7197. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7198. }
  7199. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7200. udelay(100);
  7201. if (tg3_flag(tp, ENABLE_RSS)) {
  7202. u32 reg = MAC_RSS_INDIR_TBL_0;
  7203. u8 *ent = (u8 *)&val;
  7204. /* Setup the indirection table */
  7205. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7206. int idx = i % sizeof(val);
  7207. ent[idx] = i % (tp->irq_cnt - 1);
  7208. if (idx == sizeof(val) - 1) {
  7209. tw32(reg, val);
  7210. reg += 4;
  7211. }
  7212. }
  7213. /* Setup the "secret" hash key. */
  7214. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7215. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7216. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7217. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7218. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7219. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7220. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7221. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7222. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7223. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7224. }
  7225. tp->rx_mode = RX_MODE_ENABLE;
  7226. if (tg3_flag(tp, 5755_PLUS))
  7227. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7228. if (tg3_flag(tp, ENABLE_RSS))
  7229. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7230. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7231. RX_MODE_RSS_IPV6_HASH_EN |
  7232. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7233. RX_MODE_RSS_IPV4_HASH_EN |
  7234. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7235. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7236. udelay(10);
  7237. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7238. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7239. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7240. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7241. udelay(10);
  7242. }
  7243. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7244. udelay(10);
  7245. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7246. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7247. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7248. /* Set drive transmission level to 1.2V */
  7249. /* only if the signal pre-emphasis bit is not set */
  7250. val = tr32(MAC_SERDES_CFG);
  7251. val &= 0xfffff000;
  7252. val |= 0x880;
  7253. tw32(MAC_SERDES_CFG, val);
  7254. }
  7255. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7256. tw32(MAC_SERDES_CFG, 0x616000);
  7257. }
  7258. /* Prevent chip from dropping frames when flow control
  7259. * is enabled.
  7260. */
  7261. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7262. val = 1;
  7263. else
  7264. val = 2;
  7265. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7266. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7267. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7268. /* Use hardware link auto-negotiation */
  7269. tg3_flag_set(tp, HW_AUTONEG);
  7270. }
  7271. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7272. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  7273. u32 tmp;
  7274. tmp = tr32(SERDES_RX_CTRL);
  7275. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7276. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7277. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7278. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7279. }
  7280. if (!tg3_flag(tp, USE_PHYLIB)) {
  7281. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7282. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7283. tp->link_config.speed = tp->link_config.orig_speed;
  7284. tp->link_config.duplex = tp->link_config.orig_duplex;
  7285. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7286. }
  7287. err = tg3_setup_phy(tp, 0);
  7288. if (err)
  7289. return err;
  7290. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7291. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7292. u32 tmp;
  7293. /* Clear CRC stats. */
  7294. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7295. tg3_writephy(tp, MII_TG3_TEST1,
  7296. tmp | MII_TG3_TEST1_CRC_EN);
  7297. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7298. }
  7299. }
  7300. }
  7301. __tg3_set_rx_mode(tp->dev);
  7302. /* Initialize receive rules. */
  7303. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7304. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7305. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7306. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7307. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7308. limit = 8;
  7309. else
  7310. limit = 16;
  7311. if (tg3_flag(tp, ENABLE_ASF))
  7312. limit -= 4;
  7313. switch (limit) {
  7314. case 16:
  7315. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7316. case 15:
  7317. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7318. case 14:
  7319. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7320. case 13:
  7321. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7322. case 12:
  7323. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7324. case 11:
  7325. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7326. case 10:
  7327. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7328. case 9:
  7329. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7330. case 8:
  7331. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7332. case 7:
  7333. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7334. case 6:
  7335. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7336. case 5:
  7337. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7338. case 4:
  7339. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7340. case 3:
  7341. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7342. case 2:
  7343. case 1:
  7344. default:
  7345. break;
  7346. }
  7347. if (tg3_flag(tp, ENABLE_APE))
  7348. /* Write our heartbeat update interval to APE. */
  7349. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7350. APE_HOST_HEARTBEAT_INT_DISABLE);
  7351. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7352. return 0;
  7353. }
  7354. /* Called at device open time to get the chip ready for
  7355. * packet processing. Invoked with tp->lock held.
  7356. */
  7357. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7358. {
  7359. tg3_switch_clocks(tp);
  7360. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7361. return tg3_reset_hw(tp, reset_phy);
  7362. }
  7363. #define TG3_STAT_ADD32(PSTAT, REG) \
  7364. do { u32 __val = tr32(REG); \
  7365. (PSTAT)->low += __val; \
  7366. if ((PSTAT)->low < __val) \
  7367. (PSTAT)->high += 1; \
  7368. } while (0)
  7369. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7370. {
  7371. struct tg3_hw_stats *sp = tp->hw_stats;
  7372. if (!netif_carrier_ok(tp->dev))
  7373. return;
  7374. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7375. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7376. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7377. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7378. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7379. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7380. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7381. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7382. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7383. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7384. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7385. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7386. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7387. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7388. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7389. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7390. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7391. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7392. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7393. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7394. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7395. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7396. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7397. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7398. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7399. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7400. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7401. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7402. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  7403. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7404. } else {
  7405. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7406. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7407. if (val) {
  7408. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7409. sp->rx_discards.low += val;
  7410. if (sp->rx_discards.low < val)
  7411. sp->rx_discards.high += 1;
  7412. }
  7413. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7414. }
  7415. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7416. }
  7417. static void tg3_timer(unsigned long __opaque)
  7418. {
  7419. struct tg3 *tp = (struct tg3 *) __opaque;
  7420. if (tp->irq_sync)
  7421. goto restart_timer;
  7422. spin_lock(&tp->lock);
  7423. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7424. /* All of this garbage is because when using non-tagged
  7425. * IRQ status the mailbox/status_block protocol the chip
  7426. * uses with the cpu is race prone.
  7427. */
  7428. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7429. tw32(GRC_LOCAL_CTRL,
  7430. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7431. } else {
  7432. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7433. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7434. }
  7435. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7436. tg3_flag_set(tp, RESTART_TIMER);
  7437. spin_unlock(&tp->lock);
  7438. schedule_work(&tp->reset_task);
  7439. return;
  7440. }
  7441. }
  7442. /* This part only runs once per second. */
  7443. if (!--tp->timer_counter) {
  7444. if (tg3_flag(tp, 5705_PLUS))
  7445. tg3_periodic_fetch_stats(tp);
  7446. if (tp->setlpicnt && !--tp->setlpicnt) {
  7447. u32 val = tr32(TG3_CPMU_EEE_MODE);
  7448. tw32(TG3_CPMU_EEE_MODE,
  7449. val | TG3_CPMU_EEEMD_LPI_ENABLE);
  7450. }
  7451. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7452. u32 mac_stat;
  7453. int phy_event;
  7454. mac_stat = tr32(MAC_STATUS);
  7455. phy_event = 0;
  7456. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7457. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7458. phy_event = 1;
  7459. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7460. phy_event = 1;
  7461. if (phy_event)
  7462. tg3_setup_phy(tp, 0);
  7463. } else if (tg3_flag(tp, POLL_SERDES)) {
  7464. u32 mac_stat = tr32(MAC_STATUS);
  7465. int need_setup = 0;
  7466. if (netif_carrier_ok(tp->dev) &&
  7467. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7468. need_setup = 1;
  7469. }
  7470. if (!netif_carrier_ok(tp->dev) &&
  7471. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7472. MAC_STATUS_SIGNAL_DET))) {
  7473. need_setup = 1;
  7474. }
  7475. if (need_setup) {
  7476. if (!tp->serdes_counter) {
  7477. tw32_f(MAC_MODE,
  7478. (tp->mac_mode &
  7479. ~MAC_MODE_PORT_MODE_MASK));
  7480. udelay(40);
  7481. tw32_f(MAC_MODE, tp->mac_mode);
  7482. udelay(40);
  7483. }
  7484. tg3_setup_phy(tp, 0);
  7485. }
  7486. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7487. tg3_flag(tp, 5780_CLASS)) {
  7488. tg3_serdes_parallel_detect(tp);
  7489. }
  7490. tp->timer_counter = tp->timer_multiplier;
  7491. }
  7492. /* Heartbeat is only sent once every 2 seconds.
  7493. *
  7494. * The heartbeat is to tell the ASF firmware that the host
  7495. * driver is still alive. In the event that the OS crashes,
  7496. * ASF needs to reset the hardware to free up the FIFO space
  7497. * that may be filled with rx packets destined for the host.
  7498. * If the FIFO is full, ASF will no longer function properly.
  7499. *
  7500. * Unintended resets have been reported on real time kernels
  7501. * where the timer doesn't run on time. Netpoll will also have
  7502. * same problem.
  7503. *
  7504. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7505. * to check the ring condition when the heartbeat is expiring
  7506. * before doing the reset. This will prevent most unintended
  7507. * resets.
  7508. */
  7509. if (!--tp->asf_counter) {
  7510. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7511. tg3_wait_for_event_ack(tp);
  7512. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7513. FWCMD_NICDRV_ALIVE3);
  7514. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7515. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7516. TG3_FW_UPDATE_TIMEOUT_SEC);
  7517. tg3_generate_fw_event(tp);
  7518. }
  7519. tp->asf_counter = tp->asf_multiplier;
  7520. }
  7521. spin_unlock(&tp->lock);
  7522. restart_timer:
  7523. tp->timer.expires = jiffies + tp->timer_offset;
  7524. add_timer(&tp->timer);
  7525. }
  7526. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7527. {
  7528. irq_handler_t fn;
  7529. unsigned long flags;
  7530. char *name;
  7531. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7532. if (tp->irq_cnt == 1)
  7533. name = tp->dev->name;
  7534. else {
  7535. name = &tnapi->irq_lbl[0];
  7536. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7537. name[IFNAMSIZ-1] = 0;
  7538. }
  7539. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7540. fn = tg3_msi;
  7541. if (tg3_flag(tp, 1SHOT_MSI))
  7542. fn = tg3_msi_1shot;
  7543. flags = 0;
  7544. } else {
  7545. fn = tg3_interrupt;
  7546. if (tg3_flag(tp, TAGGED_STATUS))
  7547. fn = tg3_interrupt_tagged;
  7548. flags = IRQF_SHARED;
  7549. }
  7550. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7551. }
  7552. static int tg3_test_interrupt(struct tg3 *tp)
  7553. {
  7554. struct tg3_napi *tnapi = &tp->napi[0];
  7555. struct net_device *dev = tp->dev;
  7556. int err, i, intr_ok = 0;
  7557. u32 val;
  7558. if (!netif_running(dev))
  7559. return -ENODEV;
  7560. tg3_disable_ints(tp);
  7561. free_irq(tnapi->irq_vec, tnapi);
  7562. /*
  7563. * Turn off MSI one shot mode. Otherwise this test has no
  7564. * observable way to know whether the interrupt was delivered.
  7565. */
  7566. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7567. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7568. tw32(MSGINT_MODE, val);
  7569. }
  7570. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7571. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7572. if (err)
  7573. return err;
  7574. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7575. tg3_enable_ints(tp);
  7576. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7577. tnapi->coal_now);
  7578. for (i = 0; i < 5; i++) {
  7579. u32 int_mbox, misc_host_ctrl;
  7580. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7581. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7582. if ((int_mbox != 0) ||
  7583. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7584. intr_ok = 1;
  7585. break;
  7586. }
  7587. msleep(10);
  7588. }
  7589. tg3_disable_ints(tp);
  7590. free_irq(tnapi->irq_vec, tnapi);
  7591. err = tg3_request_irq(tp, 0);
  7592. if (err)
  7593. return err;
  7594. if (intr_ok) {
  7595. /* Reenable MSI one shot mode. */
  7596. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7597. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7598. tw32(MSGINT_MODE, val);
  7599. }
  7600. return 0;
  7601. }
  7602. return -EIO;
  7603. }
  7604. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7605. * successfully restored
  7606. */
  7607. static int tg3_test_msi(struct tg3 *tp)
  7608. {
  7609. int err;
  7610. u16 pci_cmd;
  7611. if (!tg3_flag(tp, USING_MSI))
  7612. return 0;
  7613. /* Turn off SERR reporting in case MSI terminates with Master
  7614. * Abort.
  7615. */
  7616. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7617. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7618. pci_cmd & ~PCI_COMMAND_SERR);
  7619. err = tg3_test_interrupt(tp);
  7620. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7621. if (!err)
  7622. return 0;
  7623. /* other failures */
  7624. if (err != -EIO)
  7625. return err;
  7626. /* MSI test failed, go back to INTx mode */
  7627. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7628. "to INTx mode. Please report this failure to the PCI "
  7629. "maintainer and include system chipset information\n");
  7630. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7631. pci_disable_msi(tp->pdev);
  7632. tg3_flag_clear(tp, USING_MSI);
  7633. tp->napi[0].irq_vec = tp->pdev->irq;
  7634. err = tg3_request_irq(tp, 0);
  7635. if (err)
  7636. return err;
  7637. /* Need to reset the chip because the MSI cycle may have terminated
  7638. * with Master Abort.
  7639. */
  7640. tg3_full_lock(tp, 1);
  7641. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7642. err = tg3_init_hw(tp, 1);
  7643. tg3_full_unlock(tp);
  7644. if (err)
  7645. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7646. return err;
  7647. }
  7648. static int tg3_request_firmware(struct tg3 *tp)
  7649. {
  7650. const __be32 *fw_data;
  7651. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7652. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7653. tp->fw_needed);
  7654. return -ENOENT;
  7655. }
  7656. fw_data = (void *)tp->fw->data;
  7657. /* Firmware blob starts with version numbers, followed by
  7658. * start address and _full_ length including BSS sections
  7659. * (which must be longer than the actual data, of course
  7660. */
  7661. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7662. if (tp->fw_len < (tp->fw->size - 12)) {
  7663. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7664. tp->fw_len, tp->fw_needed);
  7665. release_firmware(tp->fw);
  7666. tp->fw = NULL;
  7667. return -EINVAL;
  7668. }
  7669. /* We no longer need firmware; we have it. */
  7670. tp->fw_needed = NULL;
  7671. return 0;
  7672. }
  7673. static bool tg3_enable_msix(struct tg3 *tp)
  7674. {
  7675. int i, rc, cpus = num_online_cpus();
  7676. struct msix_entry msix_ent[tp->irq_max];
  7677. if (cpus == 1)
  7678. /* Just fallback to the simpler MSI mode. */
  7679. return false;
  7680. /*
  7681. * We want as many rx rings enabled as there are cpus.
  7682. * The first MSIX vector only deals with link interrupts, etc,
  7683. * so we add one to the number of vectors we are requesting.
  7684. */
  7685. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7686. for (i = 0; i < tp->irq_max; i++) {
  7687. msix_ent[i].entry = i;
  7688. msix_ent[i].vector = 0;
  7689. }
  7690. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7691. if (rc < 0) {
  7692. return false;
  7693. } else if (rc != 0) {
  7694. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7695. return false;
  7696. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7697. tp->irq_cnt, rc);
  7698. tp->irq_cnt = rc;
  7699. }
  7700. for (i = 0; i < tp->irq_max; i++)
  7701. tp->napi[i].irq_vec = msix_ent[i].vector;
  7702. netif_set_real_num_tx_queues(tp->dev, 1);
  7703. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7704. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7705. pci_disable_msix(tp->pdev);
  7706. return false;
  7707. }
  7708. if (tp->irq_cnt > 1) {
  7709. tg3_flag_set(tp, ENABLE_RSS);
  7710. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7711. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7712. tg3_flag_set(tp, ENABLE_TSS);
  7713. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7714. }
  7715. }
  7716. return true;
  7717. }
  7718. static void tg3_ints_init(struct tg3 *tp)
  7719. {
  7720. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  7721. !tg3_flag(tp, TAGGED_STATUS)) {
  7722. /* All MSI supporting chips should support tagged
  7723. * status. Assert that this is the case.
  7724. */
  7725. netdev_warn(tp->dev,
  7726. "MSI without TAGGED_STATUS? Not using MSI\n");
  7727. goto defcfg;
  7728. }
  7729. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  7730. tg3_flag_set(tp, USING_MSIX);
  7731. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  7732. tg3_flag_set(tp, USING_MSI);
  7733. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7734. u32 msi_mode = tr32(MSGINT_MODE);
  7735. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  7736. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7737. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7738. }
  7739. defcfg:
  7740. if (!tg3_flag(tp, USING_MSIX)) {
  7741. tp->irq_cnt = 1;
  7742. tp->napi[0].irq_vec = tp->pdev->irq;
  7743. netif_set_real_num_tx_queues(tp->dev, 1);
  7744. netif_set_real_num_rx_queues(tp->dev, 1);
  7745. }
  7746. }
  7747. static void tg3_ints_fini(struct tg3 *tp)
  7748. {
  7749. if (tg3_flag(tp, USING_MSIX))
  7750. pci_disable_msix(tp->pdev);
  7751. else if (tg3_flag(tp, USING_MSI))
  7752. pci_disable_msi(tp->pdev);
  7753. tg3_flag_clear(tp, USING_MSI);
  7754. tg3_flag_clear(tp, USING_MSIX);
  7755. tg3_flag_clear(tp, ENABLE_RSS);
  7756. tg3_flag_clear(tp, ENABLE_TSS);
  7757. }
  7758. static int tg3_open(struct net_device *dev)
  7759. {
  7760. struct tg3 *tp = netdev_priv(dev);
  7761. int i, err;
  7762. if (tp->fw_needed) {
  7763. err = tg3_request_firmware(tp);
  7764. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7765. if (err)
  7766. return err;
  7767. } else if (err) {
  7768. netdev_warn(tp->dev, "TSO capability disabled\n");
  7769. tg3_flag_clear(tp, TSO_CAPABLE);
  7770. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  7771. netdev_notice(tp->dev, "TSO capability restored\n");
  7772. tg3_flag_set(tp, TSO_CAPABLE);
  7773. }
  7774. }
  7775. netif_carrier_off(tp->dev);
  7776. err = tg3_power_up(tp);
  7777. if (err)
  7778. return err;
  7779. tg3_full_lock(tp, 0);
  7780. tg3_disable_ints(tp);
  7781. tg3_flag_clear(tp, INIT_COMPLETE);
  7782. tg3_full_unlock(tp);
  7783. /*
  7784. * Setup interrupts first so we know how
  7785. * many NAPI resources to allocate
  7786. */
  7787. tg3_ints_init(tp);
  7788. /* The placement of this call is tied
  7789. * to the setup and use of Host TX descriptors.
  7790. */
  7791. err = tg3_alloc_consistent(tp);
  7792. if (err)
  7793. goto err_out1;
  7794. tg3_napi_init(tp);
  7795. tg3_napi_enable(tp);
  7796. for (i = 0; i < tp->irq_cnt; i++) {
  7797. struct tg3_napi *tnapi = &tp->napi[i];
  7798. err = tg3_request_irq(tp, i);
  7799. if (err) {
  7800. for (i--; i >= 0; i--)
  7801. free_irq(tnapi->irq_vec, tnapi);
  7802. break;
  7803. }
  7804. }
  7805. if (err)
  7806. goto err_out2;
  7807. tg3_full_lock(tp, 0);
  7808. err = tg3_init_hw(tp, 1);
  7809. if (err) {
  7810. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7811. tg3_free_rings(tp);
  7812. } else {
  7813. if (tg3_flag(tp, TAGGED_STATUS))
  7814. tp->timer_offset = HZ;
  7815. else
  7816. tp->timer_offset = HZ / 10;
  7817. BUG_ON(tp->timer_offset > HZ);
  7818. tp->timer_counter = tp->timer_multiplier =
  7819. (HZ / tp->timer_offset);
  7820. tp->asf_counter = tp->asf_multiplier =
  7821. ((HZ / tp->timer_offset) * 2);
  7822. init_timer(&tp->timer);
  7823. tp->timer.expires = jiffies + tp->timer_offset;
  7824. tp->timer.data = (unsigned long) tp;
  7825. tp->timer.function = tg3_timer;
  7826. }
  7827. tg3_full_unlock(tp);
  7828. if (err)
  7829. goto err_out3;
  7830. if (tg3_flag(tp, USING_MSI)) {
  7831. err = tg3_test_msi(tp);
  7832. if (err) {
  7833. tg3_full_lock(tp, 0);
  7834. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7835. tg3_free_rings(tp);
  7836. tg3_full_unlock(tp);
  7837. goto err_out2;
  7838. }
  7839. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7840. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7841. tw32(PCIE_TRANSACTION_CFG,
  7842. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7843. }
  7844. }
  7845. tg3_phy_start(tp);
  7846. tg3_full_lock(tp, 0);
  7847. add_timer(&tp->timer);
  7848. tg3_flag_set(tp, INIT_COMPLETE);
  7849. tg3_enable_ints(tp);
  7850. tg3_full_unlock(tp);
  7851. netif_tx_start_all_queues(dev);
  7852. return 0;
  7853. err_out3:
  7854. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7855. struct tg3_napi *tnapi = &tp->napi[i];
  7856. free_irq(tnapi->irq_vec, tnapi);
  7857. }
  7858. err_out2:
  7859. tg3_napi_disable(tp);
  7860. tg3_napi_fini(tp);
  7861. tg3_free_consistent(tp);
  7862. err_out1:
  7863. tg3_ints_fini(tp);
  7864. return err;
  7865. }
  7866. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7867. struct rtnl_link_stats64 *);
  7868. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7869. static int tg3_close(struct net_device *dev)
  7870. {
  7871. int i;
  7872. struct tg3 *tp = netdev_priv(dev);
  7873. tg3_napi_disable(tp);
  7874. cancel_work_sync(&tp->reset_task);
  7875. netif_tx_stop_all_queues(dev);
  7876. del_timer_sync(&tp->timer);
  7877. tg3_phy_stop(tp);
  7878. tg3_full_lock(tp, 1);
  7879. tg3_disable_ints(tp);
  7880. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7881. tg3_free_rings(tp);
  7882. tg3_flag_clear(tp, INIT_COMPLETE);
  7883. tg3_full_unlock(tp);
  7884. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7885. struct tg3_napi *tnapi = &tp->napi[i];
  7886. free_irq(tnapi->irq_vec, tnapi);
  7887. }
  7888. tg3_ints_fini(tp);
  7889. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7890. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7891. sizeof(tp->estats_prev));
  7892. tg3_napi_fini(tp);
  7893. tg3_free_consistent(tp);
  7894. tg3_power_down(tp);
  7895. netif_carrier_off(tp->dev);
  7896. return 0;
  7897. }
  7898. static inline u64 get_stat64(tg3_stat64_t *val)
  7899. {
  7900. return ((u64)val->high << 32) | ((u64)val->low);
  7901. }
  7902. static u64 calc_crc_errors(struct tg3 *tp)
  7903. {
  7904. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7905. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7906. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7907. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7908. u32 val;
  7909. spin_lock_bh(&tp->lock);
  7910. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7911. tg3_writephy(tp, MII_TG3_TEST1,
  7912. val | MII_TG3_TEST1_CRC_EN);
  7913. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7914. } else
  7915. val = 0;
  7916. spin_unlock_bh(&tp->lock);
  7917. tp->phy_crc_errors += val;
  7918. return tp->phy_crc_errors;
  7919. }
  7920. return get_stat64(&hw_stats->rx_fcs_errors);
  7921. }
  7922. #define ESTAT_ADD(member) \
  7923. estats->member = old_estats->member + \
  7924. get_stat64(&hw_stats->member)
  7925. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7926. {
  7927. struct tg3_ethtool_stats *estats = &tp->estats;
  7928. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7929. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7930. if (!hw_stats)
  7931. return old_estats;
  7932. ESTAT_ADD(rx_octets);
  7933. ESTAT_ADD(rx_fragments);
  7934. ESTAT_ADD(rx_ucast_packets);
  7935. ESTAT_ADD(rx_mcast_packets);
  7936. ESTAT_ADD(rx_bcast_packets);
  7937. ESTAT_ADD(rx_fcs_errors);
  7938. ESTAT_ADD(rx_align_errors);
  7939. ESTAT_ADD(rx_xon_pause_rcvd);
  7940. ESTAT_ADD(rx_xoff_pause_rcvd);
  7941. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7942. ESTAT_ADD(rx_xoff_entered);
  7943. ESTAT_ADD(rx_frame_too_long_errors);
  7944. ESTAT_ADD(rx_jabbers);
  7945. ESTAT_ADD(rx_undersize_packets);
  7946. ESTAT_ADD(rx_in_length_errors);
  7947. ESTAT_ADD(rx_out_length_errors);
  7948. ESTAT_ADD(rx_64_or_less_octet_packets);
  7949. ESTAT_ADD(rx_65_to_127_octet_packets);
  7950. ESTAT_ADD(rx_128_to_255_octet_packets);
  7951. ESTAT_ADD(rx_256_to_511_octet_packets);
  7952. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7953. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7954. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7955. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7956. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7957. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7958. ESTAT_ADD(tx_octets);
  7959. ESTAT_ADD(tx_collisions);
  7960. ESTAT_ADD(tx_xon_sent);
  7961. ESTAT_ADD(tx_xoff_sent);
  7962. ESTAT_ADD(tx_flow_control);
  7963. ESTAT_ADD(tx_mac_errors);
  7964. ESTAT_ADD(tx_single_collisions);
  7965. ESTAT_ADD(tx_mult_collisions);
  7966. ESTAT_ADD(tx_deferred);
  7967. ESTAT_ADD(tx_excessive_collisions);
  7968. ESTAT_ADD(tx_late_collisions);
  7969. ESTAT_ADD(tx_collide_2times);
  7970. ESTAT_ADD(tx_collide_3times);
  7971. ESTAT_ADD(tx_collide_4times);
  7972. ESTAT_ADD(tx_collide_5times);
  7973. ESTAT_ADD(tx_collide_6times);
  7974. ESTAT_ADD(tx_collide_7times);
  7975. ESTAT_ADD(tx_collide_8times);
  7976. ESTAT_ADD(tx_collide_9times);
  7977. ESTAT_ADD(tx_collide_10times);
  7978. ESTAT_ADD(tx_collide_11times);
  7979. ESTAT_ADD(tx_collide_12times);
  7980. ESTAT_ADD(tx_collide_13times);
  7981. ESTAT_ADD(tx_collide_14times);
  7982. ESTAT_ADD(tx_collide_15times);
  7983. ESTAT_ADD(tx_ucast_packets);
  7984. ESTAT_ADD(tx_mcast_packets);
  7985. ESTAT_ADD(tx_bcast_packets);
  7986. ESTAT_ADD(tx_carrier_sense_errors);
  7987. ESTAT_ADD(tx_discards);
  7988. ESTAT_ADD(tx_errors);
  7989. ESTAT_ADD(dma_writeq_full);
  7990. ESTAT_ADD(dma_write_prioq_full);
  7991. ESTAT_ADD(rxbds_empty);
  7992. ESTAT_ADD(rx_discards);
  7993. ESTAT_ADD(rx_errors);
  7994. ESTAT_ADD(rx_threshold_hit);
  7995. ESTAT_ADD(dma_readq_full);
  7996. ESTAT_ADD(dma_read_prioq_full);
  7997. ESTAT_ADD(tx_comp_queue_full);
  7998. ESTAT_ADD(ring_set_send_prod_index);
  7999. ESTAT_ADD(ring_status_update);
  8000. ESTAT_ADD(nic_irqs);
  8001. ESTAT_ADD(nic_avoided_irqs);
  8002. ESTAT_ADD(nic_tx_threshold_hit);
  8003. return estats;
  8004. }
  8005. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  8006. struct rtnl_link_stats64 *stats)
  8007. {
  8008. struct tg3 *tp = netdev_priv(dev);
  8009. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8010. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8011. if (!hw_stats)
  8012. return old_stats;
  8013. stats->rx_packets = old_stats->rx_packets +
  8014. get_stat64(&hw_stats->rx_ucast_packets) +
  8015. get_stat64(&hw_stats->rx_mcast_packets) +
  8016. get_stat64(&hw_stats->rx_bcast_packets);
  8017. stats->tx_packets = old_stats->tx_packets +
  8018. get_stat64(&hw_stats->tx_ucast_packets) +
  8019. get_stat64(&hw_stats->tx_mcast_packets) +
  8020. get_stat64(&hw_stats->tx_bcast_packets);
  8021. stats->rx_bytes = old_stats->rx_bytes +
  8022. get_stat64(&hw_stats->rx_octets);
  8023. stats->tx_bytes = old_stats->tx_bytes +
  8024. get_stat64(&hw_stats->tx_octets);
  8025. stats->rx_errors = old_stats->rx_errors +
  8026. get_stat64(&hw_stats->rx_errors);
  8027. stats->tx_errors = old_stats->tx_errors +
  8028. get_stat64(&hw_stats->tx_errors) +
  8029. get_stat64(&hw_stats->tx_mac_errors) +
  8030. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8031. get_stat64(&hw_stats->tx_discards);
  8032. stats->multicast = old_stats->multicast +
  8033. get_stat64(&hw_stats->rx_mcast_packets);
  8034. stats->collisions = old_stats->collisions +
  8035. get_stat64(&hw_stats->tx_collisions);
  8036. stats->rx_length_errors = old_stats->rx_length_errors +
  8037. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8038. get_stat64(&hw_stats->rx_undersize_packets);
  8039. stats->rx_over_errors = old_stats->rx_over_errors +
  8040. get_stat64(&hw_stats->rxbds_empty);
  8041. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8042. get_stat64(&hw_stats->rx_align_errors);
  8043. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8044. get_stat64(&hw_stats->tx_discards);
  8045. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8046. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8047. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8048. calc_crc_errors(tp);
  8049. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8050. get_stat64(&hw_stats->rx_discards);
  8051. stats->rx_dropped = tp->rx_dropped;
  8052. return stats;
  8053. }
  8054. static inline u32 calc_crc(unsigned char *buf, int len)
  8055. {
  8056. u32 reg;
  8057. u32 tmp;
  8058. int j, k;
  8059. reg = 0xffffffff;
  8060. for (j = 0; j < len; j++) {
  8061. reg ^= buf[j];
  8062. for (k = 0; k < 8; k++) {
  8063. tmp = reg & 0x01;
  8064. reg >>= 1;
  8065. if (tmp)
  8066. reg ^= 0xedb88320;
  8067. }
  8068. }
  8069. return ~reg;
  8070. }
  8071. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  8072. {
  8073. /* accept or reject all multicast frames */
  8074. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  8075. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  8076. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  8077. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  8078. }
  8079. static void __tg3_set_rx_mode(struct net_device *dev)
  8080. {
  8081. struct tg3 *tp = netdev_priv(dev);
  8082. u32 rx_mode;
  8083. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  8084. RX_MODE_KEEP_VLAN_TAG);
  8085. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  8086. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  8087. * flag clear.
  8088. */
  8089. if (!tg3_flag(tp, ENABLE_ASF))
  8090. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  8091. #endif
  8092. if (dev->flags & IFF_PROMISC) {
  8093. /* Promiscuous mode. */
  8094. rx_mode |= RX_MODE_PROMISC;
  8095. } else if (dev->flags & IFF_ALLMULTI) {
  8096. /* Accept all multicast. */
  8097. tg3_set_multi(tp, 1);
  8098. } else if (netdev_mc_empty(dev)) {
  8099. /* Reject all multicast. */
  8100. tg3_set_multi(tp, 0);
  8101. } else {
  8102. /* Accept one or more multicast(s). */
  8103. struct netdev_hw_addr *ha;
  8104. u32 mc_filter[4] = { 0, };
  8105. u32 regidx;
  8106. u32 bit;
  8107. u32 crc;
  8108. netdev_for_each_mc_addr(ha, dev) {
  8109. crc = calc_crc(ha->addr, ETH_ALEN);
  8110. bit = ~crc & 0x7f;
  8111. regidx = (bit & 0x60) >> 5;
  8112. bit &= 0x1f;
  8113. mc_filter[regidx] |= (1 << bit);
  8114. }
  8115. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8116. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8117. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8118. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8119. }
  8120. if (rx_mode != tp->rx_mode) {
  8121. tp->rx_mode = rx_mode;
  8122. tw32_f(MAC_RX_MODE, rx_mode);
  8123. udelay(10);
  8124. }
  8125. }
  8126. static void tg3_set_rx_mode(struct net_device *dev)
  8127. {
  8128. struct tg3 *tp = netdev_priv(dev);
  8129. if (!netif_running(dev))
  8130. return;
  8131. tg3_full_lock(tp, 0);
  8132. __tg3_set_rx_mode(dev);
  8133. tg3_full_unlock(tp);
  8134. }
  8135. static int tg3_get_regs_len(struct net_device *dev)
  8136. {
  8137. return TG3_REG_BLK_SIZE;
  8138. }
  8139. static void tg3_get_regs(struct net_device *dev,
  8140. struct ethtool_regs *regs, void *_p)
  8141. {
  8142. struct tg3 *tp = netdev_priv(dev);
  8143. regs->version = 0;
  8144. memset(_p, 0, TG3_REG_BLK_SIZE);
  8145. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8146. return;
  8147. tg3_full_lock(tp, 0);
  8148. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8149. tg3_full_unlock(tp);
  8150. }
  8151. static int tg3_get_eeprom_len(struct net_device *dev)
  8152. {
  8153. struct tg3 *tp = netdev_priv(dev);
  8154. return tp->nvram_size;
  8155. }
  8156. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8157. {
  8158. struct tg3 *tp = netdev_priv(dev);
  8159. int ret;
  8160. u8 *pd;
  8161. u32 i, offset, len, b_offset, b_count;
  8162. __be32 val;
  8163. if (tg3_flag(tp, NO_NVRAM))
  8164. return -EINVAL;
  8165. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8166. return -EAGAIN;
  8167. offset = eeprom->offset;
  8168. len = eeprom->len;
  8169. eeprom->len = 0;
  8170. eeprom->magic = TG3_EEPROM_MAGIC;
  8171. if (offset & 3) {
  8172. /* adjustments to start on required 4 byte boundary */
  8173. b_offset = offset & 3;
  8174. b_count = 4 - b_offset;
  8175. if (b_count > len) {
  8176. /* i.e. offset=1 len=2 */
  8177. b_count = len;
  8178. }
  8179. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8180. if (ret)
  8181. return ret;
  8182. memcpy(data, ((char *)&val) + b_offset, b_count);
  8183. len -= b_count;
  8184. offset += b_count;
  8185. eeprom->len += b_count;
  8186. }
  8187. /* read bytes up to the last 4 byte boundary */
  8188. pd = &data[eeprom->len];
  8189. for (i = 0; i < (len - (len & 3)); i += 4) {
  8190. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8191. if (ret) {
  8192. eeprom->len += i;
  8193. return ret;
  8194. }
  8195. memcpy(pd + i, &val, 4);
  8196. }
  8197. eeprom->len += i;
  8198. if (len & 3) {
  8199. /* read last bytes not ending on 4 byte boundary */
  8200. pd = &data[eeprom->len];
  8201. b_count = len & 3;
  8202. b_offset = offset + len - b_count;
  8203. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8204. if (ret)
  8205. return ret;
  8206. memcpy(pd, &val, b_count);
  8207. eeprom->len += b_count;
  8208. }
  8209. return 0;
  8210. }
  8211. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8212. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8213. {
  8214. struct tg3 *tp = netdev_priv(dev);
  8215. int ret;
  8216. u32 offset, len, b_offset, odd_len;
  8217. u8 *buf;
  8218. __be32 start, end;
  8219. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8220. return -EAGAIN;
  8221. if (tg3_flag(tp, NO_NVRAM) ||
  8222. eeprom->magic != TG3_EEPROM_MAGIC)
  8223. return -EINVAL;
  8224. offset = eeprom->offset;
  8225. len = eeprom->len;
  8226. if ((b_offset = (offset & 3))) {
  8227. /* adjustments to start on required 4 byte boundary */
  8228. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8229. if (ret)
  8230. return ret;
  8231. len += b_offset;
  8232. offset &= ~3;
  8233. if (len < 4)
  8234. len = 4;
  8235. }
  8236. odd_len = 0;
  8237. if (len & 3) {
  8238. /* adjustments to end on required 4 byte boundary */
  8239. odd_len = 1;
  8240. len = (len + 3) & ~3;
  8241. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8242. if (ret)
  8243. return ret;
  8244. }
  8245. buf = data;
  8246. if (b_offset || odd_len) {
  8247. buf = kmalloc(len, GFP_KERNEL);
  8248. if (!buf)
  8249. return -ENOMEM;
  8250. if (b_offset)
  8251. memcpy(buf, &start, 4);
  8252. if (odd_len)
  8253. memcpy(buf+len-4, &end, 4);
  8254. memcpy(buf + b_offset, data, eeprom->len);
  8255. }
  8256. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8257. if (buf != data)
  8258. kfree(buf);
  8259. return ret;
  8260. }
  8261. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8262. {
  8263. struct tg3 *tp = netdev_priv(dev);
  8264. if (tg3_flag(tp, USE_PHYLIB)) {
  8265. struct phy_device *phydev;
  8266. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8267. return -EAGAIN;
  8268. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8269. return phy_ethtool_gset(phydev, cmd);
  8270. }
  8271. cmd->supported = (SUPPORTED_Autoneg);
  8272. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8273. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8274. SUPPORTED_1000baseT_Full);
  8275. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8276. cmd->supported |= (SUPPORTED_100baseT_Half |
  8277. SUPPORTED_100baseT_Full |
  8278. SUPPORTED_10baseT_Half |
  8279. SUPPORTED_10baseT_Full |
  8280. SUPPORTED_TP);
  8281. cmd->port = PORT_TP;
  8282. } else {
  8283. cmd->supported |= SUPPORTED_FIBRE;
  8284. cmd->port = PORT_FIBRE;
  8285. }
  8286. cmd->advertising = tp->link_config.advertising;
  8287. if (netif_running(dev)) {
  8288. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8289. cmd->duplex = tp->link_config.active_duplex;
  8290. } else {
  8291. ethtool_cmd_speed_set(cmd, SPEED_INVALID);
  8292. cmd->duplex = DUPLEX_INVALID;
  8293. }
  8294. cmd->phy_address = tp->phy_addr;
  8295. cmd->transceiver = XCVR_INTERNAL;
  8296. cmd->autoneg = tp->link_config.autoneg;
  8297. cmd->maxtxpkt = 0;
  8298. cmd->maxrxpkt = 0;
  8299. return 0;
  8300. }
  8301. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8302. {
  8303. struct tg3 *tp = netdev_priv(dev);
  8304. u32 speed = ethtool_cmd_speed(cmd);
  8305. if (tg3_flag(tp, USE_PHYLIB)) {
  8306. struct phy_device *phydev;
  8307. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8308. return -EAGAIN;
  8309. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8310. return phy_ethtool_sset(phydev, cmd);
  8311. }
  8312. if (cmd->autoneg != AUTONEG_ENABLE &&
  8313. cmd->autoneg != AUTONEG_DISABLE)
  8314. return -EINVAL;
  8315. if (cmd->autoneg == AUTONEG_DISABLE &&
  8316. cmd->duplex != DUPLEX_FULL &&
  8317. cmd->duplex != DUPLEX_HALF)
  8318. return -EINVAL;
  8319. if (cmd->autoneg == AUTONEG_ENABLE) {
  8320. u32 mask = ADVERTISED_Autoneg |
  8321. ADVERTISED_Pause |
  8322. ADVERTISED_Asym_Pause;
  8323. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8324. mask |= ADVERTISED_1000baseT_Half |
  8325. ADVERTISED_1000baseT_Full;
  8326. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8327. mask |= ADVERTISED_100baseT_Half |
  8328. ADVERTISED_100baseT_Full |
  8329. ADVERTISED_10baseT_Half |
  8330. ADVERTISED_10baseT_Full |
  8331. ADVERTISED_TP;
  8332. else
  8333. mask |= ADVERTISED_FIBRE;
  8334. if (cmd->advertising & ~mask)
  8335. return -EINVAL;
  8336. mask &= (ADVERTISED_1000baseT_Half |
  8337. ADVERTISED_1000baseT_Full |
  8338. ADVERTISED_100baseT_Half |
  8339. ADVERTISED_100baseT_Full |
  8340. ADVERTISED_10baseT_Half |
  8341. ADVERTISED_10baseT_Full);
  8342. cmd->advertising &= mask;
  8343. } else {
  8344. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8345. if (speed != SPEED_1000)
  8346. return -EINVAL;
  8347. if (cmd->duplex != DUPLEX_FULL)
  8348. return -EINVAL;
  8349. } else {
  8350. if (speed != SPEED_100 &&
  8351. speed != SPEED_10)
  8352. return -EINVAL;
  8353. }
  8354. }
  8355. tg3_full_lock(tp, 0);
  8356. tp->link_config.autoneg = cmd->autoneg;
  8357. if (cmd->autoneg == AUTONEG_ENABLE) {
  8358. tp->link_config.advertising = (cmd->advertising |
  8359. ADVERTISED_Autoneg);
  8360. tp->link_config.speed = SPEED_INVALID;
  8361. tp->link_config.duplex = DUPLEX_INVALID;
  8362. } else {
  8363. tp->link_config.advertising = 0;
  8364. tp->link_config.speed = speed;
  8365. tp->link_config.duplex = cmd->duplex;
  8366. }
  8367. tp->link_config.orig_speed = tp->link_config.speed;
  8368. tp->link_config.orig_duplex = tp->link_config.duplex;
  8369. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8370. if (netif_running(dev))
  8371. tg3_setup_phy(tp, 1);
  8372. tg3_full_unlock(tp);
  8373. return 0;
  8374. }
  8375. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8376. {
  8377. struct tg3 *tp = netdev_priv(dev);
  8378. strcpy(info->driver, DRV_MODULE_NAME);
  8379. strcpy(info->version, DRV_MODULE_VERSION);
  8380. strcpy(info->fw_version, tp->fw_ver);
  8381. strcpy(info->bus_info, pci_name(tp->pdev));
  8382. }
  8383. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8384. {
  8385. struct tg3 *tp = netdev_priv(dev);
  8386. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8387. wol->supported = WAKE_MAGIC;
  8388. else
  8389. wol->supported = 0;
  8390. wol->wolopts = 0;
  8391. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8392. wol->wolopts = WAKE_MAGIC;
  8393. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8394. }
  8395. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8396. {
  8397. struct tg3 *tp = netdev_priv(dev);
  8398. struct device *dp = &tp->pdev->dev;
  8399. if (wol->wolopts & ~WAKE_MAGIC)
  8400. return -EINVAL;
  8401. if ((wol->wolopts & WAKE_MAGIC) &&
  8402. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8403. return -EINVAL;
  8404. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8405. spin_lock_bh(&tp->lock);
  8406. if (device_may_wakeup(dp))
  8407. tg3_flag_set(tp, WOL_ENABLE);
  8408. else
  8409. tg3_flag_clear(tp, WOL_ENABLE);
  8410. spin_unlock_bh(&tp->lock);
  8411. return 0;
  8412. }
  8413. static u32 tg3_get_msglevel(struct net_device *dev)
  8414. {
  8415. struct tg3 *tp = netdev_priv(dev);
  8416. return tp->msg_enable;
  8417. }
  8418. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8419. {
  8420. struct tg3 *tp = netdev_priv(dev);
  8421. tp->msg_enable = value;
  8422. }
  8423. static int tg3_nway_reset(struct net_device *dev)
  8424. {
  8425. struct tg3 *tp = netdev_priv(dev);
  8426. int r;
  8427. if (!netif_running(dev))
  8428. return -EAGAIN;
  8429. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8430. return -EINVAL;
  8431. if (tg3_flag(tp, USE_PHYLIB)) {
  8432. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8433. return -EAGAIN;
  8434. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8435. } else {
  8436. u32 bmcr;
  8437. spin_lock_bh(&tp->lock);
  8438. r = -EINVAL;
  8439. tg3_readphy(tp, MII_BMCR, &bmcr);
  8440. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8441. ((bmcr & BMCR_ANENABLE) ||
  8442. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8443. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8444. BMCR_ANENABLE);
  8445. r = 0;
  8446. }
  8447. spin_unlock_bh(&tp->lock);
  8448. }
  8449. return r;
  8450. }
  8451. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8452. {
  8453. struct tg3 *tp = netdev_priv(dev);
  8454. ering->rx_max_pending = tp->rx_std_ring_mask;
  8455. ering->rx_mini_max_pending = 0;
  8456. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8457. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8458. else
  8459. ering->rx_jumbo_max_pending = 0;
  8460. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8461. ering->rx_pending = tp->rx_pending;
  8462. ering->rx_mini_pending = 0;
  8463. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8464. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8465. else
  8466. ering->rx_jumbo_pending = 0;
  8467. ering->tx_pending = tp->napi[0].tx_pending;
  8468. }
  8469. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8470. {
  8471. struct tg3 *tp = netdev_priv(dev);
  8472. int i, irq_sync = 0, err = 0;
  8473. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8474. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8475. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8476. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8477. (tg3_flag(tp, TSO_BUG) &&
  8478. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8479. return -EINVAL;
  8480. if (netif_running(dev)) {
  8481. tg3_phy_stop(tp);
  8482. tg3_netif_stop(tp);
  8483. irq_sync = 1;
  8484. }
  8485. tg3_full_lock(tp, irq_sync);
  8486. tp->rx_pending = ering->rx_pending;
  8487. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8488. tp->rx_pending > 63)
  8489. tp->rx_pending = 63;
  8490. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8491. for (i = 0; i < tp->irq_max; i++)
  8492. tp->napi[i].tx_pending = ering->tx_pending;
  8493. if (netif_running(dev)) {
  8494. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8495. err = tg3_restart_hw(tp, 1);
  8496. if (!err)
  8497. tg3_netif_start(tp);
  8498. }
  8499. tg3_full_unlock(tp);
  8500. if (irq_sync && !err)
  8501. tg3_phy_start(tp);
  8502. return err;
  8503. }
  8504. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8505. {
  8506. struct tg3 *tp = netdev_priv(dev);
  8507. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8508. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8509. epause->rx_pause = 1;
  8510. else
  8511. epause->rx_pause = 0;
  8512. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8513. epause->tx_pause = 1;
  8514. else
  8515. epause->tx_pause = 0;
  8516. }
  8517. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8518. {
  8519. struct tg3 *tp = netdev_priv(dev);
  8520. int err = 0;
  8521. if (tg3_flag(tp, USE_PHYLIB)) {
  8522. u32 newadv;
  8523. struct phy_device *phydev;
  8524. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8525. if (!(phydev->supported & SUPPORTED_Pause) ||
  8526. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8527. (epause->rx_pause != epause->tx_pause)))
  8528. return -EINVAL;
  8529. tp->link_config.flowctrl = 0;
  8530. if (epause->rx_pause) {
  8531. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8532. if (epause->tx_pause) {
  8533. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8534. newadv = ADVERTISED_Pause;
  8535. } else
  8536. newadv = ADVERTISED_Pause |
  8537. ADVERTISED_Asym_Pause;
  8538. } else if (epause->tx_pause) {
  8539. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8540. newadv = ADVERTISED_Asym_Pause;
  8541. } else
  8542. newadv = 0;
  8543. if (epause->autoneg)
  8544. tg3_flag_set(tp, PAUSE_AUTONEG);
  8545. else
  8546. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8547. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8548. u32 oldadv = phydev->advertising &
  8549. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8550. if (oldadv != newadv) {
  8551. phydev->advertising &=
  8552. ~(ADVERTISED_Pause |
  8553. ADVERTISED_Asym_Pause);
  8554. phydev->advertising |= newadv;
  8555. if (phydev->autoneg) {
  8556. /*
  8557. * Always renegotiate the link to
  8558. * inform our link partner of our
  8559. * flow control settings, even if the
  8560. * flow control is forced. Let
  8561. * tg3_adjust_link() do the final
  8562. * flow control setup.
  8563. */
  8564. return phy_start_aneg(phydev);
  8565. }
  8566. }
  8567. if (!epause->autoneg)
  8568. tg3_setup_flow_control(tp, 0, 0);
  8569. } else {
  8570. tp->link_config.orig_advertising &=
  8571. ~(ADVERTISED_Pause |
  8572. ADVERTISED_Asym_Pause);
  8573. tp->link_config.orig_advertising |= newadv;
  8574. }
  8575. } else {
  8576. int irq_sync = 0;
  8577. if (netif_running(dev)) {
  8578. tg3_netif_stop(tp);
  8579. irq_sync = 1;
  8580. }
  8581. tg3_full_lock(tp, irq_sync);
  8582. if (epause->autoneg)
  8583. tg3_flag_set(tp, PAUSE_AUTONEG);
  8584. else
  8585. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8586. if (epause->rx_pause)
  8587. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8588. else
  8589. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8590. if (epause->tx_pause)
  8591. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8592. else
  8593. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8594. if (netif_running(dev)) {
  8595. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8596. err = tg3_restart_hw(tp, 1);
  8597. if (!err)
  8598. tg3_netif_start(tp);
  8599. }
  8600. tg3_full_unlock(tp);
  8601. }
  8602. return err;
  8603. }
  8604. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8605. {
  8606. switch (sset) {
  8607. case ETH_SS_TEST:
  8608. return TG3_NUM_TEST;
  8609. case ETH_SS_STATS:
  8610. return TG3_NUM_STATS;
  8611. default:
  8612. return -EOPNOTSUPP;
  8613. }
  8614. }
  8615. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8616. {
  8617. switch (stringset) {
  8618. case ETH_SS_STATS:
  8619. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8620. break;
  8621. case ETH_SS_TEST:
  8622. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8623. break;
  8624. default:
  8625. WARN_ON(1); /* we need a WARN() */
  8626. break;
  8627. }
  8628. }
  8629. static int tg3_set_phys_id(struct net_device *dev,
  8630. enum ethtool_phys_id_state state)
  8631. {
  8632. struct tg3 *tp = netdev_priv(dev);
  8633. if (!netif_running(tp->dev))
  8634. return -EAGAIN;
  8635. switch (state) {
  8636. case ETHTOOL_ID_ACTIVE:
  8637. return 1; /* cycle on/off once per second */
  8638. case ETHTOOL_ID_ON:
  8639. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8640. LED_CTRL_1000MBPS_ON |
  8641. LED_CTRL_100MBPS_ON |
  8642. LED_CTRL_10MBPS_ON |
  8643. LED_CTRL_TRAFFIC_OVERRIDE |
  8644. LED_CTRL_TRAFFIC_BLINK |
  8645. LED_CTRL_TRAFFIC_LED);
  8646. break;
  8647. case ETHTOOL_ID_OFF:
  8648. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8649. LED_CTRL_TRAFFIC_OVERRIDE);
  8650. break;
  8651. case ETHTOOL_ID_INACTIVE:
  8652. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8653. break;
  8654. }
  8655. return 0;
  8656. }
  8657. static void tg3_get_ethtool_stats(struct net_device *dev,
  8658. struct ethtool_stats *estats, u64 *tmp_stats)
  8659. {
  8660. struct tg3 *tp = netdev_priv(dev);
  8661. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8662. }
  8663. static __be32 * tg3_vpd_readblock(struct tg3 *tp)
  8664. {
  8665. int i;
  8666. __be32 *buf;
  8667. u32 offset = 0, len = 0;
  8668. u32 magic, val;
  8669. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  8670. return NULL;
  8671. if (magic == TG3_EEPROM_MAGIC) {
  8672. for (offset = TG3_NVM_DIR_START;
  8673. offset < TG3_NVM_DIR_END;
  8674. offset += TG3_NVM_DIRENT_SIZE) {
  8675. if (tg3_nvram_read(tp, offset, &val))
  8676. return NULL;
  8677. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8678. TG3_NVM_DIRTYPE_EXTVPD)
  8679. break;
  8680. }
  8681. if (offset != TG3_NVM_DIR_END) {
  8682. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8683. if (tg3_nvram_read(tp, offset + 4, &offset))
  8684. return NULL;
  8685. offset = tg3_nvram_logical_addr(tp, offset);
  8686. }
  8687. }
  8688. if (!offset || !len) {
  8689. offset = TG3_NVM_VPD_OFF;
  8690. len = TG3_NVM_VPD_LEN;
  8691. }
  8692. buf = kmalloc(len, GFP_KERNEL);
  8693. if (buf == NULL)
  8694. return NULL;
  8695. if (magic == TG3_EEPROM_MAGIC) {
  8696. for (i = 0; i < len; i += 4) {
  8697. /* The data is in little-endian format in NVRAM.
  8698. * Use the big-endian read routines to preserve
  8699. * the byte order as it exists in NVRAM.
  8700. */
  8701. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8702. goto error;
  8703. }
  8704. } else {
  8705. u8 *ptr;
  8706. ssize_t cnt;
  8707. unsigned int pos = 0;
  8708. ptr = (u8 *)&buf[0];
  8709. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8710. cnt = pci_read_vpd(tp->pdev, pos,
  8711. len - pos, ptr);
  8712. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8713. cnt = 0;
  8714. else if (cnt < 0)
  8715. goto error;
  8716. }
  8717. if (pos != len)
  8718. goto error;
  8719. }
  8720. return buf;
  8721. error:
  8722. kfree(buf);
  8723. return NULL;
  8724. }
  8725. #define NVRAM_TEST_SIZE 0x100
  8726. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8727. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8728. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8729. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8730. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8731. static int tg3_test_nvram(struct tg3 *tp)
  8732. {
  8733. u32 csum, magic;
  8734. __be32 *buf;
  8735. int i, j, k, err = 0, size;
  8736. if (tg3_flag(tp, NO_NVRAM))
  8737. return 0;
  8738. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8739. return -EIO;
  8740. if (magic == TG3_EEPROM_MAGIC)
  8741. size = NVRAM_TEST_SIZE;
  8742. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8743. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8744. TG3_EEPROM_SB_FORMAT_1) {
  8745. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8746. case TG3_EEPROM_SB_REVISION_0:
  8747. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8748. break;
  8749. case TG3_EEPROM_SB_REVISION_2:
  8750. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8751. break;
  8752. case TG3_EEPROM_SB_REVISION_3:
  8753. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8754. break;
  8755. default:
  8756. return 0;
  8757. }
  8758. } else
  8759. return 0;
  8760. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8761. size = NVRAM_SELFBOOT_HW_SIZE;
  8762. else
  8763. return -EIO;
  8764. buf = kmalloc(size, GFP_KERNEL);
  8765. if (buf == NULL)
  8766. return -ENOMEM;
  8767. err = -EIO;
  8768. for (i = 0, j = 0; i < size; i += 4, j++) {
  8769. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8770. if (err)
  8771. break;
  8772. }
  8773. if (i < size)
  8774. goto out;
  8775. /* Selfboot format */
  8776. magic = be32_to_cpu(buf[0]);
  8777. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8778. TG3_EEPROM_MAGIC_FW) {
  8779. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8780. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8781. TG3_EEPROM_SB_REVISION_2) {
  8782. /* For rev 2, the csum doesn't include the MBA. */
  8783. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8784. csum8 += buf8[i];
  8785. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8786. csum8 += buf8[i];
  8787. } else {
  8788. for (i = 0; i < size; i++)
  8789. csum8 += buf8[i];
  8790. }
  8791. if (csum8 == 0) {
  8792. err = 0;
  8793. goto out;
  8794. }
  8795. err = -EIO;
  8796. goto out;
  8797. }
  8798. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8799. TG3_EEPROM_MAGIC_HW) {
  8800. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8801. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8802. u8 *buf8 = (u8 *) buf;
  8803. /* Separate the parity bits and the data bytes. */
  8804. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8805. if ((i == 0) || (i == 8)) {
  8806. int l;
  8807. u8 msk;
  8808. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8809. parity[k++] = buf8[i] & msk;
  8810. i++;
  8811. } else if (i == 16) {
  8812. int l;
  8813. u8 msk;
  8814. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8815. parity[k++] = buf8[i] & msk;
  8816. i++;
  8817. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8818. parity[k++] = buf8[i] & msk;
  8819. i++;
  8820. }
  8821. data[j++] = buf8[i];
  8822. }
  8823. err = -EIO;
  8824. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8825. u8 hw8 = hweight8(data[i]);
  8826. if ((hw8 & 0x1) && parity[i])
  8827. goto out;
  8828. else if (!(hw8 & 0x1) && !parity[i])
  8829. goto out;
  8830. }
  8831. err = 0;
  8832. goto out;
  8833. }
  8834. err = -EIO;
  8835. /* Bootstrap checksum at offset 0x10 */
  8836. csum = calc_crc((unsigned char *) buf, 0x10);
  8837. if (csum != le32_to_cpu(buf[0x10/4]))
  8838. goto out;
  8839. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8840. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8841. if (csum != le32_to_cpu(buf[0xfc/4]))
  8842. goto out;
  8843. kfree(buf);
  8844. buf = tg3_vpd_readblock(tp);
  8845. if (!buf)
  8846. return -ENOMEM;
  8847. i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
  8848. PCI_VPD_LRDT_RO_DATA);
  8849. if (i > 0) {
  8850. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8851. if (j < 0)
  8852. goto out;
  8853. if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
  8854. goto out;
  8855. i += PCI_VPD_LRDT_TAG_SIZE;
  8856. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8857. PCI_VPD_RO_KEYWORD_CHKSUM);
  8858. if (j > 0) {
  8859. u8 csum8 = 0;
  8860. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8861. for (i = 0; i <= j; i++)
  8862. csum8 += ((u8 *)buf)[i];
  8863. if (csum8)
  8864. goto out;
  8865. }
  8866. }
  8867. err = 0;
  8868. out:
  8869. kfree(buf);
  8870. return err;
  8871. }
  8872. #define TG3_SERDES_TIMEOUT_SEC 2
  8873. #define TG3_COPPER_TIMEOUT_SEC 6
  8874. static int tg3_test_link(struct tg3 *tp)
  8875. {
  8876. int i, max;
  8877. if (!netif_running(tp->dev))
  8878. return -ENODEV;
  8879. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8880. max = TG3_SERDES_TIMEOUT_SEC;
  8881. else
  8882. max = TG3_COPPER_TIMEOUT_SEC;
  8883. for (i = 0; i < max; i++) {
  8884. if (netif_carrier_ok(tp->dev))
  8885. return 0;
  8886. if (msleep_interruptible(1000))
  8887. break;
  8888. }
  8889. return -EIO;
  8890. }
  8891. /* Only test the commonly used registers */
  8892. static int tg3_test_registers(struct tg3 *tp)
  8893. {
  8894. int i, is_5705, is_5750;
  8895. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8896. static struct {
  8897. u16 offset;
  8898. u16 flags;
  8899. #define TG3_FL_5705 0x1
  8900. #define TG3_FL_NOT_5705 0x2
  8901. #define TG3_FL_NOT_5788 0x4
  8902. #define TG3_FL_NOT_5750 0x8
  8903. u32 read_mask;
  8904. u32 write_mask;
  8905. } reg_tbl[] = {
  8906. /* MAC Control Registers */
  8907. { MAC_MODE, TG3_FL_NOT_5705,
  8908. 0x00000000, 0x00ef6f8c },
  8909. { MAC_MODE, TG3_FL_5705,
  8910. 0x00000000, 0x01ef6b8c },
  8911. { MAC_STATUS, TG3_FL_NOT_5705,
  8912. 0x03800107, 0x00000000 },
  8913. { MAC_STATUS, TG3_FL_5705,
  8914. 0x03800100, 0x00000000 },
  8915. { MAC_ADDR_0_HIGH, 0x0000,
  8916. 0x00000000, 0x0000ffff },
  8917. { MAC_ADDR_0_LOW, 0x0000,
  8918. 0x00000000, 0xffffffff },
  8919. { MAC_RX_MTU_SIZE, 0x0000,
  8920. 0x00000000, 0x0000ffff },
  8921. { MAC_TX_MODE, 0x0000,
  8922. 0x00000000, 0x00000070 },
  8923. { MAC_TX_LENGTHS, 0x0000,
  8924. 0x00000000, 0x00003fff },
  8925. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8926. 0x00000000, 0x000007fc },
  8927. { MAC_RX_MODE, TG3_FL_5705,
  8928. 0x00000000, 0x000007dc },
  8929. { MAC_HASH_REG_0, 0x0000,
  8930. 0x00000000, 0xffffffff },
  8931. { MAC_HASH_REG_1, 0x0000,
  8932. 0x00000000, 0xffffffff },
  8933. { MAC_HASH_REG_2, 0x0000,
  8934. 0x00000000, 0xffffffff },
  8935. { MAC_HASH_REG_3, 0x0000,
  8936. 0x00000000, 0xffffffff },
  8937. /* Receive Data and Receive BD Initiator Control Registers. */
  8938. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8939. 0x00000000, 0xffffffff },
  8940. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8941. 0x00000000, 0xffffffff },
  8942. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8943. 0x00000000, 0x00000003 },
  8944. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8945. 0x00000000, 0xffffffff },
  8946. { RCVDBDI_STD_BD+0, 0x0000,
  8947. 0x00000000, 0xffffffff },
  8948. { RCVDBDI_STD_BD+4, 0x0000,
  8949. 0x00000000, 0xffffffff },
  8950. { RCVDBDI_STD_BD+8, 0x0000,
  8951. 0x00000000, 0xffff0002 },
  8952. { RCVDBDI_STD_BD+0xc, 0x0000,
  8953. 0x00000000, 0xffffffff },
  8954. /* Receive BD Initiator Control Registers. */
  8955. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8956. 0x00000000, 0xffffffff },
  8957. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8958. 0x00000000, 0x000003ff },
  8959. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8960. 0x00000000, 0xffffffff },
  8961. /* Host Coalescing Control Registers. */
  8962. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8963. 0x00000000, 0x00000004 },
  8964. { HOSTCC_MODE, TG3_FL_5705,
  8965. 0x00000000, 0x000000f6 },
  8966. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8967. 0x00000000, 0xffffffff },
  8968. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8969. 0x00000000, 0x000003ff },
  8970. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8971. 0x00000000, 0xffffffff },
  8972. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8973. 0x00000000, 0x000003ff },
  8974. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8975. 0x00000000, 0xffffffff },
  8976. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8977. 0x00000000, 0x000000ff },
  8978. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8979. 0x00000000, 0xffffffff },
  8980. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8981. 0x00000000, 0x000000ff },
  8982. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8983. 0x00000000, 0xffffffff },
  8984. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8985. 0x00000000, 0xffffffff },
  8986. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8987. 0x00000000, 0xffffffff },
  8988. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8989. 0x00000000, 0x000000ff },
  8990. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8991. 0x00000000, 0xffffffff },
  8992. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8993. 0x00000000, 0x000000ff },
  8994. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8995. 0x00000000, 0xffffffff },
  8996. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8997. 0x00000000, 0xffffffff },
  8998. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8999. 0x00000000, 0xffffffff },
  9000. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9001. 0x00000000, 0xffffffff },
  9002. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9003. 0x00000000, 0xffffffff },
  9004. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9005. 0xffffffff, 0x00000000 },
  9006. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9007. 0xffffffff, 0x00000000 },
  9008. /* Buffer Manager Control Registers. */
  9009. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9010. 0x00000000, 0x007fff80 },
  9011. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9012. 0x00000000, 0x007fffff },
  9013. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9014. 0x00000000, 0x0000003f },
  9015. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9016. 0x00000000, 0x000001ff },
  9017. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9018. 0x00000000, 0x000001ff },
  9019. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9020. 0xffffffff, 0x00000000 },
  9021. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9022. 0xffffffff, 0x00000000 },
  9023. /* Mailbox Registers */
  9024. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9025. 0x00000000, 0x000001ff },
  9026. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9027. 0x00000000, 0x000001ff },
  9028. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9029. 0x00000000, 0x000007ff },
  9030. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9031. 0x00000000, 0x000001ff },
  9032. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9033. };
  9034. is_5705 = is_5750 = 0;
  9035. if (tg3_flag(tp, 5705_PLUS)) {
  9036. is_5705 = 1;
  9037. if (tg3_flag(tp, 5750_PLUS))
  9038. is_5750 = 1;
  9039. }
  9040. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9041. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9042. continue;
  9043. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9044. continue;
  9045. if (tg3_flag(tp, IS_5788) &&
  9046. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9047. continue;
  9048. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9049. continue;
  9050. offset = (u32) reg_tbl[i].offset;
  9051. read_mask = reg_tbl[i].read_mask;
  9052. write_mask = reg_tbl[i].write_mask;
  9053. /* Save the original register content */
  9054. save_val = tr32(offset);
  9055. /* Determine the read-only value. */
  9056. read_val = save_val & read_mask;
  9057. /* Write zero to the register, then make sure the read-only bits
  9058. * are not changed and the read/write bits are all zeros.
  9059. */
  9060. tw32(offset, 0);
  9061. val = tr32(offset);
  9062. /* Test the read-only and read/write bits. */
  9063. if (((val & read_mask) != read_val) || (val & write_mask))
  9064. goto out;
  9065. /* Write ones to all the bits defined by RdMask and WrMask, then
  9066. * make sure the read-only bits are not changed and the
  9067. * read/write bits are all ones.
  9068. */
  9069. tw32(offset, read_mask | write_mask);
  9070. val = tr32(offset);
  9071. /* Test the read-only bits. */
  9072. if ((val & read_mask) != read_val)
  9073. goto out;
  9074. /* Test the read/write bits. */
  9075. if ((val & write_mask) != write_mask)
  9076. goto out;
  9077. tw32(offset, save_val);
  9078. }
  9079. return 0;
  9080. out:
  9081. if (netif_msg_hw(tp))
  9082. netdev_err(tp->dev,
  9083. "Register test failed at offset %x\n", offset);
  9084. tw32(offset, save_val);
  9085. return -EIO;
  9086. }
  9087. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9088. {
  9089. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9090. int i;
  9091. u32 j;
  9092. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9093. for (j = 0; j < len; j += 4) {
  9094. u32 val;
  9095. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9096. tg3_read_mem(tp, offset + j, &val);
  9097. if (val != test_pattern[i])
  9098. return -EIO;
  9099. }
  9100. }
  9101. return 0;
  9102. }
  9103. static int tg3_test_memory(struct tg3 *tp)
  9104. {
  9105. static struct mem_entry {
  9106. u32 offset;
  9107. u32 len;
  9108. } mem_tbl_570x[] = {
  9109. { 0x00000000, 0x00b50},
  9110. { 0x00002000, 0x1c000},
  9111. { 0xffffffff, 0x00000}
  9112. }, mem_tbl_5705[] = {
  9113. { 0x00000100, 0x0000c},
  9114. { 0x00000200, 0x00008},
  9115. { 0x00004000, 0x00800},
  9116. { 0x00006000, 0x01000},
  9117. { 0x00008000, 0x02000},
  9118. { 0x00010000, 0x0e000},
  9119. { 0xffffffff, 0x00000}
  9120. }, mem_tbl_5755[] = {
  9121. { 0x00000200, 0x00008},
  9122. { 0x00004000, 0x00800},
  9123. { 0x00006000, 0x00800},
  9124. { 0x00008000, 0x02000},
  9125. { 0x00010000, 0x0c000},
  9126. { 0xffffffff, 0x00000}
  9127. }, mem_tbl_5906[] = {
  9128. { 0x00000200, 0x00008},
  9129. { 0x00004000, 0x00400},
  9130. { 0x00006000, 0x00400},
  9131. { 0x00008000, 0x01000},
  9132. { 0x00010000, 0x01000},
  9133. { 0xffffffff, 0x00000}
  9134. }, mem_tbl_5717[] = {
  9135. { 0x00000200, 0x00008},
  9136. { 0x00010000, 0x0a000},
  9137. { 0x00020000, 0x13c00},
  9138. { 0xffffffff, 0x00000}
  9139. }, mem_tbl_57765[] = {
  9140. { 0x00000200, 0x00008},
  9141. { 0x00004000, 0x00800},
  9142. { 0x00006000, 0x09800},
  9143. { 0x00010000, 0x0a000},
  9144. { 0xffffffff, 0x00000}
  9145. };
  9146. struct mem_entry *mem_tbl;
  9147. int err = 0;
  9148. int i;
  9149. if (tg3_flag(tp, 5717_PLUS))
  9150. mem_tbl = mem_tbl_5717;
  9151. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9152. mem_tbl = mem_tbl_57765;
  9153. else if (tg3_flag(tp, 5755_PLUS))
  9154. mem_tbl = mem_tbl_5755;
  9155. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9156. mem_tbl = mem_tbl_5906;
  9157. else if (tg3_flag(tp, 5705_PLUS))
  9158. mem_tbl = mem_tbl_5705;
  9159. else
  9160. mem_tbl = mem_tbl_570x;
  9161. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9162. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9163. if (err)
  9164. break;
  9165. }
  9166. return err;
  9167. }
  9168. #define TG3_MAC_LOOPBACK 0
  9169. #define TG3_PHY_LOOPBACK 1
  9170. #define TG3_TSO_LOOPBACK 2
  9171. #define TG3_TSO_MSS 500
  9172. #define TG3_TSO_IP_HDR_LEN 20
  9173. #define TG3_TSO_TCP_HDR_LEN 20
  9174. #define TG3_TSO_TCP_OPT_LEN 12
  9175. static const u8 tg3_tso_header[] = {
  9176. 0x08, 0x00,
  9177. 0x45, 0x00, 0x00, 0x00,
  9178. 0x00, 0x00, 0x40, 0x00,
  9179. 0x40, 0x06, 0x00, 0x00,
  9180. 0x0a, 0x00, 0x00, 0x01,
  9181. 0x0a, 0x00, 0x00, 0x02,
  9182. 0x0d, 0x00, 0xe0, 0x00,
  9183. 0x00, 0x00, 0x01, 0x00,
  9184. 0x00, 0x00, 0x02, 0x00,
  9185. 0x80, 0x10, 0x10, 0x00,
  9186. 0x14, 0x09, 0x00, 0x00,
  9187. 0x01, 0x01, 0x08, 0x0a,
  9188. 0x11, 0x11, 0x11, 0x11,
  9189. 0x11, 0x11, 0x11, 0x11,
  9190. };
  9191. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
  9192. {
  9193. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9194. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9195. struct sk_buff *skb, *rx_skb;
  9196. u8 *tx_data;
  9197. dma_addr_t map;
  9198. int num_pkts, tx_len, rx_len, i, err;
  9199. struct tg3_rx_buffer_desc *desc;
  9200. struct tg3_napi *tnapi, *rnapi;
  9201. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9202. tnapi = &tp->napi[0];
  9203. rnapi = &tp->napi[0];
  9204. if (tp->irq_cnt > 1) {
  9205. if (tg3_flag(tp, ENABLE_RSS))
  9206. rnapi = &tp->napi[1];
  9207. if (tg3_flag(tp, ENABLE_TSS))
  9208. tnapi = &tp->napi[1];
  9209. }
  9210. coal_now = tnapi->coal_now | rnapi->coal_now;
  9211. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9212. /* HW errata - mac loopback fails in some cases on 5780.
  9213. * Normal traffic and PHY loopback are not affected by
  9214. * errata. Also, the MAC loopback test is deprecated for
  9215. * all newer ASIC revisions.
  9216. */
  9217. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9218. tg3_flag(tp, CPMU_PRESENT))
  9219. return 0;
  9220. mac_mode = tp->mac_mode &
  9221. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9222. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9223. if (!tg3_flag(tp, 5705_PLUS))
  9224. mac_mode |= MAC_MODE_LINK_POLARITY;
  9225. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9226. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9227. else
  9228. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9229. tw32(MAC_MODE, mac_mode);
  9230. } else {
  9231. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9232. tg3_phy_fet_toggle_apd(tp, false);
  9233. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9234. } else
  9235. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9236. tg3_phy_toggle_automdix(tp, 0);
  9237. tg3_writephy(tp, MII_BMCR, val);
  9238. udelay(40);
  9239. mac_mode = tp->mac_mode &
  9240. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9241. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9242. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9243. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9244. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9245. /* The write needs to be flushed for the AC131 */
  9246. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9247. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9248. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9249. } else
  9250. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9251. /* reset to prevent losing 1st rx packet intermittently */
  9252. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9253. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9254. udelay(10);
  9255. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9256. }
  9257. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9258. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9259. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9260. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9261. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9262. mac_mode |= MAC_MODE_LINK_POLARITY;
  9263. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9264. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9265. }
  9266. tw32(MAC_MODE, mac_mode);
  9267. /* Wait for link */
  9268. for (i = 0; i < 100; i++) {
  9269. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9270. break;
  9271. mdelay(1);
  9272. }
  9273. }
  9274. err = -EIO;
  9275. tx_len = pktsz;
  9276. skb = netdev_alloc_skb(tp->dev, tx_len);
  9277. if (!skb)
  9278. return -ENOMEM;
  9279. tx_data = skb_put(skb, tx_len);
  9280. memcpy(tx_data, tp->dev->dev_addr, 6);
  9281. memset(tx_data + 6, 0x0, 8);
  9282. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9283. if (loopback_mode == TG3_TSO_LOOPBACK) {
  9284. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9285. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9286. TG3_TSO_TCP_OPT_LEN;
  9287. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9288. sizeof(tg3_tso_header));
  9289. mss = TG3_TSO_MSS;
  9290. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9291. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9292. /* Set the total length field in the IP header */
  9293. iph->tot_len = htons((u16)(mss + hdr_len));
  9294. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9295. TXD_FLAG_CPU_POST_DMA);
  9296. if (tg3_flag(tp, HW_TSO_1) ||
  9297. tg3_flag(tp, HW_TSO_2) ||
  9298. tg3_flag(tp, HW_TSO_3)) {
  9299. struct tcphdr *th;
  9300. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9301. th = (struct tcphdr *)&tx_data[val];
  9302. th->check = 0;
  9303. } else
  9304. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9305. if (tg3_flag(tp, HW_TSO_3)) {
  9306. mss |= (hdr_len & 0xc) << 12;
  9307. if (hdr_len & 0x10)
  9308. base_flags |= 0x00000010;
  9309. base_flags |= (hdr_len & 0x3e0) << 5;
  9310. } else if (tg3_flag(tp, HW_TSO_2))
  9311. mss |= hdr_len << 9;
  9312. else if (tg3_flag(tp, HW_TSO_1) ||
  9313. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9314. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9315. } else {
  9316. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9317. }
  9318. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9319. } else {
  9320. num_pkts = 1;
  9321. data_off = ETH_HLEN;
  9322. }
  9323. for (i = data_off; i < tx_len; i++)
  9324. tx_data[i] = (u8) (i & 0xff);
  9325. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9326. if (pci_dma_mapping_error(tp->pdev, map)) {
  9327. dev_kfree_skb(skb);
  9328. return -EIO;
  9329. }
  9330. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9331. rnapi->coal_now);
  9332. udelay(10);
  9333. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9334. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len,
  9335. base_flags, (mss << 1) | 1);
  9336. tnapi->tx_prod++;
  9337. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9338. tr32_mailbox(tnapi->prodmbox);
  9339. udelay(10);
  9340. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9341. for (i = 0; i < 35; i++) {
  9342. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9343. coal_now);
  9344. udelay(10);
  9345. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9346. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9347. if ((tx_idx == tnapi->tx_prod) &&
  9348. (rx_idx == (rx_start_idx + num_pkts)))
  9349. break;
  9350. }
  9351. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9352. dev_kfree_skb(skb);
  9353. if (tx_idx != tnapi->tx_prod)
  9354. goto out;
  9355. if (rx_idx != rx_start_idx + num_pkts)
  9356. goto out;
  9357. val = data_off;
  9358. while (rx_idx != rx_start_idx) {
  9359. desc = &rnapi->rx_rcb[rx_start_idx++];
  9360. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9361. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9362. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9363. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9364. goto out;
  9365. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9366. - ETH_FCS_LEN;
  9367. if (loopback_mode != TG3_TSO_LOOPBACK) {
  9368. if (rx_len != tx_len)
  9369. goto out;
  9370. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9371. if (opaque_key != RXD_OPAQUE_RING_STD)
  9372. goto out;
  9373. } else {
  9374. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9375. goto out;
  9376. }
  9377. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9378. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9379. >> RXD_TCPCSUM_SHIFT == 0xffff) {
  9380. goto out;
  9381. }
  9382. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9383. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9384. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9385. mapping);
  9386. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9387. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9388. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9389. mapping);
  9390. } else
  9391. goto out;
  9392. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9393. PCI_DMA_FROMDEVICE);
  9394. for (i = data_off; i < rx_len; i++, val++) {
  9395. if (*(rx_skb->data + i) != (u8) (val & 0xff))
  9396. goto out;
  9397. }
  9398. }
  9399. err = 0;
  9400. /* tg3_free_rings will unmap and free the rx_skb */
  9401. out:
  9402. return err;
  9403. }
  9404. #define TG3_STD_LOOPBACK_FAILED 1
  9405. #define TG3_JMB_LOOPBACK_FAILED 2
  9406. #define TG3_TSO_LOOPBACK_FAILED 4
  9407. #define TG3_MAC_LOOPBACK_SHIFT 0
  9408. #define TG3_PHY_LOOPBACK_SHIFT 4
  9409. #define TG3_LOOPBACK_FAILED 0x00000077
  9410. static int tg3_test_loopback(struct tg3 *tp)
  9411. {
  9412. int err = 0;
  9413. u32 eee_cap, cpmuctrl = 0;
  9414. if (!netif_running(tp->dev))
  9415. return TG3_LOOPBACK_FAILED;
  9416. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9417. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9418. err = tg3_reset_hw(tp, 1);
  9419. if (err) {
  9420. err = TG3_LOOPBACK_FAILED;
  9421. goto done;
  9422. }
  9423. if (tg3_flag(tp, ENABLE_RSS)) {
  9424. int i;
  9425. /* Reroute all rx packets to the 1st queue */
  9426. for (i = MAC_RSS_INDIR_TBL_0;
  9427. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9428. tw32(i, 0x0);
  9429. }
  9430. /* Turn off gphy autopowerdown. */
  9431. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9432. tg3_phy_toggle_apd(tp, false);
  9433. if (tg3_flag(tp, CPMU_PRESENT)) {
  9434. int i;
  9435. u32 status;
  9436. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9437. /* Wait for up to 40 microseconds to acquire lock. */
  9438. for (i = 0; i < 4; i++) {
  9439. status = tr32(TG3_CPMU_MUTEX_GNT);
  9440. if (status == CPMU_MUTEX_GNT_DRIVER)
  9441. break;
  9442. udelay(10);
  9443. }
  9444. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9445. err = TG3_LOOPBACK_FAILED;
  9446. goto done;
  9447. }
  9448. /* Turn off link-based power management. */
  9449. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9450. tw32(TG3_CPMU_CTRL,
  9451. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9452. CPMU_CTRL_LINK_AWARE_MODE));
  9453. }
  9454. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
  9455. err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9456. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9457. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
  9458. err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9459. if (tg3_flag(tp, CPMU_PRESENT)) {
  9460. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9461. /* Release the mutex */
  9462. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9463. }
  9464. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9465. !tg3_flag(tp, USE_PHYLIB)) {
  9466. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
  9467. err |= TG3_STD_LOOPBACK_FAILED <<
  9468. TG3_PHY_LOOPBACK_SHIFT;
  9469. if (tg3_flag(tp, TSO_CAPABLE) &&
  9470. tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
  9471. err |= TG3_TSO_LOOPBACK_FAILED <<
  9472. TG3_PHY_LOOPBACK_SHIFT;
  9473. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9474. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
  9475. err |= TG3_JMB_LOOPBACK_FAILED <<
  9476. TG3_PHY_LOOPBACK_SHIFT;
  9477. }
  9478. /* Re-enable gphy autopowerdown. */
  9479. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9480. tg3_phy_toggle_apd(tp, true);
  9481. done:
  9482. tp->phy_flags |= eee_cap;
  9483. return err;
  9484. }
  9485. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9486. u64 *data)
  9487. {
  9488. struct tg3 *tp = netdev_priv(dev);
  9489. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9490. tg3_power_up(tp);
  9491. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9492. if (tg3_test_nvram(tp) != 0) {
  9493. etest->flags |= ETH_TEST_FL_FAILED;
  9494. data[0] = 1;
  9495. }
  9496. if (tg3_test_link(tp) != 0) {
  9497. etest->flags |= ETH_TEST_FL_FAILED;
  9498. data[1] = 1;
  9499. }
  9500. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9501. int err, err2 = 0, irq_sync = 0;
  9502. if (netif_running(dev)) {
  9503. tg3_phy_stop(tp);
  9504. tg3_netif_stop(tp);
  9505. irq_sync = 1;
  9506. }
  9507. tg3_full_lock(tp, irq_sync);
  9508. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9509. err = tg3_nvram_lock(tp);
  9510. tg3_halt_cpu(tp, RX_CPU_BASE);
  9511. if (!tg3_flag(tp, 5705_PLUS))
  9512. tg3_halt_cpu(tp, TX_CPU_BASE);
  9513. if (!err)
  9514. tg3_nvram_unlock(tp);
  9515. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9516. tg3_phy_reset(tp);
  9517. if (tg3_test_registers(tp) != 0) {
  9518. etest->flags |= ETH_TEST_FL_FAILED;
  9519. data[2] = 1;
  9520. }
  9521. if (tg3_test_memory(tp) != 0) {
  9522. etest->flags |= ETH_TEST_FL_FAILED;
  9523. data[3] = 1;
  9524. }
  9525. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9526. etest->flags |= ETH_TEST_FL_FAILED;
  9527. tg3_full_unlock(tp);
  9528. if (tg3_test_interrupt(tp) != 0) {
  9529. etest->flags |= ETH_TEST_FL_FAILED;
  9530. data[5] = 1;
  9531. }
  9532. tg3_full_lock(tp, 0);
  9533. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9534. if (netif_running(dev)) {
  9535. tg3_flag_set(tp, INIT_COMPLETE);
  9536. err2 = tg3_restart_hw(tp, 1);
  9537. if (!err2)
  9538. tg3_netif_start(tp);
  9539. }
  9540. tg3_full_unlock(tp);
  9541. if (irq_sync && !err2)
  9542. tg3_phy_start(tp);
  9543. }
  9544. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9545. tg3_power_down(tp);
  9546. }
  9547. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9548. {
  9549. struct mii_ioctl_data *data = if_mii(ifr);
  9550. struct tg3 *tp = netdev_priv(dev);
  9551. int err;
  9552. if (tg3_flag(tp, USE_PHYLIB)) {
  9553. struct phy_device *phydev;
  9554. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9555. return -EAGAIN;
  9556. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9557. return phy_mii_ioctl(phydev, ifr, cmd);
  9558. }
  9559. switch (cmd) {
  9560. case SIOCGMIIPHY:
  9561. data->phy_id = tp->phy_addr;
  9562. /* fallthru */
  9563. case SIOCGMIIREG: {
  9564. u32 mii_regval;
  9565. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9566. break; /* We have no PHY */
  9567. if (!netif_running(dev))
  9568. return -EAGAIN;
  9569. spin_lock_bh(&tp->lock);
  9570. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9571. spin_unlock_bh(&tp->lock);
  9572. data->val_out = mii_regval;
  9573. return err;
  9574. }
  9575. case SIOCSMIIREG:
  9576. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9577. break; /* We have no PHY */
  9578. if (!netif_running(dev))
  9579. return -EAGAIN;
  9580. spin_lock_bh(&tp->lock);
  9581. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9582. spin_unlock_bh(&tp->lock);
  9583. return err;
  9584. default:
  9585. /* do nothing */
  9586. break;
  9587. }
  9588. return -EOPNOTSUPP;
  9589. }
  9590. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9591. {
  9592. struct tg3 *tp = netdev_priv(dev);
  9593. memcpy(ec, &tp->coal, sizeof(*ec));
  9594. return 0;
  9595. }
  9596. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9597. {
  9598. struct tg3 *tp = netdev_priv(dev);
  9599. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9600. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9601. if (!tg3_flag(tp, 5705_PLUS)) {
  9602. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9603. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9604. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9605. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9606. }
  9607. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9608. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9609. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9610. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9611. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9612. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9613. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9614. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9615. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9616. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9617. return -EINVAL;
  9618. /* No rx interrupts will be generated if both are zero */
  9619. if ((ec->rx_coalesce_usecs == 0) &&
  9620. (ec->rx_max_coalesced_frames == 0))
  9621. return -EINVAL;
  9622. /* No tx interrupts will be generated if both are zero */
  9623. if ((ec->tx_coalesce_usecs == 0) &&
  9624. (ec->tx_max_coalesced_frames == 0))
  9625. return -EINVAL;
  9626. /* Only copy relevant parameters, ignore all others. */
  9627. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9628. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9629. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9630. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9631. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9632. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9633. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9634. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9635. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9636. if (netif_running(dev)) {
  9637. tg3_full_lock(tp, 0);
  9638. __tg3_set_coalesce(tp, &tp->coal);
  9639. tg3_full_unlock(tp);
  9640. }
  9641. return 0;
  9642. }
  9643. static const struct ethtool_ops tg3_ethtool_ops = {
  9644. .get_settings = tg3_get_settings,
  9645. .set_settings = tg3_set_settings,
  9646. .get_drvinfo = tg3_get_drvinfo,
  9647. .get_regs_len = tg3_get_regs_len,
  9648. .get_regs = tg3_get_regs,
  9649. .get_wol = tg3_get_wol,
  9650. .set_wol = tg3_set_wol,
  9651. .get_msglevel = tg3_get_msglevel,
  9652. .set_msglevel = tg3_set_msglevel,
  9653. .nway_reset = tg3_nway_reset,
  9654. .get_link = ethtool_op_get_link,
  9655. .get_eeprom_len = tg3_get_eeprom_len,
  9656. .get_eeprom = tg3_get_eeprom,
  9657. .set_eeprom = tg3_set_eeprom,
  9658. .get_ringparam = tg3_get_ringparam,
  9659. .set_ringparam = tg3_set_ringparam,
  9660. .get_pauseparam = tg3_get_pauseparam,
  9661. .set_pauseparam = tg3_set_pauseparam,
  9662. .self_test = tg3_self_test,
  9663. .get_strings = tg3_get_strings,
  9664. .set_phys_id = tg3_set_phys_id,
  9665. .get_ethtool_stats = tg3_get_ethtool_stats,
  9666. .get_coalesce = tg3_get_coalesce,
  9667. .set_coalesce = tg3_set_coalesce,
  9668. .get_sset_count = tg3_get_sset_count,
  9669. };
  9670. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9671. {
  9672. u32 cursize, val, magic;
  9673. tp->nvram_size = EEPROM_CHIP_SIZE;
  9674. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9675. return;
  9676. if ((magic != TG3_EEPROM_MAGIC) &&
  9677. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9678. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9679. return;
  9680. /*
  9681. * Size the chip by reading offsets at increasing powers of two.
  9682. * When we encounter our validation signature, we know the addressing
  9683. * has wrapped around, and thus have our chip size.
  9684. */
  9685. cursize = 0x10;
  9686. while (cursize < tp->nvram_size) {
  9687. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9688. return;
  9689. if (val == magic)
  9690. break;
  9691. cursize <<= 1;
  9692. }
  9693. tp->nvram_size = cursize;
  9694. }
  9695. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9696. {
  9697. u32 val;
  9698. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  9699. return;
  9700. /* Selfboot format */
  9701. if (val != TG3_EEPROM_MAGIC) {
  9702. tg3_get_eeprom_size(tp);
  9703. return;
  9704. }
  9705. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9706. if (val != 0) {
  9707. /* This is confusing. We want to operate on the
  9708. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9709. * call will read from NVRAM and byteswap the data
  9710. * according to the byteswapping settings for all
  9711. * other register accesses. This ensures the data we
  9712. * want will always reside in the lower 16-bits.
  9713. * However, the data in NVRAM is in LE format, which
  9714. * means the data from the NVRAM read will always be
  9715. * opposite the endianness of the CPU. The 16-bit
  9716. * byteswap then brings the data to CPU endianness.
  9717. */
  9718. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9719. return;
  9720. }
  9721. }
  9722. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9723. }
  9724. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9725. {
  9726. u32 nvcfg1;
  9727. nvcfg1 = tr32(NVRAM_CFG1);
  9728. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9729. tg3_flag_set(tp, FLASH);
  9730. } else {
  9731. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9732. tw32(NVRAM_CFG1, nvcfg1);
  9733. }
  9734. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9735. tg3_flag(tp, 5780_CLASS)) {
  9736. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9737. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9738. tp->nvram_jedecnum = JEDEC_ATMEL;
  9739. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9740. tg3_flag_set(tp, NVRAM_BUFFERED);
  9741. break;
  9742. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9743. tp->nvram_jedecnum = JEDEC_ATMEL;
  9744. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9745. break;
  9746. case FLASH_VENDOR_ATMEL_EEPROM:
  9747. tp->nvram_jedecnum = JEDEC_ATMEL;
  9748. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9749. tg3_flag_set(tp, NVRAM_BUFFERED);
  9750. break;
  9751. case FLASH_VENDOR_ST:
  9752. tp->nvram_jedecnum = JEDEC_ST;
  9753. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9754. tg3_flag_set(tp, NVRAM_BUFFERED);
  9755. break;
  9756. case FLASH_VENDOR_SAIFUN:
  9757. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9758. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9759. break;
  9760. case FLASH_VENDOR_SST_SMALL:
  9761. case FLASH_VENDOR_SST_LARGE:
  9762. tp->nvram_jedecnum = JEDEC_SST;
  9763. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9764. break;
  9765. }
  9766. } else {
  9767. tp->nvram_jedecnum = JEDEC_ATMEL;
  9768. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9769. tg3_flag_set(tp, NVRAM_BUFFERED);
  9770. }
  9771. }
  9772. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9773. {
  9774. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9775. case FLASH_5752PAGE_SIZE_256:
  9776. tp->nvram_pagesize = 256;
  9777. break;
  9778. case FLASH_5752PAGE_SIZE_512:
  9779. tp->nvram_pagesize = 512;
  9780. break;
  9781. case FLASH_5752PAGE_SIZE_1K:
  9782. tp->nvram_pagesize = 1024;
  9783. break;
  9784. case FLASH_5752PAGE_SIZE_2K:
  9785. tp->nvram_pagesize = 2048;
  9786. break;
  9787. case FLASH_5752PAGE_SIZE_4K:
  9788. tp->nvram_pagesize = 4096;
  9789. break;
  9790. case FLASH_5752PAGE_SIZE_264:
  9791. tp->nvram_pagesize = 264;
  9792. break;
  9793. case FLASH_5752PAGE_SIZE_528:
  9794. tp->nvram_pagesize = 528;
  9795. break;
  9796. }
  9797. }
  9798. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9799. {
  9800. u32 nvcfg1;
  9801. nvcfg1 = tr32(NVRAM_CFG1);
  9802. /* NVRAM protection for TPM */
  9803. if (nvcfg1 & (1 << 27))
  9804. tg3_flag_set(tp, PROTECTED_NVRAM);
  9805. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9806. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9807. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9808. tp->nvram_jedecnum = JEDEC_ATMEL;
  9809. tg3_flag_set(tp, NVRAM_BUFFERED);
  9810. break;
  9811. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9812. tp->nvram_jedecnum = JEDEC_ATMEL;
  9813. tg3_flag_set(tp, NVRAM_BUFFERED);
  9814. tg3_flag_set(tp, FLASH);
  9815. break;
  9816. case FLASH_5752VENDOR_ST_M45PE10:
  9817. case FLASH_5752VENDOR_ST_M45PE20:
  9818. case FLASH_5752VENDOR_ST_M45PE40:
  9819. tp->nvram_jedecnum = JEDEC_ST;
  9820. tg3_flag_set(tp, NVRAM_BUFFERED);
  9821. tg3_flag_set(tp, FLASH);
  9822. break;
  9823. }
  9824. if (tg3_flag(tp, FLASH)) {
  9825. tg3_nvram_get_pagesize(tp, nvcfg1);
  9826. } else {
  9827. /* For eeprom, set pagesize to maximum eeprom size */
  9828. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9829. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9830. tw32(NVRAM_CFG1, nvcfg1);
  9831. }
  9832. }
  9833. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9834. {
  9835. u32 nvcfg1, protect = 0;
  9836. nvcfg1 = tr32(NVRAM_CFG1);
  9837. /* NVRAM protection for TPM */
  9838. if (nvcfg1 & (1 << 27)) {
  9839. tg3_flag_set(tp, PROTECTED_NVRAM);
  9840. protect = 1;
  9841. }
  9842. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9843. switch (nvcfg1) {
  9844. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9845. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9846. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9847. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9848. tp->nvram_jedecnum = JEDEC_ATMEL;
  9849. tg3_flag_set(tp, NVRAM_BUFFERED);
  9850. tg3_flag_set(tp, FLASH);
  9851. tp->nvram_pagesize = 264;
  9852. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9853. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9854. tp->nvram_size = (protect ? 0x3e200 :
  9855. TG3_NVRAM_SIZE_512KB);
  9856. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9857. tp->nvram_size = (protect ? 0x1f200 :
  9858. TG3_NVRAM_SIZE_256KB);
  9859. else
  9860. tp->nvram_size = (protect ? 0x1f200 :
  9861. TG3_NVRAM_SIZE_128KB);
  9862. break;
  9863. case FLASH_5752VENDOR_ST_M45PE10:
  9864. case FLASH_5752VENDOR_ST_M45PE20:
  9865. case FLASH_5752VENDOR_ST_M45PE40:
  9866. tp->nvram_jedecnum = JEDEC_ST;
  9867. tg3_flag_set(tp, NVRAM_BUFFERED);
  9868. tg3_flag_set(tp, FLASH);
  9869. tp->nvram_pagesize = 256;
  9870. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9871. tp->nvram_size = (protect ?
  9872. TG3_NVRAM_SIZE_64KB :
  9873. TG3_NVRAM_SIZE_128KB);
  9874. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9875. tp->nvram_size = (protect ?
  9876. TG3_NVRAM_SIZE_64KB :
  9877. TG3_NVRAM_SIZE_256KB);
  9878. else
  9879. tp->nvram_size = (protect ?
  9880. TG3_NVRAM_SIZE_128KB :
  9881. TG3_NVRAM_SIZE_512KB);
  9882. break;
  9883. }
  9884. }
  9885. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9886. {
  9887. u32 nvcfg1;
  9888. nvcfg1 = tr32(NVRAM_CFG1);
  9889. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9890. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9891. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9892. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9893. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9894. tp->nvram_jedecnum = JEDEC_ATMEL;
  9895. tg3_flag_set(tp, NVRAM_BUFFERED);
  9896. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9897. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9898. tw32(NVRAM_CFG1, nvcfg1);
  9899. break;
  9900. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9901. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9902. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9903. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9904. tp->nvram_jedecnum = JEDEC_ATMEL;
  9905. tg3_flag_set(tp, NVRAM_BUFFERED);
  9906. tg3_flag_set(tp, FLASH);
  9907. tp->nvram_pagesize = 264;
  9908. break;
  9909. case FLASH_5752VENDOR_ST_M45PE10:
  9910. case FLASH_5752VENDOR_ST_M45PE20:
  9911. case FLASH_5752VENDOR_ST_M45PE40:
  9912. tp->nvram_jedecnum = JEDEC_ST;
  9913. tg3_flag_set(tp, NVRAM_BUFFERED);
  9914. tg3_flag_set(tp, FLASH);
  9915. tp->nvram_pagesize = 256;
  9916. break;
  9917. }
  9918. }
  9919. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9920. {
  9921. u32 nvcfg1, protect = 0;
  9922. nvcfg1 = tr32(NVRAM_CFG1);
  9923. /* NVRAM protection for TPM */
  9924. if (nvcfg1 & (1 << 27)) {
  9925. tg3_flag_set(tp, PROTECTED_NVRAM);
  9926. protect = 1;
  9927. }
  9928. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9929. switch (nvcfg1) {
  9930. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9931. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9932. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9933. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9934. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9935. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9936. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9937. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9938. tp->nvram_jedecnum = JEDEC_ATMEL;
  9939. tg3_flag_set(tp, NVRAM_BUFFERED);
  9940. tg3_flag_set(tp, FLASH);
  9941. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  9942. tp->nvram_pagesize = 256;
  9943. break;
  9944. case FLASH_5761VENDOR_ST_A_M45PE20:
  9945. case FLASH_5761VENDOR_ST_A_M45PE40:
  9946. case FLASH_5761VENDOR_ST_A_M45PE80:
  9947. case FLASH_5761VENDOR_ST_A_M45PE16:
  9948. case FLASH_5761VENDOR_ST_M_M45PE20:
  9949. case FLASH_5761VENDOR_ST_M_M45PE40:
  9950. case FLASH_5761VENDOR_ST_M_M45PE80:
  9951. case FLASH_5761VENDOR_ST_M_M45PE16:
  9952. tp->nvram_jedecnum = JEDEC_ST;
  9953. tg3_flag_set(tp, NVRAM_BUFFERED);
  9954. tg3_flag_set(tp, FLASH);
  9955. tp->nvram_pagesize = 256;
  9956. break;
  9957. }
  9958. if (protect) {
  9959. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9960. } else {
  9961. switch (nvcfg1) {
  9962. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9963. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9964. case FLASH_5761VENDOR_ST_A_M45PE16:
  9965. case FLASH_5761VENDOR_ST_M_M45PE16:
  9966. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9967. break;
  9968. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9969. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9970. case FLASH_5761VENDOR_ST_A_M45PE80:
  9971. case FLASH_5761VENDOR_ST_M_M45PE80:
  9972. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9973. break;
  9974. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9975. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9976. case FLASH_5761VENDOR_ST_A_M45PE40:
  9977. case FLASH_5761VENDOR_ST_M_M45PE40:
  9978. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9979. break;
  9980. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9981. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9982. case FLASH_5761VENDOR_ST_A_M45PE20:
  9983. case FLASH_5761VENDOR_ST_M_M45PE20:
  9984. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9985. break;
  9986. }
  9987. }
  9988. }
  9989. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9990. {
  9991. tp->nvram_jedecnum = JEDEC_ATMEL;
  9992. tg3_flag_set(tp, NVRAM_BUFFERED);
  9993. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9994. }
  9995. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9996. {
  9997. u32 nvcfg1;
  9998. nvcfg1 = tr32(NVRAM_CFG1);
  9999. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10000. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10001. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10002. tp->nvram_jedecnum = JEDEC_ATMEL;
  10003. tg3_flag_set(tp, NVRAM_BUFFERED);
  10004. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10005. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10006. tw32(NVRAM_CFG1, nvcfg1);
  10007. return;
  10008. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10009. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10010. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10011. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10012. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10013. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10014. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10015. tp->nvram_jedecnum = JEDEC_ATMEL;
  10016. tg3_flag_set(tp, NVRAM_BUFFERED);
  10017. tg3_flag_set(tp, FLASH);
  10018. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10019. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10020. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10021. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10022. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10023. break;
  10024. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10025. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10026. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10027. break;
  10028. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10029. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10030. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10031. break;
  10032. }
  10033. break;
  10034. case FLASH_5752VENDOR_ST_M45PE10:
  10035. case FLASH_5752VENDOR_ST_M45PE20:
  10036. case FLASH_5752VENDOR_ST_M45PE40:
  10037. tp->nvram_jedecnum = JEDEC_ST;
  10038. tg3_flag_set(tp, NVRAM_BUFFERED);
  10039. tg3_flag_set(tp, FLASH);
  10040. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10041. case FLASH_5752VENDOR_ST_M45PE10:
  10042. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10043. break;
  10044. case FLASH_5752VENDOR_ST_M45PE20:
  10045. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10046. break;
  10047. case FLASH_5752VENDOR_ST_M45PE40:
  10048. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10049. break;
  10050. }
  10051. break;
  10052. default:
  10053. tg3_flag_set(tp, NO_NVRAM);
  10054. return;
  10055. }
  10056. tg3_nvram_get_pagesize(tp, nvcfg1);
  10057. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10058. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10059. }
  10060. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10061. {
  10062. u32 nvcfg1;
  10063. nvcfg1 = tr32(NVRAM_CFG1);
  10064. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10065. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10066. case FLASH_5717VENDOR_MICRO_EEPROM:
  10067. tp->nvram_jedecnum = JEDEC_ATMEL;
  10068. tg3_flag_set(tp, NVRAM_BUFFERED);
  10069. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10070. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10071. tw32(NVRAM_CFG1, nvcfg1);
  10072. return;
  10073. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10074. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10075. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10076. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10077. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10078. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10079. case FLASH_5717VENDOR_ATMEL_45USPT:
  10080. tp->nvram_jedecnum = JEDEC_ATMEL;
  10081. tg3_flag_set(tp, NVRAM_BUFFERED);
  10082. tg3_flag_set(tp, FLASH);
  10083. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10084. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10085. /* Detect size with tg3_nvram_get_size() */
  10086. break;
  10087. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10088. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10089. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10090. break;
  10091. default:
  10092. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10093. break;
  10094. }
  10095. break;
  10096. case FLASH_5717VENDOR_ST_M_M25PE10:
  10097. case FLASH_5717VENDOR_ST_A_M25PE10:
  10098. case FLASH_5717VENDOR_ST_M_M45PE10:
  10099. case FLASH_5717VENDOR_ST_A_M45PE10:
  10100. case FLASH_5717VENDOR_ST_M_M25PE20:
  10101. case FLASH_5717VENDOR_ST_A_M25PE20:
  10102. case FLASH_5717VENDOR_ST_M_M45PE20:
  10103. case FLASH_5717VENDOR_ST_A_M45PE20:
  10104. case FLASH_5717VENDOR_ST_25USPT:
  10105. case FLASH_5717VENDOR_ST_45USPT:
  10106. tp->nvram_jedecnum = JEDEC_ST;
  10107. tg3_flag_set(tp, NVRAM_BUFFERED);
  10108. tg3_flag_set(tp, FLASH);
  10109. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10110. case FLASH_5717VENDOR_ST_M_M25PE20:
  10111. case FLASH_5717VENDOR_ST_M_M45PE20:
  10112. /* Detect size with tg3_nvram_get_size() */
  10113. break;
  10114. case FLASH_5717VENDOR_ST_A_M25PE20:
  10115. case FLASH_5717VENDOR_ST_A_M45PE20:
  10116. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10117. break;
  10118. default:
  10119. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10120. break;
  10121. }
  10122. break;
  10123. default:
  10124. tg3_flag_set(tp, NO_NVRAM);
  10125. return;
  10126. }
  10127. tg3_nvram_get_pagesize(tp, nvcfg1);
  10128. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10129. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10130. }
  10131. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10132. {
  10133. u32 nvcfg1, nvmpinstrp;
  10134. nvcfg1 = tr32(NVRAM_CFG1);
  10135. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10136. switch (nvmpinstrp) {
  10137. case FLASH_5720_EEPROM_HD:
  10138. case FLASH_5720_EEPROM_LD:
  10139. tp->nvram_jedecnum = JEDEC_ATMEL;
  10140. tg3_flag_set(tp, NVRAM_BUFFERED);
  10141. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10142. tw32(NVRAM_CFG1, nvcfg1);
  10143. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10144. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10145. else
  10146. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10147. return;
  10148. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10149. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10150. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10151. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10152. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10153. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10154. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10155. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10156. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10157. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10158. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10159. case FLASH_5720VENDOR_ATMEL_45USPT:
  10160. tp->nvram_jedecnum = JEDEC_ATMEL;
  10161. tg3_flag_set(tp, NVRAM_BUFFERED);
  10162. tg3_flag_set(tp, FLASH);
  10163. switch (nvmpinstrp) {
  10164. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10165. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10166. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10167. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10168. break;
  10169. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10170. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10171. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10172. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10173. break;
  10174. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10175. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10176. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10177. break;
  10178. default:
  10179. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10180. break;
  10181. }
  10182. break;
  10183. case FLASH_5720VENDOR_M_ST_M25PE10:
  10184. case FLASH_5720VENDOR_M_ST_M45PE10:
  10185. case FLASH_5720VENDOR_A_ST_M25PE10:
  10186. case FLASH_5720VENDOR_A_ST_M45PE10:
  10187. case FLASH_5720VENDOR_M_ST_M25PE20:
  10188. case FLASH_5720VENDOR_M_ST_M45PE20:
  10189. case FLASH_5720VENDOR_A_ST_M25PE20:
  10190. case FLASH_5720VENDOR_A_ST_M45PE20:
  10191. case FLASH_5720VENDOR_M_ST_M25PE40:
  10192. case FLASH_5720VENDOR_M_ST_M45PE40:
  10193. case FLASH_5720VENDOR_A_ST_M25PE40:
  10194. case FLASH_5720VENDOR_A_ST_M45PE40:
  10195. case FLASH_5720VENDOR_M_ST_M25PE80:
  10196. case FLASH_5720VENDOR_M_ST_M45PE80:
  10197. case FLASH_5720VENDOR_A_ST_M25PE80:
  10198. case FLASH_5720VENDOR_A_ST_M45PE80:
  10199. case FLASH_5720VENDOR_ST_25USPT:
  10200. case FLASH_5720VENDOR_ST_45USPT:
  10201. tp->nvram_jedecnum = JEDEC_ST;
  10202. tg3_flag_set(tp, NVRAM_BUFFERED);
  10203. tg3_flag_set(tp, FLASH);
  10204. switch (nvmpinstrp) {
  10205. case FLASH_5720VENDOR_M_ST_M25PE20:
  10206. case FLASH_5720VENDOR_M_ST_M45PE20:
  10207. case FLASH_5720VENDOR_A_ST_M25PE20:
  10208. case FLASH_5720VENDOR_A_ST_M45PE20:
  10209. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10210. break;
  10211. case FLASH_5720VENDOR_M_ST_M25PE40:
  10212. case FLASH_5720VENDOR_M_ST_M45PE40:
  10213. case FLASH_5720VENDOR_A_ST_M25PE40:
  10214. case FLASH_5720VENDOR_A_ST_M45PE40:
  10215. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10216. break;
  10217. case FLASH_5720VENDOR_M_ST_M25PE80:
  10218. case FLASH_5720VENDOR_M_ST_M45PE80:
  10219. case FLASH_5720VENDOR_A_ST_M25PE80:
  10220. case FLASH_5720VENDOR_A_ST_M45PE80:
  10221. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10222. break;
  10223. default:
  10224. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10225. break;
  10226. }
  10227. break;
  10228. default:
  10229. tg3_flag_set(tp, NO_NVRAM);
  10230. return;
  10231. }
  10232. tg3_nvram_get_pagesize(tp, nvcfg1);
  10233. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10234. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10235. }
  10236. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10237. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10238. {
  10239. tw32_f(GRC_EEPROM_ADDR,
  10240. (EEPROM_ADDR_FSM_RESET |
  10241. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10242. EEPROM_ADDR_CLKPERD_SHIFT)));
  10243. msleep(1);
  10244. /* Enable seeprom accesses. */
  10245. tw32_f(GRC_LOCAL_CTRL,
  10246. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10247. udelay(100);
  10248. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10249. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10250. tg3_flag_set(tp, NVRAM);
  10251. if (tg3_nvram_lock(tp)) {
  10252. netdev_warn(tp->dev,
  10253. "Cannot get nvram lock, %s failed\n",
  10254. __func__);
  10255. return;
  10256. }
  10257. tg3_enable_nvram_access(tp);
  10258. tp->nvram_size = 0;
  10259. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10260. tg3_get_5752_nvram_info(tp);
  10261. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10262. tg3_get_5755_nvram_info(tp);
  10263. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10264. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10265. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10266. tg3_get_5787_nvram_info(tp);
  10267. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10268. tg3_get_5761_nvram_info(tp);
  10269. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10270. tg3_get_5906_nvram_info(tp);
  10271. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10272. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10273. tg3_get_57780_nvram_info(tp);
  10274. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10275. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10276. tg3_get_5717_nvram_info(tp);
  10277. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10278. tg3_get_5720_nvram_info(tp);
  10279. else
  10280. tg3_get_nvram_info(tp);
  10281. if (tp->nvram_size == 0)
  10282. tg3_get_nvram_size(tp);
  10283. tg3_disable_nvram_access(tp);
  10284. tg3_nvram_unlock(tp);
  10285. } else {
  10286. tg3_flag_clear(tp, NVRAM);
  10287. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10288. tg3_get_eeprom_size(tp);
  10289. }
  10290. }
  10291. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10292. u32 offset, u32 len, u8 *buf)
  10293. {
  10294. int i, j, rc = 0;
  10295. u32 val;
  10296. for (i = 0; i < len; i += 4) {
  10297. u32 addr;
  10298. __be32 data;
  10299. addr = offset + i;
  10300. memcpy(&data, buf + i, 4);
  10301. /*
  10302. * The SEEPROM interface expects the data to always be opposite
  10303. * the native endian format. We accomplish this by reversing
  10304. * all the operations that would have been performed on the
  10305. * data from a call to tg3_nvram_read_be32().
  10306. */
  10307. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10308. val = tr32(GRC_EEPROM_ADDR);
  10309. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10310. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10311. EEPROM_ADDR_READ);
  10312. tw32(GRC_EEPROM_ADDR, val |
  10313. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10314. (addr & EEPROM_ADDR_ADDR_MASK) |
  10315. EEPROM_ADDR_START |
  10316. EEPROM_ADDR_WRITE);
  10317. for (j = 0; j < 1000; j++) {
  10318. val = tr32(GRC_EEPROM_ADDR);
  10319. if (val & EEPROM_ADDR_COMPLETE)
  10320. break;
  10321. msleep(1);
  10322. }
  10323. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10324. rc = -EBUSY;
  10325. break;
  10326. }
  10327. }
  10328. return rc;
  10329. }
  10330. /* offset and length are dword aligned */
  10331. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10332. u8 *buf)
  10333. {
  10334. int ret = 0;
  10335. u32 pagesize = tp->nvram_pagesize;
  10336. u32 pagemask = pagesize - 1;
  10337. u32 nvram_cmd;
  10338. u8 *tmp;
  10339. tmp = kmalloc(pagesize, GFP_KERNEL);
  10340. if (tmp == NULL)
  10341. return -ENOMEM;
  10342. while (len) {
  10343. int j;
  10344. u32 phy_addr, page_off, size;
  10345. phy_addr = offset & ~pagemask;
  10346. for (j = 0; j < pagesize; j += 4) {
  10347. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10348. (__be32 *) (tmp + j));
  10349. if (ret)
  10350. break;
  10351. }
  10352. if (ret)
  10353. break;
  10354. page_off = offset & pagemask;
  10355. size = pagesize;
  10356. if (len < size)
  10357. size = len;
  10358. len -= size;
  10359. memcpy(tmp + page_off, buf, size);
  10360. offset = offset + (pagesize - page_off);
  10361. tg3_enable_nvram_access(tp);
  10362. /*
  10363. * Before we can erase the flash page, we need
  10364. * to issue a special "write enable" command.
  10365. */
  10366. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10367. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10368. break;
  10369. /* Erase the target page */
  10370. tw32(NVRAM_ADDR, phy_addr);
  10371. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10372. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10373. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10374. break;
  10375. /* Issue another write enable to start the write. */
  10376. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10377. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10378. break;
  10379. for (j = 0; j < pagesize; j += 4) {
  10380. __be32 data;
  10381. data = *((__be32 *) (tmp + j));
  10382. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10383. tw32(NVRAM_ADDR, phy_addr + j);
  10384. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10385. NVRAM_CMD_WR;
  10386. if (j == 0)
  10387. nvram_cmd |= NVRAM_CMD_FIRST;
  10388. else if (j == (pagesize - 4))
  10389. nvram_cmd |= NVRAM_CMD_LAST;
  10390. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10391. break;
  10392. }
  10393. if (ret)
  10394. break;
  10395. }
  10396. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10397. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10398. kfree(tmp);
  10399. return ret;
  10400. }
  10401. /* offset and length are dword aligned */
  10402. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10403. u8 *buf)
  10404. {
  10405. int i, ret = 0;
  10406. for (i = 0; i < len; i += 4, offset += 4) {
  10407. u32 page_off, phy_addr, nvram_cmd;
  10408. __be32 data;
  10409. memcpy(&data, buf + i, 4);
  10410. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10411. page_off = offset % tp->nvram_pagesize;
  10412. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10413. tw32(NVRAM_ADDR, phy_addr);
  10414. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10415. if (page_off == 0 || i == 0)
  10416. nvram_cmd |= NVRAM_CMD_FIRST;
  10417. if (page_off == (tp->nvram_pagesize - 4))
  10418. nvram_cmd |= NVRAM_CMD_LAST;
  10419. if (i == (len - 4))
  10420. nvram_cmd |= NVRAM_CMD_LAST;
  10421. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10422. !tg3_flag(tp, 5755_PLUS) &&
  10423. (tp->nvram_jedecnum == JEDEC_ST) &&
  10424. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10425. if ((ret = tg3_nvram_exec_cmd(tp,
  10426. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10427. NVRAM_CMD_DONE)))
  10428. break;
  10429. }
  10430. if (!tg3_flag(tp, FLASH)) {
  10431. /* We always do complete word writes to eeprom. */
  10432. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10433. }
  10434. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10435. break;
  10436. }
  10437. return ret;
  10438. }
  10439. /* offset and length are dword aligned */
  10440. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10441. {
  10442. int ret;
  10443. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10444. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10445. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10446. udelay(40);
  10447. }
  10448. if (!tg3_flag(tp, NVRAM)) {
  10449. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10450. } else {
  10451. u32 grc_mode;
  10452. ret = tg3_nvram_lock(tp);
  10453. if (ret)
  10454. return ret;
  10455. tg3_enable_nvram_access(tp);
  10456. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  10457. tw32(NVRAM_WRITE1, 0x406);
  10458. grc_mode = tr32(GRC_MODE);
  10459. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10460. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  10461. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10462. buf);
  10463. } else {
  10464. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10465. buf);
  10466. }
  10467. grc_mode = tr32(GRC_MODE);
  10468. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10469. tg3_disable_nvram_access(tp);
  10470. tg3_nvram_unlock(tp);
  10471. }
  10472. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10473. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10474. udelay(40);
  10475. }
  10476. return ret;
  10477. }
  10478. struct subsys_tbl_ent {
  10479. u16 subsys_vendor, subsys_devid;
  10480. u32 phy_id;
  10481. };
  10482. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10483. /* Broadcom boards. */
  10484. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10485. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10486. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10487. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10488. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10489. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10490. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10491. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10492. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10493. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10494. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10495. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10496. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10497. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10498. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10499. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10500. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10501. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10502. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10503. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10504. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10505. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10506. /* 3com boards. */
  10507. { TG3PCI_SUBVENDOR_ID_3COM,
  10508. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10509. { TG3PCI_SUBVENDOR_ID_3COM,
  10510. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10511. { TG3PCI_SUBVENDOR_ID_3COM,
  10512. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10513. { TG3PCI_SUBVENDOR_ID_3COM,
  10514. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10515. { TG3PCI_SUBVENDOR_ID_3COM,
  10516. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10517. /* DELL boards. */
  10518. { TG3PCI_SUBVENDOR_ID_DELL,
  10519. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10520. { TG3PCI_SUBVENDOR_ID_DELL,
  10521. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10522. { TG3PCI_SUBVENDOR_ID_DELL,
  10523. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10524. { TG3PCI_SUBVENDOR_ID_DELL,
  10525. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10526. /* Compaq boards. */
  10527. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10528. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10529. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10530. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10531. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10532. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10533. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10534. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10535. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10536. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10537. /* IBM boards. */
  10538. { TG3PCI_SUBVENDOR_ID_IBM,
  10539. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10540. };
  10541. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10542. {
  10543. int i;
  10544. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10545. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10546. tp->pdev->subsystem_vendor) &&
  10547. (subsys_id_to_phy_id[i].subsys_devid ==
  10548. tp->pdev->subsystem_device))
  10549. return &subsys_id_to_phy_id[i];
  10550. }
  10551. return NULL;
  10552. }
  10553. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10554. {
  10555. u32 val;
  10556. u16 pmcsr;
  10557. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10558. * so need make sure we're in D0.
  10559. */
  10560. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10561. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10562. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10563. msleep(1);
  10564. /* Make sure register accesses (indirect or otherwise)
  10565. * will function correctly.
  10566. */
  10567. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10568. tp->misc_host_ctrl);
  10569. /* The memory arbiter has to be enabled in order for SRAM accesses
  10570. * to succeed. Normally on powerup the tg3 chip firmware will make
  10571. * sure it is enabled, but other entities such as system netboot
  10572. * code might disable it.
  10573. */
  10574. val = tr32(MEMARB_MODE);
  10575. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10576. tp->phy_id = TG3_PHY_ID_INVALID;
  10577. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10578. /* Assume an onboard device and WOL capable by default. */
  10579. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10580. tg3_flag_set(tp, WOL_CAP);
  10581. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10582. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10583. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10584. tg3_flag_set(tp, IS_NIC);
  10585. }
  10586. val = tr32(VCPU_CFGSHDW);
  10587. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10588. tg3_flag_set(tp, ASPM_WORKAROUND);
  10589. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10590. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10591. tg3_flag_set(tp, WOL_ENABLE);
  10592. device_set_wakeup_enable(&tp->pdev->dev, true);
  10593. }
  10594. goto done;
  10595. }
  10596. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10597. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10598. u32 nic_cfg, led_cfg;
  10599. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10600. int eeprom_phy_serdes = 0;
  10601. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10602. tp->nic_sram_data_cfg = nic_cfg;
  10603. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10604. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10605. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10606. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10607. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10608. (ver > 0) && (ver < 0x100))
  10609. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10610. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10611. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10612. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10613. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10614. eeprom_phy_serdes = 1;
  10615. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10616. if (nic_phy_id != 0) {
  10617. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10618. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10619. eeprom_phy_id = (id1 >> 16) << 10;
  10620. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10621. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10622. } else
  10623. eeprom_phy_id = 0;
  10624. tp->phy_id = eeprom_phy_id;
  10625. if (eeprom_phy_serdes) {
  10626. if (!tg3_flag(tp, 5705_PLUS))
  10627. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10628. else
  10629. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10630. }
  10631. if (tg3_flag(tp, 5750_PLUS))
  10632. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10633. SHASTA_EXT_LED_MODE_MASK);
  10634. else
  10635. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10636. switch (led_cfg) {
  10637. default:
  10638. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10639. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10640. break;
  10641. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10642. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10643. break;
  10644. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10645. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10646. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10647. * read on some older 5700/5701 bootcode.
  10648. */
  10649. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10650. ASIC_REV_5700 ||
  10651. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10652. ASIC_REV_5701)
  10653. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10654. break;
  10655. case SHASTA_EXT_LED_SHARED:
  10656. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10657. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10658. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10659. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10660. LED_CTRL_MODE_PHY_2);
  10661. break;
  10662. case SHASTA_EXT_LED_MAC:
  10663. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10664. break;
  10665. case SHASTA_EXT_LED_COMBO:
  10666. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10667. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10668. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10669. LED_CTRL_MODE_PHY_2);
  10670. break;
  10671. }
  10672. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10673. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10674. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10675. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10676. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10677. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10678. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10679. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10680. if ((tp->pdev->subsystem_vendor ==
  10681. PCI_VENDOR_ID_ARIMA) &&
  10682. (tp->pdev->subsystem_device == 0x205a ||
  10683. tp->pdev->subsystem_device == 0x2063))
  10684. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10685. } else {
  10686. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10687. tg3_flag_set(tp, IS_NIC);
  10688. }
  10689. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10690. tg3_flag_set(tp, ENABLE_ASF);
  10691. if (tg3_flag(tp, 5750_PLUS))
  10692. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10693. }
  10694. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10695. tg3_flag(tp, 5750_PLUS))
  10696. tg3_flag_set(tp, ENABLE_APE);
  10697. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10698. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10699. tg3_flag_clear(tp, WOL_CAP);
  10700. if (tg3_flag(tp, WOL_CAP) &&
  10701. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10702. tg3_flag_set(tp, WOL_ENABLE);
  10703. device_set_wakeup_enable(&tp->pdev->dev, true);
  10704. }
  10705. if (cfg2 & (1 << 17))
  10706. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10707. /* serdes signal pre-emphasis in register 0x590 set by */
  10708. /* bootcode if bit 18 is set */
  10709. if (cfg2 & (1 << 18))
  10710. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10711. if ((tg3_flag(tp, 57765_PLUS) ||
  10712. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10713. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10714. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10715. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10716. if (tg3_flag(tp, PCI_EXPRESS) &&
  10717. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10718. !tg3_flag(tp, 57765_PLUS)) {
  10719. u32 cfg3;
  10720. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10721. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10722. tg3_flag_set(tp, ASPM_WORKAROUND);
  10723. }
  10724. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10725. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  10726. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10727. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  10728. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10729. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  10730. }
  10731. done:
  10732. if (tg3_flag(tp, WOL_CAP))
  10733. device_set_wakeup_enable(&tp->pdev->dev,
  10734. tg3_flag(tp, WOL_ENABLE));
  10735. else
  10736. device_set_wakeup_capable(&tp->pdev->dev, false);
  10737. }
  10738. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10739. {
  10740. int i;
  10741. u32 val;
  10742. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10743. tw32(OTP_CTRL, cmd);
  10744. /* Wait for up to 1 ms for command to execute. */
  10745. for (i = 0; i < 100; i++) {
  10746. val = tr32(OTP_STATUS);
  10747. if (val & OTP_STATUS_CMD_DONE)
  10748. break;
  10749. udelay(10);
  10750. }
  10751. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10752. }
  10753. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10754. * configuration is a 32-bit value that straddles the alignment boundary.
  10755. * We do two 32-bit reads and then shift and merge the results.
  10756. */
  10757. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10758. {
  10759. u32 bhalf_otp, thalf_otp;
  10760. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10761. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10762. return 0;
  10763. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10764. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10765. return 0;
  10766. thalf_otp = tr32(OTP_READ_DATA);
  10767. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10768. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10769. return 0;
  10770. bhalf_otp = tr32(OTP_READ_DATA);
  10771. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10772. }
  10773. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10774. {
  10775. u32 adv = ADVERTISED_Autoneg |
  10776. ADVERTISED_Pause;
  10777. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10778. adv |= ADVERTISED_1000baseT_Half |
  10779. ADVERTISED_1000baseT_Full;
  10780. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10781. adv |= ADVERTISED_100baseT_Half |
  10782. ADVERTISED_100baseT_Full |
  10783. ADVERTISED_10baseT_Half |
  10784. ADVERTISED_10baseT_Full |
  10785. ADVERTISED_TP;
  10786. else
  10787. adv |= ADVERTISED_FIBRE;
  10788. tp->link_config.advertising = adv;
  10789. tp->link_config.speed = SPEED_INVALID;
  10790. tp->link_config.duplex = DUPLEX_INVALID;
  10791. tp->link_config.autoneg = AUTONEG_ENABLE;
  10792. tp->link_config.active_speed = SPEED_INVALID;
  10793. tp->link_config.active_duplex = DUPLEX_INVALID;
  10794. tp->link_config.orig_speed = SPEED_INVALID;
  10795. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10796. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10797. }
  10798. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10799. {
  10800. u32 hw_phy_id_1, hw_phy_id_2;
  10801. u32 hw_phy_id, hw_phy_id_masked;
  10802. int err;
  10803. /* flow control autonegotiation is default behavior */
  10804. tg3_flag_set(tp, PAUSE_AUTONEG);
  10805. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10806. if (tg3_flag(tp, USE_PHYLIB))
  10807. return tg3_phy_init(tp);
  10808. /* Reading the PHY ID register can conflict with ASF
  10809. * firmware access to the PHY hardware.
  10810. */
  10811. err = 0;
  10812. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  10813. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10814. } else {
  10815. /* Now read the physical PHY_ID from the chip and verify
  10816. * that it is sane. If it doesn't look good, we fall back
  10817. * to either the hard-coded table based PHY_ID and failing
  10818. * that the value found in the eeprom area.
  10819. */
  10820. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10821. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10822. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10823. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10824. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10825. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10826. }
  10827. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10828. tp->phy_id = hw_phy_id;
  10829. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10830. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10831. else
  10832. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10833. } else {
  10834. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10835. /* Do nothing, phy ID already set up in
  10836. * tg3_get_eeprom_hw_cfg().
  10837. */
  10838. } else {
  10839. struct subsys_tbl_ent *p;
  10840. /* No eeprom signature? Try the hardcoded
  10841. * subsys device table.
  10842. */
  10843. p = tg3_lookup_by_subsys(tp);
  10844. if (!p)
  10845. return -ENODEV;
  10846. tp->phy_id = p->phy_id;
  10847. if (!tp->phy_id ||
  10848. tp->phy_id == TG3_PHY_ID_BCM8002)
  10849. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10850. }
  10851. }
  10852. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10853. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10854. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10855. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10856. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10857. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10858. tg3_phy_init_link_config(tp);
  10859. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10860. !tg3_flag(tp, ENABLE_APE) &&
  10861. !tg3_flag(tp, ENABLE_ASF)) {
  10862. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10863. tg3_readphy(tp, MII_BMSR, &bmsr);
  10864. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10865. (bmsr & BMSR_LSTATUS))
  10866. goto skip_phy_reset;
  10867. err = tg3_phy_reset(tp);
  10868. if (err)
  10869. return err;
  10870. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10871. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10872. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10873. tg3_ctrl = 0;
  10874. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10875. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10876. MII_TG3_CTRL_ADV_1000_FULL);
  10877. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10878. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10879. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10880. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10881. }
  10882. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10883. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10884. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10885. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10886. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10887. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10888. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10889. tg3_writephy(tp, MII_BMCR,
  10890. BMCR_ANENABLE | BMCR_ANRESTART);
  10891. }
  10892. tg3_phy_set_wirespeed(tp);
  10893. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10894. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10895. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10896. }
  10897. skip_phy_reset:
  10898. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10899. err = tg3_init_5401phy_dsp(tp);
  10900. if (err)
  10901. return err;
  10902. err = tg3_init_5401phy_dsp(tp);
  10903. }
  10904. return err;
  10905. }
  10906. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10907. {
  10908. u8 *vpd_data;
  10909. unsigned int block_end, rosize, len;
  10910. int j, i = 0;
  10911. vpd_data = (u8 *)tg3_vpd_readblock(tp);
  10912. if (!vpd_data)
  10913. goto out_no_vpd;
  10914. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10915. PCI_VPD_LRDT_RO_DATA);
  10916. if (i < 0)
  10917. goto out_not_found;
  10918. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10919. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10920. i += PCI_VPD_LRDT_TAG_SIZE;
  10921. if (block_end > TG3_NVM_VPD_LEN)
  10922. goto out_not_found;
  10923. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10924. PCI_VPD_RO_KEYWORD_MFR_ID);
  10925. if (j > 0) {
  10926. len = pci_vpd_info_field_size(&vpd_data[j]);
  10927. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10928. if (j + len > block_end || len != 4 ||
  10929. memcmp(&vpd_data[j], "1028", 4))
  10930. goto partno;
  10931. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10932. PCI_VPD_RO_KEYWORD_VENDOR0);
  10933. if (j < 0)
  10934. goto partno;
  10935. len = pci_vpd_info_field_size(&vpd_data[j]);
  10936. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10937. if (j + len > block_end)
  10938. goto partno;
  10939. memcpy(tp->fw_ver, &vpd_data[j], len);
  10940. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10941. }
  10942. partno:
  10943. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10944. PCI_VPD_RO_KEYWORD_PARTNO);
  10945. if (i < 0)
  10946. goto out_not_found;
  10947. len = pci_vpd_info_field_size(&vpd_data[i]);
  10948. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10949. if (len > TG3_BPN_SIZE ||
  10950. (len + i) > TG3_NVM_VPD_LEN)
  10951. goto out_not_found;
  10952. memcpy(tp->board_part_number, &vpd_data[i], len);
  10953. out_not_found:
  10954. kfree(vpd_data);
  10955. if (tp->board_part_number[0])
  10956. return;
  10957. out_no_vpd:
  10958. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10959. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10960. strcpy(tp->board_part_number, "BCM5717");
  10961. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10962. strcpy(tp->board_part_number, "BCM5718");
  10963. else
  10964. goto nomatch;
  10965. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10966. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10967. strcpy(tp->board_part_number, "BCM57780");
  10968. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10969. strcpy(tp->board_part_number, "BCM57760");
  10970. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10971. strcpy(tp->board_part_number, "BCM57790");
  10972. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10973. strcpy(tp->board_part_number, "BCM57788");
  10974. else
  10975. goto nomatch;
  10976. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10977. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10978. strcpy(tp->board_part_number, "BCM57761");
  10979. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10980. strcpy(tp->board_part_number, "BCM57765");
  10981. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10982. strcpy(tp->board_part_number, "BCM57781");
  10983. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10984. strcpy(tp->board_part_number, "BCM57785");
  10985. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10986. strcpy(tp->board_part_number, "BCM57791");
  10987. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10988. strcpy(tp->board_part_number, "BCM57795");
  10989. else
  10990. goto nomatch;
  10991. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10992. strcpy(tp->board_part_number, "BCM95906");
  10993. } else {
  10994. nomatch:
  10995. strcpy(tp->board_part_number, "none");
  10996. }
  10997. }
  10998. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10999. {
  11000. u32 val;
  11001. if (tg3_nvram_read(tp, offset, &val) ||
  11002. (val & 0xfc000000) != 0x0c000000 ||
  11003. tg3_nvram_read(tp, offset + 4, &val) ||
  11004. val != 0)
  11005. return 0;
  11006. return 1;
  11007. }
  11008. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11009. {
  11010. u32 val, offset, start, ver_offset;
  11011. int i, dst_off;
  11012. bool newver = false;
  11013. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11014. tg3_nvram_read(tp, 0x4, &start))
  11015. return;
  11016. offset = tg3_nvram_logical_addr(tp, offset);
  11017. if (tg3_nvram_read(tp, offset, &val))
  11018. return;
  11019. if ((val & 0xfc000000) == 0x0c000000) {
  11020. if (tg3_nvram_read(tp, offset + 4, &val))
  11021. return;
  11022. if (val == 0)
  11023. newver = true;
  11024. }
  11025. dst_off = strlen(tp->fw_ver);
  11026. if (newver) {
  11027. if (TG3_VER_SIZE - dst_off < 16 ||
  11028. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11029. return;
  11030. offset = offset + ver_offset - start;
  11031. for (i = 0; i < 16; i += 4) {
  11032. __be32 v;
  11033. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11034. return;
  11035. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11036. }
  11037. } else {
  11038. u32 major, minor;
  11039. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11040. return;
  11041. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11042. TG3_NVM_BCVER_MAJSFT;
  11043. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11044. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11045. "v%d.%02d", major, minor);
  11046. }
  11047. }
  11048. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11049. {
  11050. u32 val, major, minor;
  11051. /* Use native endian representation */
  11052. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11053. return;
  11054. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11055. TG3_NVM_HWSB_CFG1_MAJSFT;
  11056. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11057. TG3_NVM_HWSB_CFG1_MINSFT;
  11058. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11059. }
  11060. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11061. {
  11062. u32 offset, major, minor, build;
  11063. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11064. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11065. return;
  11066. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11067. case TG3_EEPROM_SB_REVISION_0:
  11068. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11069. break;
  11070. case TG3_EEPROM_SB_REVISION_2:
  11071. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11072. break;
  11073. case TG3_EEPROM_SB_REVISION_3:
  11074. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11075. break;
  11076. case TG3_EEPROM_SB_REVISION_4:
  11077. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11078. break;
  11079. case TG3_EEPROM_SB_REVISION_5:
  11080. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11081. break;
  11082. case TG3_EEPROM_SB_REVISION_6:
  11083. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11084. break;
  11085. default:
  11086. return;
  11087. }
  11088. if (tg3_nvram_read(tp, offset, &val))
  11089. return;
  11090. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11091. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11092. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11093. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11094. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11095. if (minor > 99 || build > 26)
  11096. return;
  11097. offset = strlen(tp->fw_ver);
  11098. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11099. " v%d.%02d", major, minor);
  11100. if (build > 0) {
  11101. offset = strlen(tp->fw_ver);
  11102. if (offset < TG3_VER_SIZE - 1)
  11103. tp->fw_ver[offset] = 'a' + build - 1;
  11104. }
  11105. }
  11106. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11107. {
  11108. u32 val, offset, start;
  11109. int i, vlen;
  11110. for (offset = TG3_NVM_DIR_START;
  11111. offset < TG3_NVM_DIR_END;
  11112. offset += TG3_NVM_DIRENT_SIZE) {
  11113. if (tg3_nvram_read(tp, offset, &val))
  11114. return;
  11115. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11116. break;
  11117. }
  11118. if (offset == TG3_NVM_DIR_END)
  11119. return;
  11120. if (!tg3_flag(tp, 5705_PLUS))
  11121. start = 0x08000000;
  11122. else if (tg3_nvram_read(tp, offset - 4, &start))
  11123. return;
  11124. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11125. !tg3_fw_img_is_valid(tp, offset) ||
  11126. tg3_nvram_read(tp, offset + 8, &val))
  11127. return;
  11128. offset += val - start;
  11129. vlen = strlen(tp->fw_ver);
  11130. tp->fw_ver[vlen++] = ',';
  11131. tp->fw_ver[vlen++] = ' ';
  11132. for (i = 0; i < 4; i++) {
  11133. __be32 v;
  11134. if (tg3_nvram_read_be32(tp, offset, &v))
  11135. return;
  11136. offset += sizeof(v);
  11137. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11138. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11139. break;
  11140. }
  11141. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11142. vlen += sizeof(v);
  11143. }
  11144. }
  11145. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11146. {
  11147. int vlen;
  11148. u32 apedata;
  11149. char *fwtype;
  11150. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11151. return;
  11152. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11153. if (apedata != APE_SEG_SIG_MAGIC)
  11154. return;
  11155. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11156. if (!(apedata & APE_FW_STATUS_READY))
  11157. return;
  11158. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11159. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11160. tg3_flag_set(tp, APE_HAS_NCSI);
  11161. fwtype = "NCSI";
  11162. } else {
  11163. fwtype = "DASH";
  11164. }
  11165. vlen = strlen(tp->fw_ver);
  11166. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11167. fwtype,
  11168. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11169. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11170. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11171. (apedata & APE_FW_VERSION_BLDMSK));
  11172. }
  11173. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11174. {
  11175. u32 val;
  11176. bool vpd_vers = false;
  11177. if (tp->fw_ver[0] != 0)
  11178. vpd_vers = true;
  11179. if (tg3_flag(tp, NO_NVRAM)) {
  11180. strcat(tp->fw_ver, "sb");
  11181. return;
  11182. }
  11183. if (tg3_nvram_read(tp, 0, &val))
  11184. return;
  11185. if (val == TG3_EEPROM_MAGIC)
  11186. tg3_read_bc_ver(tp);
  11187. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11188. tg3_read_sb_ver(tp, val);
  11189. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11190. tg3_read_hwsb_ver(tp);
  11191. else
  11192. return;
  11193. if (!tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || vpd_vers)
  11194. goto done;
  11195. tg3_read_mgmtfw_ver(tp);
  11196. done:
  11197. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11198. }
  11199. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11200. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11201. {
  11202. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11203. return TG3_RX_RET_MAX_SIZE_5717;
  11204. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11205. return TG3_RX_RET_MAX_SIZE_5700;
  11206. else
  11207. return TG3_RX_RET_MAX_SIZE_5705;
  11208. }
  11209. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11210. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11211. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11212. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11213. { },
  11214. };
  11215. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11216. {
  11217. u32 misc_ctrl_reg;
  11218. u32 pci_state_reg, grc_misc_cfg;
  11219. u32 val;
  11220. u16 pci_cmd;
  11221. int err;
  11222. /* Force memory write invalidate off. If we leave it on,
  11223. * then on 5700_BX chips we have to enable a workaround.
  11224. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11225. * to match the cacheline size. The Broadcom driver have this
  11226. * workaround but turns MWI off all the times so never uses
  11227. * it. This seems to suggest that the workaround is insufficient.
  11228. */
  11229. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11230. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11231. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11232. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  11233. * has the register indirect write enable bit set before
  11234. * we try to access any of the MMIO registers. It is also
  11235. * critical that the PCI-X hw workaround situation is decided
  11236. * before that as well.
  11237. */
  11238. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11239. &misc_ctrl_reg);
  11240. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11241. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11242. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11243. u32 prod_id_asic_rev;
  11244. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11245. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11246. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11247. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11248. pci_read_config_dword(tp->pdev,
  11249. TG3PCI_GEN2_PRODID_ASICREV,
  11250. &prod_id_asic_rev);
  11251. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11252. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11253. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11254. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11255. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11256. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11257. pci_read_config_dword(tp->pdev,
  11258. TG3PCI_GEN15_PRODID_ASICREV,
  11259. &prod_id_asic_rev);
  11260. else
  11261. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11262. &prod_id_asic_rev);
  11263. tp->pci_chip_rev_id = prod_id_asic_rev;
  11264. }
  11265. /* Wrong chip ID in 5752 A0. This code can be removed later
  11266. * as A0 is not in production.
  11267. */
  11268. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11269. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11270. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11271. * we need to disable memory and use config. cycles
  11272. * only to access all registers. The 5702/03 chips
  11273. * can mistakenly decode the special cycles from the
  11274. * ICH chipsets as memory write cycles, causing corruption
  11275. * of register and memory space. Only certain ICH bridges
  11276. * will drive special cycles with non-zero data during the
  11277. * address phase which can fall within the 5703's address
  11278. * range. This is not an ICH bug as the PCI spec allows
  11279. * non-zero address during special cycles. However, only
  11280. * these ICH bridges are known to drive non-zero addresses
  11281. * during special cycles.
  11282. *
  11283. * Since special cycles do not cross PCI bridges, we only
  11284. * enable this workaround if the 5703 is on the secondary
  11285. * bus of these ICH bridges.
  11286. */
  11287. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11288. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11289. static struct tg3_dev_id {
  11290. u32 vendor;
  11291. u32 device;
  11292. u32 rev;
  11293. } ich_chipsets[] = {
  11294. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11295. PCI_ANY_ID },
  11296. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11297. PCI_ANY_ID },
  11298. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11299. 0xa },
  11300. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11301. PCI_ANY_ID },
  11302. { },
  11303. };
  11304. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11305. struct pci_dev *bridge = NULL;
  11306. while (pci_id->vendor != 0) {
  11307. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11308. bridge);
  11309. if (!bridge) {
  11310. pci_id++;
  11311. continue;
  11312. }
  11313. if (pci_id->rev != PCI_ANY_ID) {
  11314. if (bridge->revision > pci_id->rev)
  11315. continue;
  11316. }
  11317. if (bridge->subordinate &&
  11318. (bridge->subordinate->number ==
  11319. tp->pdev->bus->number)) {
  11320. tg3_flag_set(tp, ICH_WORKAROUND);
  11321. pci_dev_put(bridge);
  11322. break;
  11323. }
  11324. }
  11325. }
  11326. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  11327. static struct tg3_dev_id {
  11328. u32 vendor;
  11329. u32 device;
  11330. } bridge_chipsets[] = {
  11331. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11332. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11333. { },
  11334. };
  11335. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11336. struct pci_dev *bridge = NULL;
  11337. while (pci_id->vendor != 0) {
  11338. bridge = pci_get_device(pci_id->vendor,
  11339. pci_id->device,
  11340. bridge);
  11341. if (!bridge) {
  11342. pci_id++;
  11343. continue;
  11344. }
  11345. if (bridge->subordinate &&
  11346. (bridge->subordinate->number <=
  11347. tp->pdev->bus->number) &&
  11348. (bridge->subordinate->subordinate >=
  11349. tp->pdev->bus->number)) {
  11350. tg3_flag_set(tp, 5701_DMA_BUG);
  11351. pci_dev_put(bridge);
  11352. break;
  11353. }
  11354. }
  11355. }
  11356. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11357. * DMA addresses > 40-bit. This bridge may have other additional
  11358. * 57xx devices behind it in some 4-port NIC designs for example.
  11359. * Any tg3 device found behind the bridge will also need the 40-bit
  11360. * DMA workaround.
  11361. */
  11362. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11363. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11364. tg3_flag_set(tp, 5780_CLASS);
  11365. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11366. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11367. } else {
  11368. struct pci_dev *bridge = NULL;
  11369. do {
  11370. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11371. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11372. bridge);
  11373. if (bridge && bridge->subordinate &&
  11374. (bridge->subordinate->number <=
  11375. tp->pdev->bus->number) &&
  11376. (bridge->subordinate->subordinate >=
  11377. tp->pdev->bus->number)) {
  11378. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11379. pci_dev_put(bridge);
  11380. break;
  11381. }
  11382. } while (bridge);
  11383. }
  11384. /* Initialize misc host control in PCI block. */
  11385. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11386. MISC_HOST_CTRL_CHIPREV);
  11387. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11388. tp->misc_host_ctrl);
  11389. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11390. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11391. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11392. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11393. tp->pdev_peer = tg3_find_peer(tp);
  11394. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11395. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11396. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11397. tg3_flag_set(tp, 5717_PLUS);
  11398. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11399. tg3_flag(tp, 5717_PLUS))
  11400. tg3_flag_set(tp, 57765_PLUS);
  11401. /* Intentionally exclude ASIC_REV_5906 */
  11402. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11403. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11404. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11405. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11406. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11407. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11408. tg3_flag(tp, 57765_PLUS))
  11409. tg3_flag_set(tp, 5755_PLUS);
  11410. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11411. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11412. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11413. tg3_flag(tp, 5755_PLUS) ||
  11414. tg3_flag(tp, 5780_CLASS))
  11415. tg3_flag_set(tp, 5750_PLUS);
  11416. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  11417. tg3_flag(tp, 5750_PLUS))
  11418. tg3_flag_set(tp, 5705_PLUS);
  11419. /* 5700 B0 chips do not support checksumming correctly due
  11420. * to hardware bugs.
  11421. */
  11422. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  11423. u32 features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  11424. if (tg3_flag(tp, 5755_PLUS))
  11425. features |= NETIF_F_IPV6_CSUM;
  11426. tp->dev->features |= features;
  11427. tp->dev->hw_features |= features;
  11428. tp->dev->vlan_features |= features;
  11429. }
  11430. /* Determine TSO capabilities */
  11431. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11432. ; /* Do nothing. HW bug. */
  11433. else if (tg3_flag(tp, 57765_PLUS))
  11434. tg3_flag_set(tp, HW_TSO_3);
  11435. else if (tg3_flag(tp, 5755_PLUS) ||
  11436. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11437. tg3_flag_set(tp, HW_TSO_2);
  11438. else if (tg3_flag(tp, 5750_PLUS)) {
  11439. tg3_flag_set(tp, HW_TSO_1);
  11440. tg3_flag_set(tp, TSO_BUG);
  11441. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11442. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11443. tg3_flag_clear(tp, TSO_BUG);
  11444. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11445. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11446. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11447. tg3_flag_set(tp, TSO_BUG);
  11448. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11449. tp->fw_needed = FIRMWARE_TG3TSO5;
  11450. else
  11451. tp->fw_needed = FIRMWARE_TG3TSO;
  11452. }
  11453. tp->irq_max = 1;
  11454. if (tg3_flag(tp, 5750_PLUS)) {
  11455. tg3_flag_set(tp, SUPPORT_MSI);
  11456. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11457. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11458. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11459. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11460. tp->pdev_peer == tp->pdev))
  11461. tg3_flag_clear(tp, SUPPORT_MSI);
  11462. if (tg3_flag(tp, 5755_PLUS) ||
  11463. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11464. tg3_flag_set(tp, 1SHOT_MSI);
  11465. }
  11466. if (tg3_flag(tp, 57765_PLUS)) {
  11467. tg3_flag_set(tp, SUPPORT_MSIX);
  11468. tp->irq_max = TG3_IRQ_MAX_VECS;
  11469. }
  11470. }
  11471. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11472. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11473. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11474. tg3_flag_set(tp, SHORT_DMA_BUG);
  11475. else if (!tg3_flag(tp, 5755_PLUS)) {
  11476. tg3_flag_set(tp, 4G_DMA_BNDRY_BUG);
  11477. tg3_flag_set(tp, 40BIT_DMA_LIMIT_BUG);
  11478. }
  11479. if (tg3_flag(tp, 5717_PLUS))
  11480. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11481. if (tg3_flag(tp, 57765_PLUS) &&
  11482. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  11483. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11484. if (!tg3_flag(tp, 5705_PLUS) ||
  11485. tg3_flag(tp, 5780_CLASS) ||
  11486. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11487. tg3_flag_set(tp, JUMBO_CAPABLE);
  11488. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11489. &pci_state_reg);
  11490. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11491. if (tp->pcie_cap != 0) {
  11492. u16 lnkctl;
  11493. tg3_flag_set(tp, PCI_EXPRESS);
  11494. tp->pcie_readrq = 4096;
  11495. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11496. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11497. tp->pcie_readrq = 2048;
  11498. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11499. pci_read_config_word(tp->pdev,
  11500. tp->pcie_cap + PCI_EXP_LNKCTL,
  11501. &lnkctl);
  11502. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11503. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11504. tg3_flag_clear(tp, HW_TSO_2);
  11505. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11506. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11507. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11508. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11509. tg3_flag_set(tp, CLKREQ_BUG);
  11510. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11511. tg3_flag_set(tp, L1PLLPD_EN);
  11512. }
  11513. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11514. tg3_flag_set(tp, PCI_EXPRESS);
  11515. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11516. tg3_flag(tp, 5780_CLASS)) {
  11517. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11518. if (!tp->pcix_cap) {
  11519. dev_err(&tp->pdev->dev,
  11520. "Cannot find PCI-X capability, aborting\n");
  11521. return -EIO;
  11522. }
  11523. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11524. tg3_flag_set(tp, PCIX_MODE);
  11525. }
  11526. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11527. * reordering to the mailbox registers done by the host
  11528. * controller can cause major troubles. We read back from
  11529. * every mailbox register write to force the writes to be
  11530. * posted to the chip in order.
  11531. */
  11532. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11533. !tg3_flag(tp, PCI_EXPRESS))
  11534. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11535. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11536. &tp->pci_cacheline_sz);
  11537. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11538. &tp->pci_lat_timer);
  11539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11540. tp->pci_lat_timer < 64) {
  11541. tp->pci_lat_timer = 64;
  11542. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11543. tp->pci_lat_timer);
  11544. }
  11545. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11546. /* 5700 BX chips need to have their TX producer index
  11547. * mailboxes written twice to workaround a bug.
  11548. */
  11549. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11550. /* If we are in PCI-X mode, enable register write workaround.
  11551. *
  11552. * The workaround is to use indirect register accesses
  11553. * for all chip writes not to mailbox registers.
  11554. */
  11555. if (tg3_flag(tp, PCIX_MODE)) {
  11556. u32 pm_reg;
  11557. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11558. /* The chip can have it's power management PCI config
  11559. * space registers clobbered due to this bug.
  11560. * So explicitly force the chip into D0 here.
  11561. */
  11562. pci_read_config_dword(tp->pdev,
  11563. tp->pm_cap + PCI_PM_CTRL,
  11564. &pm_reg);
  11565. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11566. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11567. pci_write_config_dword(tp->pdev,
  11568. tp->pm_cap + PCI_PM_CTRL,
  11569. pm_reg);
  11570. /* Also, force SERR#/PERR# in PCI command. */
  11571. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11572. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11573. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11574. }
  11575. }
  11576. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11577. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11578. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11579. tg3_flag_set(tp, PCI_32BIT);
  11580. /* Chip-specific fixup from Broadcom driver */
  11581. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11582. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11583. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11584. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11585. }
  11586. /* Default fast path register access methods */
  11587. tp->read32 = tg3_read32;
  11588. tp->write32 = tg3_write32;
  11589. tp->read32_mbox = tg3_read32;
  11590. tp->write32_mbox = tg3_write32;
  11591. tp->write32_tx_mbox = tg3_write32;
  11592. tp->write32_rx_mbox = tg3_write32;
  11593. /* Various workaround register access methods */
  11594. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11595. tp->write32 = tg3_write_indirect_reg32;
  11596. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11597. (tg3_flag(tp, PCI_EXPRESS) &&
  11598. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11599. /*
  11600. * Back to back register writes can cause problems on these
  11601. * chips, the workaround is to read back all reg writes
  11602. * except those to mailbox regs.
  11603. *
  11604. * See tg3_write_indirect_reg32().
  11605. */
  11606. tp->write32 = tg3_write_flush_reg32;
  11607. }
  11608. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11609. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11610. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11611. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11612. }
  11613. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11614. tp->read32 = tg3_read_indirect_reg32;
  11615. tp->write32 = tg3_write_indirect_reg32;
  11616. tp->read32_mbox = tg3_read_indirect_mbox;
  11617. tp->write32_mbox = tg3_write_indirect_mbox;
  11618. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11619. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11620. iounmap(tp->regs);
  11621. tp->regs = NULL;
  11622. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11623. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11624. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11625. }
  11626. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11627. tp->read32_mbox = tg3_read32_mbox_5906;
  11628. tp->write32_mbox = tg3_write32_mbox_5906;
  11629. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11630. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11631. }
  11632. if (tp->write32 == tg3_write_indirect_reg32 ||
  11633. (tg3_flag(tp, PCIX_MODE) &&
  11634. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11635. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11636. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11637. /* Get eeprom hw config before calling tg3_set_power_state().
  11638. * In particular, the TG3_FLAG_IS_NIC flag must be
  11639. * determined before calling tg3_set_power_state() so that
  11640. * we know whether or not to switch out of Vaux power.
  11641. * When the flag is set, it means that GPIO1 is used for eeprom
  11642. * write protect and also implies that it is a LOM where GPIOs
  11643. * are not used to switch power.
  11644. */
  11645. tg3_get_eeprom_hw_cfg(tp);
  11646. if (tg3_flag(tp, ENABLE_APE)) {
  11647. /* Allow reads and writes to the
  11648. * APE register and memory space.
  11649. */
  11650. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11651. PCISTATE_ALLOW_APE_SHMEM_WR |
  11652. PCISTATE_ALLOW_APE_PSPACE_WR;
  11653. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11654. pci_state_reg);
  11655. }
  11656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11657. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11658. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11659. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11660. tg3_flag(tp, 57765_PLUS))
  11661. tg3_flag_set(tp, CPMU_PRESENT);
  11662. /* Set up tp->grc_local_ctrl before calling tg3_power_up().
  11663. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11664. * It is also used as eeprom write protect on LOMs.
  11665. */
  11666. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11667. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11668. tg3_flag(tp, EEPROM_WRITE_PROT))
  11669. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11670. GRC_LCLCTRL_GPIO_OUTPUT1);
  11671. /* Unused GPIO3 must be driven as output on 5752 because there
  11672. * are no pull-up resistors on unused GPIO pins.
  11673. */
  11674. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11675. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11676. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11677. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11678. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11679. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11680. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11681. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11682. /* Turn off the debug UART. */
  11683. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11684. if (tg3_flag(tp, IS_NIC))
  11685. /* Keep VMain power. */
  11686. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11687. GRC_LCLCTRL_GPIO_OUTPUT0;
  11688. }
  11689. /* Force the chip into D0. */
  11690. err = tg3_power_up(tp);
  11691. if (err) {
  11692. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11693. return err;
  11694. }
  11695. /* Derive initial jumbo mode from MTU assigned in
  11696. * ether_setup() via the alloc_etherdev() call
  11697. */
  11698. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  11699. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11700. /* Determine WakeOnLan speed to use. */
  11701. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11702. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11703. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11704. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11705. tg3_flag_clear(tp, WOL_SPEED_100MB);
  11706. } else {
  11707. tg3_flag_set(tp, WOL_SPEED_100MB);
  11708. }
  11709. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11710. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11711. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11712. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11713. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11714. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11715. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11716. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11717. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11718. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11719. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11720. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11721. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11722. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11723. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11724. if (tg3_flag(tp, 5705_PLUS) &&
  11725. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11726. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11727. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11728. !tg3_flag(tp, 57765_PLUS)) {
  11729. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11730. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11731. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11732. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11733. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11734. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11735. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11736. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11737. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11738. } else
  11739. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11740. }
  11741. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11742. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11743. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11744. if (tp->phy_otp == 0)
  11745. tp->phy_otp = TG3_OTP_DEFAULT;
  11746. }
  11747. if (tg3_flag(tp, CPMU_PRESENT))
  11748. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11749. else
  11750. tp->mi_mode = MAC_MI_MODE_BASE;
  11751. tp->coalesce_mode = 0;
  11752. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11753. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11754. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11755. /* Set these bits to enable statistics workaround. */
  11756. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11757. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11758. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11759. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11760. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11761. }
  11762. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11763. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11764. tg3_flag_set(tp, USE_PHYLIB);
  11765. err = tg3_mdio_init(tp);
  11766. if (err)
  11767. return err;
  11768. /* Initialize data/descriptor byte/word swapping. */
  11769. val = tr32(GRC_MODE);
  11770. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11771. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11772. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11773. GRC_MODE_B2HRX_ENABLE |
  11774. GRC_MODE_HTX2B_ENABLE |
  11775. GRC_MODE_HOST_STACKUP);
  11776. else
  11777. val &= GRC_MODE_HOST_STACKUP;
  11778. tw32(GRC_MODE, val | tp->grc_mode);
  11779. tg3_switch_clocks(tp);
  11780. /* Clear this out for sanity. */
  11781. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11782. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11783. &pci_state_reg);
  11784. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11785. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  11786. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11787. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11788. chiprevid == CHIPREV_ID_5701_B0 ||
  11789. chiprevid == CHIPREV_ID_5701_B2 ||
  11790. chiprevid == CHIPREV_ID_5701_B5) {
  11791. void __iomem *sram_base;
  11792. /* Write some dummy words into the SRAM status block
  11793. * area, see if it reads back correctly. If the return
  11794. * value is bad, force enable the PCIX workaround.
  11795. */
  11796. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11797. writel(0x00000000, sram_base);
  11798. writel(0x00000000, sram_base + 4);
  11799. writel(0xffffffff, sram_base + 4);
  11800. if (readl(sram_base) != 0x00000000)
  11801. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11802. }
  11803. }
  11804. udelay(50);
  11805. tg3_nvram_init(tp);
  11806. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11807. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11809. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11810. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11811. tg3_flag_set(tp, IS_5788);
  11812. if (!tg3_flag(tp, IS_5788) &&
  11813. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11814. tg3_flag_set(tp, TAGGED_STATUS);
  11815. if (tg3_flag(tp, TAGGED_STATUS)) {
  11816. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11817. HOSTCC_MODE_CLRTICK_TXBD);
  11818. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11819. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11820. tp->misc_host_ctrl);
  11821. }
  11822. /* Preserve the APE MAC_MODE bits */
  11823. if (tg3_flag(tp, ENABLE_APE))
  11824. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11825. else
  11826. tp->mac_mode = TG3_DEF_MAC_MODE;
  11827. /* these are limited to 10/100 only */
  11828. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11829. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11830. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11831. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11832. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11833. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11834. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11835. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11836. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11837. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11838. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11839. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11840. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11841. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11842. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11843. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11844. err = tg3_phy_probe(tp);
  11845. if (err) {
  11846. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11847. /* ... but do not return immediately ... */
  11848. tg3_mdio_fini(tp);
  11849. }
  11850. tg3_read_vpd(tp);
  11851. tg3_read_fw_ver(tp);
  11852. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11853. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11854. } else {
  11855. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11856. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11857. else
  11858. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11859. }
  11860. /* 5700 {AX,BX} chips have a broken status block link
  11861. * change bit implementation, so we must use the
  11862. * status register in those cases.
  11863. */
  11864. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11865. tg3_flag_set(tp, USE_LINKCHG_REG);
  11866. else
  11867. tg3_flag_clear(tp, USE_LINKCHG_REG);
  11868. /* The led_ctrl is set during tg3_phy_probe, here we might
  11869. * have to force the link status polling mechanism based
  11870. * upon subsystem IDs.
  11871. */
  11872. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11873. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11874. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11875. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11876. tg3_flag_set(tp, USE_LINKCHG_REG);
  11877. }
  11878. /* For all SERDES we poll the MAC status register. */
  11879. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11880. tg3_flag_set(tp, POLL_SERDES);
  11881. else
  11882. tg3_flag_clear(tp, POLL_SERDES);
  11883. tp->rx_offset = NET_IP_ALIGN;
  11884. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11885. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11886. tg3_flag(tp, PCIX_MODE)) {
  11887. tp->rx_offset = 0;
  11888. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11889. tp->rx_copy_thresh = ~(u16)0;
  11890. #endif
  11891. }
  11892. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11893. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11894. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11895. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11896. /* Increment the rx prod index on the rx std ring by at most
  11897. * 8 for these chips to workaround hw errata.
  11898. */
  11899. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11900. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11901. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11902. tp->rx_std_max_post = 8;
  11903. if (tg3_flag(tp, ASPM_WORKAROUND))
  11904. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11905. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11906. return err;
  11907. }
  11908. #ifdef CONFIG_SPARC
  11909. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11910. {
  11911. struct net_device *dev = tp->dev;
  11912. struct pci_dev *pdev = tp->pdev;
  11913. struct device_node *dp = pci_device_to_OF_node(pdev);
  11914. const unsigned char *addr;
  11915. int len;
  11916. addr = of_get_property(dp, "local-mac-address", &len);
  11917. if (addr && len == 6) {
  11918. memcpy(dev->dev_addr, addr, 6);
  11919. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11920. return 0;
  11921. }
  11922. return -ENODEV;
  11923. }
  11924. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11925. {
  11926. struct net_device *dev = tp->dev;
  11927. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11928. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11929. return 0;
  11930. }
  11931. #endif
  11932. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11933. {
  11934. struct net_device *dev = tp->dev;
  11935. u32 hi, lo, mac_offset;
  11936. int addr_ok = 0;
  11937. #ifdef CONFIG_SPARC
  11938. if (!tg3_get_macaddr_sparc(tp))
  11939. return 0;
  11940. #endif
  11941. mac_offset = 0x7c;
  11942. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11943. tg3_flag(tp, 5780_CLASS)) {
  11944. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11945. mac_offset = 0xcc;
  11946. if (tg3_nvram_lock(tp))
  11947. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11948. else
  11949. tg3_nvram_unlock(tp);
  11950. } else if (tg3_flag(tp, 5717_PLUS)) {
  11951. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11952. mac_offset = 0xcc;
  11953. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11954. mac_offset += 0x18c;
  11955. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11956. mac_offset = 0x10;
  11957. /* First try to get it from MAC address mailbox. */
  11958. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11959. if ((hi >> 16) == 0x484b) {
  11960. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11961. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11962. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11963. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11964. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11965. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11966. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11967. /* Some old bootcode may report a 0 MAC address in SRAM */
  11968. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11969. }
  11970. if (!addr_ok) {
  11971. /* Next, try NVRAM. */
  11972. if (!tg3_flag(tp, NO_NVRAM) &&
  11973. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11974. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11975. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11976. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11977. }
  11978. /* Finally just fetch it out of the MAC control regs. */
  11979. else {
  11980. hi = tr32(MAC_ADDR_0_HIGH);
  11981. lo = tr32(MAC_ADDR_0_LOW);
  11982. dev->dev_addr[5] = lo & 0xff;
  11983. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11984. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11985. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11986. dev->dev_addr[1] = hi & 0xff;
  11987. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11988. }
  11989. }
  11990. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11991. #ifdef CONFIG_SPARC
  11992. if (!tg3_get_default_macaddr_sparc(tp))
  11993. return 0;
  11994. #endif
  11995. return -EINVAL;
  11996. }
  11997. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11998. return 0;
  11999. }
  12000. #define BOUNDARY_SINGLE_CACHELINE 1
  12001. #define BOUNDARY_MULTI_CACHELINE 2
  12002. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12003. {
  12004. int cacheline_size;
  12005. u8 byte;
  12006. int goal;
  12007. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12008. if (byte == 0)
  12009. cacheline_size = 1024;
  12010. else
  12011. cacheline_size = (int) byte * 4;
  12012. /* On 5703 and later chips, the boundary bits have no
  12013. * effect.
  12014. */
  12015. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12016. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12017. !tg3_flag(tp, PCI_EXPRESS))
  12018. goto out;
  12019. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12020. goal = BOUNDARY_MULTI_CACHELINE;
  12021. #else
  12022. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12023. goal = BOUNDARY_SINGLE_CACHELINE;
  12024. #else
  12025. goal = 0;
  12026. #endif
  12027. #endif
  12028. if (tg3_flag(tp, 57765_PLUS)) {
  12029. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12030. goto out;
  12031. }
  12032. if (!goal)
  12033. goto out;
  12034. /* PCI controllers on most RISC systems tend to disconnect
  12035. * when a device tries to burst across a cache-line boundary.
  12036. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12037. *
  12038. * Unfortunately, for PCI-E there are only limited
  12039. * write-side controls for this, and thus for reads
  12040. * we will still get the disconnects. We'll also waste
  12041. * these PCI cycles for both read and write for chips
  12042. * other than 5700 and 5701 which do not implement the
  12043. * boundary bits.
  12044. */
  12045. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12046. switch (cacheline_size) {
  12047. case 16:
  12048. case 32:
  12049. case 64:
  12050. case 128:
  12051. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12052. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12053. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12054. } else {
  12055. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12056. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12057. }
  12058. break;
  12059. case 256:
  12060. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12061. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12062. break;
  12063. default:
  12064. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12065. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12066. break;
  12067. }
  12068. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12069. switch (cacheline_size) {
  12070. case 16:
  12071. case 32:
  12072. case 64:
  12073. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12074. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12075. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12076. break;
  12077. }
  12078. /* fallthrough */
  12079. case 128:
  12080. default:
  12081. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12082. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12083. break;
  12084. }
  12085. } else {
  12086. switch (cacheline_size) {
  12087. case 16:
  12088. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12089. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12090. DMA_RWCTRL_WRITE_BNDRY_16);
  12091. break;
  12092. }
  12093. /* fallthrough */
  12094. case 32:
  12095. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12096. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12097. DMA_RWCTRL_WRITE_BNDRY_32);
  12098. break;
  12099. }
  12100. /* fallthrough */
  12101. case 64:
  12102. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12103. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12104. DMA_RWCTRL_WRITE_BNDRY_64);
  12105. break;
  12106. }
  12107. /* fallthrough */
  12108. case 128:
  12109. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12110. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12111. DMA_RWCTRL_WRITE_BNDRY_128);
  12112. break;
  12113. }
  12114. /* fallthrough */
  12115. case 256:
  12116. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12117. DMA_RWCTRL_WRITE_BNDRY_256);
  12118. break;
  12119. case 512:
  12120. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12121. DMA_RWCTRL_WRITE_BNDRY_512);
  12122. break;
  12123. case 1024:
  12124. default:
  12125. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12126. DMA_RWCTRL_WRITE_BNDRY_1024);
  12127. break;
  12128. }
  12129. }
  12130. out:
  12131. return val;
  12132. }
  12133. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12134. {
  12135. struct tg3_internal_buffer_desc test_desc;
  12136. u32 sram_dma_descs;
  12137. int i, ret;
  12138. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12139. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12140. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12141. tw32(RDMAC_STATUS, 0);
  12142. tw32(WDMAC_STATUS, 0);
  12143. tw32(BUFMGR_MODE, 0);
  12144. tw32(FTQ_RESET, 0);
  12145. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12146. test_desc.addr_lo = buf_dma & 0xffffffff;
  12147. test_desc.nic_mbuf = 0x00002100;
  12148. test_desc.len = size;
  12149. /*
  12150. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12151. * the *second* time the tg3 driver was getting loaded after an
  12152. * initial scan.
  12153. *
  12154. * Broadcom tells me:
  12155. * ...the DMA engine is connected to the GRC block and a DMA
  12156. * reset may affect the GRC block in some unpredictable way...
  12157. * The behavior of resets to individual blocks has not been tested.
  12158. *
  12159. * Broadcom noted the GRC reset will also reset all sub-components.
  12160. */
  12161. if (to_device) {
  12162. test_desc.cqid_sqid = (13 << 8) | 2;
  12163. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12164. udelay(40);
  12165. } else {
  12166. test_desc.cqid_sqid = (16 << 8) | 7;
  12167. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12168. udelay(40);
  12169. }
  12170. test_desc.flags = 0x00000005;
  12171. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12172. u32 val;
  12173. val = *(((u32 *)&test_desc) + i);
  12174. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12175. sram_dma_descs + (i * sizeof(u32)));
  12176. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12177. }
  12178. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12179. if (to_device)
  12180. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12181. else
  12182. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12183. ret = -ENODEV;
  12184. for (i = 0; i < 40; i++) {
  12185. u32 val;
  12186. if (to_device)
  12187. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12188. else
  12189. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12190. if ((val & 0xffff) == sram_dma_descs) {
  12191. ret = 0;
  12192. break;
  12193. }
  12194. udelay(100);
  12195. }
  12196. return ret;
  12197. }
  12198. #define TEST_BUFFER_SIZE 0x2000
  12199. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12200. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12201. { },
  12202. };
  12203. static int __devinit tg3_test_dma(struct tg3 *tp)
  12204. {
  12205. dma_addr_t buf_dma;
  12206. u32 *buf, saved_dma_rwctrl;
  12207. int ret = 0;
  12208. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12209. &buf_dma, GFP_KERNEL);
  12210. if (!buf) {
  12211. ret = -ENOMEM;
  12212. goto out_nofree;
  12213. }
  12214. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12215. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12216. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12217. if (tg3_flag(tp, 57765_PLUS))
  12218. goto out;
  12219. if (tg3_flag(tp, PCI_EXPRESS)) {
  12220. /* DMA read watermark not used on PCIE */
  12221. tp->dma_rwctrl |= 0x00180000;
  12222. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12223. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12224. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12225. tp->dma_rwctrl |= 0x003f0000;
  12226. else
  12227. tp->dma_rwctrl |= 0x003f000f;
  12228. } else {
  12229. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12230. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12231. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12232. u32 read_water = 0x7;
  12233. /* If the 5704 is behind the EPB bridge, we can
  12234. * do the less restrictive ONE_DMA workaround for
  12235. * better performance.
  12236. */
  12237. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12238. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12239. tp->dma_rwctrl |= 0x8000;
  12240. else if (ccval == 0x6 || ccval == 0x7)
  12241. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12242. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12243. read_water = 4;
  12244. /* Set bit 23 to enable PCIX hw bug fix */
  12245. tp->dma_rwctrl |=
  12246. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12247. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12248. (1 << 23);
  12249. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12250. /* 5780 always in PCIX mode */
  12251. tp->dma_rwctrl |= 0x00144000;
  12252. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12253. /* 5714 always in PCIX mode */
  12254. tp->dma_rwctrl |= 0x00148000;
  12255. } else {
  12256. tp->dma_rwctrl |= 0x001b000f;
  12257. }
  12258. }
  12259. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12260. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12261. tp->dma_rwctrl &= 0xfffffff0;
  12262. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12263. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12264. /* Remove this if it causes problems for some boards. */
  12265. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12266. /* On 5700/5701 chips, we need to set this bit.
  12267. * Otherwise the chip will issue cacheline transactions
  12268. * to streamable DMA memory with not all the byte
  12269. * enables turned on. This is an error on several
  12270. * RISC PCI controllers, in particular sparc64.
  12271. *
  12272. * On 5703/5704 chips, this bit has been reassigned
  12273. * a different meaning. In particular, it is used
  12274. * on those chips to enable a PCI-X workaround.
  12275. */
  12276. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12277. }
  12278. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12279. #if 0
  12280. /* Unneeded, already done by tg3_get_invariants. */
  12281. tg3_switch_clocks(tp);
  12282. #endif
  12283. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12284. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12285. goto out;
  12286. /* It is best to perform DMA test with maximum write burst size
  12287. * to expose the 5700/5701 write DMA bug.
  12288. */
  12289. saved_dma_rwctrl = tp->dma_rwctrl;
  12290. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12291. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12292. while (1) {
  12293. u32 *p = buf, i;
  12294. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12295. p[i] = i;
  12296. /* Send the buffer to the chip. */
  12297. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12298. if (ret) {
  12299. dev_err(&tp->pdev->dev,
  12300. "%s: Buffer write failed. err = %d\n",
  12301. __func__, ret);
  12302. break;
  12303. }
  12304. #if 0
  12305. /* validate data reached card RAM correctly. */
  12306. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12307. u32 val;
  12308. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12309. if (le32_to_cpu(val) != p[i]) {
  12310. dev_err(&tp->pdev->dev,
  12311. "%s: Buffer corrupted on device! "
  12312. "(%d != %d)\n", __func__, val, i);
  12313. /* ret = -ENODEV here? */
  12314. }
  12315. p[i] = 0;
  12316. }
  12317. #endif
  12318. /* Now read it back. */
  12319. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12320. if (ret) {
  12321. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12322. "err = %d\n", __func__, ret);
  12323. break;
  12324. }
  12325. /* Verify it. */
  12326. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12327. if (p[i] == i)
  12328. continue;
  12329. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12330. DMA_RWCTRL_WRITE_BNDRY_16) {
  12331. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12332. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12333. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12334. break;
  12335. } else {
  12336. dev_err(&tp->pdev->dev,
  12337. "%s: Buffer corrupted on read back! "
  12338. "(%d != %d)\n", __func__, p[i], i);
  12339. ret = -ENODEV;
  12340. goto out;
  12341. }
  12342. }
  12343. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12344. /* Success. */
  12345. ret = 0;
  12346. break;
  12347. }
  12348. }
  12349. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12350. DMA_RWCTRL_WRITE_BNDRY_16) {
  12351. /* DMA test passed without adjusting DMA boundary,
  12352. * now look for chipsets that are known to expose the
  12353. * DMA bug without failing the test.
  12354. */
  12355. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12356. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12357. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12358. } else {
  12359. /* Safe to use the calculated DMA boundary. */
  12360. tp->dma_rwctrl = saved_dma_rwctrl;
  12361. }
  12362. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12363. }
  12364. out:
  12365. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12366. out_nofree:
  12367. return ret;
  12368. }
  12369. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12370. {
  12371. if (tg3_flag(tp, 57765_PLUS)) {
  12372. tp->bufmgr_config.mbuf_read_dma_low_water =
  12373. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12374. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12375. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12376. tp->bufmgr_config.mbuf_high_water =
  12377. DEFAULT_MB_HIGH_WATER_57765;
  12378. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12379. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12380. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12381. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12382. tp->bufmgr_config.mbuf_high_water_jumbo =
  12383. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12384. } else if (tg3_flag(tp, 5705_PLUS)) {
  12385. tp->bufmgr_config.mbuf_read_dma_low_water =
  12386. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12387. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12388. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12389. tp->bufmgr_config.mbuf_high_water =
  12390. DEFAULT_MB_HIGH_WATER_5705;
  12391. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12392. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12393. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12394. tp->bufmgr_config.mbuf_high_water =
  12395. DEFAULT_MB_HIGH_WATER_5906;
  12396. }
  12397. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12398. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12399. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12400. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12401. tp->bufmgr_config.mbuf_high_water_jumbo =
  12402. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12403. } else {
  12404. tp->bufmgr_config.mbuf_read_dma_low_water =
  12405. DEFAULT_MB_RDMA_LOW_WATER;
  12406. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12407. DEFAULT_MB_MACRX_LOW_WATER;
  12408. tp->bufmgr_config.mbuf_high_water =
  12409. DEFAULT_MB_HIGH_WATER;
  12410. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12411. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12412. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12413. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12414. tp->bufmgr_config.mbuf_high_water_jumbo =
  12415. DEFAULT_MB_HIGH_WATER_JUMBO;
  12416. }
  12417. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12418. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12419. }
  12420. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12421. {
  12422. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12423. case TG3_PHY_ID_BCM5400: return "5400";
  12424. case TG3_PHY_ID_BCM5401: return "5401";
  12425. case TG3_PHY_ID_BCM5411: return "5411";
  12426. case TG3_PHY_ID_BCM5701: return "5701";
  12427. case TG3_PHY_ID_BCM5703: return "5703";
  12428. case TG3_PHY_ID_BCM5704: return "5704";
  12429. case TG3_PHY_ID_BCM5705: return "5705";
  12430. case TG3_PHY_ID_BCM5750: return "5750";
  12431. case TG3_PHY_ID_BCM5752: return "5752";
  12432. case TG3_PHY_ID_BCM5714: return "5714";
  12433. case TG3_PHY_ID_BCM5780: return "5780";
  12434. case TG3_PHY_ID_BCM5755: return "5755";
  12435. case TG3_PHY_ID_BCM5787: return "5787";
  12436. case TG3_PHY_ID_BCM5784: return "5784";
  12437. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12438. case TG3_PHY_ID_BCM5906: return "5906";
  12439. case TG3_PHY_ID_BCM5761: return "5761";
  12440. case TG3_PHY_ID_BCM5718C: return "5718C";
  12441. case TG3_PHY_ID_BCM5718S: return "5718S";
  12442. case TG3_PHY_ID_BCM57765: return "57765";
  12443. case TG3_PHY_ID_BCM5719C: return "5719C";
  12444. case TG3_PHY_ID_BCM5720C: return "5720C";
  12445. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12446. case 0: return "serdes";
  12447. default: return "unknown";
  12448. }
  12449. }
  12450. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12451. {
  12452. if (tg3_flag(tp, PCI_EXPRESS)) {
  12453. strcpy(str, "PCI Express");
  12454. return str;
  12455. } else if (tg3_flag(tp, PCIX_MODE)) {
  12456. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12457. strcpy(str, "PCIX:");
  12458. if ((clock_ctrl == 7) ||
  12459. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12460. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12461. strcat(str, "133MHz");
  12462. else if (clock_ctrl == 0)
  12463. strcat(str, "33MHz");
  12464. else if (clock_ctrl == 2)
  12465. strcat(str, "50MHz");
  12466. else if (clock_ctrl == 4)
  12467. strcat(str, "66MHz");
  12468. else if (clock_ctrl == 6)
  12469. strcat(str, "100MHz");
  12470. } else {
  12471. strcpy(str, "PCI:");
  12472. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12473. strcat(str, "66MHz");
  12474. else
  12475. strcat(str, "33MHz");
  12476. }
  12477. if (tg3_flag(tp, PCI_32BIT))
  12478. strcat(str, ":32-bit");
  12479. else
  12480. strcat(str, ":64-bit");
  12481. return str;
  12482. }
  12483. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12484. {
  12485. struct pci_dev *peer;
  12486. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12487. for (func = 0; func < 8; func++) {
  12488. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12489. if (peer && peer != tp->pdev)
  12490. break;
  12491. pci_dev_put(peer);
  12492. }
  12493. /* 5704 can be configured in single-port mode, set peer to
  12494. * tp->pdev in that case.
  12495. */
  12496. if (!peer) {
  12497. peer = tp->pdev;
  12498. return peer;
  12499. }
  12500. /*
  12501. * We don't need to keep the refcount elevated; there's no way
  12502. * to remove one half of this device without removing the other
  12503. */
  12504. pci_dev_put(peer);
  12505. return peer;
  12506. }
  12507. static void __devinit tg3_init_coal(struct tg3 *tp)
  12508. {
  12509. struct ethtool_coalesce *ec = &tp->coal;
  12510. memset(ec, 0, sizeof(*ec));
  12511. ec->cmd = ETHTOOL_GCOALESCE;
  12512. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12513. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12514. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12515. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12516. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12517. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12518. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12519. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12520. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12521. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12522. HOSTCC_MODE_CLRTICK_TXBD)) {
  12523. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12524. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12525. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12526. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12527. }
  12528. if (tg3_flag(tp, 5705_PLUS)) {
  12529. ec->rx_coalesce_usecs_irq = 0;
  12530. ec->tx_coalesce_usecs_irq = 0;
  12531. ec->stats_block_coalesce_usecs = 0;
  12532. }
  12533. }
  12534. static const struct net_device_ops tg3_netdev_ops = {
  12535. .ndo_open = tg3_open,
  12536. .ndo_stop = tg3_close,
  12537. .ndo_start_xmit = tg3_start_xmit,
  12538. .ndo_get_stats64 = tg3_get_stats64,
  12539. .ndo_validate_addr = eth_validate_addr,
  12540. .ndo_set_multicast_list = tg3_set_rx_mode,
  12541. .ndo_set_mac_address = tg3_set_mac_addr,
  12542. .ndo_do_ioctl = tg3_ioctl,
  12543. .ndo_tx_timeout = tg3_tx_timeout,
  12544. .ndo_change_mtu = tg3_change_mtu,
  12545. .ndo_fix_features = tg3_fix_features,
  12546. #ifdef CONFIG_NET_POLL_CONTROLLER
  12547. .ndo_poll_controller = tg3_poll_controller,
  12548. #endif
  12549. };
  12550. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12551. .ndo_open = tg3_open,
  12552. .ndo_stop = tg3_close,
  12553. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12554. .ndo_get_stats64 = tg3_get_stats64,
  12555. .ndo_validate_addr = eth_validate_addr,
  12556. .ndo_set_multicast_list = tg3_set_rx_mode,
  12557. .ndo_set_mac_address = tg3_set_mac_addr,
  12558. .ndo_do_ioctl = tg3_ioctl,
  12559. .ndo_tx_timeout = tg3_tx_timeout,
  12560. .ndo_change_mtu = tg3_change_mtu,
  12561. #ifdef CONFIG_NET_POLL_CONTROLLER
  12562. .ndo_poll_controller = tg3_poll_controller,
  12563. #endif
  12564. };
  12565. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12566. const struct pci_device_id *ent)
  12567. {
  12568. struct net_device *dev;
  12569. struct tg3 *tp;
  12570. int i, err, pm_cap;
  12571. u32 sndmbx, rcvmbx, intmbx;
  12572. char str[40];
  12573. u64 dma_mask, persist_dma_mask;
  12574. u32 hw_features = 0;
  12575. printk_once(KERN_INFO "%s\n", version);
  12576. err = pci_enable_device(pdev);
  12577. if (err) {
  12578. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12579. return err;
  12580. }
  12581. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12582. if (err) {
  12583. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12584. goto err_out_disable_pdev;
  12585. }
  12586. pci_set_master(pdev);
  12587. /* Find power-management capability. */
  12588. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12589. if (pm_cap == 0) {
  12590. dev_err(&pdev->dev,
  12591. "Cannot find Power Management capability, aborting\n");
  12592. err = -EIO;
  12593. goto err_out_free_res;
  12594. }
  12595. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12596. if (!dev) {
  12597. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12598. err = -ENOMEM;
  12599. goto err_out_free_res;
  12600. }
  12601. SET_NETDEV_DEV(dev, &pdev->dev);
  12602. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12603. tp = netdev_priv(dev);
  12604. tp->pdev = pdev;
  12605. tp->dev = dev;
  12606. tp->pm_cap = pm_cap;
  12607. tp->rx_mode = TG3_DEF_RX_MODE;
  12608. tp->tx_mode = TG3_DEF_TX_MODE;
  12609. if (tg3_debug > 0)
  12610. tp->msg_enable = tg3_debug;
  12611. else
  12612. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12613. /* The word/byte swap controls here control register access byte
  12614. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12615. * setting below.
  12616. */
  12617. tp->misc_host_ctrl =
  12618. MISC_HOST_CTRL_MASK_PCI_INT |
  12619. MISC_HOST_CTRL_WORD_SWAP |
  12620. MISC_HOST_CTRL_INDIR_ACCESS |
  12621. MISC_HOST_CTRL_PCISTATE_RW;
  12622. /* The NONFRM (non-frame) byte/word swap controls take effect
  12623. * on descriptor entries, anything which isn't packet data.
  12624. *
  12625. * The StrongARM chips on the board (one for tx, one for rx)
  12626. * are running in big-endian mode.
  12627. */
  12628. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12629. GRC_MODE_WSWAP_NONFRM_DATA);
  12630. #ifdef __BIG_ENDIAN
  12631. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12632. #endif
  12633. spin_lock_init(&tp->lock);
  12634. spin_lock_init(&tp->indirect_lock);
  12635. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12636. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12637. if (!tp->regs) {
  12638. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12639. err = -ENOMEM;
  12640. goto err_out_free_dev;
  12641. }
  12642. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12643. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12644. dev->ethtool_ops = &tg3_ethtool_ops;
  12645. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12646. dev->irq = pdev->irq;
  12647. err = tg3_get_invariants(tp);
  12648. if (err) {
  12649. dev_err(&pdev->dev,
  12650. "Problem fetching invariants of chip, aborting\n");
  12651. goto err_out_iounmap;
  12652. }
  12653. if (tg3_flag(tp, 5755_PLUS) && !tg3_flag(tp, 5717_PLUS))
  12654. dev->netdev_ops = &tg3_netdev_ops;
  12655. else
  12656. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12657. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12658. * device behind the EPB cannot support DMA addresses > 40-bit.
  12659. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12660. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12661. * do DMA address check in tg3_start_xmit().
  12662. */
  12663. if (tg3_flag(tp, IS_5788))
  12664. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12665. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12666. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12667. #ifdef CONFIG_HIGHMEM
  12668. dma_mask = DMA_BIT_MASK(64);
  12669. #endif
  12670. } else
  12671. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12672. /* Configure DMA attributes. */
  12673. if (dma_mask > DMA_BIT_MASK(32)) {
  12674. err = pci_set_dma_mask(pdev, dma_mask);
  12675. if (!err) {
  12676. dev->features |= NETIF_F_HIGHDMA;
  12677. err = pci_set_consistent_dma_mask(pdev,
  12678. persist_dma_mask);
  12679. if (err < 0) {
  12680. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12681. "DMA for consistent allocations\n");
  12682. goto err_out_iounmap;
  12683. }
  12684. }
  12685. }
  12686. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12687. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12688. if (err) {
  12689. dev_err(&pdev->dev,
  12690. "No usable DMA configuration, aborting\n");
  12691. goto err_out_iounmap;
  12692. }
  12693. }
  12694. tg3_init_bufmgr_config(tp);
  12695. /* Selectively allow TSO based on operating conditions */
  12696. if ((tg3_flag(tp, HW_TSO_1) ||
  12697. tg3_flag(tp, HW_TSO_2) ||
  12698. tg3_flag(tp, HW_TSO_3)) ||
  12699. (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
  12700. tg3_flag_set(tp, TSO_CAPABLE);
  12701. else {
  12702. tg3_flag_clear(tp, TSO_CAPABLE);
  12703. tg3_flag_clear(tp, TSO_BUG);
  12704. tp->fw_needed = NULL;
  12705. }
  12706. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12707. tp->fw_needed = FIRMWARE_TG3;
  12708. /* TSO is on by default on chips that support hardware TSO.
  12709. * Firmware TSO on older chips gives lower performance, so it
  12710. * is off by default, but can be enabled using ethtool.
  12711. */
  12712. if ((tg3_flag(tp, HW_TSO_1) ||
  12713. tg3_flag(tp, HW_TSO_2) ||
  12714. tg3_flag(tp, HW_TSO_3)) &&
  12715. (dev->features & NETIF_F_IP_CSUM))
  12716. hw_features |= NETIF_F_TSO;
  12717. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  12718. if (dev->features & NETIF_F_IPV6_CSUM)
  12719. hw_features |= NETIF_F_TSO6;
  12720. if (tg3_flag(tp, HW_TSO_3) ||
  12721. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12722. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12723. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12724. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12725. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12726. hw_features |= NETIF_F_TSO_ECN;
  12727. }
  12728. dev->hw_features |= hw_features;
  12729. dev->features |= hw_features;
  12730. dev->vlan_features |= hw_features;
  12731. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12732. !tg3_flag(tp, TSO_CAPABLE) &&
  12733. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12734. tg3_flag_set(tp, MAX_RXPEND_64);
  12735. tp->rx_pending = 63;
  12736. }
  12737. err = tg3_get_device_address(tp);
  12738. if (err) {
  12739. dev_err(&pdev->dev,
  12740. "Could not obtain valid ethernet address, aborting\n");
  12741. goto err_out_iounmap;
  12742. }
  12743. if (tg3_flag(tp, ENABLE_APE)) {
  12744. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12745. if (!tp->aperegs) {
  12746. dev_err(&pdev->dev,
  12747. "Cannot map APE registers, aborting\n");
  12748. err = -ENOMEM;
  12749. goto err_out_iounmap;
  12750. }
  12751. tg3_ape_lock_init(tp);
  12752. if (tg3_flag(tp, ENABLE_ASF))
  12753. tg3_read_dash_ver(tp);
  12754. }
  12755. /*
  12756. * Reset chip in case UNDI or EFI driver did not shutdown
  12757. * DMA self test will enable WDMAC and we'll see (spurious)
  12758. * pending DMA on the PCI bus at that point.
  12759. */
  12760. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12761. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12762. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12763. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12764. }
  12765. err = tg3_test_dma(tp);
  12766. if (err) {
  12767. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12768. goto err_out_apeunmap;
  12769. }
  12770. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12771. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12772. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12773. for (i = 0; i < tp->irq_max; i++) {
  12774. struct tg3_napi *tnapi = &tp->napi[i];
  12775. tnapi->tp = tp;
  12776. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12777. tnapi->int_mbox = intmbx;
  12778. if (i < 4)
  12779. intmbx += 0x8;
  12780. else
  12781. intmbx += 0x4;
  12782. tnapi->consmbox = rcvmbx;
  12783. tnapi->prodmbox = sndmbx;
  12784. if (i)
  12785. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12786. else
  12787. tnapi->coal_now = HOSTCC_MODE_NOW;
  12788. if (!tg3_flag(tp, SUPPORT_MSIX))
  12789. break;
  12790. /*
  12791. * If we support MSIX, we'll be using RSS. If we're using
  12792. * RSS, the first vector only handles link interrupts and the
  12793. * remaining vectors handle rx and tx interrupts. Reuse the
  12794. * mailbox values for the next iteration. The values we setup
  12795. * above are still useful for the single vectored mode.
  12796. */
  12797. if (!i)
  12798. continue;
  12799. rcvmbx += 0x8;
  12800. if (sndmbx & 0x4)
  12801. sndmbx -= 0x4;
  12802. else
  12803. sndmbx += 0xc;
  12804. }
  12805. tg3_init_coal(tp);
  12806. pci_set_drvdata(pdev, dev);
  12807. err = register_netdev(dev);
  12808. if (err) {
  12809. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12810. goto err_out_apeunmap;
  12811. }
  12812. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12813. tp->board_part_number,
  12814. tp->pci_chip_rev_id,
  12815. tg3_bus_string(tp, str),
  12816. dev->dev_addr);
  12817. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12818. struct phy_device *phydev;
  12819. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12820. netdev_info(dev,
  12821. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12822. phydev->drv->name, dev_name(&phydev->dev));
  12823. } else {
  12824. char *ethtype;
  12825. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12826. ethtype = "10/100Base-TX";
  12827. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12828. ethtype = "1000Base-SX";
  12829. else
  12830. ethtype = "10/100/1000Base-T";
  12831. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12832. "(WireSpeed[%d], EEE[%d])\n",
  12833. tg3_phy_string(tp), ethtype,
  12834. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  12835. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  12836. }
  12837. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12838. (dev->features & NETIF_F_RXCSUM) != 0,
  12839. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  12840. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12841. tg3_flag(tp, ENABLE_ASF) != 0,
  12842. tg3_flag(tp, TSO_CAPABLE) != 0);
  12843. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12844. tp->dma_rwctrl,
  12845. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12846. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12847. pci_save_state(pdev);
  12848. return 0;
  12849. err_out_apeunmap:
  12850. if (tp->aperegs) {
  12851. iounmap(tp->aperegs);
  12852. tp->aperegs = NULL;
  12853. }
  12854. err_out_iounmap:
  12855. if (tp->regs) {
  12856. iounmap(tp->regs);
  12857. tp->regs = NULL;
  12858. }
  12859. err_out_free_dev:
  12860. free_netdev(dev);
  12861. err_out_free_res:
  12862. pci_release_regions(pdev);
  12863. err_out_disable_pdev:
  12864. pci_disable_device(pdev);
  12865. pci_set_drvdata(pdev, NULL);
  12866. return err;
  12867. }
  12868. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12869. {
  12870. struct net_device *dev = pci_get_drvdata(pdev);
  12871. if (dev) {
  12872. struct tg3 *tp = netdev_priv(dev);
  12873. if (tp->fw)
  12874. release_firmware(tp->fw);
  12875. cancel_work_sync(&tp->reset_task);
  12876. if (!tg3_flag(tp, USE_PHYLIB)) {
  12877. tg3_phy_fini(tp);
  12878. tg3_mdio_fini(tp);
  12879. }
  12880. unregister_netdev(dev);
  12881. if (tp->aperegs) {
  12882. iounmap(tp->aperegs);
  12883. tp->aperegs = NULL;
  12884. }
  12885. if (tp->regs) {
  12886. iounmap(tp->regs);
  12887. tp->regs = NULL;
  12888. }
  12889. free_netdev(dev);
  12890. pci_release_regions(pdev);
  12891. pci_disable_device(pdev);
  12892. pci_set_drvdata(pdev, NULL);
  12893. }
  12894. }
  12895. #ifdef CONFIG_PM_SLEEP
  12896. static int tg3_suspend(struct device *device)
  12897. {
  12898. struct pci_dev *pdev = to_pci_dev(device);
  12899. struct net_device *dev = pci_get_drvdata(pdev);
  12900. struct tg3 *tp = netdev_priv(dev);
  12901. int err;
  12902. if (!netif_running(dev))
  12903. return 0;
  12904. flush_work_sync(&tp->reset_task);
  12905. tg3_phy_stop(tp);
  12906. tg3_netif_stop(tp);
  12907. del_timer_sync(&tp->timer);
  12908. tg3_full_lock(tp, 1);
  12909. tg3_disable_ints(tp);
  12910. tg3_full_unlock(tp);
  12911. netif_device_detach(dev);
  12912. tg3_full_lock(tp, 0);
  12913. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12914. tg3_flag_clear(tp, INIT_COMPLETE);
  12915. tg3_full_unlock(tp);
  12916. err = tg3_power_down_prepare(tp);
  12917. if (err) {
  12918. int err2;
  12919. tg3_full_lock(tp, 0);
  12920. tg3_flag_set(tp, INIT_COMPLETE);
  12921. err2 = tg3_restart_hw(tp, 1);
  12922. if (err2)
  12923. goto out;
  12924. tp->timer.expires = jiffies + tp->timer_offset;
  12925. add_timer(&tp->timer);
  12926. netif_device_attach(dev);
  12927. tg3_netif_start(tp);
  12928. out:
  12929. tg3_full_unlock(tp);
  12930. if (!err2)
  12931. tg3_phy_start(tp);
  12932. }
  12933. return err;
  12934. }
  12935. static int tg3_resume(struct device *device)
  12936. {
  12937. struct pci_dev *pdev = to_pci_dev(device);
  12938. struct net_device *dev = pci_get_drvdata(pdev);
  12939. struct tg3 *tp = netdev_priv(dev);
  12940. int err;
  12941. if (!netif_running(dev))
  12942. return 0;
  12943. netif_device_attach(dev);
  12944. tg3_full_lock(tp, 0);
  12945. tg3_flag_set(tp, INIT_COMPLETE);
  12946. err = tg3_restart_hw(tp, 1);
  12947. if (err)
  12948. goto out;
  12949. tp->timer.expires = jiffies + tp->timer_offset;
  12950. add_timer(&tp->timer);
  12951. tg3_netif_start(tp);
  12952. out:
  12953. tg3_full_unlock(tp);
  12954. if (!err)
  12955. tg3_phy_start(tp);
  12956. return err;
  12957. }
  12958. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  12959. #define TG3_PM_OPS (&tg3_pm_ops)
  12960. #else
  12961. #define TG3_PM_OPS NULL
  12962. #endif /* CONFIG_PM_SLEEP */
  12963. /**
  12964. * tg3_io_error_detected - called when PCI error is detected
  12965. * @pdev: Pointer to PCI device
  12966. * @state: The current pci connection state
  12967. *
  12968. * This function is called after a PCI bus error affecting
  12969. * this device has been detected.
  12970. */
  12971. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  12972. pci_channel_state_t state)
  12973. {
  12974. struct net_device *netdev = pci_get_drvdata(pdev);
  12975. struct tg3 *tp = netdev_priv(netdev);
  12976. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  12977. netdev_info(netdev, "PCI I/O error detected\n");
  12978. rtnl_lock();
  12979. if (!netif_running(netdev))
  12980. goto done;
  12981. tg3_phy_stop(tp);
  12982. tg3_netif_stop(tp);
  12983. del_timer_sync(&tp->timer);
  12984. tg3_flag_clear(tp, RESTART_TIMER);
  12985. /* Want to make sure that the reset task doesn't run */
  12986. cancel_work_sync(&tp->reset_task);
  12987. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  12988. tg3_flag_clear(tp, RESTART_TIMER);
  12989. netif_device_detach(netdev);
  12990. /* Clean up software state, even if MMIO is blocked */
  12991. tg3_full_lock(tp, 0);
  12992. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  12993. tg3_full_unlock(tp);
  12994. done:
  12995. if (state == pci_channel_io_perm_failure)
  12996. err = PCI_ERS_RESULT_DISCONNECT;
  12997. else
  12998. pci_disable_device(pdev);
  12999. rtnl_unlock();
  13000. return err;
  13001. }
  13002. /**
  13003. * tg3_io_slot_reset - called after the pci bus has been reset.
  13004. * @pdev: Pointer to PCI device
  13005. *
  13006. * Restart the card from scratch, as if from a cold-boot.
  13007. * At this point, the card has exprienced a hard reset,
  13008. * followed by fixups by BIOS, and has its config space
  13009. * set up identically to what it was at cold boot.
  13010. */
  13011. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13012. {
  13013. struct net_device *netdev = pci_get_drvdata(pdev);
  13014. struct tg3 *tp = netdev_priv(netdev);
  13015. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13016. int err;
  13017. rtnl_lock();
  13018. if (pci_enable_device(pdev)) {
  13019. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13020. goto done;
  13021. }
  13022. pci_set_master(pdev);
  13023. pci_restore_state(pdev);
  13024. pci_save_state(pdev);
  13025. if (!netif_running(netdev)) {
  13026. rc = PCI_ERS_RESULT_RECOVERED;
  13027. goto done;
  13028. }
  13029. err = tg3_power_up(tp);
  13030. if (err) {
  13031. netdev_err(netdev, "Failed to restore register access.\n");
  13032. goto done;
  13033. }
  13034. rc = PCI_ERS_RESULT_RECOVERED;
  13035. done:
  13036. rtnl_unlock();
  13037. return rc;
  13038. }
  13039. /**
  13040. * tg3_io_resume - called when traffic can start flowing again.
  13041. * @pdev: Pointer to PCI device
  13042. *
  13043. * This callback is called when the error recovery driver tells
  13044. * us that its OK to resume normal operation.
  13045. */
  13046. static void tg3_io_resume(struct pci_dev *pdev)
  13047. {
  13048. struct net_device *netdev = pci_get_drvdata(pdev);
  13049. struct tg3 *tp = netdev_priv(netdev);
  13050. int err;
  13051. rtnl_lock();
  13052. if (!netif_running(netdev))
  13053. goto done;
  13054. tg3_full_lock(tp, 0);
  13055. tg3_flag_set(tp, INIT_COMPLETE);
  13056. err = tg3_restart_hw(tp, 1);
  13057. tg3_full_unlock(tp);
  13058. if (err) {
  13059. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13060. goto done;
  13061. }
  13062. netif_device_attach(netdev);
  13063. tp->timer.expires = jiffies + tp->timer_offset;
  13064. add_timer(&tp->timer);
  13065. tg3_netif_start(tp);
  13066. tg3_phy_start(tp);
  13067. done:
  13068. rtnl_unlock();
  13069. }
  13070. static struct pci_error_handlers tg3_err_handler = {
  13071. .error_detected = tg3_io_error_detected,
  13072. .slot_reset = tg3_io_slot_reset,
  13073. .resume = tg3_io_resume
  13074. };
  13075. static struct pci_driver tg3_driver = {
  13076. .name = DRV_MODULE_NAME,
  13077. .id_table = tg3_pci_tbl,
  13078. .probe = tg3_init_one,
  13079. .remove = __devexit_p(tg3_remove_one),
  13080. .err_handler = &tg3_err_handler,
  13081. .driver.pm = TG3_PM_OPS,
  13082. };
  13083. static int __init tg3_init(void)
  13084. {
  13085. return pci_register_driver(&tg3_driver);
  13086. }
  13087. static void __exit tg3_cleanup(void)
  13088. {
  13089. pci_unregister_driver(&tg3_driver);
  13090. }
  13091. module_init(tg3_init);
  13092. module_exit(tg3_cleanup);