intel_hdmi.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <drm/drmP.h>
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_edid.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  38. {
  39. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  40. }
  41. static void
  42. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  43. {
  44. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  45. struct drm_i915_private *dev_priv = dev->dev_private;
  46. uint32_t enabled_bits;
  47. enabled_bits = IS_HASWELL(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  48. WARN(I915_READ(intel_hdmi->sdvox_reg) & enabled_bits,
  49. "HDMI port enabled, expecting disabled\n");
  50. }
  51. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  52. {
  53. struct intel_digital_port *intel_dig_port =
  54. container_of(encoder, struct intel_digital_port, base.base);
  55. return &intel_dig_port->hdmi;
  56. }
  57. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  58. {
  59. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  60. }
  61. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  62. {
  63. uint8_t *data = (uint8_t *)frame;
  64. uint8_t sum = 0;
  65. unsigned i;
  66. frame->checksum = 0;
  67. frame->ecc = 0;
  68. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  69. sum += data[i];
  70. frame->checksum = 0x100 - sum;
  71. }
  72. static u32 g4x_infoframe_index(struct dip_infoframe *frame)
  73. {
  74. switch (frame->type) {
  75. case DIP_TYPE_AVI:
  76. return VIDEO_DIP_SELECT_AVI;
  77. case DIP_TYPE_SPD:
  78. return VIDEO_DIP_SELECT_SPD;
  79. default:
  80. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  81. return 0;
  82. }
  83. }
  84. static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
  85. {
  86. switch (frame->type) {
  87. case DIP_TYPE_AVI:
  88. return VIDEO_DIP_ENABLE_AVI;
  89. case DIP_TYPE_SPD:
  90. return VIDEO_DIP_ENABLE_SPD;
  91. default:
  92. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  93. return 0;
  94. }
  95. }
  96. static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
  97. {
  98. switch (frame->type) {
  99. case DIP_TYPE_AVI:
  100. return VIDEO_DIP_ENABLE_AVI_HSW;
  101. case DIP_TYPE_SPD:
  102. return VIDEO_DIP_ENABLE_SPD_HSW;
  103. default:
  104. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  105. return 0;
  106. }
  107. }
  108. static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
  109. {
  110. switch (frame->type) {
  111. case DIP_TYPE_AVI:
  112. return HSW_TVIDEO_DIP_AVI_DATA(pipe);
  113. case DIP_TYPE_SPD:
  114. return HSW_TVIDEO_DIP_SPD_DATA(pipe);
  115. default:
  116. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  117. return 0;
  118. }
  119. }
  120. static void g4x_write_infoframe(struct drm_encoder *encoder,
  121. struct dip_infoframe *frame)
  122. {
  123. uint32_t *data = (uint32_t *)frame;
  124. struct drm_device *dev = encoder->dev;
  125. struct drm_i915_private *dev_priv = dev->dev_private;
  126. u32 val = I915_READ(VIDEO_DIP_CTL);
  127. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  128. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  129. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  130. val |= g4x_infoframe_index(frame);
  131. val &= ~g4x_infoframe_enable(frame);
  132. I915_WRITE(VIDEO_DIP_CTL, val);
  133. mmiowb();
  134. for (i = 0; i < len; i += 4) {
  135. I915_WRITE(VIDEO_DIP_DATA, *data);
  136. data++;
  137. }
  138. /* Write every possible data byte to force correct ECC calculation. */
  139. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  140. I915_WRITE(VIDEO_DIP_DATA, 0);
  141. mmiowb();
  142. val |= g4x_infoframe_enable(frame);
  143. val &= ~VIDEO_DIP_FREQ_MASK;
  144. val |= VIDEO_DIP_FREQ_VSYNC;
  145. I915_WRITE(VIDEO_DIP_CTL, val);
  146. POSTING_READ(VIDEO_DIP_CTL);
  147. }
  148. static void ibx_write_infoframe(struct drm_encoder *encoder,
  149. struct dip_infoframe *frame)
  150. {
  151. uint32_t *data = (uint32_t *)frame;
  152. struct drm_device *dev = encoder->dev;
  153. struct drm_i915_private *dev_priv = dev->dev_private;
  154. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  155. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  156. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  157. u32 val = I915_READ(reg);
  158. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  159. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  160. val |= g4x_infoframe_index(frame);
  161. val &= ~g4x_infoframe_enable(frame);
  162. I915_WRITE(reg, val);
  163. mmiowb();
  164. for (i = 0; i < len; i += 4) {
  165. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  166. data++;
  167. }
  168. /* Write every possible data byte to force correct ECC calculation. */
  169. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  170. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  171. mmiowb();
  172. val |= g4x_infoframe_enable(frame);
  173. val &= ~VIDEO_DIP_FREQ_MASK;
  174. val |= VIDEO_DIP_FREQ_VSYNC;
  175. I915_WRITE(reg, val);
  176. POSTING_READ(reg);
  177. }
  178. static void cpt_write_infoframe(struct drm_encoder *encoder,
  179. struct dip_infoframe *frame)
  180. {
  181. uint32_t *data = (uint32_t *)frame;
  182. struct drm_device *dev = encoder->dev;
  183. struct drm_i915_private *dev_priv = dev->dev_private;
  184. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  185. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  186. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  187. u32 val = I915_READ(reg);
  188. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  189. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  190. val |= g4x_infoframe_index(frame);
  191. /* The DIP control register spec says that we need to update the AVI
  192. * infoframe without clearing its enable bit */
  193. if (frame->type != DIP_TYPE_AVI)
  194. val &= ~g4x_infoframe_enable(frame);
  195. I915_WRITE(reg, val);
  196. mmiowb();
  197. for (i = 0; i < len; i += 4) {
  198. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  199. data++;
  200. }
  201. /* Write every possible data byte to force correct ECC calculation. */
  202. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  203. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  204. mmiowb();
  205. val |= g4x_infoframe_enable(frame);
  206. val &= ~VIDEO_DIP_FREQ_MASK;
  207. val |= VIDEO_DIP_FREQ_VSYNC;
  208. I915_WRITE(reg, val);
  209. POSTING_READ(reg);
  210. }
  211. static void vlv_write_infoframe(struct drm_encoder *encoder,
  212. struct dip_infoframe *frame)
  213. {
  214. uint32_t *data = (uint32_t *)frame;
  215. struct drm_device *dev = encoder->dev;
  216. struct drm_i915_private *dev_priv = dev->dev_private;
  217. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  218. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  219. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  220. u32 val = I915_READ(reg);
  221. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  222. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  223. val |= g4x_infoframe_index(frame);
  224. val &= ~g4x_infoframe_enable(frame);
  225. I915_WRITE(reg, val);
  226. mmiowb();
  227. for (i = 0; i < len; i += 4) {
  228. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  229. data++;
  230. }
  231. /* Write every possible data byte to force correct ECC calculation. */
  232. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  233. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  234. mmiowb();
  235. val |= g4x_infoframe_enable(frame);
  236. val &= ~VIDEO_DIP_FREQ_MASK;
  237. val |= VIDEO_DIP_FREQ_VSYNC;
  238. I915_WRITE(reg, val);
  239. POSTING_READ(reg);
  240. }
  241. static void hsw_write_infoframe(struct drm_encoder *encoder,
  242. struct dip_infoframe *frame)
  243. {
  244. uint32_t *data = (uint32_t *)frame;
  245. struct drm_device *dev = encoder->dev;
  246. struct drm_i915_private *dev_priv = dev->dev_private;
  247. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  248. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  249. u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
  250. unsigned int i, len = DIP_HEADER_SIZE + frame->len;
  251. u32 val = I915_READ(ctl_reg);
  252. if (data_reg == 0)
  253. return;
  254. val &= ~hsw_infoframe_enable(frame);
  255. I915_WRITE(ctl_reg, val);
  256. mmiowb();
  257. for (i = 0; i < len; i += 4) {
  258. I915_WRITE(data_reg + i, *data);
  259. data++;
  260. }
  261. /* Write every possible data byte to force correct ECC calculation. */
  262. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  263. I915_WRITE(data_reg + i, 0);
  264. mmiowb();
  265. val |= hsw_infoframe_enable(frame);
  266. I915_WRITE(ctl_reg, val);
  267. POSTING_READ(ctl_reg);
  268. }
  269. static void intel_set_infoframe(struct drm_encoder *encoder,
  270. struct dip_infoframe *frame)
  271. {
  272. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  273. intel_dip_infoframe_csum(frame);
  274. intel_hdmi->write_infoframe(encoder, frame);
  275. }
  276. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  277. struct drm_display_mode *adjusted_mode)
  278. {
  279. struct dip_infoframe avi_if = {
  280. .type = DIP_TYPE_AVI,
  281. .ver = DIP_VERSION_AVI,
  282. .len = DIP_LEN_AVI,
  283. };
  284. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  285. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  286. intel_set_infoframe(encoder, &avi_if);
  287. }
  288. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  289. {
  290. struct dip_infoframe spd_if;
  291. memset(&spd_if, 0, sizeof(spd_if));
  292. spd_if.type = DIP_TYPE_SPD;
  293. spd_if.ver = DIP_VERSION_SPD;
  294. spd_if.len = DIP_LEN_SPD;
  295. strcpy(spd_if.body.spd.vn, "Intel");
  296. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  297. spd_if.body.spd.sdi = DIP_SPD_PC;
  298. intel_set_infoframe(encoder, &spd_if);
  299. }
  300. static void g4x_set_infoframes(struct drm_encoder *encoder,
  301. struct drm_display_mode *adjusted_mode)
  302. {
  303. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  304. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  305. u32 reg = VIDEO_DIP_CTL;
  306. u32 val = I915_READ(reg);
  307. u32 port;
  308. assert_hdmi_port_disabled(intel_hdmi);
  309. /* If the registers were not initialized yet, they might be zeroes,
  310. * which means we're selecting the AVI DIP and we're setting its
  311. * frequency to once. This seems to really confuse the HW and make
  312. * things stop working (the register spec says the AVI always needs to
  313. * be sent every VSync). So here we avoid writing to the register more
  314. * than we need and also explicitly select the AVI DIP and explicitly
  315. * set its frequency to every VSync. Avoiding to write it twice seems to
  316. * be enough to solve the problem, but being defensive shouldn't hurt us
  317. * either. */
  318. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  319. if (!intel_hdmi->has_hdmi_sink) {
  320. if (!(val & VIDEO_DIP_ENABLE))
  321. return;
  322. val &= ~VIDEO_DIP_ENABLE;
  323. I915_WRITE(reg, val);
  324. POSTING_READ(reg);
  325. return;
  326. }
  327. switch (intel_hdmi->sdvox_reg) {
  328. case SDVOB:
  329. port = VIDEO_DIP_PORT_B;
  330. break;
  331. case SDVOC:
  332. port = VIDEO_DIP_PORT_C;
  333. break;
  334. default:
  335. BUG();
  336. return;
  337. }
  338. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  339. if (val & VIDEO_DIP_ENABLE) {
  340. val &= ~VIDEO_DIP_ENABLE;
  341. I915_WRITE(reg, val);
  342. POSTING_READ(reg);
  343. }
  344. val &= ~VIDEO_DIP_PORT_MASK;
  345. val |= port;
  346. }
  347. val |= VIDEO_DIP_ENABLE;
  348. val &= ~VIDEO_DIP_ENABLE_VENDOR;
  349. I915_WRITE(reg, val);
  350. POSTING_READ(reg);
  351. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  352. intel_hdmi_set_spd_infoframe(encoder);
  353. }
  354. static void ibx_set_infoframes(struct drm_encoder *encoder,
  355. struct drm_display_mode *adjusted_mode)
  356. {
  357. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  358. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  359. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  360. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  361. u32 val = I915_READ(reg);
  362. u32 port;
  363. assert_hdmi_port_disabled(intel_hdmi);
  364. /* See the big comment in g4x_set_infoframes() */
  365. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  366. if (!intel_hdmi->has_hdmi_sink) {
  367. if (!(val & VIDEO_DIP_ENABLE))
  368. return;
  369. val &= ~VIDEO_DIP_ENABLE;
  370. I915_WRITE(reg, val);
  371. POSTING_READ(reg);
  372. return;
  373. }
  374. switch (intel_hdmi->sdvox_reg) {
  375. case HDMIB:
  376. port = VIDEO_DIP_PORT_B;
  377. break;
  378. case HDMIC:
  379. port = VIDEO_DIP_PORT_C;
  380. break;
  381. case HDMID:
  382. port = VIDEO_DIP_PORT_D;
  383. break;
  384. default:
  385. BUG();
  386. return;
  387. }
  388. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  389. if (val & VIDEO_DIP_ENABLE) {
  390. val &= ~VIDEO_DIP_ENABLE;
  391. I915_WRITE(reg, val);
  392. POSTING_READ(reg);
  393. }
  394. val &= ~VIDEO_DIP_PORT_MASK;
  395. val |= port;
  396. }
  397. val |= VIDEO_DIP_ENABLE;
  398. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  399. VIDEO_DIP_ENABLE_GCP);
  400. I915_WRITE(reg, val);
  401. POSTING_READ(reg);
  402. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  403. intel_hdmi_set_spd_infoframe(encoder);
  404. }
  405. static void cpt_set_infoframes(struct drm_encoder *encoder,
  406. struct drm_display_mode *adjusted_mode)
  407. {
  408. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  409. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  410. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  411. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  412. u32 val = I915_READ(reg);
  413. assert_hdmi_port_disabled(intel_hdmi);
  414. /* See the big comment in g4x_set_infoframes() */
  415. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  416. if (!intel_hdmi->has_hdmi_sink) {
  417. if (!(val & VIDEO_DIP_ENABLE))
  418. return;
  419. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  420. I915_WRITE(reg, val);
  421. POSTING_READ(reg);
  422. return;
  423. }
  424. /* Set both together, unset both together: see the spec. */
  425. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  426. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  427. VIDEO_DIP_ENABLE_GCP);
  428. I915_WRITE(reg, val);
  429. POSTING_READ(reg);
  430. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  431. intel_hdmi_set_spd_infoframe(encoder);
  432. }
  433. static void vlv_set_infoframes(struct drm_encoder *encoder,
  434. struct drm_display_mode *adjusted_mode)
  435. {
  436. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  437. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  438. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  439. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  440. u32 val = I915_READ(reg);
  441. assert_hdmi_port_disabled(intel_hdmi);
  442. /* See the big comment in g4x_set_infoframes() */
  443. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  444. if (!intel_hdmi->has_hdmi_sink) {
  445. if (!(val & VIDEO_DIP_ENABLE))
  446. return;
  447. val &= ~VIDEO_DIP_ENABLE;
  448. I915_WRITE(reg, val);
  449. POSTING_READ(reg);
  450. return;
  451. }
  452. val |= VIDEO_DIP_ENABLE;
  453. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  454. VIDEO_DIP_ENABLE_GCP);
  455. I915_WRITE(reg, val);
  456. POSTING_READ(reg);
  457. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  458. intel_hdmi_set_spd_infoframe(encoder);
  459. }
  460. static void hsw_set_infoframes(struct drm_encoder *encoder,
  461. struct drm_display_mode *adjusted_mode)
  462. {
  463. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  464. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  465. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  466. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  467. u32 val = I915_READ(reg);
  468. assert_hdmi_port_disabled(intel_hdmi);
  469. if (!intel_hdmi->has_hdmi_sink) {
  470. I915_WRITE(reg, 0);
  471. POSTING_READ(reg);
  472. return;
  473. }
  474. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
  475. VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
  476. I915_WRITE(reg, val);
  477. POSTING_READ(reg);
  478. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  479. intel_hdmi_set_spd_infoframe(encoder);
  480. }
  481. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  482. struct drm_display_mode *mode,
  483. struct drm_display_mode *adjusted_mode)
  484. {
  485. struct drm_device *dev = encoder->dev;
  486. struct drm_i915_private *dev_priv = dev->dev_private;
  487. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  488. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  489. u32 sdvox;
  490. sdvox = SDVO_ENCODING_HDMI;
  491. if (!HAS_PCH_SPLIT(dev))
  492. sdvox |= intel_hdmi->color_range;
  493. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  494. sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
  495. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  496. sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
  497. if (intel_crtc->bpp > 24)
  498. sdvox |= COLOR_FORMAT_12bpc;
  499. else
  500. sdvox |= COLOR_FORMAT_8bpc;
  501. /* Required on CPT */
  502. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  503. sdvox |= HDMI_MODE_SELECT;
  504. if (intel_hdmi->has_audio) {
  505. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  506. pipe_name(intel_crtc->pipe));
  507. sdvox |= SDVO_AUDIO_ENABLE;
  508. sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
  509. intel_write_eld(encoder, adjusted_mode);
  510. }
  511. if (HAS_PCH_CPT(dev))
  512. sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  513. else if (intel_crtc->pipe == PIPE_B)
  514. sdvox |= SDVO_PIPE_B_SELECT;
  515. I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
  516. POSTING_READ(intel_hdmi->sdvox_reg);
  517. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  518. }
  519. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  520. enum pipe *pipe)
  521. {
  522. struct drm_device *dev = encoder->base.dev;
  523. struct drm_i915_private *dev_priv = dev->dev_private;
  524. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  525. u32 tmp;
  526. tmp = I915_READ(intel_hdmi->sdvox_reg);
  527. if (!(tmp & SDVO_ENABLE))
  528. return false;
  529. if (HAS_PCH_CPT(dev))
  530. *pipe = PORT_TO_PIPE_CPT(tmp);
  531. else
  532. *pipe = PORT_TO_PIPE(tmp);
  533. return true;
  534. }
  535. static void intel_enable_hdmi(struct intel_encoder *encoder)
  536. {
  537. struct drm_device *dev = encoder->base.dev;
  538. struct drm_i915_private *dev_priv = dev->dev_private;
  539. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  540. u32 temp;
  541. u32 enable_bits = SDVO_ENABLE;
  542. if (intel_hdmi->has_audio)
  543. enable_bits |= SDVO_AUDIO_ENABLE;
  544. temp = I915_READ(intel_hdmi->sdvox_reg);
  545. /* HW workaround for IBX, we need to move the port to transcoder A
  546. * before disabling it. */
  547. if (HAS_PCH_IBX(dev)) {
  548. struct drm_crtc *crtc = encoder->base.crtc;
  549. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  550. /* Restore the transcoder select bit. */
  551. if (pipe == PIPE_B)
  552. enable_bits |= SDVO_PIPE_B_SELECT;
  553. }
  554. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  555. * we do this anyway which shows more stable in testing.
  556. */
  557. if (HAS_PCH_SPLIT(dev)) {
  558. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  559. POSTING_READ(intel_hdmi->sdvox_reg);
  560. }
  561. temp |= enable_bits;
  562. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  563. POSTING_READ(intel_hdmi->sdvox_reg);
  564. /* HW workaround, need to write this twice for issue that may result
  565. * in first write getting masked.
  566. */
  567. if (HAS_PCH_SPLIT(dev)) {
  568. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  569. POSTING_READ(intel_hdmi->sdvox_reg);
  570. }
  571. }
  572. static void intel_disable_hdmi(struct intel_encoder *encoder)
  573. {
  574. struct drm_device *dev = encoder->base.dev;
  575. struct drm_i915_private *dev_priv = dev->dev_private;
  576. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  577. u32 temp;
  578. u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
  579. temp = I915_READ(intel_hdmi->sdvox_reg);
  580. /* HW workaround for IBX, we need to move the port to transcoder A
  581. * before disabling it. */
  582. if (HAS_PCH_IBX(dev)) {
  583. struct drm_crtc *crtc = encoder->base.crtc;
  584. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  585. if (temp & SDVO_PIPE_B_SELECT) {
  586. temp &= ~SDVO_PIPE_B_SELECT;
  587. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  588. POSTING_READ(intel_hdmi->sdvox_reg);
  589. /* Again we need to write this twice. */
  590. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  591. POSTING_READ(intel_hdmi->sdvox_reg);
  592. /* Transcoder selection bits only update
  593. * effectively on vblank. */
  594. if (crtc)
  595. intel_wait_for_vblank(dev, pipe);
  596. else
  597. msleep(50);
  598. }
  599. }
  600. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  601. * we do this anyway which shows more stable in testing.
  602. */
  603. if (HAS_PCH_SPLIT(dev)) {
  604. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  605. POSTING_READ(intel_hdmi->sdvox_reg);
  606. }
  607. temp &= ~enable_bits;
  608. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  609. POSTING_READ(intel_hdmi->sdvox_reg);
  610. /* HW workaround, need to write this twice for issue that may result
  611. * in first write getting masked.
  612. */
  613. if (HAS_PCH_SPLIT(dev)) {
  614. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  615. POSTING_READ(intel_hdmi->sdvox_reg);
  616. }
  617. }
  618. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  619. struct drm_display_mode *mode)
  620. {
  621. if (mode->clock > 165000)
  622. return MODE_CLOCK_HIGH;
  623. if (mode->clock < 20000)
  624. return MODE_CLOCK_LOW;
  625. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  626. return MODE_NO_DBLESCAN;
  627. return MODE_OK;
  628. }
  629. bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  630. const struct drm_display_mode *mode,
  631. struct drm_display_mode *adjusted_mode)
  632. {
  633. return true;
  634. }
  635. static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
  636. {
  637. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  638. struct drm_i915_private *dev_priv = dev->dev_private;
  639. uint32_t bit;
  640. switch (intel_hdmi->sdvox_reg) {
  641. case SDVOB:
  642. bit = HDMIB_HOTPLUG_LIVE_STATUS;
  643. break;
  644. case SDVOC:
  645. bit = HDMIC_HOTPLUG_LIVE_STATUS;
  646. break;
  647. default:
  648. bit = 0;
  649. break;
  650. }
  651. return I915_READ(PORT_HOTPLUG_STAT) & bit;
  652. }
  653. static enum drm_connector_status
  654. intel_hdmi_detect(struct drm_connector *connector, bool force)
  655. {
  656. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  657. struct intel_digital_port *intel_dig_port =
  658. hdmi_to_dig_port(intel_hdmi);
  659. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  660. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  661. struct edid *edid;
  662. enum drm_connector_status status = connector_status_disconnected;
  663. if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
  664. return status;
  665. intel_hdmi->has_hdmi_sink = false;
  666. intel_hdmi->has_audio = false;
  667. edid = drm_get_edid(connector,
  668. intel_gmbus_get_adapter(dev_priv,
  669. intel_hdmi->ddc_bus));
  670. if (edid) {
  671. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  672. status = connector_status_connected;
  673. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  674. intel_hdmi->has_hdmi_sink =
  675. drm_detect_hdmi_monitor(edid);
  676. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  677. }
  678. kfree(edid);
  679. }
  680. if (status == connector_status_connected) {
  681. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  682. intel_hdmi->has_audio =
  683. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  684. intel_encoder->type = INTEL_OUTPUT_HDMI;
  685. }
  686. return status;
  687. }
  688. static int intel_hdmi_get_modes(struct drm_connector *connector)
  689. {
  690. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  691. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  692. /* We should parse the EDID data and find out if it's an HDMI sink so
  693. * we can send audio to it.
  694. */
  695. return intel_ddc_get_modes(connector,
  696. intel_gmbus_get_adapter(dev_priv,
  697. intel_hdmi->ddc_bus));
  698. }
  699. static bool
  700. intel_hdmi_detect_audio(struct drm_connector *connector)
  701. {
  702. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  703. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  704. struct edid *edid;
  705. bool has_audio = false;
  706. edid = drm_get_edid(connector,
  707. intel_gmbus_get_adapter(dev_priv,
  708. intel_hdmi->ddc_bus));
  709. if (edid) {
  710. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  711. has_audio = drm_detect_monitor_audio(edid);
  712. kfree(edid);
  713. }
  714. return has_audio;
  715. }
  716. static int
  717. intel_hdmi_set_property(struct drm_connector *connector,
  718. struct drm_property *property,
  719. uint64_t val)
  720. {
  721. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  722. struct intel_digital_port *intel_dig_port =
  723. hdmi_to_dig_port(intel_hdmi);
  724. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  725. int ret;
  726. ret = drm_object_property_set_value(&connector->base, property, val);
  727. if (ret)
  728. return ret;
  729. if (property == dev_priv->force_audio_property) {
  730. enum hdmi_force_audio i = val;
  731. bool has_audio;
  732. if (i == intel_hdmi->force_audio)
  733. return 0;
  734. intel_hdmi->force_audio = i;
  735. if (i == HDMI_AUDIO_AUTO)
  736. has_audio = intel_hdmi_detect_audio(connector);
  737. else
  738. has_audio = (i == HDMI_AUDIO_ON);
  739. if (i == HDMI_AUDIO_OFF_DVI)
  740. intel_hdmi->has_hdmi_sink = 0;
  741. intel_hdmi->has_audio = has_audio;
  742. goto done;
  743. }
  744. if (property == dev_priv->broadcast_rgb_property) {
  745. if (val == !!intel_hdmi->color_range)
  746. return 0;
  747. intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
  748. goto done;
  749. }
  750. return -EINVAL;
  751. done:
  752. if (intel_dig_port->base.base.crtc) {
  753. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  754. intel_set_mode(crtc, &crtc->mode,
  755. crtc->x, crtc->y, crtc->fb);
  756. }
  757. return 0;
  758. }
  759. static void intel_hdmi_destroy(struct drm_connector *connector)
  760. {
  761. drm_sysfs_connector_remove(connector);
  762. drm_connector_cleanup(connector);
  763. kfree(connector);
  764. }
  765. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  766. .mode_fixup = intel_hdmi_mode_fixup,
  767. .mode_set = intel_hdmi_mode_set,
  768. .disable = intel_encoder_noop,
  769. };
  770. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  771. .dpms = intel_connector_dpms,
  772. .detect = intel_hdmi_detect,
  773. .fill_modes = drm_helper_probe_single_connector_modes,
  774. .set_property = intel_hdmi_set_property,
  775. .destroy = intel_hdmi_destroy,
  776. };
  777. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  778. .get_modes = intel_hdmi_get_modes,
  779. .mode_valid = intel_hdmi_mode_valid,
  780. .best_encoder = intel_best_encoder,
  781. };
  782. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  783. .destroy = intel_encoder_destroy,
  784. };
  785. static void
  786. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  787. {
  788. intel_attach_force_audio_property(connector);
  789. intel_attach_broadcast_rgb_property(connector);
  790. }
  791. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  792. struct intel_connector *intel_connector)
  793. {
  794. struct drm_connector *connector = &intel_connector->base;
  795. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  796. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  797. struct drm_device *dev = intel_encoder->base.dev;
  798. struct drm_i915_private *dev_priv = dev->dev_private;
  799. enum port port = intel_dig_port->port;
  800. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  801. DRM_MODE_CONNECTOR_HDMIA);
  802. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  803. connector->polled = DRM_CONNECTOR_POLL_HPD;
  804. connector->interlace_allowed = 1;
  805. connector->doublescan_allowed = 0;
  806. switch (port) {
  807. case PORT_B:
  808. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  809. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  810. break;
  811. case PORT_C:
  812. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  813. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  814. break;
  815. case PORT_D:
  816. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  817. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  818. break;
  819. case PORT_A:
  820. /* Internal port only for eDP. */
  821. default:
  822. BUG();
  823. }
  824. if (!HAS_PCH_SPLIT(dev)) {
  825. intel_hdmi->write_infoframe = g4x_write_infoframe;
  826. intel_hdmi->set_infoframes = g4x_set_infoframes;
  827. } else if (IS_VALLEYVIEW(dev)) {
  828. intel_hdmi->write_infoframe = vlv_write_infoframe;
  829. intel_hdmi->set_infoframes = vlv_set_infoframes;
  830. } else if (IS_HASWELL(dev)) {
  831. intel_hdmi->write_infoframe = hsw_write_infoframe;
  832. intel_hdmi->set_infoframes = hsw_set_infoframes;
  833. } else if (HAS_PCH_IBX(dev)) {
  834. intel_hdmi->write_infoframe = ibx_write_infoframe;
  835. intel_hdmi->set_infoframes = ibx_set_infoframes;
  836. } else {
  837. intel_hdmi->write_infoframe = cpt_write_infoframe;
  838. intel_hdmi->set_infoframes = cpt_set_infoframes;
  839. }
  840. if (IS_HASWELL(dev))
  841. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  842. else
  843. intel_connector->get_hw_state = intel_connector_get_hw_state;
  844. intel_hdmi_add_properties(intel_hdmi, connector);
  845. intel_connector_attach_encoder(intel_connector, intel_encoder);
  846. drm_sysfs_connector_add(connector);
  847. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  848. * 0xd. Failure to do so will result in spurious interrupts being
  849. * generated on the port when a cable is not attached.
  850. */
  851. if (IS_G4X(dev) && !IS_GM45(dev)) {
  852. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  853. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  854. }
  855. }
  856. void intel_hdmi_init(struct drm_device *dev, int sdvox_reg, enum port port)
  857. {
  858. struct intel_digital_port *intel_dig_port;
  859. struct intel_encoder *intel_encoder;
  860. struct drm_encoder *encoder;
  861. struct intel_connector *intel_connector;
  862. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  863. if (!intel_dig_port)
  864. return;
  865. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  866. if (!intel_connector) {
  867. kfree(intel_dig_port);
  868. return;
  869. }
  870. intel_encoder = &intel_dig_port->base;
  871. encoder = &intel_encoder->base;
  872. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  873. DRM_MODE_ENCODER_TMDS);
  874. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
  875. intel_encoder->enable = intel_enable_hdmi;
  876. intel_encoder->disable = intel_disable_hdmi;
  877. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  878. intel_encoder->type = INTEL_OUTPUT_HDMI;
  879. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  880. intel_encoder->cloneable = false;
  881. intel_dig_port->port = port;
  882. intel_dig_port->hdmi.sdvox_reg = sdvox_reg;
  883. intel_dig_port->dp.output_reg = 0;
  884. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  885. }