intel_ddi.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include "i915_drv.h"
  28. #include "intel_drv.h"
  29. /* HDMI/DVI modes ignore everything but the last 2 items. So we share
  30. * them for both DP and FDI transports, allowing those ports to
  31. * automatically adapt to HDMI connections as well
  32. */
  33. static const u32 hsw_ddi_translations_dp[] = {
  34. 0x00FFFFFF, 0x0006000E, /* DP parameters */
  35. 0x00D75FFF, 0x0005000A,
  36. 0x00C30FFF, 0x00040006,
  37. 0x80AAAFFF, 0x000B0000,
  38. 0x00FFFFFF, 0x0005000A,
  39. 0x00D75FFF, 0x000C0004,
  40. 0x80C30FFF, 0x000B0000,
  41. 0x00FFFFFF, 0x00040006,
  42. 0x80D75FFF, 0x000B0000,
  43. 0x00FFFFFF, 0x00040006 /* HDMI parameters */
  44. };
  45. static const u32 hsw_ddi_translations_fdi[] = {
  46. 0x00FFFFFF, 0x0007000E, /* FDI parameters */
  47. 0x00D75FFF, 0x000F000A,
  48. 0x00C30FFF, 0x00060006,
  49. 0x00AAAFFF, 0x001E0000,
  50. 0x00FFFFFF, 0x000F000A,
  51. 0x00D75FFF, 0x00160004,
  52. 0x00C30FFF, 0x001E0000,
  53. 0x00FFFFFF, 0x00060006,
  54. 0x00D75FFF, 0x001E0000,
  55. 0x00FFFFFF, 0x00040006 /* HDMI parameters */
  56. };
  57. static enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
  58. {
  59. struct drm_encoder *encoder = &intel_encoder->base;
  60. int type = intel_encoder->type;
  61. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
  62. type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
  63. struct intel_digital_port *intel_dig_port =
  64. enc_to_dig_port(encoder);
  65. return intel_dig_port->port;
  66. } else if (type == INTEL_OUTPUT_ANALOG) {
  67. return PORT_E;
  68. } else {
  69. DRM_ERROR("Invalid DDI encoder type %d\n", type);
  70. BUG();
  71. }
  72. }
  73. /* On Haswell, DDI port buffers must be programmed with correct values
  74. * in advance. The buffer values are different for FDI and DP modes,
  75. * but the HDMI/DVI fields are shared among those. So we program the DDI
  76. * in either FDI or DP modes only, as HDMI connections will work with both
  77. * of those
  78. */
  79. void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port, bool use_fdi_mode)
  80. {
  81. struct drm_i915_private *dev_priv = dev->dev_private;
  82. u32 reg;
  83. int i;
  84. const u32 *ddi_translations = ((use_fdi_mode) ?
  85. hsw_ddi_translations_fdi :
  86. hsw_ddi_translations_dp);
  87. DRM_DEBUG_DRIVER("Initializing DDI buffers for port %c in %s mode\n",
  88. port_name(port),
  89. use_fdi_mode ? "FDI" : "DP");
  90. WARN((use_fdi_mode && (port != PORT_E)),
  91. "Programming port %c in FDI mode, this probably will not work.\n",
  92. port_name(port));
  93. for (i=0, reg=DDI_BUF_TRANS(port); i < ARRAY_SIZE(hsw_ddi_translations_fdi); i++) {
  94. I915_WRITE(reg, ddi_translations[i]);
  95. reg += 4;
  96. }
  97. }
  98. /* Program DDI buffers translations for DP. By default, program ports A-D in DP
  99. * mode and port E for FDI.
  100. */
  101. void intel_prepare_ddi(struct drm_device *dev)
  102. {
  103. int port;
  104. if (IS_HASWELL(dev)) {
  105. for (port = PORT_A; port < PORT_E; port++)
  106. intel_prepare_ddi_buffers(dev, port, false);
  107. /* DDI E is the suggested one to work in FDI mode, so program is as such by
  108. * default. It will have to be re-programmed in case a digital DP output
  109. * will be detected on it
  110. */
  111. intel_prepare_ddi_buffers(dev, PORT_E, true);
  112. }
  113. }
  114. static const long hsw_ddi_buf_ctl_values[] = {
  115. DDI_BUF_EMP_400MV_0DB_HSW,
  116. DDI_BUF_EMP_400MV_3_5DB_HSW,
  117. DDI_BUF_EMP_400MV_6DB_HSW,
  118. DDI_BUF_EMP_400MV_9_5DB_HSW,
  119. DDI_BUF_EMP_600MV_0DB_HSW,
  120. DDI_BUF_EMP_600MV_3_5DB_HSW,
  121. DDI_BUF_EMP_600MV_6DB_HSW,
  122. DDI_BUF_EMP_800MV_0DB_HSW,
  123. DDI_BUF_EMP_800MV_3_5DB_HSW
  124. };
  125. /* Starting with Haswell, different DDI ports can work in FDI mode for
  126. * connection to the PCH-located connectors. For this, it is necessary to train
  127. * both the DDI port and PCH receiver for the desired DDI buffer settings.
  128. *
  129. * The recommended port to work in FDI mode is DDI E, which we use here. Also,
  130. * please note that when FDI mode is active on DDI E, it shares 2 lines with
  131. * DDI A (which is used for eDP)
  132. */
  133. void hsw_fdi_link_train(struct drm_crtc *crtc)
  134. {
  135. struct drm_device *dev = crtc->dev;
  136. struct drm_i915_private *dev_priv = dev->dev_private;
  137. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  138. u32 temp, i, rx_ctl_val;
  139. /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
  140. * mode set "sequence for CRT port" document:
  141. * - TP1 to TP2 time with the default value
  142. * - FDI delay to 90h
  143. */
  144. I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
  145. FDI_RX_PWRDN_LANE0_VAL(2) |
  146. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  147. /* Enable the PCH Receiver FDI PLL */
  148. rx_ctl_val = FDI_RX_PLL_ENABLE | FDI_RX_ENHANCE_FRAME_ENABLE |
  149. ((intel_crtc->fdi_lanes - 1) << 19);
  150. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  151. POSTING_READ(_FDI_RXA_CTL);
  152. udelay(220);
  153. /* Switch from Rawclk to PCDclk */
  154. rx_ctl_val |= FDI_PCDCLK;
  155. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  156. /* Configure Port Clock Select */
  157. I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->ddi_pll_sel);
  158. /* Start the training iterating through available voltages and emphasis,
  159. * testing each value twice. */
  160. for (i = 0; i < ARRAY_SIZE(hsw_ddi_buf_ctl_values) * 2; i++) {
  161. /* Configure DP_TP_CTL with auto-training */
  162. I915_WRITE(DP_TP_CTL(PORT_E),
  163. DP_TP_CTL_FDI_AUTOTRAIN |
  164. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  165. DP_TP_CTL_LINK_TRAIN_PAT1 |
  166. DP_TP_CTL_ENABLE);
  167. /* Configure and enable DDI_BUF_CTL for DDI E with next voltage */
  168. I915_WRITE(DDI_BUF_CTL(PORT_E),
  169. DDI_BUF_CTL_ENABLE |
  170. ((intel_crtc->fdi_lanes - 1) << 1) |
  171. hsw_ddi_buf_ctl_values[i / 2]);
  172. POSTING_READ(DDI_BUF_CTL(PORT_E));
  173. udelay(600);
  174. /* Program PCH FDI Receiver TU */
  175. I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
  176. /* Enable PCH FDI Receiver with auto-training */
  177. rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
  178. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  179. POSTING_READ(_FDI_RXA_CTL);
  180. /* Wait for FDI receiver lane calibration */
  181. udelay(30);
  182. /* Unset FDI_RX_MISC pwrdn lanes */
  183. temp = I915_READ(_FDI_RXA_MISC);
  184. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  185. I915_WRITE(_FDI_RXA_MISC, temp);
  186. POSTING_READ(_FDI_RXA_MISC);
  187. /* Wait for FDI auto training time */
  188. udelay(5);
  189. temp = I915_READ(DP_TP_STATUS(PORT_E));
  190. if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
  191. DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
  192. /* Enable normal pixel sending for FDI */
  193. I915_WRITE(DP_TP_CTL(PORT_E),
  194. DP_TP_CTL_FDI_AUTOTRAIN |
  195. DP_TP_CTL_LINK_TRAIN_NORMAL |
  196. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  197. DP_TP_CTL_ENABLE);
  198. return;
  199. }
  200. /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
  201. I915_WRITE(DP_TP_CTL(PORT_E),
  202. I915_READ(DP_TP_CTL(PORT_E)) & ~DP_TP_CTL_ENABLE);
  203. rx_ctl_val &= ~FDI_RX_ENABLE;
  204. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  205. /* Reset FDI_RX_MISC pwrdn lanes */
  206. temp = I915_READ(_FDI_RXA_MISC);
  207. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  208. temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  209. I915_WRITE(_FDI_RXA_MISC, temp);
  210. }
  211. DRM_ERROR("FDI link training failed!\n");
  212. }
  213. /* WRPLL clock dividers */
  214. struct wrpll_tmds_clock {
  215. u32 clock;
  216. u16 p; /* Post divider */
  217. u16 n2; /* Feedback divider */
  218. u16 r2; /* Reference divider */
  219. };
  220. /* Table of matching values for WRPLL clocks programming for each frequency.
  221. * The code assumes this table is sorted. */
  222. static const struct wrpll_tmds_clock wrpll_tmds_clock_table[] = {
  223. {19750, 38, 25, 18},
  224. {20000, 48, 32, 18},
  225. {21000, 36, 21, 15},
  226. {21912, 42, 29, 17},
  227. {22000, 36, 22, 15},
  228. {23000, 36, 23, 15},
  229. {23500, 40, 40, 23},
  230. {23750, 26, 16, 14},
  231. {24000, 36, 24, 15},
  232. {25000, 36, 25, 15},
  233. {25175, 26, 40, 33},
  234. {25200, 30, 21, 15},
  235. {26000, 36, 26, 15},
  236. {27000, 30, 21, 14},
  237. {27027, 18, 100, 111},
  238. {27500, 30, 29, 19},
  239. {28000, 34, 30, 17},
  240. {28320, 26, 30, 22},
  241. {28322, 32, 42, 25},
  242. {28750, 24, 23, 18},
  243. {29000, 30, 29, 18},
  244. {29750, 32, 30, 17},
  245. {30000, 30, 25, 15},
  246. {30750, 30, 41, 24},
  247. {31000, 30, 31, 18},
  248. {31500, 30, 28, 16},
  249. {32000, 30, 32, 18},
  250. {32500, 28, 32, 19},
  251. {33000, 24, 22, 15},
  252. {34000, 28, 30, 17},
  253. {35000, 26, 32, 19},
  254. {35500, 24, 30, 19},
  255. {36000, 26, 26, 15},
  256. {36750, 26, 46, 26},
  257. {37000, 24, 23, 14},
  258. {37762, 22, 40, 26},
  259. {37800, 20, 21, 15},
  260. {38000, 24, 27, 16},
  261. {38250, 24, 34, 20},
  262. {39000, 24, 26, 15},
  263. {40000, 24, 32, 18},
  264. {40500, 20, 21, 14},
  265. {40541, 22, 147, 89},
  266. {40750, 18, 19, 14},
  267. {41000, 16, 17, 14},
  268. {41500, 22, 44, 26},
  269. {41540, 22, 44, 26},
  270. {42000, 18, 21, 15},
  271. {42500, 22, 45, 26},
  272. {43000, 20, 43, 27},
  273. {43163, 20, 24, 15},
  274. {44000, 18, 22, 15},
  275. {44900, 20, 108, 65},
  276. {45000, 20, 25, 15},
  277. {45250, 20, 52, 31},
  278. {46000, 18, 23, 15},
  279. {46750, 20, 45, 26},
  280. {47000, 20, 40, 23},
  281. {48000, 18, 24, 15},
  282. {49000, 18, 49, 30},
  283. {49500, 16, 22, 15},
  284. {50000, 18, 25, 15},
  285. {50500, 18, 32, 19},
  286. {51000, 18, 34, 20},
  287. {52000, 18, 26, 15},
  288. {52406, 14, 34, 25},
  289. {53000, 16, 22, 14},
  290. {54000, 16, 24, 15},
  291. {54054, 16, 173, 108},
  292. {54500, 14, 24, 17},
  293. {55000, 12, 22, 18},
  294. {56000, 14, 45, 31},
  295. {56250, 16, 25, 15},
  296. {56750, 14, 25, 17},
  297. {57000, 16, 27, 16},
  298. {58000, 16, 43, 25},
  299. {58250, 16, 38, 22},
  300. {58750, 16, 40, 23},
  301. {59000, 14, 26, 17},
  302. {59341, 14, 40, 26},
  303. {59400, 16, 44, 25},
  304. {60000, 16, 32, 18},
  305. {60500, 12, 39, 29},
  306. {61000, 14, 49, 31},
  307. {62000, 14, 37, 23},
  308. {62250, 14, 42, 26},
  309. {63000, 12, 21, 15},
  310. {63500, 14, 28, 17},
  311. {64000, 12, 27, 19},
  312. {65000, 14, 32, 19},
  313. {65250, 12, 29, 20},
  314. {65500, 12, 32, 22},
  315. {66000, 12, 22, 15},
  316. {66667, 14, 38, 22},
  317. {66750, 10, 21, 17},
  318. {67000, 14, 33, 19},
  319. {67750, 14, 58, 33},
  320. {68000, 14, 30, 17},
  321. {68179, 14, 46, 26},
  322. {68250, 14, 46, 26},
  323. {69000, 12, 23, 15},
  324. {70000, 12, 28, 18},
  325. {71000, 12, 30, 19},
  326. {72000, 12, 24, 15},
  327. {73000, 10, 23, 17},
  328. {74000, 12, 23, 14},
  329. {74176, 8, 100, 91},
  330. {74250, 10, 22, 16},
  331. {74481, 12, 43, 26},
  332. {74500, 10, 29, 21},
  333. {75000, 12, 25, 15},
  334. {75250, 10, 39, 28},
  335. {76000, 12, 27, 16},
  336. {77000, 12, 53, 31},
  337. {78000, 12, 26, 15},
  338. {78750, 12, 28, 16},
  339. {79000, 10, 38, 26},
  340. {79500, 10, 28, 19},
  341. {80000, 12, 32, 18},
  342. {81000, 10, 21, 14},
  343. {81081, 6, 100, 111},
  344. {81624, 8, 29, 24},
  345. {82000, 8, 17, 14},
  346. {83000, 10, 40, 26},
  347. {83950, 10, 28, 18},
  348. {84000, 10, 28, 18},
  349. {84750, 6, 16, 17},
  350. {85000, 6, 17, 18},
  351. {85250, 10, 30, 19},
  352. {85750, 10, 27, 17},
  353. {86000, 10, 43, 27},
  354. {87000, 10, 29, 18},
  355. {88000, 10, 44, 27},
  356. {88500, 10, 41, 25},
  357. {89000, 10, 28, 17},
  358. {89012, 6, 90, 91},
  359. {89100, 10, 33, 20},
  360. {90000, 10, 25, 15},
  361. {91000, 10, 32, 19},
  362. {92000, 10, 46, 27},
  363. {93000, 10, 31, 18},
  364. {94000, 10, 40, 23},
  365. {94500, 10, 28, 16},
  366. {95000, 10, 44, 25},
  367. {95654, 10, 39, 22},
  368. {95750, 10, 39, 22},
  369. {96000, 10, 32, 18},
  370. {97000, 8, 23, 16},
  371. {97750, 8, 42, 29},
  372. {98000, 8, 45, 31},
  373. {99000, 8, 22, 15},
  374. {99750, 8, 34, 23},
  375. {100000, 6, 20, 18},
  376. {100500, 6, 19, 17},
  377. {101000, 6, 37, 33},
  378. {101250, 8, 21, 14},
  379. {102000, 6, 17, 15},
  380. {102250, 6, 25, 22},
  381. {103000, 8, 29, 19},
  382. {104000, 8, 37, 24},
  383. {105000, 8, 28, 18},
  384. {106000, 8, 22, 14},
  385. {107000, 8, 46, 29},
  386. {107214, 8, 27, 17},
  387. {108000, 8, 24, 15},
  388. {108108, 8, 173, 108},
  389. {109000, 6, 23, 19},
  390. {110000, 6, 22, 18},
  391. {110013, 6, 22, 18},
  392. {110250, 8, 49, 30},
  393. {110500, 8, 36, 22},
  394. {111000, 8, 23, 14},
  395. {111264, 8, 150, 91},
  396. {111375, 8, 33, 20},
  397. {112000, 8, 63, 38},
  398. {112500, 8, 25, 15},
  399. {113100, 8, 57, 34},
  400. {113309, 8, 42, 25},
  401. {114000, 8, 27, 16},
  402. {115000, 6, 23, 18},
  403. {116000, 8, 43, 25},
  404. {117000, 8, 26, 15},
  405. {117500, 8, 40, 23},
  406. {118000, 6, 38, 29},
  407. {119000, 8, 30, 17},
  408. {119500, 8, 46, 26},
  409. {119651, 8, 39, 22},
  410. {120000, 8, 32, 18},
  411. {121000, 6, 39, 29},
  412. {121250, 6, 31, 23},
  413. {121750, 6, 23, 17},
  414. {122000, 6, 42, 31},
  415. {122614, 6, 30, 22},
  416. {123000, 6, 41, 30},
  417. {123379, 6, 37, 27},
  418. {124000, 6, 51, 37},
  419. {125000, 6, 25, 18},
  420. {125250, 4, 13, 14},
  421. {125750, 4, 27, 29},
  422. {126000, 6, 21, 15},
  423. {127000, 6, 24, 17},
  424. {127250, 6, 41, 29},
  425. {128000, 6, 27, 19},
  426. {129000, 6, 43, 30},
  427. {129859, 4, 25, 26},
  428. {130000, 6, 26, 18},
  429. {130250, 6, 42, 29},
  430. {131000, 6, 32, 22},
  431. {131500, 6, 38, 26},
  432. {131850, 6, 41, 28},
  433. {132000, 6, 22, 15},
  434. {132750, 6, 28, 19},
  435. {133000, 6, 34, 23},
  436. {133330, 6, 37, 25},
  437. {134000, 6, 61, 41},
  438. {135000, 6, 21, 14},
  439. {135250, 6, 167, 111},
  440. {136000, 6, 62, 41},
  441. {137000, 6, 35, 23},
  442. {138000, 6, 23, 15},
  443. {138500, 6, 40, 26},
  444. {138750, 6, 37, 24},
  445. {139000, 6, 34, 22},
  446. {139050, 6, 34, 22},
  447. {139054, 6, 34, 22},
  448. {140000, 6, 28, 18},
  449. {141000, 6, 36, 23},
  450. {141500, 6, 22, 14},
  451. {142000, 6, 30, 19},
  452. {143000, 6, 27, 17},
  453. {143472, 4, 17, 16},
  454. {144000, 6, 24, 15},
  455. {145000, 6, 29, 18},
  456. {146000, 6, 47, 29},
  457. {146250, 6, 26, 16},
  458. {147000, 6, 49, 30},
  459. {147891, 6, 23, 14},
  460. {148000, 6, 23, 14},
  461. {148250, 6, 28, 17},
  462. {148352, 4, 100, 91},
  463. {148500, 6, 33, 20},
  464. {149000, 6, 48, 29},
  465. {150000, 6, 25, 15},
  466. {151000, 4, 19, 17},
  467. {152000, 6, 27, 16},
  468. {152280, 6, 44, 26},
  469. {153000, 6, 34, 20},
  470. {154000, 6, 53, 31},
  471. {155000, 6, 31, 18},
  472. {155250, 6, 50, 29},
  473. {155750, 6, 45, 26},
  474. {156000, 6, 26, 15},
  475. {157000, 6, 61, 35},
  476. {157500, 6, 28, 16},
  477. {158000, 6, 65, 37},
  478. {158250, 6, 44, 25},
  479. {159000, 6, 53, 30},
  480. {159500, 6, 39, 22},
  481. {160000, 6, 32, 18},
  482. {161000, 4, 31, 26},
  483. {162000, 4, 18, 15},
  484. {162162, 4, 131, 109},
  485. {162500, 4, 53, 44},
  486. {163000, 4, 29, 24},
  487. {164000, 4, 17, 14},
  488. {165000, 4, 22, 18},
  489. {166000, 4, 32, 26},
  490. {167000, 4, 26, 21},
  491. {168000, 4, 46, 37},
  492. {169000, 4, 104, 83},
  493. {169128, 4, 64, 51},
  494. {169500, 4, 39, 31},
  495. {170000, 4, 34, 27},
  496. {171000, 4, 19, 15},
  497. {172000, 4, 51, 40},
  498. {172750, 4, 32, 25},
  499. {172800, 4, 32, 25},
  500. {173000, 4, 41, 32},
  501. {174000, 4, 49, 38},
  502. {174787, 4, 22, 17},
  503. {175000, 4, 35, 27},
  504. {176000, 4, 30, 23},
  505. {177000, 4, 38, 29},
  506. {178000, 4, 29, 22},
  507. {178500, 4, 37, 28},
  508. {179000, 4, 53, 40},
  509. {179500, 4, 73, 55},
  510. {180000, 4, 20, 15},
  511. {181000, 4, 55, 41},
  512. {182000, 4, 31, 23},
  513. {183000, 4, 42, 31},
  514. {184000, 4, 30, 22},
  515. {184750, 4, 26, 19},
  516. {185000, 4, 37, 27},
  517. {186000, 4, 51, 37},
  518. {187000, 4, 36, 26},
  519. {188000, 4, 32, 23},
  520. {189000, 4, 21, 15},
  521. {190000, 4, 38, 27},
  522. {190960, 4, 41, 29},
  523. {191000, 4, 41, 29},
  524. {192000, 4, 27, 19},
  525. {192250, 4, 37, 26},
  526. {193000, 4, 20, 14},
  527. {193250, 4, 53, 37},
  528. {194000, 4, 23, 16},
  529. {194208, 4, 23, 16},
  530. {195000, 4, 26, 18},
  531. {196000, 4, 45, 31},
  532. {197000, 4, 35, 24},
  533. {197750, 4, 41, 28},
  534. {198000, 4, 22, 15},
  535. {198500, 4, 25, 17},
  536. {199000, 4, 28, 19},
  537. {200000, 4, 37, 25},
  538. {201000, 4, 61, 41},
  539. {202000, 4, 112, 75},
  540. {202500, 4, 21, 14},
  541. {203000, 4, 146, 97},
  542. {204000, 4, 62, 41},
  543. {204750, 4, 44, 29},
  544. {205000, 4, 38, 25},
  545. {206000, 4, 29, 19},
  546. {207000, 4, 23, 15},
  547. {207500, 4, 40, 26},
  548. {208000, 4, 37, 24},
  549. {208900, 4, 48, 31},
  550. {209000, 4, 48, 31},
  551. {209250, 4, 31, 20},
  552. {210000, 4, 28, 18},
  553. {211000, 4, 25, 16},
  554. {212000, 4, 22, 14},
  555. {213000, 4, 30, 19},
  556. {213750, 4, 38, 24},
  557. {214000, 4, 46, 29},
  558. {214750, 4, 35, 22},
  559. {215000, 4, 43, 27},
  560. {216000, 4, 24, 15},
  561. {217000, 4, 37, 23},
  562. {218000, 4, 42, 26},
  563. {218250, 4, 42, 26},
  564. {218750, 4, 34, 21},
  565. {219000, 4, 47, 29},
  566. {220000, 4, 44, 27},
  567. {220640, 4, 49, 30},
  568. {220750, 4, 36, 22},
  569. {221000, 4, 36, 22},
  570. {222000, 4, 23, 14},
  571. {222525, 4, 28, 17},
  572. {222750, 4, 33, 20},
  573. {227000, 4, 37, 22},
  574. {230250, 4, 29, 17},
  575. {233500, 4, 38, 22},
  576. {235000, 4, 40, 23},
  577. {238000, 4, 30, 17},
  578. {241500, 2, 17, 19},
  579. {245250, 2, 20, 22},
  580. {247750, 2, 22, 24},
  581. {253250, 2, 15, 16},
  582. {256250, 2, 18, 19},
  583. {262500, 2, 31, 32},
  584. {267250, 2, 66, 67},
  585. {268500, 2, 94, 95},
  586. {270000, 2, 14, 14},
  587. {272500, 2, 77, 76},
  588. {273750, 2, 57, 56},
  589. {280750, 2, 24, 23},
  590. {281250, 2, 23, 22},
  591. {286000, 2, 17, 16},
  592. {291750, 2, 26, 24},
  593. {296703, 2, 56, 51},
  594. {297000, 2, 22, 20},
  595. {298000, 2, 21, 19},
  596. };
  597. static void intel_ddi_mode_set(struct drm_encoder *encoder,
  598. struct drm_display_mode *mode,
  599. struct drm_display_mode *adjusted_mode)
  600. {
  601. struct drm_crtc *crtc = encoder->crtc;
  602. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  603. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  604. int port = intel_ddi_get_encoder_port(intel_encoder);
  605. int pipe = intel_crtc->pipe;
  606. int type = intel_encoder->type;
  607. DRM_DEBUG_KMS("Preparing DDI mode for Haswell on port %c, pipe %c\n",
  608. port_name(port), pipe_name(pipe));
  609. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  610. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  611. intel_dp->DP = DDI_BUF_CTL_ENABLE | DDI_BUF_EMP_400MV_0DB_HSW;
  612. switch (intel_dp->lane_count) {
  613. case 1:
  614. intel_dp->DP |= DDI_PORT_WIDTH_X1;
  615. break;
  616. case 2:
  617. intel_dp->DP |= DDI_PORT_WIDTH_X2;
  618. break;
  619. case 4:
  620. intel_dp->DP |= DDI_PORT_WIDTH_X4;
  621. break;
  622. default:
  623. intel_dp->DP |= DDI_PORT_WIDTH_X4;
  624. WARN(1, "Unexpected DP lane count %d\n",
  625. intel_dp->lane_count);
  626. break;
  627. }
  628. if (intel_dp->has_audio) {
  629. DRM_DEBUG_DRIVER("DP audio on pipe %c on DDI\n",
  630. pipe_name(intel_crtc->pipe));
  631. /* write eld */
  632. DRM_DEBUG_DRIVER("DP audio: write eld information\n");
  633. intel_write_eld(encoder, adjusted_mode);
  634. }
  635. intel_dp_init_link_config(intel_dp);
  636. } else if (type == INTEL_OUTPUT_HDMI) {
  637. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  638. if (intel_hdmi->has_audio) {
  639. /* Proper support for digital audio needs a new logic
  640. * and a new set of registers, so we leave it for future
  641. * patch bombing.
  642. */
  643. DRM_DEBUG_DRIVER("HDMI audio on pipe %c on DDI\n",
  644. pipe_name(intel_crtc->pipe));
  645. /* write eld */
  646. DRM_DEBUG_DRIVER("HDMI audio: write eld information\n");
  647. intel_write_eld(encoder, adjusted_mode);
  648. }
  649. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  650. }
  651. }
  652. static struct intel_encoder *
  653. intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
  654. {
  655. struct drm_device *dev = crtc->dev;
  656. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  657. struct intel_encoder *intel_encoder, *ret = NULL;
  658. int num_encoders = 0;
  659. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  660. ret = intel_encoder;
  661. num_encoders++;
  662. }
  663. if (num_encoders != 1)
  664. WARN(1, "%d encoders on crtc for pipe %d\n", num_encoders,
  665. intel_crtc->pipe);
  666. BUG_ON(ret == NULL);
  667. return ret;
  668. }
  669. void intel_ddi_put_crtc_pll(struct drm_crtc *crtc)
  670. {
  671. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  672. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  673. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  674. uint32_t val;
  675. switch (intel_crtc->ddi_pll_sel) {
  676. case PORT_CLK_SEL_SPLL:
  677. plls->spll_refcount--;
  678. if (plls->spll_refcount == 0) {
  679. DRM_DEBUG_KMS("Disabling SPLL\n");
  680. val = I915_READ(SPLL_CTL);
  681. WARN_ON(!(val & SPLL_PLL_ENABLE));
  682. I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
  683. POSTING_READ(SPLL_CTL);
  684. }
  685. break;
  686. case PORT_CLK_SEL_WRPLL1:
  687. plls->wrpll1_refcount--;
  688. if (plls->wrpll1_refcount == 0) {
  689. DRM_DEBUG_KMS("Disabling WRPLL 1\n");
  690. val = I915_READ(WRPLL_CTL1);
  691. WARN_ON(!(val & WRPLL_PLL_ENABLE));
  692. I915_WRITE(WRPLL_CTL1, val & ~WRPLL_PLL_ENABLE);
  693. POSTING_READ(WRPLL_CTL1);
  694. }
  695. break;
  696. case PORT_CLK_SEL_WRPLL2:
  697. plls->wrpll2_refcount--;
  698. if (plls->wrpll2_refcount == 0) {
  699. DRM_DEBUG_KMS("Disabling WRPLL 2\n");
  700. val = I915_READ(WRPLL_CTL2);
  701. WARN_ON(!(val & WRPLL_PLL_ENABLE));
  702. I915_WRITE(WRPLL_CTL2, val & ~WRPLL_PLL_ENABLE);
  703. POSTING_READ(WRPLL_CTL2);
  704. }
  705. break;
  706. }
  707. WARN(plls->spll_refcount < 0, "Invalid SPLL refcount\n");
  708. WARN(plls->wrpll1_refcount < 0, "Invalid WRPLL1 refcount\n");
  709. WARN(plls->wrpll2_refcount < 0, "Invalid WRPLL2 refcount\n");
  710. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_NONE;
  711. }
  712. static void intel_ddi_calculate_wrpll(int clock, int *p, int *n2, int *r2)
  713. {
  714. u32 i;
  715. for (i = 0; i < ARRAY_SIZE(wrpll_tmds_clock_table); i++)
  716. if (clock <= wrpll_tmds_clock_table[i].clock)
  717. break;
  718. if (i == ARRAY_SIZE(wrpll_tmds_clock_table))
  719. i--;
  720. *p = wrpll_tmds_clock_table[i].p;
  721. *n2 = wrpll_tmds_clock_table[i].n2;
  722. *r2 = wrpll_tmds_clock_table[i].r2;
  723. if (wrpll_tmds_clock_table[i].clock != clock)
  724. DRM_INFO("WRPLL: using settings for %dKHz on %dKHz mode\n",
  725. wrpll_tmds_clock_table[i].clock, clock);
  726. DRM_DEBUG_KMS("WRPLL: %dKHz refresh rate with p=%d, n2=%d r2=%d\n",
  727. clock, *p, *n2, *r2);
  728. }
  729. bool intel_ddi_pll_mode_set(struct drm_crtc *crtc, int clock)
  730. {
  731. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  732. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  733. struct drm_encoder *encoder = &intel_encoder->base;
  734. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  735. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  736. int type = intel_encoder->type;
  737. enum pipe pipe = intel_crtc->pipe;
  738. uint32_t reg, val;
  739. /* TODO: reuse PLLs when possible (compare values) */
  740. intel_ddi_put_crtc_pll(crtc);
  741. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  742. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  743. switch (intel_dp->link_bw) {
  744. case DP_LINK_BW_1_62:
  745. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
  746. break;
  747. case DP_LINK_BW_2_7:
  748. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
  749. break;
  750. case DP_LINK_BW_5_4:
  751. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
  752. break;
  753. default:
  754. DRM_ERROR("Link bandwidth %d unsupported\n",
  755. intel_dp->link_bw);
  756. return false;
  757. }
  758. /* We don't need to turn any PLL on because we'll use LCPLL. */
  759. return true;
  760. } else if (type == INTEL_OUTPUT_HDMI) {
  761. int p, n2, r2;
  762. if (plls->wrpll1_refcount == 0) {
  763. DRM_DEBUG_KMS("Using WRPLL 1 on pipe %c\n",
  764. pipe_name(pipe));
  765. plls->wrpll1_refcount++;
  766. reg = WRPLL_CTL1;
  767. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL1;
  768. } else if (plls->wrpll2_refcount == 0) {
  769. DRM_DEBUG_KMS("Using WRPLL 2 on pipe %c\n",
  770. pipe_name(pipe));
  771. plls->wrpll2_refcount++;
  772. reg = WRPLL_CTL2;
  773. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL2;
  774. } else {
  775. DRM_ERROR("No WRPLLs available!\n");
  776. return false;
  777. }
  778. WARN(I915_READ(reg) & WRPLL_PLL_ENABLE,
  779. "WRPLL already enabled\n");
  780. intel_ddi_calculate_wrpll(clock, &p, &n2, &r2);
  781. val = WRPLL_PLL_ENABLE | WRPLL_PLL_SELECT_LCPLL_2700 |
  782. WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
  783. WRPLL_DIVIDER_POST(p);
  784. } else if (type == INTEL_OUTPUT_ANALOG) {
  785. if (plls->spll_refcount == 0) {
  786. DRM_DEBUG_KMS("Using SPLL on pipe %c\n",
  787. pipe_name(pipe));
  788. plls->spll_refcount++;
  789. reg = SPLL_CTL;
  790. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_SPLL;
  791. }
  792. WARN(I915_READ(reg) & SPLL_PLL_ENABLE,
  793. "SPLL already enabled\n");
  794. val = SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC;
  795. } else {
  796. WARN(1, "Invalid DDI encoder type %d\n", type);
  797. return false;
  798. }
  799. I915_WRITE(reg, val);
  800. udelay(20);
  801. return true;
  802. }
  803. void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
  804. {
  805. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  806. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  807. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  808. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  809. int type = intel_encoder->type;
  810. uint32_t temp;
  811. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  812. temp = TRANS_MSA_SYNC_CLK;
  813. switch (intel_crtc->bpp) {
  814. case 18:
  815. temp |= TRANS_MSA_6_BPC;
  816. break;
  817. case 24:
  818. temp |= TRANS_MSA_8_BPC;
  819. break;
  820. case 30:
  821. temp |= TRANS_MSA_10_BPC;
  822. break;
  823. case 36:
  824. temp |= TRANS_MSA_12_BPC;
  825. break;
  826. default:
  827. temp |= TRANS_MSA_8_BPC;
  828. WARN(1, "%d bpp unsupported by DDI function\n",
  829. intel_crtc->bpp);
  830. }
  831. I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
  832. }
  833. }
  834. void intel_ddi_enable_pipe_func(struct drm_crtc *crtc)
  835. {
  836. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  837. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  838. struct drm_encoder *encoder = &intel_encoder->base;
  839. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  840. enum pipe pipe = intel_crtc->pipe;
  841. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  842. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  843. int type = intel_encoder->type;
  844. uint32_t temp;
  845. /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
  846. temp = TRANS_DDI_FUNC_ENABLE;
  847. temp |= TRANS_DDI_SELECT_PORT(port);
  848. switch (intel_crtc->bpp) {
  849. case 18:
  850. temp |= TRANS_DDI_BPC_6;
  851. break;
  852. case 24:
  853. temp |= TRANS_DDI_BPC_8;
  854. break;
  855. case 30:
  856. temp |= TRANS_DDI_BPC_10;
  857. break;
  858. case 36:
  859. temp |= TRANS_DDI_BPC_12;
  860. break;
  861. default:
  862. WARN(1, "%d bpp unsupported by transcoder DDI function\n",
  863. intel_crtc->bpp);
  864. }
  865. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  866. temp |= TRANS_DDI_PVSYNC;
  867. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  868. temp |= TRANS_DDI_PHSYNC;
  869. if (cpu_transcoder == TRANSCODER_EDP) {
  870. switch (pipe) {
  871. case PIPE_A:
  872. temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
  873. break;
  874. case PIPE_B:
  875. temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
  876. break;
  877. case PIPE_C:
  878. temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
  879. break;
  880. default:
  881. BUG();
  882. break;
  883. }
  884. }
  885. if (type == INTEL_OUTPUT_HDMI) {
  886. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  887. if (intel_hdmi->has_hdmi_sink)
  888. temp |= TRANS_DDI_MODE_SELECT_HDMI;
  889. else
  890. temp |= TRANS_DDI_MODE_SELECT_DVI;
  891. } else if (type == INTEL_OUTPUT_ANALOG) {
  892. temp |= TRANS_DDI_MODE_SELECT_FDI;
  893. temp |= (intel_crtc->fdi_lanes - 1) << 1;
  894. } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
  895. type == INTEL_OUTPUT_EDP) {
  896. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  897. temp |= TRANS_DDI_MODE_SELECT_DP_SST;
  898. switch (intel_dp->lane_count) {
  899. case 1:
  900. temp |= TRANS_DDI_PORT_WIDTH_X1;
  901. break;
  902. case 2:
  903. temp |= TRANS_DDI_PORT_WIDTH_X2;
  904. break;
  905. case 4:
  906. temp |= TRANS_DDI_PORT_WIDTH_X4;
  907. break;
  908. default:
  909. temp |= TRANS_DDI_PORT_WIDTH_X4;
  910. WARN(1, "Unsupported lane count %d\n",
  911. intel_dp->lane_count);
  912. }
  913. } else {
  914. WARN(1, "Invalid encoder type %d for pipe %d\n",
  915. intel_encoder->type, pipe);
  916. }
  917. I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
  918. }
  919. void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
  920. enum transcoder cpu_transcoder)
  921. {
  922. uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  923. uint32_t val = I915_READ(reg);
  924. val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK);
  925. val |= TRANS_DDI_PORT_NONE;
  926. I915_WRITE(reg, val);
  927. }
  928. bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
  929. {
  930. struct drm_device *dev = intel_connector->base.dev;
  931. struct drm_i915_private *dev_priv = dev->dev_private;
  932. struct intel_encoder *intel_encoder = intel_connector->encoder;
  933. int type = intel_connector->base.connector_type;
  934. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  935. enum pipe pipe = 0;
  936. enum transcoder cpu_transcoder;
  937. uint32_t tmp;
  938. if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
  939. return false;
  940. if (port == PORT_A)
  941. cpu_transcoder = TRANSCODER_EDP;
  942. else
  943. cpu_transcoder = pipe;
  944. tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  945. switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
  946. case TRANS_DDI_MODE_SELECT_HDMI:
  947. case TRANS_DDI_MODE_SELECT_DVI:
  948. return (type == DRM_MODE_CONNECTOR_HDMIA);
  949. case TRANS_DDI_MODE_SELECT_DP_SST:
  950. if (type == DRM_MODE_CONNECTOR_eDP)
  951. return true;
  952. case TRANS_DDI_MODE_SELECT_DP_MST:
  953. return (type == DRM_MODE_CONNECTOR_DisplayPort);
  954. case TRANS_DDI_MODE_SELECT_FDI:
  955. return (type == DRM_MODE_CONNECTOR_VGA);
  956. default:
  957. return false;
  958. }
  959. }
  960. bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
  961. enum pipe *pipe)
  962. {
  963. struct drm_device *dev = encoder->base.dev;
  964. struct drm_i915_private *dev_priv = dev->dev_private;
  965. enum port port = intel_ddi_get_encoder_port(encoder);
  966. u32 tmp;
  967. int i;
  968. tmp = I915_READ(DDI_BUF_CTL(port));
  969. if (!(tmp & DDI_BUF_CTL_ENABLE))
  970. return false;
  971. if (port == PORT_A) {
  972. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  973. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  974. case TRANS_DDI_EDP_INPUT_A_ON:
  975. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  976. *pipe = PIPE_A;
  977. break;
  978. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  979. *pipe = PIPE_B;
  980. break;
  981. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  982. *pipe = PIPE_C;
  983. break;
  984. }
  985. return true;
  986. } else {
  987. for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
  988. tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
  989. if ((tmp & TRANS_DDI_PORT_MASK)
  990. == TRANS_DDI_SELECT_PORT(port)) {
  991. *pipe = i;
  992. return true;
  993. }
  994. }
  995. }
  996. DRM_DEBUG_KMS("No pipe for ddi port %i found\n", port);
  997. return true;
  998. }
  999. static uint32_t intel_ddi_get_crtc_pll(struct drm_i915_private *dev_priv,
  1000. enum pipe pipe)
  1001. {
  1002. uint32_t temp, ret;
  1003. enum port port;
  1004. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1005. pipe);
  1006. int i;
  1007. if (cpu_transcoder == TRANSCODER_EDP) {
  1008. port = PORT_A;
  1009. } else {
  1010. temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  1011. temp &= TRANS_DDI_PORT_MASK;
  1012. for (i = PORT_B; i <= PORT_E; i++)
  1013. if (temp == TRANS_DDI_SELECT_PORT(i))
  1014. port = i;
  1015. }
  1016. ret = I915_READ(PORT_CLK_SEL(port));
  1017. DRM_DEBUG_KMS("Pipe %c connected to port %c using clock 0x%08x\n",
  1018. pipe_name(pipe), port_name(port), ret);
  1019. return ret;
  1020. }
  1021. void intel_ddi_setup_hw_pll_state(struct drm_device *dev)
  1022. {
  1023. struct drm_i915_private *dev_priv = dev->dev_private;
  1024. enum pipe pipe;
  1025. struct intel_crtc *intel_crtc;
  1026. for_each_pipe(pipe) {
  1027. intel_crtc =
  1028. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  1029. if (!intel_crtc->active)
  1030. continue;
  1031. intel_crtc->ddi_pll_sel = intel_ddi_get_crtc_pll(dev_priv,
  1032. pipe);
  1033. switch (intel_crtc->ddi_pll_sel) {
  1034. case PORT_CLK_SEL_SPLL:
  1035. dev_priv->ddi_plls.spll_refcount++;
  1036. break;
  1037. case PORT_CLK_SEL_WRPLL1:
  1038. dev_priv->ddi_plls.wrpll1_refcount++;
  1039. break;
  1040. case PORT_CLK_SEL_WRPLL2:
  1041. dev_priv->ddi_plls.wrpll2_refcount++;
  1042. break;
  1043. }
  1044. }
  1045. }
  1046. void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
  1047. {
  1048. struct drm_crtc *crtc = &intel_crtc->base;
  1049. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1050. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1051. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1052. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  1053. if (cpu_transcoder != TRANSCODER_EDP)
  1054. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1055. TRANS_CLK_SEL_PORT(port));
  1056. }
  1057. void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
  1058. {
  1059. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  1060. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  1061. if (cpu_transcoder != TRANSCODER_EDP)
  1062. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1063. TRANS_CLK_SEL_DISABLED);
  1064. }
  1065. static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
  1066. {
  1067. struct drm_encoder *encoder = &intel_encoder->base;
  1068. struct drm_crtc *crtc = encoder->crtc;
  1069. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  1070. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1071. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1072. int type = intel_encoder->type;
  1073. if (type == INTEL_OUTPUT_EDP) {
  1074. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1075. ironlake_edp_panel_vdd_on(intel_dp);
  1076. ironlake_edp_panel_on(intel_dp);
  1077. ironlake_edp_panel_vdd_off(intel_dp, true);
  1078. }
  1079. WARN_ON(intel_crtc->ddi_pll_sel == PORT_CLK_SEL_NONE);
  1080. I915_WRITE(PORT_CLK_SEL(port), intel_crtc->ddi_pll_sel);
  1081. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  1082. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1083. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1084. intel_dp_start_link_train(intel_dp);
  1085. intel_dp_complete_link_train(intel_dp);
  1086. }
  1087. }
  1088. static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
  1089. enum port port)
  1090. {
  1091. uint32_t reg = DDI_BUF_CTL(port);
  1092. int i;
  1093. for (i = 0; i < 8; i++) {
  1094. udelay(1);
  1095. if (I915_READ(reg) & DDI_BUF_IS_IDLE)
  1096. return;
  1097. }
  1098. DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
  1099. }
  1100. static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
  1101. {
  1102. struct drm_encoder *encoder = &intel_encoder->base;
  1103. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  1104. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1105. int type = intel_encoder->type;
  1106. uint32_t val;
  1107. bool wait = false;
  1108. val = I915_READ(DDI_BUF_CTL(port));
  1109. if (val & DDI_BUF_CTL_ENABLE) {
  1110. val &= ~DDI_BUF_CTL_ENABLE;
  1111. I915_WRITE(DDI_BUF_CTL(port), val);
  1112. wait = true;
  1113. }
  1114. val = I915_READ(DP_TP_CTL(port));
  1115. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  1116. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1117. I915_WRITE(DP_TP_CTL(port), val);
  1118. if (wait)
  1119. intel_wait_ddi_buf_idle(dev_priv, port);
  1120. if (type == INTEL_OUTPUT_EDP) {
  1121. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1122. ironlake_edp_panel_vdd_on(intel_dp);
  1123. ironlake_edp_panel_off(intel_dp);
  1124. }
  1125. I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
  1126. }
  1127. static void intel_enable_ddi(struct intel_encoder *intel_encoder)
  1128. {
  1129. struct drm_encoder *encoder = &intel_encoder->base;
  1130. struct drm_device *dev = encoder->dev;
  1131. struct drm_i915_private *dev_priv = dev->dev_private;
  1132. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1133. int type = intel_encoder->type;
  1134. if (type == INTEL_OUTPUT_HDMI) {
  1135. /* In HDMI/DVI mode, the port width, and swing/emphasis values
  1136. * are ignored so nothing special needs to be done besides
  1137. * enabling the port.
  1138. */
  1139. I915_WRITE(DDI_BUF_CTL(port), DDI_BUF_CTL_ENABLE);
  1140. } else if (type == INTEL_OUTPUT_EDP) {
  1141. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1142. ironlake_edp_backlight_on(intel_dp);
  1143. }
  1144. }
  1145. static void intel_disable_ddi(struct intel_encoder *intel_encoder)
  1146. {
  1147. struct drm_encoder *encoder = &intel_encoder->base;
  1148. int type = intel_encoder->type;
  1149. if (type == INTEL_OUTPUT_EDP) {
  1150. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1151. ironlake_edp_backlight_off(intel_dp);
  1152. }
  1153. }
  1154. int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv)
  1155. {
  1156. if (I915_READ(HSW_FUSE_STRAP) & HSW_CDCLK_LIMIT)
  1157. return 450;
  1158. else if ((I915_READ(LCPLL_CTL) & LCPLL_CLK_FREQ_MASK) ==
  1159. LCPLL_CLK_FREQ_450)
  1160. return 450;
  1161. else if (IS_ULT(dev_priv->dev))
  1162. return 338;
  1163. else
  1164. return 540;
  1165. }
  1166. void intel_ddi_pll_init(struct drm_device *dev)
  1167. {
  1168. struct drm_i915_private *dev_priv = dev->dev_private;
  1169. uint32_t val = I915_READ(LCPLL_CTL);
  1170. /* The LCPLL register should be turned on by the BIOS. For now let's
  1171. * just check its state and print errors in case something is wrong.
  1172. * Don't even try to turn it on.
  1173. */
  1174. DRM_DEBUG_KMS("CDCLK running at %dMHz\n",
  1175. intel_ddi_get_cdclk_freq(dev_priv));
  1176. if (val & LCPLL_CD_SOURCE_FCLK)
  1177. DRM_ERROR("CDCLK source is not LCPLL\n");
  1178. if (val & LCPLL_PLL_DISABLE)
  1179. DRM_ERROR("LCPLL is disabled\n");
  1180. }
  1181. void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
  1182. {
  1183. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  1184. struct intel_dp *intel_dp = &intel_dig_port->dp;
  1185. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  1186. enum port port = intel_dig_port->port;
  1187. bool wait;
  1188. uint32_t val;
  1189. if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
  1190. val = I915_READ(DDI_BUF_CTL(port));
  1191. if (val & DDI_BUF_CTL_ENABLE) {
  1192. val &= ~DDI_BUF_CTL_ENABLE;
  1193. I915_WRITE(DDI_BUF_CTL(port), val);
  1194. wait = true;
  1195. }
  1196. val = I915_READ(DP_TP_CTL(port));
  1197. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  1198. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1199. I915_WRITE(DP_TP_CTL(port), val);
  1200. POSTING_READ(DP_TP_CTL(port));
  1201. if (wait)
  1202. intel_wait_ddi_buf_idle(dev_priv, port);
  1203. }
  1204. val = DP_TP_CTL_ENABLE | DP_TP_CTL_MODE_SST |
  1205. DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
  1206. if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  1207. val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
  1208. I915_WRITE(DP_TP_CTL(port), val);
  1209. POSTING_READ(DP_TP_CTL(port));
  1210. intel_dp->DP |= DDI_BUF_CTL_ENABLE;
  1211. I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
  1212. POSTING_READ(DDI_BUF_CTL(port));
  1213. udelay(600);
  1214. }
  1215. void intel_ddi_fdi_disable(struct drm_crtc *crtc)
  1216. {
  1217. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1218. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1219. uint32_t val;
  1220. intel_ddi_post_disable(intel_encoder);
  1221. val = I915_READ(_FDI_RXA_CTL);
  1222. val &= ~FDI_RX_ENABLE;
  1223. I915_WRITE(_FDI_RXA_CTL, val);
  1224. val = I915_READ(_FDI_RXA_MISC);
  1225. val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  1226. val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  1227. I915_WRITE(_FDI_RXA_MISC, val);
  1228. val = I915_READ(_FDI_RXA_CTL);
  1229. val &= ~FDI_PCDCLK;
  1230. I915_WRITE(_FDI_RXA_CTL, val);
  1231. val = I915_READ(_FDI_RXA_CTL);
  1232. val &= ~FDI_RX_PLL_ENABLE;
  1233. I915_WRITE(_FDI_RXA_CTL, val);
  1234. }
  1235. static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
  1236. {
  1237. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  1238. int type = intel_encoder->type;
  1239. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP)
  1240. intel_dp_check_link_status(intel_dp);
  1241. }
  1242. static void intel_ddi_destroy(struct drm_encoder *encoder)
  1243. {
  1244. /* HDMI has nothing special to destroy, so we can go with this. */
  1245. intel_dp_encoder_destroy(encoder);
  1246. }
  1247. static bool intel_ddi_mode_fixup(struct drm_encoder *encoder,
  1248. const struct drm_display_mode *mode,
  1249. struct drm_display_mode *adjusted_mode)
  1250. {
  1251. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  1252. int type = intel_encoder->type;
  1253. WARN(type == INTEL_OUTPUT_UNKNOWN, "mode_fixup() on unknown output!\n");
  1254. if (type == INTEL_OUTPUT_HDMI)
  1255. return intel_hdmi_mode_fixup(encoder, mode, adjusted_mode);
  1256. else
  1257. return intel_dp_mode_fixup(encoder, mode, adjusted_mode);
  1258. }
  1259. static const struct drm_encoder_funcs intel_ddi_funcs = {
  1260. .destroy = intel_ddi_destroy,
  1261. };
  1262. static const struct drm_encoder_helper_funcs intel_ddi_helper_funcs = {
  1263. .mode_fixup = intel_ddi_mode_fixup,
  1264. .mode_set = intel_ddi_mode_set,
  1265. .disable = intel_encoder_noop,
  1266. };
  1267. void intel_ddi_init(struct drm_device *dev, enum port port)
  1268. {
  1269. struct intel_digital_port *intel_dig_port;
  1270. struct intel_encoder *intel_encoder;
  1271. struct drm_encoder *encoder;
  1272. struct intel_connector *hdmi_connector = NULL;
  1273. struct intel_connector *dp_connector = NULL;
  1274. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  1275. if (!intel_dig_port)
  1276. return;
  1277. dp_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  1278. if (!dp_connector) {
  1279. kfree(intel_dig_port);
  1280. return;
  1281. }
  1282. if (port != PORT_A) {
  1283. hdmi_connector = kzalloc(sizeof(struct intel_connector),
  1284. GFP_KERNEL);
  1285. if (!hdmi_connector) {
  1286. kfree(dp_connector);
  1287. kfree(intel_dig_port);
  1288. return;
  1289. }
  1290. }
  1291. intel_encoder = &intel_dig_port->base;
  1292. encoder = &intel_encoder->base;
  1293. drm_encoder_init(dev, encoder, &intel_ddi_funcs,
  1294. DRM_MODE_ENCODER_TMDS);
  1295. drm_encoder_helper_add(encoder, &intel_ddi_helper_funcs);
  1296. intel_encoder->enable = intel_enable_ddi;
  1297. intel_encoder->pre_enable = intel_ddi_pre_enable;
  1298. intel_encoder->disable = intel_disable_ddi;
  1299. intel_encoder->post_disable = intel_ddi_post_disable;
  1300. intel_encoder->get_hw_state = intel_ddi_get_hw_state;
  1301. intel_dig_port->port = port;
  1302. if (hdmi_connector)
  1303. intel_dig_port->hdmi.sdvox_reg = DDI_BUF_CTL(port);
  1304. else
  1305. intel_dig_port->hdmi.sdvox_reg = 0;
  1306. intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
  1307. intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
  1308. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1309. intel_encoder->cloneable = false;
  1310. intel_encoder->hot_plug = intel_ddi_hot_plug;
  1311. if (hdmi_connector)
  1312. intel_hdmi_init_connector(intel_dig_port, hdmi_connector);
  1313. intel_dp_init_connector(intel_dig_port, dp_connector);
  1314. }