qla_init.c 155 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2012 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include "qla_gbl.h"
  9. #include <linux/delay.h>
  10. #include <linux/slab.h>
  11. #include <linux/vmalloc.h>
  12. #include "qla_devtbl.h"
  13. #ifdef CONFIG_SPARC
  14. #include <asm/prom.h>
  15. #endif
  16. #include <target/target_core_base.h>
  17. #include "qla_target.h"
  18. /*
  19. * QLogic ISP2x00 Hardware Support Function Prototypes.
  20. */
  21. static int qla2x00_isp_firmware(scsi_qla_host_t *);
  22. static int qla2x00_setup_chip(scsi_qla_host_t *);
  23. static int qla2x00_init_rings(scsi_qla_host_t *);
  24. static int qla2x00_fw_ready(scsi_qla_host_t *);
  25. static int qla2x00_configure_hba(scsi_qla_host_t *);
  26. static int qla2x00_configure_loop(scsi_qla_host_t *);
  27. static int qla2x00_configure_local_loop(scsi_qla_host_t *);
  28. static int qla2x00_configure_fabric(scsi_qla_host_t *);
  29. static int qla2x00_find_all_fabric_devs(scsi_qla_host_t *, struct list_head *);
  30. static int qla2x00_fabric_dev_login(scsi_qla_host_t *, fc_port_t *,
  31. uint16_t *);
  32. static int qla2x00_restart_isp(scsi_qla_host_t *);
  33. static struct qla_chip_state_84xx *qla84xx_get_chip(struct scsi_qla_host *);
  34. static int qla84xx_init_chip(scsi_qla_host_t *);
  35. static int qla25xx_init_queues(struct qla_hw_data *);
  36. /* SRB Extensions ---------------------------------------------------------- */
  37. void
  38. qla2x00_sp_timeout(unsigned long __data)
  39. {
  40. srb_t *sp = (srb_t *)__data;
  41. struct srb_iocb *iocb;
  42. fc_port_t *fcport = sp->fcport;
  43. struct qla_hw_data *ha = fcport->vha->hw;
  44. struct req_que *req;
  45. unsigned long flags;
  46. spin_lock_irqsave(&ha->hardware_lock, flags);
  47. req = ha->req_q_map[0];
  48. req->outstanding_cmds[sp->handle] = NULL;
  49. iocb = &sp->u.iocb_cmd;
  50. iocb->timeout(sp);
  51. sp->free(fcport->vha, sp);
  52. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  53. }
  54. void
  55. qla2x00_sp_free(void *data, void *ptr)
  56. {
  57. srb_t *sp = (srb_t *)ptr;
  58. struct srb_iocb *iocb = &sp->u.iocb_cmd;
  59. struct scsi_qla_host *vha = (scsi_qla_host_t *)data;
  60. del_timer(&iocb->timer);
  61. mempool_free(sp, vha->hw->srb_mempool);
  62. QLA_VHA_MARK_NOT_BUSY(vha);
  63. }
  64. /* Asynchronous Login/Logout Routines -------------------------------------- */
  65. unsigned long
  66. qla2x00_get_async_timeout(struct scsi_qla_host *vha)
  67. {
  68. unsigned long tmo;
  69. struct qla_hw_data *ha = vha->hw;
  70. /* Firmware should use switch negotiated r_a_tov for timeout. */
  71. tmo = ha->r_a_tov / 10 * 2;
  72. if (!IS_FWI2_CAPABLE(ha)) {
  73. /*
  74. * Except for earlier ISPs where the timeout is seeded from the
  75. * initialization control block.
  76. */
  77. tmo = ha->login_timeout;
  78. }
  79. return tmo;
  80. }
  81. static void
  82. qla2x00_async_iocb_timeout(void *data)
  83. {
  84. srb_t *sp = (srb_t *)data;
  85. fc_port_t *fcport = sp->fcport;
  86. ql_dbg(ql_dbg_disc, fcport->vha, 0x2071,
  87. "Async-%s timeout - hdl=%x portid=%02x%02x%02x.\n",
  88. sp->name, sp->handle, fcport->d_id.b.domain, fcport->d_id.b.area,
  89. fcport->d_id.b.al_pa);
  90. fcport->flags &= ~FCF_ASYNC_SENT;
  91. if (sp->type == SRB_LOGIN_CMD) {
  92. struct srb_iocb *lio = &sp->u.iocb_cmd;
  93. qla2x00_post_async_logout_work(fcport->vha, fcport, NULL);
  94. /* Retry as needed. */
  95. lio->u.logio.data[0] = MBS_COMMAND_ERROR;
  96. lio->u.logio.data[1] = lio->u.logio.flags & SRB_LOGIN_RETRIED ?
  97. QLA_LOGIO_LOGIN_RETRIED : 0;
  98. qla2x00_post_async_login_done_work(fcport->vha, fcport,
  99. lio->u.logio.data);
  100. }
  101. }
  102. static void
  103. qla2x00_async_login_sp_done(void *data, void *ptr, int res)
  104. {
  105. srb_t *sp = (srb_t *)ptr;
  106. struct srb_iocb *lio = &sp->u.iocb_cmd;
  107. struct scsi_qla_host *vha = (scsi_qla_host_t *)data;
  108. if (!test_bit(UNLOADING, &vha->dpc_flags))
  109. qla2x00_post_async_login_done_work(sp->fcport->vha, sp->fcport,
  110. lio->u.logio.data);
  111. sp->free(sp->fcport->vha, sp);
  112. }
  113. int
  114. qla2x00_async_login(struct scsi_qla_host *vha, fc_port_t *fcport,
  115. uint16_t *data)
  116. {
  117. srb_t *sp;
  118. struct srb_iocb *lio;
  119. int rval;
  120. rval = QLA_FUNCTION_FAILED;
  121. sp = qla2x00_get_sp(vha, fcport, GFP_KERNEL);
  122. if (!sp)
  123. goto done;
  124. sp->type = SRB_LOGIN_CMD;
  125. sp->name = "login";
  126. qla2x00_init_timer(sp, qla2x00_get_async_timeout(vha) + 2);
  127. lio = &sp->u.iocb_cmd;
  128. lio->timeout = qla2x00_async_iocb_timeout;
  129. sp->done = qla2x00_async_login_sp_done;
  130. lio->u.logio.flags |= SRB_LOGIN_COND_PLOGI;
  131. if (data[1] & QLA_LOGIO_LOGIN_RETRIED)
  132. lio->u.logio.flags |= SRB_LOGIN_RETRIED;
  133. rval = qla2x00_start_sp(sp);
  134. if (rval != QLA_SUCCESS)
  135. goto done_free_sp;
  136. ql_dbg(ql_dbg_disc, vha, 0x2072,
  137. "Async-login - hdl=%x, loopid=%x portid=%02x%02x%02x "
  138. "retries=%d.\n", sp->handle, fcport->loop_id,
  139. fcport->d_id.b.domain, fcport->d_id.b.area, fcport->d_id.b.al_pa,
  140. fcport->login_retry);
  141. return rval;
  142. done_free_sp:
  143. sp->free(fcport->vha, sp);
  144. done:
  145. return rval;
  146. }
  147. static void
  148. qla2x00_async_logout_sp_done(void *data, void *ptr, int res)
  149. {
  150. srb_t *sp = (srb_t *)ptr;
  151. struct srb_iocb *lio = &sp->u.iocb_cmd;
  152. struct scsi_qla_host *vha = (scsi_qla_host_t *)data;
  153. if (!test_bit(UNLOADING, &vha->dpc_flags))
  154. qla2x00_post_async_logout_done_work(sp->fcport->vha, sp->fcport,
  155. lio->u.logio.data);
  156. sp->free(sp->fcport->vha, sp);
  157. }
  158. int
  159. qla2x00_async_logout(struct scsi_qla_host *vha, fc_port_t *fcport)
  160. {
  161. srb_t *sp;
  162. struct srb_iocb *lio;
  163. int rval;
  164. rval = QLA_FUNCTION_FAILED;
  165. sp = qla2x00_get_sp(vha, fcport, GFP_KERNEL);
  166. if (!sp)
  167. goto done;
  168. sp->type = SRB_LOGOUT_CMD;
  169. sp->name = "logout";
  170. qla2x00_init_timer(sp, qla2x00_get_async_timeout(vha) + 2);
  171. lio = &sp->u.iocb_cmd;
  172. lio->timeout = qla2x00_async_iocb_timeout;
  173. sp->done = qla2x00_async_logout_sp_done;
  174. rval = qla2x00_start_sp(sp);
  175. if (rval != QLA_SUCCESS)
  176. goto done_free_sp;
  177. ql_dbg(ql_dbg_disc, vha, 0x2070,
  178. "Async-logout - hdl=%x loop-id=%x portid=%02x%02x%02x.\n",
  179. sp->handle, fcport->loop_id, fcport->d_id.b.domain,
  180. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  181. return rval;
  182. done_free_sp:
  183. sp->free(fcport->vha, sp);
  184. done:
  185. return rval;
  186. }
  187. static void
  188. qla2x00_async_adisc_sp_done(void *data, void *ptr, int res)
  189. {
  190. srb_t *sp = (srb_t *)ptr;
  191. struct srb_iocb *lio = &sp->u.iocb_cmd;
  192. struct scsi_qla_host *vha = (scsi_qla_host_t *)data;
  193. if (!test_bit(UNLOADING, &vha->dpc_flags))
  194. qla2x00_post_async_adisc_done_work(sp->fcport->vha, sp->fcport,
  195. lio->u.logio.data);
  196. sp->free(sp->fcport->vha, sp);
  197. }
  198. int
  199. qla2x00_async_adisc(struct scsi_qla_host *vha, fc_port_t *fcport,
  200. uint16_t *data)
  201. {
  202. srb_t *sp;
  203. struct srb_iocb *lio;
  204. int rval;
  205. rval = QLA_FUNCTION_FAILED;
  206. sp = qla2x00_get_sp(vha, fcport, GFP_KERNEL);
  207. if (!sp)
  208. goto done;
  209. sp->type = SRB_ADISC_CMD;
  210. sp->name = "adisc";
  211. qla2x00_init_timer(sp, qla2x00_get_async_timeout(vha) + 2);
  212. lio = &sp->u.iocb_cmd;
  213. lio->timeout = qla2x00_async_iocb_timeout;
  214. sp->done = qla2x00_async_adisc_sp_done;
  215. if (data[1] & QLA_LOGIO_LOGIN_RETRIED)
  216. lio->u.logio.flags |= SRB_LOGIN_RETRIED;
  217. rval = qla2x00_start_sp(sp);
  218. if (rval != QLA_SUCCESS)
  219. goto done_free_sp;
  220. ql_dbg(ql_dbg_disc, vha, 0x206f,
  221. "Async-adisc - hdl=%x loopid=%x portid=%02x%02x%02x.\n",
  222. sp->handle, fcport->loop_id, fcport->d_id.b.domain,
  223. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  224. return rval;
  225. done_free_sp:
  226. sp->free(fcport->vha, sp);
  227. done:
  228. return rval;
  229. }
  230. static void
  231. qla2x00_async_tm_cmd_done(void *data, void *ptr, int res)
  232. {
  233. srb_t *sp = (srb_t *)ptr;
  234. struct srb_iocb *iocb = &sp->u.iocb_cmd;
  235. struct scsi_qla_host *vha = (scsi_qla_host_t *)data;
  236. uint32_t flags;
  237. uint16_t lun;
  238. int rval;
  239. if (!test_bit(UNLOADING, &vha->dpc_flags)) {
  240. flags = iocb->u.tmf.flags;
  241. lun = (uint16_t)iocb->u.tmf.lun;
  242. /* Issue Marker IOCB */
  243. rval = qla2x00_marker(vha, vha->hw->req_q_map[0],
  244. vha->hw->rsp_q_map[0], sp->fcport->loop_id, lun,
  245. flags == TCF_LUN_RESET ? MK_SYNC_ID_LUN : MK_SYNC_ID);
  246. if ((rval != QLA_SUCCESS) || iocb->u.tmf.data) {
  247. ql_dbg(ql_dbg_taskm, vha, 0x8030,
  248. "TM IOCB failed (%x).\n", rval);
  249. }
  250. }
  251. sp->free(sp->fcport->vha, sp);
  252. }
  253. int
  254. qla2x00_async_tm_cmd(fc_port_t *fcport, uint32_t tm_flags, uint32_t lun,
  255. uint32_t tag)
  256. {
  257. struct scsi_qla_host *vha = fcport->vha;
  258. srb_t *sp;
  259. struct srb_iocb *tcf;
  260. int rval;
  261. rval = QLA_FUNCTION_FAILED;
  262. sp = qla2x00_get_sp(vha, fcport, GFP_KERNEL);
  263. if (!sp)
  264. goto done;
  265. sp->type = SRB_TM_CMD;
  266. sp->name = "tmf";
  267. qla2x00_init_timer(sp, qla2x00_get_async_timeout(vha) + 2);
  268. tcf = &sp->u.iocb_cmd;
  269. tcf->u.tmf.flags = tm_flags;
  270. tcf->u.tmf.lun = lun;
  271. tcf->u.tmf.data = tag;
  272. tcf->timeout = qla2x00_async_iocb_timeout;
  273. sp->done = qla2x00_async_tm_cmd_done;
  274. rval = qla2x00_start_sp(sp);
  275. if (rval != QLA_SUCCESS)
  276. goto done_free_sp;
  277. ql_dbg(ql_dbg_taskm, vha, 0x802f,
  278. "Async-tmf hdl=%x loop-id=%x portid=%02x%02x%02x.\n",
  279. sp->handle, fcport->loop_id, fcport->d_id.b.domain,
  280. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  281. return rval;
  282. done_free_sp:
  283. sp->free(fcport->vha, sp);
  284. done:
  285. return rval;
  286. }
  287. void
  288. qla2x00_async_login_done(struct scsi_qla_host *vha, fc_port_t *fcport,
  289. uint16_t *data)
  290. {
  291. int rval;
  292. switch (data[0]) {
  293. case MBS_COMMAND_COMPLETE:
  294. /*
  295. * Driver must validate login state - If PRLI not complete,
  296. * force a relogin attempt via implicit LOGO, PLOGI, and PRLI
  297. * requests.
  298. */
  299. rval = qla2x00_get_port_database(vha, fcport, 0);
  300. if (rval == QLA_NOT_LOGGED_IN) {
  301. fcport->flags &= ~FCF_ASYNC_SENT;
  302. fcport->flags |= FCF_LOGIN_NEEDED;
  303. set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
  304. break;
  305. }
  306. if (rval != QLA_SUCCESS) {
  307. qla2x00_post_async_logout_work(vha, fcport, NULL);
  308. qla2x00_post_async_login_work(vha, fcport, NULL);
  309. break;
  310. }
  311. if (fcport->flags & FCF_FCP2_DEVICE) {
  312. qla2x00_post_async_adisc_work(vha, fcport, data);
  313. break;
  314. }
  315. qla2x00_update_fcport(vha, fcport);
  316. break;
  317. case MBS_COMMAND_ERROR:
  318. fcport->flags &= ~FCF_ASYNC_SENT;
  319. if (data[1] & QLA_LOGIO_LOGIN_RETRIED)
  320. set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
  321. else
  322. qla2x00_mark_device_lost(vha, fcport, 1, 0);
  323. break;
  324. case MBS_PORT_ID_USED:
  325. fcport->loop_id = data[1];
  326. qla2x00_post_async_logout_work(vha, fcport, NULL);
  327. qla2x00_post_async_login_work(vha, fcport, NULL);
  328. break;
  329. case MBS_LOOP_ID_USED:
  330. fcport->loop_id++;
  331. rval = qla2x00_find_new_loop_id(vha, fcport);
  332. if (rval != QLA_SUCCESS) {
  333. fcport->flags &= ~FCF_ASYNC_SENT;
  334. qla2x00_mark_device_lost(vha, fcport, 1, 0);
  335. break;
  336. }
  337. qla2x00_post_async_login_work(vha, fcport, NULL);
  338. break;
  339. }
  340. return;
  341. }
  342. void
  343. qla2x00_async_logout_done(struct scsi_qla_host *vha, fc_port_t *fcport,
  344. uint16_t *data)
  345. {
  346. qla2x00_mark_device_lost(vha, fcport, 1, 0);
  347. return;
  348. }
  349. void
  350. qla2x00_async_adisc_done(struct scsi_qla_host *vha, fc_port_t *fcport,
  351. uint16_t *data)
  352. {
  353. if (data[0] == MBS_COMMAND_COMPLETE) {
  354. qla2x00_update_fcport(vha, fcport);
  355. return;
  356. }
  357. /* Retry login. */
  358. fcport->flags &= ~FCF_ASYNC_SENT;
  359. if (data[1] & QLA_LOGIO_LOGIN_RETRIED)
  360. set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
  361. else
  362. qla2x00_mark_device_lost(vha, fcport, 1, 0);
  363. return;
  364. }
  365. /****************************************************************************/
  366. /* QLogic ISP2x00 Hardware Support Functions. */
  367. /****************************************************************************/
  368. int
  369. qla83xx_nic_core_fw_load(scsi_qla_host_t *vha)
  370. {
  371. int rval = QLA_SUCCESS;
  372. struct qla_hw_data *ha = vha->hw;
  373. uint32_t idc_major_ver, idc_minor_ver;
  374. uint16_t config[4];
  375. qla83xx_idc_lock(vha, 0);
  376. /* SV: TODO: Assign initialization timeout from
  377. * flash-info / other param
  378. */
  379. ha->fcoe_dev_init_timeout = QLA83XX_IDC_INITIALIZATION_TIMEOUT;
  380. ha->fcoe_reset_timeout = QLA83XX_IDC_RESET_ACK_TIMEOUT;
  381. /* Set our fcoe function presence */
  382. if (__qla83xx_set_drv_presence(vha) != QLA_SUCCESS) {
  383. ql_dbg(ql_dbg_p3p, vha, 0xb077,
  384. "Error while setting DRV-Presence.\n");
  385. rval = QLA_FUNCTION_FAILED;
  386. goto exit;
  387. }
  388. /* Decide the reset ownership */
  389. qla83xx_reset_ownership(vha);
  390. /*
  391. * On first protocol driver load:
  392. * Init-Owner: Set IDC-Major-Version and Clear IDC-Lock-Recovery
  393. * register.
  394. * Others: Check compatibility with current IDC Major version.
  395. */
  396. qla83xx_rd_reg(vha, QLA83XX_IDC_MAJOR_VERSION, &idc_major_ver);
  397. if (ha->flags.nic_core_reset_owner) {
  398. /* Set IDC Major version */
  399. idc_major_ver = QLA83XX_SUPP_IDC_MAJOR_VERSION;
  400. qla83xx_wr_reg(vha, QLA83XX_IDC_MAJOR_VERSION, idc_major_ver);
  401. /* Clearing IDC-Lock-Recovery register */
  402. qla83xx_wr_reg(vha, QLA83XX_IDC_LOCK_RECOVERY, 0);
  403. } else if (idc_major_ver != QLA83XX_SUPP_IDC_MAJOR_VERSION) {
  404. /*
  405. * Clear further IDC participation if we are not compatible with
  406. * the current IDC Major Version.
  407. */
  408. ql_log(ql_log_warn, vha, 0xb07d,
  409. "Failing load, idc_major_ver=%d, expected_major_ver=%d.\n",
  410. idc_major_ver, QLA83XX_SUPP_IDC_MAJOR_VERSION);
  411. __qla83xx_clear_drv_presence(vha);
  412. rval = QLA_FUNCTION_FAILED;
  413. goto exit;
  414. }
  415. /* Each function sets its supported Minor version. */
  416. qla83xx_rd_reg(vha, QLA83XX_IDC_MINOR_VERSION, &idc_minor_ver);
  417. idc_minor_ver |= (QLA83XX_SUPP_IDC_MINOR_VERSION << (ha->portnum * 2));
  418. qla83xx_wr_reg(vha, QLA83XX_IDC_MINOR_VERSION, idc_minor_ver);
  419. if (ha->flags.nic_core_reset_owner) {
  420. memset(config, 0, sizeof(config));
  421. if (!qla81xx_get_port_config(vha, config))
  422. qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE,
  423. QLA8XXX_DEV_READY);
  424. }
  425. rval = qla83xx_idc_state_handler(vha);
  426. exit:
  427. qla83xx_idc_unlock(vha, 0);
  428. return rval;
  429. }
  430. /*
  431. * qla2x00_initialize_adapter
  432. * Initialize board.
  433. *
  434. * Input:
  435. * ha = adapter block pointer.
  436. *
  437. * Returns:
  438. * 0 = success
  439. */
  440. int
  441. qla2x00_initialize_adapter(scsi_qla_host_t *vha)
  442. {
  443. int rval;
  444. struct qla_hw_data *ha = vha->hw;
  445. struct req_que *req = ha->req_q_map[0];
  446. /* Clear adapter flags. */
  447. vha->flags.online = 0;
  448. ha->flags.chip_reset_done = 0;
  449. vha->flags.reset_active = 0;
  450. ha->flags.pci_channel_io_perm_failure = 0;
  451. ha->flags.eeh_busy = 0;
  452. ha->flags.thermal_supported = 1;
  453. atomic_set(&vha->loop_down_timer, LOOP_DOWN_TIME);
  454. atomic_set(&vha->loop_state, LOOP_DOWN);
  455. vha->device_flags = DFLG_NO_CABLE;
  456. vha->dpc_flags = 0;
  457. vha->flags.management_server_logged_in = 0;
  458. vha->marker_needed = 0;
  459. ha->isp_abort_cnt = 0;
  460. ha->beacon_blink_led = 0;
  461. set_bit(0, ha->req_qid_map);
  462. set_bit(0, ha->rsp_qid_map);
  463. ql_dbg(ql_dbg_init, vha, 0x0040,
  464. "Configuring PCI space...\n");
  465. rval = ha->isp_ops->pci_config(vha);
  466. if (rval) {
  467. ql_log(ql_log_warn, vha, 0x0044,
  468. "Unable to configure PCI space.\n");
  469. return (rval);
  470. }
  471. ha->isp_ops->reset_chip(vha);
  472. rval = qla2xxx_get_flash_info(vha);
  473. if (rval) {
  474. ql_log(ql_log_fatal, vha, 0x004f,
  475. "Unable to validate FLASH data.\n");
  476. return (rval);
  477. }
  478. ha->isp_ops->get_flash_version(vha, req->ring);
  479. ql_dbg(ql_dbg_init, vha, 0x0061,
  480. "Configure NVRAM parameters...\n");
  481. ha->isp_ops->nvram_config(vha);
  482. if (ha->flags.disable_serdes) {
  483. /* Mask HBA via NVRAM settings? */
  484. ql_log(ql_log_info, vha, 0x0077,
  485. "Masking HBA WWPN "
  486. "%02x%02x%02x%02x%02x%02x%02x%02x (via NVRAM).\n",
  487. vha->port_name[0], vha->port_name[1],
  488. vha->port_name[2], vha->port_name[3],
  489. vha->port_name[4], vha->port_name[5],
  490. vha->port_name[6], vha->port_name[7]);
  491. return QLA_FUNCTION_FAILED;
  492. }
  493. ql_dbg(ql_dbg_init, vha, 0x0078,
  494. "Verifying loaded RISC code...\n");
  495. if (qla2x00_isp_firmware(vha) != QLA_SUCCESS) {
  496. rval = ha->isp_ops->chip_diag(vha);
  497. if (rval)
  498. return (rval);
  499. rval = qla2x00_setup_chip(vha);
  500. if (rval)
  501. return (rval);
  502. }
  503. if (IS_QLA84XX(ha)) {
  504. ha->cs84xx = qla84xx_get_chip(vha);
  505. if (!ha->cs84xx) {
  506. ql_log(ql_log_warn, vha, 0x00d0,
  507. "Unable to configure ISP84XX.\n");
  508. return QLA_FUNCTION_FAILED;
  509. }
  510. }
  511. if (qla_ini_mode_enabled(vha))
  512. rval = qla2x00_init_rings(vha);
  513. ha->flags.chip_reset_done = 1;
  514. if (rval == QLA_SUCCESS && IS_QLA84XX(ha)) {
  515. /* Issue verify 84xx FW IOCB to complete 84xx initialization */
  516. rval = qla84xx_init_chip(vha);
  517. if (rval != QLA_SUCCESS) {
  518. ql_log(ql_log_warn, vha, 0x00d4,
  519. "Unable to initialize ISP84XX.\n");
  520. qla84xx_put_chip(vha);
  521. }
  522. }
  523. /* Load the NIC Core f/w if we are the first protocol driver. */
  524. if (IS_QLA8031(ha)) {
  525. rval = qla83xx_nic_core_fw_load(vha);
  526. if (rval)
  527. ql_log(ql_log_warn, vha, 0x0124,
  528. "Error in initializing NIC Core f/w.\n");
  529. }
  530. if (IS_QLA24XX_TYPE(ha) || IS_QLA25XX(ha))
  531. qla24xx_read_fcp_prio_cfg(vha);
  532. return (rval);
  533. }
  534. /**
  535. * qla2100_pci_config() - Setup ISP21xx PCI configuration registers.
  536. * @ha: HA context
  537. *
  538. * Returns 0 on success.
  539. */
  540. int
  541. qla2100_pci_config(scsi_qla_host_t *vha)
  542. {
  543. uint16_t w;
  544. unsigned long flags;
  545. struct qla_hw_data *ha = vha->hw;
  546. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  547. pci_set_master(ha->pdev);
  548. pci_try_set_mwi(ha->pdev);
  549. pci_read_config_word(ha->pdev, PCI_COMMAND, &w);
  550. w |= (PCI_COMMAND_PARITY | PCI_COMMAND_SERR);
  551. pci_write_config_word(ha->pdev, PCI_COMMAND, w);
  552. pci_disable_rom(ha->pdev);
  553. /* Get PCI bus information. */
  554. spin_lock_irqsave(&ha->hardware_lock, flags);
  555. ha->pci_attr = RD_REG_WORD(&reg->ctrl_status);
  556. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  557. return QLA_SUCCESS;
  558. }
  559. /**
  560. * qla2300_pci_config() - Setup ISP23xx PCI configuration registers.
  561. * @ha: HA context
  562. *
  563. * Returns 0 on success.
  564. */
  565. int
  566. qla2300_pci_config(scsi_qla_host_t *vha)
  567. {
  568. uint16_t w;
  569. unsigned long flags = 0;
  570. uint32_t cnt;
  571. struct qla_hw_data *ha = vha->hw;
  572. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  573. pci_set_master(ha->pdev);
  574. pci_try_set_mwi(ha->pdev);
  575. pci_read_config_word(ha->pdev, PCI_COMMAND, &w);
  576. w |= (PCI_COMMAND_PARITY | PCI_COMMAND_SERR);
  577. if (IS_QLA2322(ha) || IS_QLA6322(ha))
  578. w &= ~PCI_COMMAND_INTX_DISABLE;
  579. pci_write_config_word(ha->pdev, PCI_COMMAND, w);
  580. /*
  581. * If this is a 2300 card and not 2312, reset the
  582. * COMMAND_INVALIDATE due to a bug in the 2300. Unfortunately,
  583. * the 2310 also reports itself as a 2300 so we need to get the
  584. * fb revision level -- a 6 indicates it really is a 2300 and
  585. * not a 2310.
  586. */
  587. if (IS_QLA2300(ha)) {
  588. spin_lock_irqsave(&ha->hardware_lock, flags);
  589. /* Pause RISC. */
  590. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  591. for (cnt = 0; cnt < 30000; cnt++) {
  592. if ((RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) != 0)
  593. break;
  594. udelay(10);
  595. }
  596. /* Select FPM registers. */
  597. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  598. RD_REG_WORD(&reg->ctrl_status);
  599. /* Get the fb rev level */
  600. ha->fb_rev = RD_FB_CMD_REG(ha, reg);
  601. if (ha->fb_rev == FPM_2300)
  602. pci_clear_mwi(ha->pdev);
  603. /* Deselect FPM registers. */
  604. WRT_REG_WORD(&reg->ctrl_status, 0x0);
  605. RD_REG_WORD(&reg->ctrl_status);
  606. /* Release RISC module. */
  607. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  608. for (cnt = 0; cnt < 30000; cnt++) {
  609. if ((RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0)
  610. break;
  611. udelay(10);
  612. }
  613. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  614. }
  615. pci_write_config_byte(ha->pdev, PCI_LATENCY_TIMER, 0x80);
  616. pci_disable_rom(ha->pdev);
  617. /* Get PCI bus information. */
  618. spin_lock_irqsave(&ha->hardware_lock, flags);
  619. ha->pci_attr = RD_REG_WORD(&reg->ctrl_status);
  620. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  621. return QLA_SUCCESS;
  622. }
  623. /**
  624. * qla24xx_pci_config() - Setup ISP24xx PCI configuration registers.
  625. * @ha: HA context
  626. *
  627. * Returns 0 on success.
  628. */
  629. int
  630. qla24xx_pci_config(scsi_qla_host_t *vha)
  631. {
  632. uint16_t w;
  633. unsigned long flags = 0;
  634. struct qla_hw_data *ha = vha->hw;
  635. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  636. pci_set_master(ha->pdev);
  637. pci_try_set_mwi(ha->pdev);
  638. pci_read_config_word(ha->pdev, PCI_COMMAND, &w);
  639. w |= (PCI_COMMAND_PARITY | PCI_COMMAND_SERR);
  640. w &= ~PCI_COMMAND_INTX_DISABLE;
  641. pci_write_config_word(ha->pdev, PCI_COMMAND, w);
  642. pci_write_config_byte(ha->pdev, PCI_LATENCY_TIMER, 0x80);
  643. /* PCI-X -- adjust Maximum Memory Read Byte Count (2048). */
  644. if (pci_find_capability(ha->pdev, PCI_CAP_ID_PCIX))
  645. pcix_set_mmrbc(ha->pdev, 2048);
  646. /* PCIe -- adjust Maximum Read Request Size (2048). */
  647. if (pci_is_pcie(ha->pdev))
  648. pcie_set_readrq(ha->pdev, 2048);
  649. pci_disable_rom(ha->pdev);
  650. ha->chip_revision = ha->pdev->revision;
  651. /* Get PCI bus information. */
  652. spin_lock_irqsave(&ha->hardware_lock, flags);
  653. ha->pci_attr = RD_REG_DWORD(&reg->ctrl_status);
  654. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  655. return QLA_SUCCESS;
  656. }
  657. /**
  658. * qla25xx_pci_config() - Setup ISP25xx PCI configuration registers.
  659. * @ha: HA context
  660. *
  661. * Returns 0 on success.
  662. */
  663. int
  664. qla25xx_pci_config(scsi_qla_host_t *vha)
  665. {
  666. uint16_t w;
  667. struct qla_hw_data *ha = vha->hw;
  668. pci_set_master(ha->pdev);
  669. pci_try_set_mwi(ha->pdev);
  670. pci_read_config_word(ha->pdev, PCI_COMMAND, &w);
  671. w |= (PCI_COMMAND_PARITY | PCI_COMMAND_SERR);
  672. w &= ~PCI_COMMAND_INTX_DISABLE;
  673. pci_write_config_word(ha->pdev, PCI_COMMAND, w);
  674. /* PCIe -- adjust Maximum Read Request Size (2048). */
  675. if (pci_is_pcie(ha->pdev))
  676. pcie_set_readrq(ha->pdev, 2048);
  677. pci_disable_rom(ha->pdev);
  678. ha->chip_revision = ha->pdev->revision;
  679. return QLA_SUCCESS;
  680. }
  681. /**
  682. * qla2x00_isp_firmware() - Choose firmware image.
  683. * @ha: HA context
  684. *
  685. * Returns 0 on success.
  686. */
  687. static int
  688. qla2x00_isp_firmware(scsi_qla_host_t *vha)
  689. {
  690. int rval;
  691. uint16_t loop_id, topo, sw_cap;
  692. uint8_t domain, area, al_pa;
  693. struct qla_hw_data *ha = vha->hw;
  694. /* Assume loading risc code */
  695. rval = QLA_FUNCTION_FAILED;
  696. if (ha->flags.disable_risc_code_load) {
  697. ql_log(ql_log_info, vha, 0x0079, "RISC CODE NOT loaded.\n");
  698. /* Verify checksum of loaded RISC code. */
  699. rval = qla2x00_verify_checksum(vha, ha->fw_srisc_address);
  700. if (rval == QLA_SUCCESS) {
  701. /* And, verify we are not in ROM code. */
  702. rval = qla2x00_get_adapter_id(vha, &loop_id, &al_pa,
  703. &area, &domain, &topo, &sw_cap);
  704. }
  705. }
  706. if (rval)
  707. ql_dbg(ql_dbg_init, vha, 0x007a,
  708. "**** Load RISC code ****.\n");
  709. return (rval);
  710. }
  711. /**
  712. * qla2x00_reset_chip() - Reset ISP chip.
  713. * @ha: HA context
  714. *
  715. * Returns 0 on success.
  716. */
  717. void
  718. qla2x00_reset_chip(scsi_qla_host_t *vha)
  719. {
  720. unsigned long flags = 0;
  721. struct qla_hw_data *ha = vha->hw;
  722. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  723. uint32_t cnt;
  724. uint16_t cmd;
  725. if (unlikely(pci_channel_offline(ha->pdev)))
  726. return;
  727. ha->isp_ops->disable_intrs(ha);
  728. spin_lock_irqsave(&ha->hardware_lock, flags);
  729. /* Turn off master enable */
  730. cmd = 0;
  731. pci_read_config_word(ha->pdev, PCI_COMMAND, &cmd);
  732. cmd &= ~PCI_COMMAND_MASTER;
  733. pci_write_config_word(ha->pdev, PCI_COMMAND, cmd);
  734. if (!IS_QLA2100(ha)) {
  735. /* Pause RISC. */
  736. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  737. if (IS_QLA2200(ha) || IS_QLA2300(ha)) {
  738. for (cnt = 0; cnt < 30000; cnt++) {
  739. if ((RD_REG_WORD(&reg->hccr) &
  740. HCCR_RISC_PAUSE) != 0)
  741. break;
  742. udelay(100);
  743. }
  744. } else {
  745. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  746. udelay(10);
  747. }
  748. /* Select FPM registers. */
  749. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  750. RD_REG_WORD(&reg->ctrl_status); /* PCI Posting. */
  751. /* FPM Soft Reset. */
  752. WRT_REG_WORD(&reg->fpm_diag_config, 0x100);
  753. RD_REG_WORD(&reg->fpm_diag_config); /* PCI Posting. */
  754. /* Toggle Fpm Reset. */
  755. if (!IS_QLA2200(ha)) {
  756. WRT_REG_WORD(&reg->fpm_diag_config, 0x0);
  757. RD_REG_WORD(&reg->fpm_diag_config); /* PCI Posting. */
  758. }
  759. /* Select frame buffer registers. */
  760. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  761. RD_REG_WORD(&reg->ctrl_status); /* PCI Posting. */
  762. /* Reset frame buffer FIFOs. */
  763. if (IS_QLA2200(ha)) {
  764. WRT_FB_CMD_REG(ha, reg, 0xa000);
  765. RD_FB_CMD_REG(ha, reg); /* PCI Posting. */
  766. } else {
  767. WRT_FB_CMD_REG(ha, reg, 0x00fc);
  768. /* Read back fb_cmd until zero or 3 seconds max */
  769. for (cnt = 0; cnt < 3000; cnt++) {
  770. if ((RD_FB_CMD_REG(ha, reg) & 0xff) == 0)
  771. break;
  772. udelay(100);
  773. }
  774. }
  775. /* Select RISC module registers. */
  776. WRT_REG_WORD(&reg->ctrl_status, 0);
  777. RD_REG_WORD(&reg->ctrl_status); /* PCI Posting. */
  778. /* Reset RISC processor. */
  779. WRT_REG_WORD(&reg->hccr, HCCR_RESET_RISC);
  780. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  781. /* Release RISC processor. */
  782. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  783. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  784. }
  785. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  786. WRT_REG_WORD(&reg->hccr, HCCR_CLR_HOST_INT);
  787. /* Reset ISP chip. */
  788. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  789. /* Wait for RISC to recover from reset. */
  790. if (IS_QLA2100(ha) || IS_QLA2200(ha) || IS_QLA2300(ha)) {
  791. /*
  792. * It is necessary to for a delay here since the card doesn't
  793. * respond to PCI reads during a reset. On some architectures
  794. * this will result in an MCA.
  795. */
  796. udelay(20);
  797. for (cnt = 30000; cnt; cnt--) {
  798. if ((RD_REG_WORD(&reg->ctrl_status) &
  799. CSR_ISP_SOFT_RESET) == 0)
  800. break;
  801. udelay(100);
  802. }
  803. } else
  804. udelay(10);
  805. /* Reset RISC processor. */
  806. WRT_REG_WORD(&reg->hccr, HCCR_RESET_RISC);
  807. WRT_REG_WORD(&reg->semaphore, 0);
  808. /* Release RISC processor. */
  809. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  810. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  811. if (IS_QLA2100(ha) || IS_QLA2200(ha) || IS_QLA2300(ha)) {
  812. for (cnt = 0; cnt < 30000; cnt++) {
  813. if (RD_MAILBOX_REG(ha, reg, 0) != MBS_BUSY)
  814. break;
  815. udelay(100);
  816. }
  817. } else
  818. udelay(100);
  819. /* Turn on master enable */
  820. cmd |= PCI_COMMAND_MASTER;
  821. pci_write_config_word(ha->pdev, PCI_COMMAND, cmd);
  822. /* Disable RISC pause on FPM parity error. */
  823. if (!IS_QLA2100(ha)) {
  824. WRT_REG_WORD(&reg->hccr, HCCR_DISABLE_PARITY_PAUSE);
  825. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  826. }
  827. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  828. }
  829. /**
  830. * qla81xx_reset_mpi() - Reset's MPI FW via Write MPI Register MBC.
  831. *
  832. * Returns 0 on success.
  833. */
  834. int
  835. qla81xx_reset_mpi(scsi_qla_host_t *vha)
  836. {
  837. uint16_t mb[4] = {0x1010, 0, 1, 0};
  838. if (!IS_QLA81XX(vha->hw))
  839. return QLA_SUCCESS;
  840. return qla81xx_write_mpi_register(vha, mb);
  841. }
  842. /**
  843. * qla24xx_reset_risc() - Perform full reset of ISP24xx RISC.
  844. * @ha: HA context
  845. *
  846. * Returns 0 on success.
  847. */
  848. static inline void
  849. qla24xx_reset_risc(scsi_qla_host_t *vha)
  850. {
  851. unsigned long flags = 0;
  852. struct qla_hw_data *ha = vha->hw;
  853. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  854. uint32_t cnt, d2;
  855. uint16_t wd;
  856. static int abts_cnt; /* ISP abort retry counts */
  857. spin_lock_irqsave(&ha->hardware_lock, flags);
  858. /* Reset RISC. */
  859. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  860. for (cnt = 0; cnt < 30000; cnt++) {
  861. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  862. break;
  863. udelay(10);
  864. }
  865. WRT_REG_DWORD(&reg->ctrl_status,
  866. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  867. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  868. udelay(100);
  869. /* Wait for firmware to complete NVRAM accesses. */
  870. d2 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  871. for (cnt = 10000 ; cnt && d2; cnt--) {
  872. udelay(5);
  873. d2 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  874. barrier();
  875. }
  876. /* Wait for soft-reset to complete. */
  877. d2 = RD_REG_DWORD(&reg->ctrl_status);
  878. for (cnt = 6000000 ; cnt && (d2 & CSRX_ISP_SOFT_RESET); cnt--) {
  879. udelay(5);
  880. d2 = RD_REG_DWORD(&reg->ctrl_status);
  881. barrier();
  882. }
  883. /* If required, do an MPI FW reset now */
  884. if (test_and_clear_bit(MPI_RESET_NEEDED, &vha->dpc_flags)) {
  885. if (qla81xx_reset_mpi(vha) != QLA_SUCCESS) {
  886. if (++abts_cnt < 5) {
  887. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  888. set_bit(MPI_RESET_NEEDED, &vha->dpc_flags);
  889. } else {
  890. /*
  891. * We exhausted the ISP abort retries. We have to
  892. * set the board offline.
  893. */
  894. abts_cnt = 0;
  895. vha->flags.online = 0;
  896. }
  897. }
  898. }
  899. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  900. RD_REG_DWORD(&reg->hccr);
  901. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  902. RD_REG_DWORD(&reg->hccr);
  903. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  904. RD_REG_DWORD(&reg->hccr);
  905. d2 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  906. for (cnt = 6000000 ; cnt && d2; cnt--) {
  907. udelay(5);
  908. d2 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  909. barrier();
  910. }
  911. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  912. if (IS_NOPOLLING_TYPE(ha))
  913. ha->isp_ops->enable_intrs(ha);
  914. }
  915. /**
  916. * qla24xx_reset_chip() - Reset ISP24xx chip.
  917. * @ha: HA context
  918. *
  919. * Returns 0 on success.
  920. */
  921. void
  922. qla24xx_reset_chip(scsi_qla_host_t *vha)
  923. {
  924. struct qla_hw_data *ha = vha->hw;
  925. if (pci_channel_offline(ha->pdev) &&
  926. ha->flags.pci_channel_io_perm_failure) {
  927. return;
  928. }
  929. ha->isp_ops->disable_intrs(ha);
  930. /* Perform RISC reset. */
  931. qla24xx_reset_risc(vha);
  932. }
  933. /**
  934. * qla2x00_chip_diag() - Test chip for proper operation.
  935. * @ha: HA context
  936. *
  937. * Returns 0 on success.
  938. */
  939. int
  940. qla2x00_chip_diag(scsi_qla_host_t *vha)
  941. {
  942. int rval;
  943. struct qla_hw_data *ha = vha->hw;
  944. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  945. unsigned long flags = 0;
  946. uint16_t data;
  947. uint32_t cnt;
  948. uint16_t mb[5];
  949. struct req_que *req = ha->req_q_map[0];
  950. /* Assume a failed state */
  951. rval = QLA_FUNCTION_FAILED;
  952. ql_dbg(ql_dbg_init, vha, 0x007b,
  953. "Testing device at %lx.\n", (u_long)&reg->flash_address);
  954. spin_lock_irqsave(&ha->hardware_lock, flags);
  955. /* Reset ISP chip. */
  956. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  957. /*
  958. * We need to have a delay here since the card will not respond while
  959. * in reset causing an MCA on some architectures.
  960. */
  961. udelay(20);
  962. data = qla2x00_debounce_register(&reg->ctrl_status);
  963. for (cnt = 6000000 ; cnt && (data & CSR_ISP_SOFT_RESET); cnt--) {
  964. udelay(5);
  965. data = RD_REG_WORD(&reg->ctrl_status);
  966. barrier();
  967. }
  968. if (!cnt)
  969. goto chip_diag_failed;
  970. ql_dbg(ql_dbg_init, vha, 0x007c,
  971. "Reset register cleared by chip reset.\n");
  972. /* Reset RISC processor. */
  973. WRT_REG_WORD(&reg->hccr, HCCR_RESET_RISC);
  974. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  975. /* Workaround for QLA2312 PCI parity error */
  976. if (IS_QLA2100(ha) || IS_QLA2200(ha) || IS_QLA2300(ha)) {
  977. data = qla2x00_debounce_register(MAILBOX_REG(ha, reg, 0));
  978. for (cnt = 6000000; cnt && (data == MBS_BUSY); cnt--) {
  979. udelay(5);
  980. data = RD_MAILBOX_REG(ha, reg, 0);
  981. barrier();
  982. }
  983. } else
  984. udelay(10);
  985. if (!cnt)
  986. goto chip_diag_failed;
  987. /* Check product ID of chip */
  988. ql_dbg(ql_dbg_init, vha, 0x007d, "Checking product Id of chip.\n");
  989. mb[1] = RD_MAILBOX_REG(ha, reg, 1);
  990. mb[2] = RD_MAILBOX_REG(ha, reg, 2);
  991. mb[3] = RD_MAILBOX_REG(ha, reg, 3);
  992. mb[4] = qla2x00_debounce_register(MAILBOX_REG(ha, reg, 4));
  993. if (mb[1] != PROD_ID_1 || (mb[2] != PROD_ID_2 && mb[2] != PROD_ID_2a) ||
  994. mb[3] != PROD_ID_3) {
  995. ql_log(ql_log_warn, vha, 0x0062,
  996. "Wrong product ID = 0x%x,0x%x,0x%x.\n",
  997. mb[1], mb[2], mb[3]);
  998. goto chip_diag_failed;
  999. }
  1000. ha->product_id[0] = mb[1];
  1001. ha->product_id[1] = mb[2];
  1002. ha->product_id[2] = mb[3];
  1003. ha->product_id[3] = mb[4];
  1004. /* Adjust fw RISC transfer size */
  1005. if (req->length > 1024)
  1006. ha->fw_transfer_size = REQUEST_ENTRY_SIZE * 1024;
  1007. else
  1008. ha->fw_transfer_size = REQUEST_ENTRY_SIZE *
  1009. req->length;
  1010. if (IS_QLA2200(ha) &&
  1011. RD_MAILBOX_REG(ha, reg, 7) == QLA2200A_RISC_ROM_VER) {
  1012. /* Limit firmware transfer size with a 2200A */
  1013. ql_dbg(ql_dbg_init, vha, 0x007e, "Found QLA2200A Chip.\n");
  1014. ha->device_type |= DT_ISP2200A;
  1015. ha->fw_transfer_size = 128;
  1016. }
  1017. /* Wrap Incoming Mailboxes Test. */
  1018. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1019. ql_dbg(ql_dbg_init, vha, 0x007f, "Checking mailboxes.\n");
  1020. rval = qla2x00_mbx_reg_test(vha);
  1021. if (rval)
  1022. ql_log(ql_log_warn, vha, 0x0080,
  1023. "Failed mailbox send register test.\n");
  1024. else
  1025. /* Flag a successful rval */
  1026. rval = QLA_SUCCESS;
  1027. spin_lock_irqsave(&ha->hardware_lock, flags);
  1028. chip_diag_failed:
  1029. if (rval)
  1030. ql_log(ql_log_info, vha, 0x0081,
  1031. "Chip diagnostics **** FAILED ****.\n");
  1032. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1033. return (rval);
  1034. }
  1035. /**
  1036. * qla24xx_chip_diag() - Test ISP24xx for proper operation.
  1037. * @ha: HA context
  1038. *
  1039. * Returns 0 on success.
  1040. */
  1041. int
  1042. qla24xx_chip_diag(scsi_qla_host_t *vha)
  1043. {
  1044. int rval;
  1045. struct qla_hw_data *ha = vha->hw;
  1046. struct req_que *req = ha->req_q_map[0];
  1047. if (IS_QLA82XX(ha))
  1048. return QLA_SUCCESS;
  1049. ha->fw_transfer_size = REQUEST_ENTRY_SIZE * req->length;
  1050. rval = qla2x00_mbx_reg_test(vha);
  1051. if (rval) {
  1052. ql_log(ql_log_warn, vha, 0x0082,
  1053. "Failed mailbox send register test.\n");
  1054. } else {
  1055. /* Flag a successful rval */
  1056. rval = QLA_SUCCESS;
  1057. }
  1058. return rval;
  1059. }
  1060. void
  1061. qla2x00_alloc_fw_dump(scsi_qla_host_t *vha)
  1062. {
  1063. int rval;
  1064. uint32_t dump_size, fixed_size, mem_size, req_q_size, rsp_q_size,
  1065. eft_size, fce_size, mq_size;
  1066. dma_addr_t tc_dma;
  1067. void *tc;
  1068. struct qla_hw_data *ha = vha->hw;
  1069. struct req_que *req = ha->req_q_map[0];
  1070. struct rsp_que *rsp = ha->rsp_q_map[0];
  1071. if (ha->fw_dump) {
  1072. ql_dbg(ql_dbg_init, vha, 0x00bd,
  1073. "Firmware dump already allocated.\n");
  1074. return;
  1075. }
  1076. ha->fw_dumped = 0;
  1077. fixed_size = mem_size = eft_size = fce_size = mq_size = 0;
  1078. if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
  1079. fixed_size = sizeof(struct qla2100_fw_dump);
  1080. } else if (IS_QLA23XX(ha)) {
  1081. fixed_size = offsetof(struct qla2300_fw_dump, data_ram);
  1082. mem_size = (ha->fw_memory_size - 0x11000 + 1) *
  1083. sizeof(uint16_t);
  1084. } else if (IS_FWI2_CAPABLE(ha)) {
  1085. if (IS_QLA83XX(ha))
  1086. fixed_size = offsetof(struct qla83xx_fw_dump, ext_mem);
  1087. else if (IS_QLA81XX(ha))
  1088. fixed_size = offsetof(struct qla81xx_fw_dump, ext_mem);
  1089. else if (IS_QLA25XX(ha))
  1090. fixed_size = offsetof(struct qla25xx_fw_dump, ext_mem);
  1091. else
  1092. fixed_size = offsetof(struct qla24xx_fw_dump, ext_mem);
  1093. mem_size = (ha->fw_memory_size - 0x100000 + 1) *
  1094. sizeof(uint32_t);
  1095. if (ha->mqenable) {
  1096. if (!IS_QLA83XX(ha))
  1097. mq_size = sizeof(struct qla2xxx_mq_chain);
  1098. /*
  1099. * Allocate maximum buffer size for all queues.
  1100. * Resizing must be done at end-of-dump processing.
  1101. */
  1102. mq_size += ha->max_req_queues *
  1103. (req->length * sizeof(request_t));
  1104. mq_size += ha->max_rsp_queues *
  1105. (rsp->length * sizeof(response_t));
  1106. }
  1107. if (ha->tgt.atio_q_length)
  1108. mq_size += ha->tgt.atio_q_length * sizeof(request_t);
  1109. /* Allocate memory for Fibre Channel Event Buffer. */
  1110. if (!IS_QLA25XX(ha) && !IS_QLA81XX(ha) && !IS_QLA83XX(ha))
  1111. goto try_eft;
  1112. tc = dma_alloc_coherent(&ha->pdev->dev, FCE_SIZE, &tc_dma,
  1113. GFP_KERNEL);
  1114. if (!tc) {
  1115. ql_log(ql_log_warn, vha, 0x00be,
  1116. "Unable to allocate (%d KB) for FCE.\n",
  1117. FCE_SIZE / 1024);
  1118. goto try_eft;
  1119. }
  1120. memset(tc, 0, FCE_SIZE);
  1121. rval = qla2x00_enable_fce_trace(vha, tc_dma, FCE_NUM_BUFFERS,
  1122. ha->fce_mb, &ha->fce_bufs);
  1123. if (rval) {
  1124. ql_log(ql_log_warn, vha, 0x00bf,
  1125. "Unable to initialize FCE (%d).\n", rval);
  1126. dma_free_coherent(&ha->pdev->dev, FCE_SIZE, tc,
  1127. tc_dma);
  1128. ha->flags.fce_enabled = 0;
  1129. goto try_eft;
  1130. }
  1131. ql_dbg(ql_dbg_init, vha, 0x00c0,
  1132. "Allocate (%d KB) for FCE...\n", FCE_SIZE / 1024);
  1133. fce_size = sizeof(struct qla2xxx_fce_chain) + FCE_SIZE;
  1134. ha->flags.fce_enabled = 1;
  1135. ha->fce_dma = tc_dma;
  1136. ha->fce = tc;
  1137. try_eft:
  1138. /* Allocate memory for Extended Trace Buffer. */
  1139. tc = dma_alloc_coherent(&ha->pdev->dev, EFT_SIZE, &tc_dma,
  1140. GFP_KERNEL);
  1141. if (!tc) {
  1142. ql_log(ql_log_warn, vha, 0x00c1,
  1143. "Unable to allocate (%d KB) for EFT.\n",
  1144. EFT_SIZE / 1024);
  1145. goto cont_alloc;
  1146. }
  1147. memset(tc, 0, EFT_SIZE);
  1148. rval = qla2x00_enable_eft_trace(vha, tc_dma, EFT_NUM_BUFFERS);
  1149. if (rval) {
  1150. ql_log(ql_log_warn, vha, 0x00c2,
  1151. "Unable to initialize EFT (%d).\n", rval);
  1152. dma_free_coherent(&ha->pdev->dev, EFT_SIZE, tc,
  1153. tc_dma);
  1154. goto cont_alloc;
  1155. }
  1156. ql_dbg(ql_dbg_init, vha, 0x00c3,
  1157. "Allocated (%d KB) EFT ...\n", EFT_SIZE / 1024);
  1158. eft_size = EFT_SIZE;
  1159. ha->eft_dma = tc_dma;
  1160. ha->eft = tc;
  1161. }
  1162. cont_alloc:
  1163. req_q_size = req->length * sizeof(request_t);
  1164. rsp_q_size = rsp->length * sizeof(response_t);
  1165. dump_size = offsetof(struct qla2xxx_fw_dump, isp);
  1166. dump_size += fixed_size + mem_size + req_q_size + rsp_q_size + eft_size;
  1167. ha->chain_offset = dump_size;
  1168. dump_size += mq_size + fce_size;
  1169. ha->fw_dump = vmalloc(dump_size);
  1170. if (!ha->fw_dump) {
  1171. ql_log(ql_log_warn, vha, 0x00c4,
  1172. "Unable to allocate (%d KB) for firmware dump.\n",
  1173. dump_size / 1024);
  1174. if (ha->fce) {
  1175. dma_free_coherent(&ha->pdev->dev, FCE_SIZE, ha->fce,
  1176. ha->fce_dma);
  1177. ha->fce = NULL;
  1178. ha->fce_dma = 0;
  1179. }
  1180. if (ha->eft) {
  1181. dma_free_coherent(&ha->pdev->dev, eft_size, ha->eft,
  1182. ha->eft_dma);
  1183. ha->eft = NULL;
  1184. ha->eft_dma = 0;
  1185. }
  1186. return;
  1187. }
  1188. ql_dbg(ql_dbg_init, vha, 0x00c5,
  1189. "Allocated (%d KB) for firmware dump.\n", dump_size / 1024);
  1190. ha->fw_dump_len = dump_size;
  1191. ha->fw_dump->signature[0] = 'Q';
  1192. ha->fw_dump->signature[1] = 'L';
  1193. ha->fw_dump->signature[2] = 'G';
  1194. ha->fw_dump->signature[3] = 'C';
  1195. ha->fw_dump->version = __constant_htonl(1);
  1196. ha->fw_dump->fixed_size = htonl(fixed_size);
  1197. ha->fw_dump->mem_size = htonl(mem_size);
  1198. ha->fw_dump->req_q_size = htonl(req_q_size);
  1199. ha->fw_dump->rsp_q_size = htonl(rsp_q_size);
  1200. ha->fw_dump->eft_size = htonl(eft_size);
  1201. ha->fw_dump->eft_addr_l = htonl(LSD(ha->eft_dma));
  1202. ha->fw_dump->eft_addr_h = htonl(MSD(ha->eft_dma));
  1203. ha->fw_dump->header_size =
  1204. htonl(offsetof(struct qla2xxx_fw_dump, isp));
  1205. }
  1206. static int
  1207. qla81xx_mpi_sync(scsi_qla_host_t *vha)
  1208. {
  1209. #define MPS_MASK 0xe0
  1210. int rval;
  1211. uint16_t dc;
  1212. uint32_t dw;
  1213. if (!IS_QLA81XX(vha->hw))
  1214. return QLA_SUCCESS;
  1215. rval = qla2x00_write_ram_word(vha, 0x7c00, 1);
  1216. if (rval != QLA_SUCCESS) {
  1217. ql_log(ql_log_warn, vha, 0x0105,
  1218. "Unable to acquire semaphore.\n");
  1219. goto done;
  1220. }
  1221. pci_read_config_word(vha->hw->pdev, 0x54, &dc);
  1222. rval = qla2x00_read_ram_word(vha, 0x7a15, &dw);
  1223. if (rval != QLA_SUCCESS) {
  1224. ql_log(ql_log_warn, vha, 0x0067, "Unable to read sync.\n");
  1225. goto done_release;
  1226. }
  1227. dc &= MPS_MASK;
  1228. if (dc == (dw & MPS_MASK))
  1229. goto done_release;
  1230. dw &= ~MPS_MASK;
  1231. dw |= dc;
  1232. rval = qla2x00_write_ram_word(vha, 0x7a15, dw);
  1233. if (rval != QLA_SUCCESS) {
  1234. ql_log(ql_log_warn, vha, 0x0114, "Unable to gain sync.\n");
  1235. }
  1236. done_release:
  1237. rval = qla2x00_write_ram_word(vha, 0x7c00, 0);
  1238. if (rval != QLA_SUCCESS) {
  1239. ql_log(ql_log_warn, vha, 0x006d,
  1240. "Unable to release semaphore.\n");
  1241. }
  1242. done:
  1243. return rval;
  1244. }
  1245. /**
  1246. * qla2x00_setup_chip() - Load and start RISC firmware.
  1247. * @ha: HA context
  1248. *
  1249. * Returns 0 on success.
  1250. */
  1251. static int
  1252. qla2x00_setup_chip(scsi_qla_host_t *vha)
  1253. {
  1254. int rval;
  1255. uint32_t srisc_address = 0;
  1256. struct qla_hw_data *ha = vha->hw;
  1257. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  1258. unsigned long flags;
  1259. uint16_t fw_major_version;
  1260. if (IS_QLA82XX(ha)) {
  1261. rval = ha->isp_ops->load_risc(vha, &srisc_address);
  1262. if (rval == QLA_SUCCESS) {
  1263. qla2x00_stop_firmware(vha);
  1264. goto enable_82xx_npiv;
  1265. } else
  1266. goto failed;
  1267. }
  1268. if (!IS_FWI2_CAPABLE(ha) && !IS_QLA2100(ha) && !IS_QLA2200(ha)) {
  1269. /* Disable SRAM, Instruction RAM and GP RAM parity. */
  1270. spin_lock_irqsave(&ha->hardware_lock, flags);
  1271. WRT_REG_WORD(&reg->hccr, (HCCR_ENABLE_PARITY + 0x0));
  1272. RD_REG_WORD(&reg->hccr);
  1273. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1274. }
  1275. qla81xx_mpi_sync(vha);
  1276. /* Load firmware sequences */
  1277. rval = ha->isp_ops->load_risc(vha, &srisc_address);
  1278. if (rval == QLA_SUCCESS) {
  1279. ql_dbg(ql_dbg_init, vha, 0x00c9,
  1280. "Verifying Checksum of loaded RISC code.\n");
  1281. rval = qla2x00_verify_checksum(vha, srisc_address);
  1282. if (rval == QLA_SUCCESS) {
  1283. /* Start firmware execution. */
  1284. ql_dbg(ql_dbg_init, vha, 0x00ca,
  1285. "Starting firmware.\n");
  1286. rval = qla2x00_execute_fw(vha, srisc_address);
  1287. /* Retrieve firmware information. */
  1288. if (rval == QLA_SUCCESS) {
  1289. enable_82xx_npiv:
  1290. fw_major_version = ha->fw_major_version;
  1291. if (IS_QLA82XX(ha))
  1292. qla82xx_check_md_needed(vha);
  1293. else
  1294. rval = qla2x00_get_fw_version(vha);
  1295. if (rval != QLA_SUCCESS)
  1296. goto failed;
  1297. ha->flags.npiv_supported = 0;
  1298. if (IS_QLA2XXX_MIDTYPE(ha) &&
  1299. (ha->fw_attributes & BIT_2)) {
  1300. ha->flags.npiv_supported = 1;
  1301. if ((!ha->max_npiv_vports) ||
  1302. ((ha->max_npiv_vports + 1) %
  1303. MIN_MULTI_ID_FABRIC))
  1304. ha->max_npiv_vports =
  1305. MIN_MULTI_ID_FABRIC - 1;
  1306. }
  1307. qla2x00_get_resource_cnts(vha, NULL,
  1308. &ha->fw_xcb_count, NULL, NULL,
  1309. &ha->max_npiv_vports, NULL);
  1310. if (!fw_major_version && ql2xallocfwdump
  1311. && !IS_QLA82XX(ha))
  1312. qla2x00_alloc_fw_dump(vha);
  1313. }
  1314. } else {
  1315. ql_log(ql_log_fatal, vha, 0x00cd,
  1316. "ISP Firmware failed checksum.\n");
  1317. goto failed;
  1318. }
  1319. }
  1320. if (!IS_FWI2_CAPABLE(ha) && !IS_QLA2100(ha) && !IS_QLA2200(ha)) {
  1321. /* Enable proper parity. */
  1322. spin_lock_irqsave(&ha->hardware_lock, flags);
  1323. if (IS_QLA2300(ha))
  1324. /* SRAM parity */
  1325. WRT_REG_WORD(&reg->hccr, HCCR_ENABLE_PARITY + 0x1);
  1326. else
  1327. /* SRAM, Instruction RAM and GP RAM parity */
  1328. WRT_REG_WORD(&reg->hccr, HCCR_ENABLE_PARITY + 0x7);
  1329. RD_REG_WORD(&reg->hccr);
  1330. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1331. }
  1332. if (IS_QLA83XX(ha))
  1333. goto skip_fac_check;
  1334. if (rval == QLA_SUCCESS && IS_FAC_REQUIRED(ha)) {
  1335. uint32_t size;
  1336. rval = qla81xx_fac_get_sector_size(vha, &size);
  1337. if (rval == QLA_SUCCESS) {
  1338. ha->flags.fac_supported = 1;
  1339. ha->fdt_block_size = size << 2;
  1340. } else {
  1341. ql_log(ql_log_warn, vha, 0x00ce,
  1342. "Unsupported FAC firmware (%d.%02d.%02d).\n",
  1343. ha->fw_major_version, ha->fw_minor_version,
  1344. ha->fw_subminor_version);
  1345. skip_fac_check:
  1346. if (IS_QLA83XX(ha)) {
  1347. ha->flags.fac_supported = 0;
  1348. rval = QLA_SUCCESS;
  1349. }
  1350. }
  1351. }
  1352. failed:
  1353. if (rval) {
  1354. ql_log(ql_log_fatal, vha, 0x00cf,
  1355. "Setup chip ****FAILED****.\n");
  1356. }
  1357. return (rval);
  1358. }
  1359. /**
  1360. * qla2x00_init_response_q_entries() - Initializes response queue entries.
  1361. * @ha: HA context
  1362. *
  1363. * Beginning of request ring has initialization control block already built
  1364. * by nvram config routine.
  1365. *
  1366. * Returns 0 on success.
  1367. */
  1368. void
  1369. qla2x00_init_response_q_entries(struct rsp_que *rsp)
  1370. {
  1371. uint16_t cnt;
  1372. response_t *pkt;
  1373. rsp->ring_ptr = rsp->ring;
  1374. rsp->ring_index = 0;
  1375. rsp->status_srb = NULL;
  1376. pkt = rsp->ring_ptr;
  1377. for (cnt = 0; cnt < rsp->length; cnt++) {
  1378. pkt->signature = RESPONSE_PROCESSED;
  1379. pkt++;
  1380. }
  1381. }
  1382. /**
  1383. * qla2x00_update_fw_options() - Read and process firmware options.
  1384. * @ha: HA context
  1385. *
  1386. * Returns 0 on success.
  1387. */
  1388. void
  1389. qla2x00_update_fw_options(scsi_qla_host_t *vha)
  1390. {
  1391. uint16_t swing, emphasis, tx_sens, rx_sens;
  1392. struct qla_hw_data *ha = vha->hw;
  1393. memset(ha->fw_options, 0, sizeof(ha->fw_options));
  1394. qla2x00_get_fw_options(vha, ha->fw_options);
  1395. if (IS_QLA2100(ha) || IS_QLA2200(ha))
  1396. return;
  1397. /* Serial Link options. */
  1398. ql_dbg(ql_dbg_init + ql_dbg_buffer, vha, 0x0115,
  1399. "Serial link options.\n");
  1400. ql_dump_buffer(ql_dbg_init + ql_dbg_buffer, vha, 0x0109,
  1401. (uint8_t *)&ha->fw_seriallink_options,
  1402. sizeof(ha->fw_seriallink_options));
  1403. ha->fw_options[1] &= ~FO1_SET_EMPHASIS_SWING;
  1404. if (ha->fw_seriallink_options[3] & BIT_2) {
  1405. ha->fw_options[1] |= FO1_SET_EMPHASIS_SWING;
  1406. /* 1G settings */
  1407. swing = ha->fw_seriallink_options[2] & (BIT_2 | BIT_1 | BIT_0);
  1408. emphasis = (ha->fw_seriallink_options[2] &
  1409. (BIT_4 | BIT_3)) >> 3;
  1410. tx_sens = ha->fw_seriallink_options[0] &
  1411. (BIT_3 | BIT_2 | BIT_1 | BIT_0);
  1412. rx_sens = (ha->fw_seriallink_options[0] &
  1413. (BIT_7 | BIT_6 | BIT_5 | BIT_4)) >> 4;
  1414. ha->fw_options[10] = (emphasis << 14) | (swing << 8);
  1415. if (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA6312(ha)) {
  1416. if (rx_sens == 0x0)
  1417. rx_sens = 0x3;
  1418. ha->fw_options[10] |= (tx_sens << 4) | rx_sens;
  1419. } else if (IS_QLA2322(ha) || IS_QLA6322(ha))
  1420. ha->fw_options[10] |= BIT_5 |
  1421. ((rx_sens & (BIT_1 | BIT_0)) << 2) |
  1422. (tx_sens & (BIT_1 | BIT_0));
  1423. /* 2G settings */
  1424. swing = (ha->fw_seriallink_options[2] &
  1425. (BIT_7 | BIT_6 | BIT_5)) >> 5;
  1426. emphasis = ha->fw_seriallink_options[3] & (BIT_1 | BIT_0);
  1427. tx_sens = ha->fw_seriallink_options[1] &
  1428. (BIT_3 | BIT_2 | BIT_1 | BIT_0);
  1429. rx_sens = (ha->fw_seriallink_options[1] &
  1430. (BIT_7 | BIT_6 | BIT_5 | BIT_4)) >> 4;
  1431. ha->fw_options[11] = (emphasis << 14) | (swing << 8);
  1432. if (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA6312(ha)) {
  1433. if (rx_sens == 0x0)
  1434. rx_sens = 0x3;
  1435. ha->fw_options[11] |= (tx_sens << 4) | rx_sens;
  1436. } else if (IS_QLA2322(ha) || IS_QLA6322(ha))
  1437. ha->fw_options[11] |= BIT_5 |
  1438. ((rx_sens & (BIT_1 | BIT_0)) << 2) |
  1439. (tx_sens & (BIT_1 | BIT_0));
  1440. }
  1441. /* FCP2 options. */
  1442. /* Return command IOCBs without waiting for an ABTS to complete. */
  1443. ha->fw_options[3] |= BIT_13;
  1444. /* LED scheme. */
  1445. if (ha->flags.enable_led_scheme)
  1446. ha->fw_options[2] |= BIT_12;
  1447. /* Detect ISP6312. */
  1448. if (IS_QLA6312(ha))
  1449. ha->fw_options[2] |= BIT_13;
  1450. /* Update firmware options. */
  1451. qla2x00_set_fw_options(vha, ha->fw_options);
  1452. }
  1453. void
  1454. qla24xx_update_fw_options(scsi_qla_host_t *vha)
  1455. {
  1456. int rval;
  1457. struct qla_hw_data *ha = vha->hw;
  1458. if (IS_QLA82XX(ha))
  1459. return;
  1460. /* Update Serial Link options. */
  1461. if ((le16_to_cpu(ha->fw_seriallink_options24[0]) & BIT_0) == 0)
  1462. return;
  1463. rval = qla2x00_set_serdes_params(vha,
  1464. le16_to_cpu(ha->fw_seriallink_options24[1]),
  1465. le16_to_cpu(ha->fw_seriallink_options24[2]),
  1466. le16_to_cpu(ha->fw_seriallink_options24[3]));
  1467. if (rval != QLA_SUCCESS) {
  1468. ql_log(ql_log_warn, vha, 0x0104,
  1469. "Unable to update Serial Link options (%x).\n", rval);
  1470. }
  1471. }
  1472. void
  1473. qla2x00_config_rings(struct scsi_qla_host *vha)
  1474. {
  1475. struct qla_hw_data *ha = vha->hw;
  1476. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  1477. struct req_que *req = ha->req_q_map[0];
  1478. struct rsp_que *rsp = ha->rsp_q_map[0];
  1479. /* Setup ring parameters in initialization control block. */
  1480. ha->init_cb->request_q_outpointer = __constant_cpu_to_le16(0);
  1481. ha->init_cb->response_q_inpointer = __constant_cpu_to_le16(0);
  1482. ha->init_cb->request_q_length = cpu_to_le16(req->length);
  1483. ha->init_cb->response_q_length = cpu_to_le16(rsp->length);
  1484. ha->init_cb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1485. ha->init_cb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1486. ha->init_cb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1487. ha->init_cb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1488. WRT_REG_WORD(ISP_REQ_Q_IN(ha, reg), 0);
  1489. WRT_REG_WORD(ISP_REQ_Q_OUT(ha, reg), 0);
  1490. WRT_REG_WORD(ISP_RSP_Q_IN(ha, reg), 0);
  1491. WRT_REG_WORD(ISP_RSP_Q_OUT(ha, reg), 0);
  1492. RD_REG_WORD(ISP_RSP_Q_OUT(ha, reg)); /* PCI Posting. */
  1493. }
  1494. void
  1495. qla24xx_config_rings(struct scsi_qla_host *vha)
  1496. {
  1497. struct qla_hw_data *ha = vha->hw;
  1498. device_reg_t __iomem *reg = ISP_QUE_REG(ha, 0);
  1499. struct device_reg_2xxx __iomem *ioreg = &ha->iobase->isp;
  1500. struct qla_msix_entry *msix;
  1501. struct init_cb_24xx *icb;
  1502. uint16_t rid = 0;
  1503. struct req_que *req = ha->req_q_map[0];
  1504. struct rsp_que *rsp = ha->rsp_q_map[0];
  1505. /* Setup ring parameters in initialization control block. */
  1506. icb = (struct init_cb_24xx *)ha->init_cb;
  1507. icb->request_q_outpointer = __constant_cpu_to_le16(0);
  1508. icb->response_q_inpointer = __constant_cpu_to_le16(0);
  1509. icb->request_q_length = cpu_to_le16(req->length);
  1510. icb->response_q_length = cpu_to_le16(rsp->length);
  1511. icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1512. icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1513. icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1514. icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1515. /* Setup ATIO queue dma pointers for target mode */
  1516. icb->atio_q_inpointer = __constant_cpu_to_le16(0);
  1517. icb->atio_q_length = cpu_to_le16(ha->tgt.atio_q_length);
  1518. icb->atio_q_address[0] = cpu_to_le32(LSD(ha->tgt.atio_dma));
  1519. icb->atio_q_address[1] = cpu_to_le32(MSD(ha->tgt.atio_dma));
  1520. if (ha->mqenable || IS_QLA83XX(ha)) {
  1521. icb->qos = __constant_cpu_to_le16(QLA_DEFAULT_QUE_QOS);
  1522. icb->rid = __constant_cpu_to_le16(rid);
  1523. if (ha->flags.msix_enabled) {
  1524. msix = &ha->msix_entries[1];
  1525. ql_dbg(ql_dbg_init, vha, 0x00fd,
  1526. "Registering vector 0x%x for base que.\n",
  1527. msix->entry);
  1528. icb->msix = cpu_to_le16(msix->entry);
  1529. }
  1530. /* Use alternate PCI bus number */
  1531. if (MSB(rid))
  1532. icb->firmware_options_2 |=
  1533. __constant_cpu_to_le32(BIT_19);
  1534. /* Use alternate PCI devfn */
  1535. if (LSB(rid))
  1536. icb->firmware_options_2 |=
  1537. __constant_cpu_to_le32(BIT_18);
  1538. /* Use Disable MSIX Handshake mode for capable adapters */
  1539. if ((ha->fw_attributes & BIT_6) && (IS_MSIX_NACK_CAPABLE(ha)) &&
  1540. (ha->flags.msix_enabled)) {
  1541. icb->firmware_options_2 &=
  1542. __constant_cpu_to_le32(~BIT_22);
  1543. ha->flags.disable_msix_handshake = 1;
  1544. ql_dbg(ql_dbg_init, vha, 0x00fe,
  1545. "MSIX Handshake Disable Mode turned on.\n");
  1546. } else {
  1547. icb->firmware_options_2 |=
  1548. __constant_cpu_to_le32(BIT_22);
  1549. }
  1550. icb->firmware_options_2 |= __constant_cpu_to_le32(BIT_23);
  1551. WRT_REG_DWORD(&reg->isp25mq.req_q_in, 0);
  1552. WRT_REG_DWORD(&reg->isp25mq.req_q_out, 0);
  1553. WRT_REG_DWORD(&reg->isp25mq.rsp_q_in, 0);
  1554. WRT_REG_DWORD(&reg->isp25mq.rsp_q_out, 0);
  1555. } else {
  1556. WRT_REG_DWORD(&reg->isp24.req_q_in, 0);
  1557. WRT_REG_DWORD(&reg->isp24.req_q_out, 0);
  1558. WRT_REG_DWORD(&reg->isp24.rsp_q_in, 0);
  1559. WRT_REG_DWORD(&reg->isp24.rsp_q_out, 0);
  1560. }
  1561. qlt_24xx_config_rings(vha, reg);
  1562. /* PCI posting */
  1563. RD_REG_DWORD(&ioreg->hccr);
  1564. }
  1565. /**
  1566. * qla2x00_init_rings() - Initializes firmware.
  1567. * @ha: HA context
  1568. *
  1569. * Beginning of request ring has initialization control block already built
  1570. * by nvram config routine.
  1571. *
  1572. * Returns 0 on success.
  1573. */
  1574. static int
  1575. qla2x00_init_rings(scsi_qla_host_t *vha)
  1576. {
  1577. int rval;
  1578. unsigned long flags = 0;
  1579. int cnt, que;
  1580. struct qla_hw_data *ha = vha->hw;
  1581. struct req_que *req;
  1582. struct rsp_que *rsp;
  1583. struct mid_init_cb_24xx *mid_init_cb =
  1584. (struct mid_init_cb_24xx *) ha->init_cb;
  1585. spin_lock_irqsave(&ha->hardware_lock, flags);
  1586. /* Clear outstanding commands array. */
  1587. for (que = 0; que < ha->max_req_queues; que++) {
  1588. req = ha->req_q_map[que];
  1589. if (!req)
  1590. continue;
  1591. for (cnt = 1; cnt < MAX_OUTSTANDING_COMMANDS; cnt++)
  1592. req->outstanding_cmds[cnt] = NULL;
  1593. req->current_outstanding_cmd = 1;
  1594. /* Initialize firmware. */
  1595. req->ring_ptr = req->ring;
  1596. req->ring_index = 0;
  1597. req->cnt = req->length;
  1598. }
  1599. for (que = 0; que < ha->max_rsp_queues; que++) {
  1600. rsp = ha->rsp_q_map[que];
  1601. if (!rsp)
  1602. continue;
  1603. /* Initialize response queue entries */
  1604. qla2x00_init_response_q_entries(rsp);
  1605. }
  1606. spin_lock(&ha->vport_slock);
  1607. spin_unlock(&ha->vport_slock);
  1608. ha->tgt.atio_ring_ptr = ha->tgt.atio_ring;
  1609. ha->tgt.atio_ring_index = 0;
  1610. /* Initialize ATIO queue entries */
  1611. qlt_init_atio_q_entries(vha);
  1612. ha->isp_ops->config_rings(vha);
  1613. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1614. /* Update any ISP specific firmware options before initialization. */
  1615. ha->isp_ops->update_fw_options(vha);
  1616. ql_dbg(ql_dbg_init, vha, 0x00d1, "Issue init firmware.\n");
  1617. if (ha->flags.npiv_supported) {
  1618. if (ha->operating_mode == LOOP)
  1619. ha->max_npiv_vports = MIN_MULTI_ID_FABRIC - 1;
  1620. mid_init_cb->count = cpu_to_le16(ha->max_npiv_vports);
  1621. }
  1622. if (IS_FWI2_CAPABLE(ha)) {
  1623. mid_init_cb->options = __constant_cpu_to_le16(BIT_1);
  1624. mid_init_cb->init_cb.execution_throttle =
  1625. cpu_to_le16(ha->fw_xcb_count);
  1626. }
  1627. rval = qla2x00_init_firmware(vha, ha->init_cb_size);
  1628. if (rval) {
  1629. ql_log(ql_log_fatal, vha, 0x00d2,
  1630. "Init Firmware **** FAILED ****.\n");
  1631. } else {
  1632. ql_dbg(ql_dbg_init, vha, 0x00d3,
  1633. "Init Firmware -- success.\n");
  1634. }
  1635. return (rval);
  1636. }
  1637. /**
  1638. * qla2x00_fw_ready() - Waits for firmware ready.
  1639. * @ha: HA context
  1640. *
  1641. * Returns 0 on success.
  1642. */
  1643. static int
  1644. qla2x00_fw_ready(scsi_qla_host_t *vha)
  1645. {
  1646. int rval;
  1647. unsigned long wtime, mtime, cs84xx_time;
  1648. uint16_t min_wait; /* Minimum wait time if loop is down */
  1649. uint16_t wait_time; /* Wait time if loop is coming ready */
  1650. uint16_t state[5];
  1651. struct qla_hw_data *ha = vha->hw;
  1652. rval = QLA_SUCCESS;
  1653. /* 20 seconds for loop down. */
  1654. min_wait = 20;
  1655. /*
  1656. * Firmware should take at most one RATOV to login, plus 5 seconds for
  1657. * our own processing.
  1658. */
  1659. if ((wait_time = (ha->retry_count*ha->login_timeout) + 5) < min_wait) {
  1660. wait_time = min_wait;
  1661. }
  1662. /* Min wait time if loop down */
  1663. mtime = jiffies + (min_wait * HZ);
  1664. /* wait time before firmware ready */
  1665. wtime = jiffies + (wait_time * HZ);
  1666. /* Wait for ISP to finish LIP */
  1667. if (!vha->flags.init_done)
  1668. ql_log(ql_log_info, vha, 0x801e,
  1669. "Waiting for LIP to complete.\n");
  1670. do {
  1671. rval = qla2x00_get_firmware_state(vha, state);
  1672. if (rval == QLA_SUCCESS) {
  1673. if (state[0] < FSTATE_LOSS_OF_SYNC) {
  1674. vha->device_flags &= ~DFLG_NO_CABLE;
  1675. }
  1676. if (IS_QLA84XX(ha) && state[0] != FSTATE_READY) {
  1677. ql_dbg(ql_dbg_taskm, vha, 0x801f,
  1678. "fw_state=%x 84xx=%x.\n", state[0],
  1679. state[2]);
  1680. if ((state[2] & FSTATE_LOGGED_IN) &&
  1681. (state[2] & FSTATE_WAITING_FOR_VERIFY)) {
  1682. ql_dbg(ql_dbg_taskm, vha, 0x8028,
  1683. "Sending verify iocb.\n");
  1684. cs84xx_time = jiffies;
  1685. rval = qla84xx_init_chip(vha);
  1686. if (rval != QLA_SUCCESS) {
  1687. ql_log(ql_log_warn,
  1688. vha, 0x8007,
  1689. "Init chip failed.\n");
  1690. break;
  1691. }
  1692. /* Add time taken to initialize. */
  1693. cs84xx_time = jiffies - cs84xx_time;
  1694. wtime += cs84xx_time;
  1695. mtime += cs84xx_time;
  1696. ql_dbg(ql_dbg_taskm, vha, 0x8008,
  1697. "Increasing wait time by %ld. "
  1698. "New time %ld.\n", cs84xx_time,
  1699. wtime);
  1700. }
  1701. } else if (state[0] == FSTATE_READY) {
  1702. ql_dbg(ql_dbg_taskm, vha, 0x8037,
  1703. "F/W Ready - OK.\n");
  1704. qla2x00_get_retry_cnt(vha, &ha->retry_count,
  1705. &ha->login_timeout, &ha->r_a_tov);
  1706. rval = QLA_SUCCESS;
  1707. break;
  1708. }
  1709. rval = QLA_FUNCTION_FAILED;
  1710. if (atomic_read(&vha->loop_down_timer) &&
  1711. state[0] != FSTATE_READY) {
  1712. /* Loop down. Timeout on min_wait for states
  1713. * other than Wait for Login.
  1714. */
  1715. if (time_after_eq(jiffies, mtime)) {
  1716. ql_log(ql_log_info, vha, 0x8038,
  1717. "Cable is unplugged...\n");
  1718. vha->device_flags |= DFLG_NO_CABLE;
  1719. break;
  1720. }
  1721. }
  1722. } else {
  1723. /* Mailbox cmd failed. Timeout on min_wait. */
  1724. if (time_after_eq(jiffies, mtime) ||
  1725. ha->flags.isp82xx_fw_hung)
  1726. break;
  1727. }
  1728. if (time_after_eq(jiffies, wtime))
  1729. break;
  1730. /* Delay for a while */
  1731. msleep(500);
  1732. } while (1);
  1733. ql_dbg(ql_dbg_taskm, vha, 0x803a,
  1734. "fw_state=%x (%x, %x, %x, %x) " "curr time=%lx.\n", state[0],
  1735. state[1], state[2], state[3], state[4], jiffies);
  1736. if (rval && !(vha->device_flags & DFLG_NO_CABLE)) {
  1737. ql_log(ql_log_warn, vha, 0x803b,
  1738. "Firmware ready **** FAILED ****.\n");
  1739. }
  1740. return (rval);
  1741. }
  1742. /*
  1743. * qla2x00_configure_hba
  1744. * Setup adapter context.
  1745. *
  1746. * Input:
  1747. * ha = adapter state pointer.
  1748. *
  1749. * Returns:
  1750. * 0 = success
  1751. *
  1752. * Context:
  1753. * Kernel context.
  1754. */
  1755. static int
  1756. qla2x00_configure_hba(scsi_qla_host_t *vha)
  1757. {
  1758. int rval;
  1759. uint16_t loop_id;
  1760. uint16_t topo;
  1761. uint16_t sw_cap;
  1762. uint8_t al_pa;
  1763. uint8_t area;
  1764. uint8_t domain;
  1765. char connect_type[22];
  1766. struct qla_hw_data *ha = vha->hw;
  1767. /* Get host addresses. */
  1768. rval = qla2x00_get_adapter_id(vha,
  1769. &loop_id, &al_pa, &area, &domain, &topo, &sw_cap);
  1770. if (rval != QLA_SUCCESS) {
  1771. if (LOOP_TRANSITION(vha) || atomic_read(&ha->loop_down_timer) ||
  1772. IS_CNA_CAPABLE(ha) ||
  1773. (rval == QLA_COMMAND_ERROR && loop_id == 0x7)) {
  1774. ql_dbg(ql_dbg_disc, vha, 0x2008,
  1775. "Loop is in a transition state.\n");
  1776. } else {
  1777. ql_log(ql_log_warn, vha, 0x2009,
  1778. "Unable to get host loop ID.\n");
  1779. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  1780. }
  1781. return (rval);
  1782. }
  1783. if (topo == 4) {
  1784. ql_log(ql_log_info, vha, 0x200a,
  1785. "Cannot get topology - retrying.\n");
  1786. return (QLA_FUNCTION_FAILED);
  1787. }
  1788. vha->loop_id = loop_id;
  1789. /* initialize */
  1790. ha->min_external_loopid = SNS_FIRST_LOOP_ID;
  1791. ha->operating_mode = LOOP;
  1792. ha->switch_cap = 0;
  1793. switch (topo) {
  1794. case 0:
  1795. ql_dbg(ql_dbg_disc, vha, 0x200b, "HBA in NL topology.\n");
  1796. ha->current_topology = ISP_CFG_NL;
  1797. strcpy(connect_type, "(Loop)");
  1798. break;
  1799. case 1:
  1800. ql_dbg(ql_dbg_disc, vha, 0x200c, "HBA in FL topology.\n");
  1801. ha->switch_cap = sw_cap;
  1802. ha->current_topology = ISP_CFG_FL;
  1803. strcpy(connect_type, "(FL_Port)");
  1804. break;
  1805. case 2:
  1806. ql_dbg(ql_dbg_disc, vha, 0x200d, "HBA in N P2P topology.\n");
  1807. ha->operating_mode = P2P;
  1808. ha->current_topology = ISP_CFG_N;
  1809. strcpy(connect_type, "(N_Port-to-N_Port)");
  1810. break;
  1811. case 3:
  1812. ql_dbg(ql_dbg_disc, vha, 0x200e, "HBA in F P2P topology.\n");
  1813. ha->switch_cap = sw_cap;
  1814. ha->operating_mode = P2P;
  1815. ha->current_topology = ISP_CFG_F;
  1816. strcpy(connect_type, "(F_Port)");
  1817. break;
  1818. default:
  1819. ql_dbg(ql_dbg_disc, vha, 0x200f,
  1820. "HBA in unknown topology %x, using NL.\n", topo);
  1821. ha->current_topology = ISP_CFG_NL;
  1822. strcpy(connect_type, "(Loop)");
  1823. break;
  1824. }
  1825. /* Save Host port and loop ID. */
  1826. /* byte order - Big Endian */
  1827. vha->d_id.b.domain = domain;
  1828. vha->d_id.b.area = area;
  1829. vha->d_id.b.al_pa = al_pa;
  1830. spin_lock(&ha->vport_slock);
  1831. qlt_update_vp_map(vha, SET_AL_PA);
  1832. spin_unlock(&ha->vport_slock);
  1833. if (!vha->flags.init_done)
  1834. ql_log(ql_log_info, vha, 0x2010,
  1835. "Topology - %s, Host Loop address 0x%x.\n",
  1836. connect_type, vha->loop_id);
  1837. if (rval) {
  1838. ql_log(ql_log_warn, vha, 0x2011,
  1839. "%s FAILED\n", __func__);
  1840. } else {
  1841. ql_dbg(ql_dbg_disc, vha, 0x2012,
  1842. "%s success\n", __func__);
  1843. }
  1844. return(rval);
  1845. }
  1846. inline void
  1847. qla2x00_set_model_info(scsi_qla_host_t *vha, uint8_t *model, size_t len,
  1848. char *def)
  1849. {
  1850. char *st, *en;
  1851. uint16_t index;
  1852. struct qla_hw_data *ha = vha->hw;
  1853. int use_tbl = !IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha) &&
  1854. !IS_CNA_CAPABLE(ha) && !IS_QLA2031(ha);
  1855. if (memcmp(model, BINZERO, len) != 0) {
  1856. strncpy(ha->model_number, model, len);
  1857. st = en = ha->model_number;
  1858. en += len - 1;
  1859. while (en > st) {
  1860. if (*en != 0x20 && *en != 0x00)
  1861. break;
  1862. *en-- = '\0';
  1863. }
  1864. index = (ha->pdev->subsystem_device & 0xff);
  1865. if (use_tbl &&
  1866. ha->pdev->subsystem_vendor == PCI_VENDOR_ID_QLOGIC &&
  1867. index < QLA_MODEL_NAMES)
  1868. strncpy(ha->model_desc,
  1869. qla2x00_model_name[index * 2 + 1],
  1870. sizeof(ha->model_desc) - 1);
  1871. } else {
  1872. index = (ha->pdev->subsystem_device & 0xff);
  1873. if (use_tbl &&
  1874. ha->pdev->subsystem_vendor == PCI_VENDOR_ID_QLOGIC &&
  1875. index < QLA_MODEL_NAMES) {
  1876. strcpy(ha->model_number,
  1877. qla2x00_model_name[index * 2]);
  1878. strncpy(ha->model_desc,
  1879. qla2x00_model_name[index * 2 + 1],
  1880. sizeof(ha->model_desc) - 1);
  1881. } else {
  1882. strcpy(ha->model_number, def);
  1883. }
  1884. }
  1885. if (IS_FWI2_CAPABLE(ha))
  1886. qla2xxx_get_vpd_field(vha, "\x82", ha->model_desc,
  1887. sizeof(ha->model_desc));
  1888. }
  1889. /* On sparc systems, obtain port and node WWN from firmware
  1890. * properties.
  1891. */
  1892. static void qla2xxx_nvram_wwn_from_ofw(scsi_qla_host_t *vha, nvram_t *nv)
  1893. {
  1894. #ifdef CONFIG_SPARC
  1895. struct qla_hw_data *ha = vha->hw;
  1896. struct pci_dev *pdev = ha->pdev;
  1897. struct device_node *dp = pci_device_to_OF_node(pdev);
  1898. const u8 *val;
  1899. int len;
  1900. val = of_get_property(dp, "port-wwn", &len);
  1901. if (val && len >= WWN_SIZE)
  1902. memcpy(nv->port_name, val, WWN_SIZE);
  1903. val = of_get_property(dp, "node-wwn", &len);
  1904. if (val && len >= WWN_SIZE)
  1905. memcpy(nv->node_name, val, WWN_SIZE);
  1906. #endif
  1907. }
  1908. /*
  1909. * NVRAM configuration for ISP 2xxx
  1910. *
  1911. * Input:
  1912. * ha = adapter block pointer.
  1913. *
  1914. * Output:
  1915. * initialization control block in response_ring
  1916. * host adapters parameters in host adapter block
  1917. *
  1918. * Returns:
  1919. * 0 = success.
  1920. */
  1921. int
  1922. qla2x00_nvram_config(scsi_qla_host_t *vha)
  1923. {
  1924. int rval;
  1925. uint8_t chksum = 0;
  1926. uint16_t cnt;
  1927. uint8_t *dptr1, *dptr2;
  1928. struct qla_hw_data *ha = vha->hw;
  1929. init_cb_t *icb = ha->init_cb;
  1930. nvram_t *nv = ha->nvram;
  1931. uint8_t *ptr = ha->nvram;
  1932. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  1933. rval = QLA_SUCCESS;
  1934. /* Determine NVRAM starting address. */
  1935. ha->nvram_size = sizeof(nvram_t);
  1936. ha->nvram_base = 0;
  1937. if (!IS_QLA2100(ha) && !IS_QLA2200(ha) && !IS_QLA2300(ha))
  1938. if ((RD_REG_WORD(&reg->ctrl_status) >> 14) == 1)
  1939. ha->nvram_base = 0x80;
  1940. /* Get NVRAM data and calculate checksum. */
  1941. ha->isp_ops->read_nvram(vha, ptr, ha->nvram_base, ha->nvram_size);
  1942. for (cnt = 0, chksum = 0; cnt < ha->nvram_size; cnt++)
  1943. chksum += *ptr++;
  1944. ql_dbg(ql_dbg_init + ql_dbg_buffer, vha, 0x010f,
  1945. "Contents of NVRAM.\n");
  1946. ql_dump_buffer(ql_dbg_init + ql_dbg_buffer, vha, 0x0110,
  1947. (uint8_t *)nv, ha->nvram_size);
  1948. /* Bad NVRAM data, set defaults parameters. */
  1949. if (chksum || nv->id[0] != 'I' || nv->id[1] != 'S' ||
  1950. nv->id[2] != 'P' || nv->id[3] != ' ' || nv->nvram_version < 1) {
  1951. /* Reset NVRAM data. */
  1952. ql_log(ql_log_warn, vha, 0x0064,
  1953. "Inconsistent NVRAM "
  1954. "detected: checksum=0x%x id=%c version=0x%x.\n",
  1955. chksum, nv->id[0], nv->nvram_version);
  1956. ql_log(ql_log_warn, vha, 0x0065,
  1957. "Falling back to "
  1958. "functioning (yet invalid -- WWPN) defaults.\n");
  1959. /*
  1960. * Set default initialization control block.
  1961. */
  1962. memset(nv, 0, ha->nvram_size);
  1963. nv->parameter_block_version = ICB_VERSION;
  1964. if (IS_QLA23XX(ha)) {
  1965. nv->firmware_options[0] = BIT_2 | BIT_1;
  1966. nv->firmware_options[1] = BIT_7 | BIT_5;
  1967. nv->add_firmware_options[0] = BIT_5;
  1968. nv->add_firmware_options[1] = BIT_5 | BIT_4;
  1969. nv->frame_payload_size = __constant_cpu_to_le16(2048);
  1970. nv->special_options[1] = BIT_7;
  1971. } else if (IS_QLA2200(ha)) {
  1972. nv->firmware_options[0] = BIT_2 | BIT_1;
  1973. nv->firmware_options[1] = BIT_7 | BIT_5;
  1974. nv->add_firmware_options[0] = BIT_5;
  1975. nv->add_firmware_options[1] = BIT_5 | BIT_4;
  1976. nv->frame_payload_size = __constant_cpu_to_le16(1024);
  1977. } else if (IS_QLA2100(ha)) {
  1978. nv->firmware_options[0] = BIT_3 | BIT_1;
  1979. nv->firmware_options[1] = BIT_5;
  1980. nv->frame_payload_size = __constant_cpu_to_le16(1024);
  1981. }
  1982. nv->max_iocb_allocation = __constant_cpu_to_le16(256);
  1983. nv->execution_throttle = __constant_cpu_to_le16(16);
  1984. nv->retry_count = 8;
  1985. nv->retry_delay = 1;
  1986. nv->port_name[0] = 33;
  1987. nv->port_name[3] = 224;
  1988. nv->port_name[4] = 139;
  1989. qla2xxx_nvram_wwn_from_ofw(vha, nv);
  1990. nv->login_timeout = 4;
  1991. /*
  1992. * Set default host adapter parameters
  1993. */
  1994. nv->host_p[1] = BIT_2;
  1995. nv->reset_delay = 5;
  1996. nv->port_down_retry_count = 8;
  1997. nv->max_luns_per_target = __constant_cpu_to_le16(8);
  1998. nv->link_down_timeout = 60;
  1999. rval = 1;
  2000. }
  2001. #if defined(CONFIG_IA64_GENERIC) || defined(CONFIG_IA64_SGI_SN2)
  2002. /*
  2003. * The SN2 does not provide BIOS emulation which means you can't change
  2004. * potentially bogus BIOS settings. Force the use of default settings
  2005. * for link rate and frame size. Hope that the rest of the settings
  2006. * are valid.
  2007. */
  2008. if (ia64_platform_is("sn2")) {
  2009. nv->frame_payload_size = __constant_cpu_to_le16(2048);
  2010. if (IS_QLA23XX(ha))
  2011. nv->special_options[1] = BIT_7;
  2012. }
  2013. #endif
  2014. /* Reset Initialization control block */
  2015. memset(icb, 0, ha->init_cb_size);
  2016. /*
  2017. * Setup driver NVRAM options.
  2018. */
  2019. nv->firmware_options[0] |= (BIT_6 | BIT_1);
  2020. nv->firmware_options[0] &= ~(BIT_5 | BIT_4);
  2021. nv->firmware_options[1] |= (BIT_5 | BIT_0);
  2022. nv->firmware_options[1] &= ~BIT_4;
  2023. if (IS_QLA23XX(ha)) {
  2024. nv->firmware_options[0] |= BIT_2;
  2025. nv->firmware_options[0] &= ~BIT_3;
  2026. nv->special_options[0] &= ~BIT_6;
  2027. nv->add_firmware_options[1] |= BIT_5 | BIT_4;
  2028. if (IS_QLA2300(ha)) {
  2029. if (ha->fb_rev == FPM_2310) {
  2030. strcpy(ha->model_number, "QLA2310");
  2031. } else {
  2032. strcpy(ha->model_number, "QLA2300");
  2033. }
  2034. } else {
  2035. qla2x00_set_model_info(vha, nv->model_number,
  2036. sizeof(nv->model_number), "QLA23xx");
  2037. }
  2038. } else if (IS_QLA2200(ha)) {
  2039. nv->firmware_options[0] |= BIT_2;
  2040. /*
  2041. * 'Point-to-point preferred, else loop' is not a safe
  2042. * connection mode setting.
  2043. */
  2044. if ((nv->add_firmware_options[0] & (BIT_6 | BIT_5 | BIT_4)) ==
  2045. (BIT_5 | BIT_4)) {
  2046. /* Force 'loop preferred, else point-to-point'. */
  2047. nv->add_firmware_options[0] &= ~(BIT_6 | BIT_5 | BIT_4);
  2048. nv->add_firmware_options[0] |= BIT_5;
  2049. }
  2050. strcpy(ha->model_number, "QLA22xx");
  2051. } else /*if (IS_QLA2100(ha))*/ {
  2052. strcpy(ha->model_number, "QLA2100");
  2053. }
  2054. /*
  2055. * Copy over NVRAM RISC parameter block to initialization control block.
  2056. */
  2057. dptr1 = (uint8_t *)icb;
  2058. dptr2 = (uint8_t *)&nv->parameter_block_version;
  2059. cnt = (uint8_t *)&icb->request_q_outpointer - (uint8_t *)&icb->version;
  2060. while (cnt--)
  2061. *dptr1++ = *dptr2++;
  2062. /* Copy 2nd half. */
  2063. dptr1 = (uint8_t *)icb->add_firmware_options;
  2064. cnt = (uint8_t *)icb->reserved_3 - (uint8_t *)icb->add_firmware_options;
  2065. while (cnt--)
  2066. *dptr1++ = *dptr2++;
  2067. /* Use alternate WWN? */
  2068. if (nv->host_p[1] & BIT_7) {
  2069. memcpy(icb->node_name, nv->alternate_node_name, WWN_SIZE);
  2070. memcpy(icb->port_name, nv->alternate_port_name, WWN_SIZE);
  2071. }
  2072. /* Prepare nodename */
  2073. if ((icb->firmware_options[1] & BIT_6) == 0) {
  2074. /*
  2075. * Firmware will apply the following mask if the nodename was
  2076. * not provided.
  2077. */
  2078. memcpy(icb->node_name, icb->port_name, WWN_SIZE);
  2079. icb->node_name[0] &= 0xF0;
  2080. }
  2081. /*
  2082. * Set host adapter parameters.
  2083. */
  2084. /*
  2085. * BIT_7 in the host-parameters section allows for modification to
  2086. * internal driver logging.
  2087. */
  2088. if (nv->host_p[0] & BIT_7)
  2089. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  2090. ha->flags.disable_risc_code_load = ((nv->host_p[0] & BIT_4) ? 1 : 0);
  2091. /* Always load RISC code on non ISP2[12]00 chips. */
  2092. if (!IS_QLA2100(ha) && !IS_QLA2200(ha))
  2093. ha->flags.disable_risc_code_load = 0;
  2094. ha->flags.enable_lip_reset = ((nv->host_p[1] & BIT_1) ? 1 : 0);
  2095. ha->flags.enable_lip_full_login = ((nv->host_p[1] & BIT_2) ? 1 : 0);
  2096. ha->flags.enable_target_reset = ((nv->host_p[1] & BIT_3) ? 1 : 0);
  2097. ha->flags.enable_led_scheme = (nv->special_options[1] & BIT_4) ? 1 : 0;
  2098. ha->flags.disable_serdes = 0;
  2099. ha->operating_mode =
  2100. (icb->add_firmware_options[0] & (BIT_6 | BIT_5 | BIT_4)) >> 4;
  2101. memcpy(ha->fw_seriallink_options, nv->seriallink_options,
  2102. sizeof(ha->fw_seriallink_options));
  2103. /* save HBA serial number */
  2104. ha->serial0 = icb->port_name[5];
  2105. ha->serial1 = icb->port_name[6];
  2106. ha->serial2 = icb->port_name[7];
  2107. memcpy(vha->node_name, icb->node_name, WWN_SIZE);
  2108. memcpy(vha->port_name, icb->port_name, WWN_SIZE);
  2109. icb->execution_throttle = __constant_cpu_to_le16(0xFFFF);
  2110. ha->retry_count = nv->retry_count;
  2111. /* Set minimum login_timeout to 4 seconds. */
  2112. if (nv->login_timeout != ql2xlogintimeout)
  2113. nv->login_timeout = ql2xlogintimeout;
  2114. if (nv->login_timeout < 4)
  2115. nv->login_timeout = 4;
  2116. ha->login_timeout = nv->login_timeout;
  2117. icb->login_timeout = nv->login_timeout;
  2118. /* Set minimum RATOV to 100 tenths of a second. */
  2119. ha->r_a_tov = 100;
  2120. ha->loop_reset_delay = nv->reset_delay;
  2121. /* Link Down Timeout = 0:
  2122. *
  2123. * When Port Down timer expires we will start returning
  2124. * I/O's to OS with "DID_NO_CONNECT".
  2125. *
  2126. * Link Down Timeout != 0:
  2127. *
  2128. * The driver waits for the link to come up after link down
  2129. * before returning I/Os to OS with "DID_NO_CONNECT".
  2130. */
  2131. if (nv->link_down_timeout == 0) {
  2132. ha->loop_down_abort_time =
  2133. (LOOP_DOWN_TIME - LOOP_DOWN_TIMEOUT);
  2134. } else {
  2135. ha->link_down_timeout = nv->link_down_timeout;
  2136. ha->loop_down_abort_time =
  2137. (LOOP_DOWN_TIME - ha->link_down_timeout);
  2138. }
  2139. /*
  2140. * Need enough time to try and get the port back.
  2141. */
  2142. ha->port_down_retry_count = nv->port_down_retry_count;
  2143. if (qlport_down_retry)
  2144. ha->port_down_retry_count = qlport_down_retry;
  2145. /* Set login_retry_count */
  2146. ha->login_retry_count = nv->retry_count;
  2147. if (ha->port_down_retry_count == nv->port_down_retry_count &&
  2148. ha->port_down_retry_count > 3)
  2149. ha->login_retry_count = ha->port_down_retry_count;
  2150. else if (ha->port_down_retry_count > (int)ha->login_retry_count)
  2151. ha->login_retry_count = ha->port_down_retry_count;
  2152. if (ql2xloginretrycount)
  2153. ha->login_retry_count = ql2xloginretrycount;
  2154. icb->lun_enables = __constant_cpu_to_le16(0);
  2155. icb->command_resource_count = 0;
  2156. icb->immediate_notify_resource_count = 0;
  2157. icb->timeout = __constant_cpu_to_le16(0);
  2158. if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
  2159. /* Enable RIO */
  2160. icb->firmware_options[0] &= ~BIT_3;
  2161. icb->add_firmware_options[0] &=
  2162. ~(BIT_3 | BIT_2 | BIT_1 | BIT_0);
  2163. icb->add_firmware_options[0] |= BIT_2;
  2164. icb->response_accumulation_timer = 3;
  2165. icb->interrupt_delay_timer = 5;
  2166. vha->flags.process_response_queue = 1;
  2167. } else {
  2168. /* Enable ZIO. */
  2169. if (!vha->flags.init_done) {
  2170. ha->zio_mode = icb->add_firmware_options[0] &
  2171. (BIT_3 | BIT_2 | BIT_1 | BIT_0);
  2172. ha->zio_timer = icb->interrupt_delay_timer ?
  2173. icb->interrupt_delay_timer: 2;
  2174. }
  2175. icb->add_firmware_options[0] &=
  2176. ~(BIT_3 | BIT_2 | BIT_1 | BIT_0);
  2177. vha->flags.process_response_queue = 0;
  2178. if (ha->zio_mode != QLA_ZIO_DISABLED) {
  2179. ha->zio_mode = QLA_ZIO_MODE_6;
  2180. ql_log(ql_log_info, vha, 0x0068,
  2181. "ZIO mode %d enabled; timer delay (%d us).\n",
  2182. ha->zio_mode, ha->zio_timer * 100);
  2183. icb->add_firmware_options[0] |= (uint8_t)ha->zio_mode;
  2184. icb->interrupt_delay_timer = (uint8_t)ha->zio_timer;
  2185. vha->flags.process_response_queue = 1;
  2186. }
  2187. }
  2188. if (rval) {
  2189. ql_log(ql_log_warn, vha, 0x0069,
  2190. "NVRAM configuration failed.\n");
  2191. }
  2192. return (rval);
  2193. }
  2194. static void
  2195. qla2x00_rport_del(void *data)
  2196. {
  2197. fc_port_t *fcport = data;
  2198. struct fc_rport *rport;
  2199. scsi_qla_host_t *vha = fcport->vha;
  2200. unsigned long flags;
  2201. spin_lock_irqsave(fcport->vha->host->host_lock, flags);
  2202. rport = fcport->drport ? fcport->drport: fcport->rport;
  2203. fcport->drport = NULL;
  2204. spin_unlock_irqrestore(fcport->vha->host->host_lock, flags);
  2205. if (rport) {
  2206. fc_remote_port_delete(rport);
  2207. /*
  2208. * Release the target mode FC NEXUS in qla_target.c code
  2209. * if target mod is enabled.
  2210. */
  2211. qlt_fc_port_deleted(vha, fcport);
  2212. }
  2213. }
  2214. /**
  2215. * qla2x00_alloc_fcport() - Allocate a generic fcport.
  2216. * @ha: HA context
  2217. * @flags: allocation flags
  2218. *
  2219. * Returns a pointer to the allocated fcport, or NULL, if none available.
  2220. */
  2221. fc_port_t *
  2222. qla2x00_alloc_fcport(scsi_qla_host_t *vha, gfp_t flags)
  2223. {
  2224. fc_port_t *fcport;
  2225. fcport = kzalloc(sizeof(fc_port_t), flags);
  2226. if (!fcport)
  2227. return NULL;
  2228. /* Setup fcport template structure. */
  2229. fcport->vha = vha;
  2230. fcport->port_type = FCT_UNKNOWN;
  2231. fcport->loop_id = FC_NO_LOOP_ID;
  2232. qla2x00_set_fcport_state(fcport, FCS_UNCONFIGURED);
  2233. fcport->supported_classes = FC_COS_UNSPECIFIED;
  2234. fcport->scan_state = QLA_FCPORT_SCAN_NONE;
  2235. return fcport;
  2236. }
  2237. /*
  2238. * qla2x00_configure_loop
  2239. * Updates Fibre Channel Device Database with what is actually on loop.
  2240. *
  2241. * Input:
  2242. * ha = adapter block pointer.
  2243. *
  2244. * Returns:
  2245. * 0 = success.
  2246. * 1 = error.
  2247. * 2 = database was full and device was not configured.
  2248. */
  2249. static int
  2250. qla2x00_configure_loop(scsi_qla_host_t *vha)
  2251. {
  2252. int rval;
  2253. unsigned long flags, save_flags;
  2254. struct qla_hw_data *ha = vha->hw;
  2255. rval = QLA_SUCCESS;
  2256. /* Get Initiator ID */
  2257. if (test_bit(LOCAL_LOOP_UPDATE, &vha->dpc_flags)) {
  2258. rval = qla2x00_configure_hba(vha);
  2259. if (rval != QLA_SUCCESS) {
  2260. ql_dbg(ql_dbg_disc, vha, 0x2013,
  2261. "Unable to configure HBA.\n");
  2262. return (rval);
  2263. }
  2264. }
  2265. save_flags = flags = vha->dpc_flags;
  2266. ql_dbg(ql_dbg_disc, vha, 0x2014,
  2267. "Configure loop -- dpc flags = 0x%lx.\n", flags);
  2268. /*
  2269. * If we have both an RSCN and PORT UPDATE pending then handle them
  2270. * both at the same time.
  2271. */
  2272. clear_bit(LOCAL_LOOP_UPDATE, &vha->dpc_flags);
  2273. clear_bit(RSCN_UPDATE, &vha->dpc_flags);
  2274. qla2x00_get_data_rate(vha);
  2275. /* Determine what we need to do */
  2276. if (ha->current_topology == ISP_CFG_FL &&
  2277. (test_bit(LOCAL_LOOP_UPDATE, &flags))) {
  2278. set_bit(RSCN_UPDATE, &flags);
  2279. } else if (ha->current_topology == ISP_CFG_F &&
  2280. (test_bit(LOCAL_LOOP_UPDATE, &flags))) {
  2281. set_bit(RSCN_UPDATE, &flags);
  2282. clear_bit(LOCAL_LOOP_UPDATE, &flags);
  2283. } else if (ha->current_topology == ISP_CFG_N) {
  2284. clear_bit(RSCN_UPDATE, &flags);
  2285. } else if (!vha->flags.online ||
  2286. (test_bit(ABORT_ISP_ACTIVE, &flags))) {
  2287. set_bit(RSCN_UPDATE, &flags);
  2288. set_bit(LOCAL_LOOP_UPDATE, &flags);
  2289. }
  2290. if (test_bit(LOCAL_LOOP_UPDATE, &flags)) {
  2291. if (test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags)) {
  2292. ql_dbg(ql_dbg_disc, vha, 0x2015,
  2293. "Loop resync needed, failing.\n");
  2294. rval = QLA_FUNCTION_FAILED;
  2295. } else
  2296. rval = qla2x00_configure_local_loop(vha);
  2297. }
  2298. if (rval == QLA_SUCCESS && test_bit(RSCN_UPDATE, &flags)) {
  2299. if (LOOP_TRANSITION(vha)) {
  2300. ql_dbg(ql_dbg_disc, vha, 0x201e,
  2301. "Needs RSCN update and loop transition.\n");
  2302. rval = QLA_FUNCTION_FAILED;
  2303. }
  2304. else
  2305. rval = qla2x00_configure_fabric(vha);
  2306. }
  2307. if (rval == QLA_SUCCESS) {
  2308. if (atomic_read(&vha->loop_down_timer) ||
  2309. test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags)) {
  2310. rval = QLA_FUNCTION_FAILED;
  2311. } else {
  2312. atomic_set(&vha->loop_state, LOOP_READY);
  2313. ql_dbg(ql_dbg_disc, vha, 0x2069,
  2314. "LOOP READY.\n");
  2315. }
  2316. }
  2317. if (rval) {
  2318. ql_dbg(ql_dbg_disc, vha, 0x206a,
  2319. "%s *** FAILED ***.\n", __func__);
  2320. } else {
  2321. ql_dbg(ql_dbg_disc, vha, 0x206b,
  2322. "%s: exiting normally.\n", __func__);
  2323. }
  2324. /* Restore state if a resync event occurred during processing */
  2325. if (test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags)) {
  2326. if (test_bit(LOCAL_LOOP_UPDATE, &save_flags))
  2327. set_bit(LOCAL_LOOP_UPDATE, &vha->dpc_flags);
  2328. if (test_bit(RSCN_UPDATE, &save_flags)) {
  2329. set_bit(RSCN_UPDATE, &vha->dpc_flags);
  2330. }
  2331. }
  2332. return (rval);
  2333. }
  2334. /*
  2335. * qla2x00_configure_local_loop
  2336. * Updates Fibre Channel Device Database with local loop devices.
  2337. *
  2338. * Input:
  2339. * ha = adapter block pointer.
  2340. *
  2341. * Returns:
  2342. * 0 = success.
  2343. */
  2344. static int
  2345. qla2x00_configure_local_loop(scsi_qla_host_t *vha)
  2346. {
  2347. int rval, rval2;
  2348. int found_devs;
  2349. int found;
  2350. fc_port_t *fcport, *new_fcport;
  2351. uint16_t index;
  2352. uint16_t entries;
  2353. char *id_iter;
  2354. uint16_t loop_id;
  2355. uint8_t domain, area, al_pa;
  2356. struct qla_hw_data *ha = vha->hw;
  2357. found_devs = 0;
  2358. new_fcport = NULL;
  2359. entries = MAX_FIBRE_DEVICES_LOOP;
  2360. ql_dbg(ql_dbg_disc, vha, 0x2016,
  2361. "Getting FCAL position map.\n");
  2362. if (ql2xextended_error_logging & ql_dbg_disc)
  2363. qla2x00_get_fcal_position_map(vha, NULL);
  2364. /* Get list of logged in devices. */
  2365. memset(ha->gid_list, 0, qla2x00_gid_list_size(ha));
  2366. rval = qla2x00_get_id_list(vha, ha->gid_list, ha->gid_list_dma,
  2367. &entries);
  2368. if (rval != QLA_SUCCESS)
  2369. goto cleanup_allocation;
  2370. ql_dbg(ql_dbg_disc, vha, 0x2017,
  2371. "Entries in ID list (%d).\n", entries);
  2372. ql_dump_buffer(ql_dbg_disc + ql_dbg_buffer, vha, 0x2075,
  2373. (uint8_t *)ha->gid_list,
  2374. entries * sizeof(struct gid_list_info));
  2375. /* Allocate temporary fcport for any new fcports discovered. */
  2376. new_fcport = qla2x00_alloc_fcport(vha, GFP_KERNEL);
  2377. if (new_fcport == NULL) {
  2378. ql_log(ql_log_warn, vha, 0x2018,
  2379. "Memory allocation failed for fcport.\n");
  2380. rval = QLA_MEMORY_ALLOC_FAILED;
  2381. goto cleanup_allocation;
  2382. }
  2383. new_fcport->flags &= ~FCF_FABRIC_DEVICE;
  2384. /*
  2385. * Mark local devices that were present with FCF_DEVICE_LOST for now.
  2386. */
  2387. list_for_each_entry(fcport, &vha->vp_fcports, list) {
  2388. if (atomic_read(&fcport->state) == FCS_ONLINE &&
  2389. fcport->port_type != FCT_BROADCAST &&
  2390. (fcport->flags & FCF_FABRIC_DEVICE) == 0) {
  2391. ql_dbg(ql_dbg_disc, vha, 0x2019,
  2392. "Marking port lost loop_id=0x%04x.\n",
  2393. fcport->loop_id);
  2394. qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
  2395. }
  2396. }
  2397. /* Add devices to port list. */
  2398. id_iter = (char *)ha->gid_list;
  2399. for (index = 0; index < entries; index++) {
  2400. domain = ((struct gid_list_info *)id_iter)->domain;
  2401. area = ((struct gid_list_info *)id_iter)->area;
  2402. al_pa = ((struct gid_list_info *)id_iter)->al_pa;
  2403. if (IS_QLA2100(ha) || IS_QLA2200(ha))
  2404. loop_id = (uint16_t)
  2405. ((struct gid_list_info *)id_iter)->loop_id_2100;
  2406. else
  2407. loop_id = le16_to_cpu(
  2408. ((struct gid_list_info *)id_iter)->loop_id);
  2409. id_iter += ha->gid_list_info_size;
  2410. /* Bypass reserved domain fields. */
  2411. if ((domain & 0xf0) == 0xf0)
  2412. continue;
  2413. /* Bypass if not same domain and area of adapter. */
  2414. if (area && domain &&
  2415. (area != vha->d_id.b.area || domain != vha->d_id.b.domain))
  2416. continue;
  2417. /* Bypass invalid local loop ID. */
  2418. if (loop_id > LAST_LOCAL_LOOP_ID)
  2419. continue;
  2420. memset(new_fcport, 0, sizeof(fc_port_t));
  2421. /* Fill in member data. */
  2422. new_fcport->d_id.b.domain = domain;
  2423. new_fcport->d_id.b.area = area;
  2424. new_fcport->d_id.b.al_pa = al_pa;
  2425. new_fcport->loop_id = loop_id;
  2426. rval2 = qla2x00_get_port_database(vha, new_fcport, 0);
  2427. if (rval2 != QLA_SUCCESS) {
  2428. ql_dbg(ql_dbg_disc, vha, 0x201a,
  2429. "Failed to retrieve fcport information "
  2430. "-- get_port_database=%x, loop_id=0x%04x.\n",
  2431. rval2, new_fcport->loop_id);
  2432. ql_dbg(ql_dbg_disc, vha, 0x201b,
  2433. "Scheduling resync.\n");
  2434. set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
  2435. continue;
  2436. }
  2437. /* Check for matching device in port list. */
  2438. found = 0;
  2439. fcport = NULL;
  2440. list_for_each_entry(fcport, &vha->vp_fcports, list) {
  2441. if (memcmp(new_fcport->port_name, fcport->port_name,
  2442. WWN_SIZE))
  2443. continue;
  2444. fcport->flags &= ~FCF_FABRIC_DEVICE;
  2445. fcport->loop_id = new_fcport->loop_id;
  2446. fcport->port_type = new_fcport->port_type;
  2447. fcport->d_id.b24 = new_fcport->d_id.b24;
  2448. memcpy(fcport->node_name, new_fcport->node_name,
  2449. WWN_SIZE);
  2450. found++;
  2451. break;
  2452. }
  2453. if (!found) {
  2454. /* New device, add to fcports list. */
  2455. list_add_tail(&new_fcport->list, &vha->vp_fcports);
  2456. /* Allocate a new replacement fcport. */
  2457. fcport = new_fcport;
  2458. new_fcport = qla2x00_alloc_fcport(vha, GFP_KERNEL);
  2459. if (new_fcport == NULL) {
  2460. ql_log(ql_log_warn, vha, 0x201c,
  2461. "Failed to allocate memory for fcport.\n");
  2462. rval = QLA_MEMORY_ALLOC_FAILED;
  2463. goto cleanup_allocation;
  2464. }
  2465. new_fcport->flags &= ~FCF_FABRIC_DEVICE;
  2466. }
  2467. /* Base iIDMA settings on HBA port speed. */
  2468. fcport->fp_speed = ha->link_data_rate;
  2469. qla2x00_update_fcport(vha, fcport);
  2470. found_devs++;
  2471. }
  2472. cleanup_allocation:
  2473. kfree(new_fcport);
  2474. if (rval != QLA_SUCCESS) {
  2475. ql_dbg(ql_dbg_disc, vha, 0x201d,
  2476. "Configure local loop error exit: rval=%x.\n", rval);
  2477. }
  2478. return (rval);
  2479. }
  2480. static void
  2481. qla2x00_iidma_fcport(scsi_qla_host_t *vha, fc_port_t *fcport)
  2482. {
  2483. char *link_speed;
  2484. int rval;
  2485. uint16_t mb[4];
  2486. struct qla_hw_data *ha = vha->hw;
  2487. if (!IS_IIDMA_CAPABLE(ha))
  2488. return;
  2489. if (atomic_read(&fcport->state) != FCS_ONLINE)
  2490. return;
  2491. if (fcport->fp_speed == PORT_SPEED_UNKNOWN ||
  2492. fcport->fp_speed > ha->link_data_rate)
  2493. return;
  2494. rval = qla2x00_set_idma_speed(vha, fcport->loop_id, fcport->fp_speed,
  2495. mb);
  2496. if (rval != QLA_SUCCESS) {
  2497. ql_dbg(ql_dbg_disc, vha, 0x2004,
  2498. "Unable to adjust iIDMA "
  2499. "%02x%02x%02x%02x%02x%02x%02x%02x -- %04x %x %04x "
  2500. "%04x.\n", fcport->port_name[0], fcport->port_name[1],
  2501. fcport->port_name[2], fcport->port_name[3],
  2502. fcport->port_name[4], fcport->port_name[5],
  2503. fcport->port_name[6], fcport->port_name[7], rval,
  2504. fcport->fp_speed, mb[0], mb[1]);
  2505. } else {
  2506. link_speed = qla2x00_get_link_speed_str(ha);
  2507. ql_dbg(ql_dbg_disc, vha, 0x2005,
  2508. "iIDMA adjusted to %s GB/s "
  2509. "on %02x%02x%02x%02x%02x%02x%02x%02x.\n", link_speed,
  2510. fcport->port_name[0], fcport->port_name[1],
  2511. fcport->port_name[2], fcport->port_name[3],
  2512. fcport->port_name[4], fcport->port_name[5],
  2513. fcport->port_name[6], fcport->port_name[7]);
  2514. }
  2515. }
  2516. static void
  2517. qla2x00_reg_remote_port(scsi_qla_host_t *vha, fc_port_t *fcport)
  2518. {
  2519. struct fc_rport_identifiers rport_ids;
  2520. struct fc_rport *rport;
  2521. unsigned long flags;
  2522. qla2x00_rport_del(fcport);
  2523. rport_ids.node_name = wwn_to_u64(fcport->node_name);
  2524. rport_ids.port_name = wwn_to_u64(fcport->port_name);
  2525. rport_ids.port_id = fcport->d_id.b.domain << 16 |
  2526. fcport->d_id.b.area << 8 | fcport->d_id.b.al_pa;
  2527. rport_ids.roles = FC_RPORT_ROLE_UNKNOWN;
  2528. fcport->rport = rport = fc_remote_port_add(vha->host, 0, &rport_ids);
  2529. if (!rport) {
  2530. ql_log(ql_log_warn, vha, 0x2006,
  2531. "Unable to allocate fc remote port.\n");
  2532. return;
  2533. }
  2534. /*
  2535. * Create target mode FC NEXUS in qla_target.c if target mode is
  2536. * enabled..
  2537. */
  2538. qlt_fc_port_added(vha, fcport);
  2539. spin_lock_irqsave(fcport->vha->host->host_lock, flags);
  2540. *((fc_port_t **)rport->dd_data) = fcport;
  2541. spin_unlock_irqrestore(fcport->vha->host->host_lock, flags);
  2542. rport->supported_classes = fcport->supported_classes;
  2543. rport_ids.roles = FC_RPORT_ROLE_UNKNOWN;
  2544. if (fcport->port_type == FCT_INITIATOR)
  2545. rport_ids.roles |= FC_RPORT_ROLE_FCP_INITIATOR;
  2546. if (fcport->port_type == FCT_TARGET)
  2547. rport_ids.roles |= FC_RPORT_ROLE_FCP_TARGET;
  2548. fc_remote_port_rolechg(rport, rport_ids.roles);
  2549. }
  2550. /*
  2551. * qla2x00_update_fcport
  2552. * Updates device on list.
  2553. *
  2554. * Input:
  2555. * ha = adapter block pointer.
  2556. * fcport = port structure pointer.
  2557. *
  2558. * Return:
  2559. * 0 - Success
  2560. * BIT_0 - error
  2561. *
  2562. * Context:
  2563. * Kernel context.
  2564. */
  2565. void
  2566. qla2x00_update_fcport(scsi_qla_host_t *vha, fc_port_t *fcport)
  2567. {
  2568. fcport->vha = vha;
  2569. fcport->login_retry = 0;
  2570. fcport->flags &= ~(FCF_LOGIN_NEEDED | FCF_ASYNC_SENT);
  2571. qla2x00_iidma_fcport(vha, fcport);
  2572. qla24xx_update_fcport_fcp_prio(vha, fcport);
  2573. qla2x00_reg_remote_port(vha, fcport);
  2574. qla2x00_set_fcport_state(fcport, FCS_ONLINE);
  2575. }
  2576. /*
  2577. * qla2x00_configure_fabric
  2578. * Setup SNS devices with loop ID's.
  2579. *
  2580. * Input:
  2581. * ha = adapter block pointer.
  2582. *
  2583. * Returns:
  2584. * 0 = success.
  2585. * BIT_0 = error
  2586. */
  2587. static int
  2588. qla2x00_configure_fabric(scsi_qla_host_t *vha)
  2589. {
  2590. int rval;
  2591. fc_port_t *fcport;
  2592. uint16_t next_loopid;
  2593. uint16_t mb[MAILBOX_REGISTER_COUNT];
  2594. uint16_t loop_id;
  2595. LIST_HEAD(new_fcports);
  2596. struct qla_hw_data *ha = vha->hw;
  2597. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2598. /* If FL port exists, then SNS is present */
  2599. if (IS_FWI2_CAPABLE(ha))
  2600. loop_id = NPH_F_PORT;
  2601. else
  2602. loop_id = SNS_FL_PORT;
  2603. rval = qla2x00_get_port_name(vha, loop_id, vha->fabric_node_name, 1);
  2604. if (rval != QLA_SUCCESS) {
  2605. ql_dbg(ql_dbg_disc, vha, 0x201f,
  2606. "MBX_GET_PORT_NAME failed, No FL Port.\n");
  2607. vha->device_flags &= ~SWITCH_FOUND;
  2608. return (QLA_SUCCESS);
  2609. }
  2610. vha->device_flags |= SWITCH_FOUND;
  2611. do {
  2612. /* FDMI support. */
  2613. if (ql2xfdmienable &&
  2614. test_and_clear_bit(REGISTER_FDMI_NEEDED, &vha->dpc_flags))
  2615. qla2x00_fdmi_register(vha);
  2616. /* Ensure we are logged into the SNS. */
  2617. if (IS_FWI2_CAPABLE(ha))
  2618. loop_id = NPH_SNS;
  2619. else
  2620. loop_id = SIMPLE_NAME_SERVER;
  2621. rval = ha->isp_ops->fabric_login(vha, loop_id, 0xff, 0xff,
  2622. 0xfc, mb, BIT_1|BIT_0);
  2623. if (rval != QLA_SUCCESS) {
  2624. set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
  2625. break;
  2626. }
  2627. if (mb[0] != MBS_COMMAND_COMPLETE) {
  2628. ql_dbg(ql_dbg_disc, vha, 0x2042,
  2629. "Failed SNS login: loop_id=%x mb[0]=%x mb[1]=%x mb[2]=%x "
  2630. "mb[6]=%x mb[7]=%x.\n", loop_id, mb[0], mb[1],
  2631. mb[2], mb[6], mb[7]);
  2632. return (QLA_SUCCESS);
  2633. }
  2634. if (test_and_clear_bit(REGISTER_FC4_NEEDED, &vha->dpc_flags)) {
  2635. if (qla2x00_rft_id(vha)) {
  2636. /* EMPTY */
  2637. ql_dbg(ql_dbg_disc, vha, 0x2045,
  2638. "Register FC-4 TYPE failed.\n");
  2639. }
  2640. if (qla2x00_rff_id(vha)) {
  2641. /* EMPTY */
  2642. ql_dbg(ql_dbg_disc, vha, 0x2049,
  2643. "Register FC-4 Features failed.\n");
  2644. }
  2645. if (qla2x00_rnn_id(vha)) {
  2646. /* EMPTY */
  2647. ql_dbg(ql_dbg_disc, vha, 0x204f,
  2648. "Register Node Name failed.\n");
  2649. } else if (qla2x00_rsnn_nn(vha)) {
  2650. /* EMPTY */
  2651. ql_dbg(ql_dbg_disc, vha, 0x2053,
  2652. "Register Symobilic Node Name failed.\n");
  2653. }
  2654. }
  2655. rval = qla2x00_find_all_fabric_devs(vha, &new_fcports);
  2656. if (rval != QLA_SUCCESS)
  2657. break;
  2658. /* Add new ports to existing port list */
  2659. list_splice_tail_init(&new_fcports, &vha->vp_fcports);
  2660. /* Starting free loop ID. */
  2661. next_loopid = ha->min_external_loopid;
  2662. list_for_each_entry(fcport, &vha->vp_fcports, list) {
  2663. if (test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags))
  2664. break;
  2665. if ((fcport->flags & FCF_FABRIC_DEVICE) == 0)
  2666. continue;
  2667. /* Logout lost/gone fabric devices (non-FCP2) */
  2668. if (fcport->scan_state != QLA_FCPORT_SCAN_FOUND &&
  2669. atomic_read(&fcport->state) == FCS_ONLINE) {
  2670. qla2x00_mark_device_lost(vha, fcport,
  2671. ql2xplogiabsentdevice, 0);
  2672. if (fcport->loop_id != FC_NO_LOOP_ID &&
  2673. (fcport->flags & FCF_FCP2_DEVICE) == 0 &&
  2674. fcport->port_type != FCT_INITIATOR &&
  2675. fcport->port_type != FCT_BROADCAST) {
  2676. ha->isp_ops->fabric_logout(vha,
  2677. fcport->loop_id,
  2678. fcport->d_id.b.domain,
  2679. fcport->d_id.b.area,
  2680. fcport->d_id.b.al_pa);
  2681. }
  2682. continue;
  2683. }
  2684. fcport->scan_state = QLA_FCPORT_SCAN_NONE;
  2685. /* Login fabric devices that need a login */
  2686. if ((fcport->flags & FCF_LOGIN_NEEDED) != 0 &&
  2687. atomic_read(&vha->loop_down_timer) == 0) {
  2688. if (fcport->loop_id == FC_NO_LOOP_ID) {
  2689. fcport->loop_id = next_loopid;
  2690. rval = qla2x00_find_new_loop_id(
  2691. base_vha, fcport);
  2692. if (rval != QLA_SUCCESS) {
  2693. /* Ran out of IDs to use */
  2694. continue;
  2695. }
  2696. }
  2697. }
  2698. /* Login and update database */
  2699. qla2x00_fabric_dev_login(vha, fcport, &next_loopid);
  2700. }
  2701. } while (0);
  2702. if (rval) {
  2703. ql_dbg(ql_dbg_disc, vha, 0x2068,
  2704. "Configure fabric error exit rval=%d.\n", rval);
  2705. }
  2706. return (rval);
  2707. }
  2708. /*
  2709. * qla2x00_find_all_fabric_devs
  2710. *
  2711. * Input:
  2712. * ha = adapter block pointer.
  2713. * dev = database device entry pointer.
  2714. *
  2715. * Returns:
  2716. * 0 = success.
  2717. *
  2718. * Context:
  2719. * Kernel context.
  2720. */
  2721. static int
  2722. qla2x00_find_all_fabric_devs(scsi_qla_host_t *vha,
  2723. struct list_head *new_fcports)
  2724. {
  2725. int rval;
  2726. uint16_t loop_id;
  2727. fc_port_t *fcport, *new_fcport, *fcptemp;
  2728. int found;
  2729. sw_info_t *swl;
  2730. int swl_idx;
  2731. int first_dev, last_dev;
  2732. port_id_t wrap = {}, nxt_d_id;
  2733. struct qla_hw_data *ha = vha->hw;
  2734. struct scsi_qla_host *vp, *base_vha = pci_get_drvdata(ha->pdev);
  2735. struct scsi_qla_host *tvp;
  2736. rval = QLA_SUCCESS;
  2737. /* Try GID_PT to get device list, else GAN. */
  2738. if (!ha->swl)
  2739. ha->swl = kcalloc(ha->max_fibre_devices, sizeof(sw_info_t),
  2740. GFP_KERNEL);
  2741. swl = ha->swl;
  2742. if (!swl) {
  2743. /*EMPTY*/
  2744. ql_dbg(ql_dbg_disc, vha, 0x2054,
  2745. "GID_PT allocations failed, fallback on GA_NXT.\n");
  2746. } else {
  2747. memset(swl, 0, ha->max_fibre_devices * sizeof(sw_info_t));
  2748. if (qla2x00_gid_pt(vha, swl) != QLA_SUCCESS) {
  2749. swl = NULL;
  2750. } else if (qla2x00_gpn_id(vha, swl) != QLA_SUCCESS) {
  2751. swl = NULL;
  2752. } else if (qla2x00_gnn_id(vha, swl) != QLA_SUCCESS) {
  2753. swl = NULL;
  2754. } else if (ql2xiidmaenable &&
  2755. qla2x00_gfpn_id(vha, swl) == QLA_SUCCESS) {
  2756. qla2x00_gpsc(vha, swl);
  2757. }
  2758. /* If other queries succeeded probe for FC-4 type */
  2759. if (swl)
  2760. qla2x00_gff_id(vha, swl);
  2761. }
  2762. swl_idx = 0;
  2763. /* Allocate temporary fcport for any new fcports discovered. */
  2764. new_fcport = qla2x00_alloc_fcport(vha, GFP_KERNEL);
  2765. if (new_fcport == NULL) {
  2766. ql_log(ql_log_warn, vha, 0x205e,
  2767. "Failed to allocate memory for fcport.\n");
  2768. return (QLA_MEMORY_ALLOC_FAILED);
  2769. }
  2770. new_fcport->flags |= (FCF_FABRIC_DEVICE | FCF_LOGIN_NEEDED);
  2771. /* Set start port ID scan at adapter ID. */
  2772. first_dev = 1;
  2773. last_dev = 0;
  2774. /* Starting free loop ID. */
  2775. loop_id = ha->min_external_loopid;
  2776. for (; loop_id <= ha->max_loop_id; loop_id++) {
  2777. if (qla2x00_is_reserved_id(vha, loop_id))
  2778. continue;
  2779. if (ha->current_topology == ISP_CFG_FL &&
  2780. (atomic_read(&vha->loop_down_timer) ||
  2781. LOOP_TRANSITION(vha))) {
  2782. atomic_set(&vha->loop_down_timer, 0);
  2783. set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
  2784. set_bit(LOCAL_LOOP_UPDATE, &vha->dpc_flags);
  2785. break;
  2786. }
  2787. if (swl != NULL) {
  2788. if (last_dev) {
  2789. wrap.b24 = new_fcport->d_id.b24;
  2790. } else {
  2791. new_fcport->d_id.b24 = swl[swl_idx].d_id.b24;
  2792. memcpy(new_fcport->node_name,
  2793. swl[swl_idx].node_name, WWN_SIZE);
  2794. memcpy(new_fcport->port_name,
  2795. swl[swl_idx].port_name, WWN_SIZE);
  2796. memcpy(new_fcport->fabric_port_name,
  2797. swl[swl_idx].fabric_port_name, WWN_SIZE);
  2798. new_fcport->fp_speed = swl[swl_idx].fp_speed;
  2799. new_fcport->fc4_type = swl[swl_idx].fc4_type;
  2800. if (swl[swl_idx].d_id.b.rsvd_1 != 0) {
  2801. last_dev = 1;
  2802. }
  2803. swl_idx++;
  2804. }
  2805. } else {
  2806. /* Send GA_NXT to the switch */
  2807. rval = qla2x00_ga_nxt(vha, new_fcport);
  2808. if (rval != QLA_SUCCESS) {
  2809. ql_log(ql_log_warn, vha, 0x2064,
  2810. "SNS scan failed -- assuming "
  2811. "zero-entry result.\n");
  2812. list_for_each_entry_safe(fcport, fcptemp,
  2813. new_fcports, list) {
  2814. list_del(&fcport->list);
  2815. kfree(fcport);
  2816. }
  2817. rval = QLA_SUCCESS;
  2818. break;
  2819. }
  2820. }
  2821. /* If wrap on switch device list, exit. */
  2822. if (first_dev) {
  2823. wrap.b24 = new_fcport->d_id.b24;
  2824. first_dev = 0;
  2825. } else if (new_fcport->d_id.b24 == wrap.b24) {
  2826. ql_dbg(ql_dbg_disc, vha, 0x2065,
  2827. "Device wrap (%02x%02x%02x).\n",
  2828. new_fcport->d_id.b.domain,
  2829. new_fcport->d_id.b.area,
  2830. new_fcport->d_id.b.al_pa);
  2831. break;
  2832. }
  2833. /* Bypass if same physical adapter. */
  2834. if (new_fcport->d_id.b24 == base_vha->d_id.b24)
  2835. continue;
  2836. /* Bypass virtual ports of the same host. */
  2837. found = 0;
  2838. if (ha->num_vhosts) {
  2839. unsigned long flags;
  2840. spin_lock_irqsave(&ha->vport_slock, flags);
  2841. list_for_each_entry_safe(vp, tvp, &ha->vp_list, list) {
  2842. if (new_fcport->d_id.b24 == vp->d_id.b24) {
  2843. found = 1;
  2844. break;
  2845. }
  2846. }
  2847. spin_unlock_irqrestore(&ha->vport_slock, flags);
  2848. if (found)
  2849. continue;
  2850. }
  2851. /* Bypass if same domain and area of adapter. */
  2852. if (((new_fcport->d_id.b24 & 0xffff00) ==
  2853. (vha->d_id.b24 & 0xffff00)) && ha->current_topology ==
  2854. ISP_CFG_FL)
  2855. continue;
  2856. /* Bypass reserved domain fields. */
  2857. if ((new_fcport->d_id.b.domain & 0xf0) == 0xf0)
  2858. continue;
  2859. /* Bypass ports whose FCP-4 type is not FCP_SCSI */
  2860. if (ql2xgffidenable &&
  2861. (new_fcport->fc4_type != FC4_TYPE_FCP_SCSI &&
  2862. new_fcport->fc4_type != FC4_TYPE_UNKNOWN))
  2863. continue;
  2864. /* Locate matching device in database. */
  2865. found = 0;
  2866. list_for_each_entry(fcport, &vha->vp_fcports, list) {
  2867. if (memcmp(new_fcport->port_name, fcport->port_name,
  2868. WWN_SIZE))
  2869. continue;
  2870. fcport->scan_state = QLA_FCPORT_SCAN_FOUND;
  2871. found++;
  2872. /* Update port state. */
  2873. memcpy(fcport->fabric_port_name,
  2874. new_fcport->fabric_port_name, WWN_SIZE);
  2875. fcport->fp_speed = new_fcport->fp_speed;
  2876. /*
  2877. * If address the same and state FCS_ONLINE, nothing
  2878. * changed.
  2879. */
  2880. if (fcport->d_id.b24 == new_fcport->d_id.b24 &&
  2881. atomic_read(&fcport->state) == FCS_ONLINE) {
  2882. break;
  2883. }
  2884. /*
  2885. * If device was not a fabric device before.
  2886. */
  2887. if ((fcport->flags & FCF_FABRIC_DEVICE) == 0) {
  2888. fcport->d_id.b24 = new_fcport->d_id.b24;
  2889. qla2x00_clear_loop_id(fcport);
  2890. fcport->flags |= (FCF_FABRIC_DEVICE |
  2891. FCF_LOGIN_NEEDED);
  2892. break;
  2893. }
  2894. /*
  2895. * Port ID changed or device was marked to be updated;
  2896. * Log it out if still logged in and mark it for
  2897. * relogin later.
  2898. */
  2899. fcport->d_id.b24 = new_fcport->d_id.b24;
  2900. fcport->flags |= FCF_LOGIN_NEEDED;
  2901. if (fcport->loop_id != FC_NO_LOOP_ID &&
  2902. (fcport->flags & FCF_FCP2_DEVICE) == 0 &&
  2903. (fcport->flags & FCF_ASYNC_SENT) == 0 &&
  2904. fcport->port_type != FCT_INITIATOR &&
  2905. fcport->port_type != FCT_BROADCAST) {
  2906. ha->isp_ops->fabric_logout(vha, fcport->loop_id,
  2907. fcport->d_id.b.domain, fcport->d_id.b.area,
  2908. fcport->d_id.b.al_pa);
  2909. qla2x00_clear_loop_id(fcport);
  2910. }
  2911. break;
  2912. }
  2913. if (found)
  2914. continue;
  2915. /* If device was not in our fcports list, then add it. */
  2916. list_add_tail(&new_fcport->list, new_fcports);
  2917. /* Allocate a new replacement fcport. */
  2918. nxt_d_id.b24 = new_fcport->d_id.b24;
  2919. new_fcport = qla2x00_alloc_fcport(vha, GFP_KERNEL);
  2920. if (new_fcport == NULL) {
  2921. ql_log(ql_log_warn, vha, 0x2066,
  2922. "Memory allocation failed for fcport.\n");
  2923. return (QLA_MEMORY_ALLOC_FAILED);
  2924. }
  2925. new_fcport->flags |= (FCF_FABRIC_DEVICE | FCF_LOGIN_NEEDED);
  2926. new_fcport->d_id.b24 = nxt_d_id.b24;
  2927. }
  2928. kfree(new_fcport);
  2929. return (rval);
  2930. }
  2931. /*
  2932. * qla2x00_find_new_loop_id
  2933. * Scan through our port list and find a new usable loop ID.
  2934. *
  2935. * Input:
  2936. * ha: adapter state pointer.
  2937. * dev: port structure pointer.
  2938. *
  2939. * Returns:
  2940. * qla2x00 local function return status code.
  2941. *
  2942. * Context:
  2943. * Kernel context.
  2944. */
  2945. int
  2946. qla2x00_find_new_loop_id(scsi_qla_host_t *vha, fc_port_t *dev)
  2947. {
  2948. int rval;
  2949. struct qla_hw_data *ha = vha->hw;
  2950. unsigned long flags = 0;
  2951. rval = QLA_SUCCESS;
  2952. spin_lock_irqsave(&ha->vport_slock, flags);
  2953. dev->loop_id = find_first_zero_bit(ha->loop_id_map,
  2954. LOOPID_MAP_SIZE);
  2955. if (dev->loop_id >= LOOPID_MAP_SIZE ||
  2956. qla2x00_is_reserved_id(vha, dev->loop_id)) {
  2957. dev->loop_id = FC_NO_LOOP_ID;
  2958. rval = QLA_FUNCTION_FAILED;
  2959. } else
  2960. set_bit(dev->loop_id, ha->loop_id_map);
  2961. spin_unlock_irqrestore(&ha->vport_slock, flags);
  2962. if (rval == QLA_SUCCESS)
  2963. ql_dbg(ql_dbg_disc, dev->vha, 0x2086,
  2964. "Assigning new loopid=%x, portid=%x.\n",
  2965. dev->loop_id, dev->d_id.b24);
  2966. else
  2967. ql_log(ql_log_warn, dev->vha, 0x2087,
  2968. "No loop_id's available, portid=%x.\n",
  2969. dev->d_id.b24);
  2970. return (rval);
  2971. }
  2972. /*
  2973. * qla2x00_fabric_dev_login
  2974. * Login fabric target device and update FC port database.
  2975. *
  2976. * Input:
  2977. * ha: adapter state pointer.
  2978. * fcport: port structure list pointer.
  2979. * next_loopid: contains value of a new loop ID that can be used
  2980. * by the next login attempt.
  2981. *
  2982. * Returns:
  2983. * qla2x00 local function return status code.
  2984. *
  2985. * Context:
  2986. * Kernel context.
  2987. */
  2988. static int
  2989. qla2x00_fabric_dev_login(scsi_qla_host_t *vha, fc_port_t *fcport,
  2990. uint16_t *next_loopid)
  2991. {
  2992. int rval;
  2993. int retry;
  2994. uint8_t opts;
  2995. struct qla_hw_data *ha = vha->hw;
  2996. rval = QLA_SUCCESS;
  2997. retry = 0;
  2998. if (IS_ALOGIO_CAPABLE(ha)) {
  2999. if (fcport->flags & FCF_ASYNC_SENT)
  3000. return rval;
  3001. fcport->flags |= FCF_ASYNC_SENT;
  3002. rval = qla2x00_post_async_login_work(vha, fcport, NULL);
  3003. if (!rval)
  3004. return rval;
  3005. }
  3006. fcport->flags &= ~FCF_ASYNC_SENT;
  3007. rval = qla2x00_fabric_login(vha, fcport, next_loopid);
  3008. if (rval == QLA_SUCCESS) {
  3009. /* Send an ADISC to FCP2 devices.*/
  3010. opts = 0;
  3011. if (fcport->flags & FCF_FCP2_DEVICE)
  3012. opts |= BIT_1;
  3013. rval = qla2x00_get_port_database(vha, fcport, opts);
  3014. if (rval != QLA_SUCCESS) {
  3015. ha->isp_ops->fabric_logout(vha, fcport->loop_id,
  3016. fcport->d_id.b.domain, fcport->d_id.b.area,
  3017. fcport->d_id.b.al_pa);
  3018. qla2x00_mark_device_lost(vha, fcport, 1, 0);
  3019. } else {
  3020. qla2x00_update_fcport(vha, fcport);
  3021. }
  3022. } else {
  3023. /* Retry Login. */
  3024. qla2x00_mark_device_lost(vha, fcport, 1, 0);
  3025. }
  3026. return (rval);
  3027. }
  3028. /*
  3029. * qla2x00_fabric_login
  3030. * Issue fabric login command.
  3031. *
  3032. * Input:
  3033. * ha = adapter block pointer.
  3034. * device = pointer to FC device type structure.
  3035. *
  3036. * Returns:
  3037. * 0 - Login successfully
  3038. * 1 - Login failed
  3039. * 2 - Initiator device
  3040. * 3 - Fatal error
  3041. */
  3042. int
  3043. qla2x00_fabric_login(scsi_qla_host_t *vha, fc_port_t *fcport,
  3044. uint16_t *next_loopid)
  3045. {
  3046. int rval;
  3047. int retry;
  3048. uint16_t tmp_loopid;
  3049. uint16_t mb[MAILBOX_REGISTER_COUNT];
  3050. struct qla_hw_data *ha = vha->hw;
  3051. retry = 0;
  3052. tmp_loopid = 0;
  3053. for (;;) {
  3054. ql_dbg(ql_dbg_disc, vha, 0x2000,
  3055. "Trying Fabric Login w/loop id 0x%04x for port "
  3056. "%02x%02x%02x.\n",
  3057. fcport->loop_id, fcport->d_id.b.domain,
  3058. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  3059. /* Login fcport on switch. */
  3060. rval = ha->isp_ops->fabric_login(vha, fcport->loop_id,
  3061. fcport->d_id.b.domain, fcport->d_id.b.area,
  3062. fcport->d_id.b.al_pa, mb, BIT_0);
  3063. if (rval != QLA_SUCCESS) {
  3064. return rval;
  3065. }
  3066. if (mb[0] == MBS_PORT_ID_USED) {
  3067. /*
  3068. * Device has another loop ID. The firmware team
  3069. * recommends the driver perform an implicit login with
  3070. * the specified ID again. The ID we just used is save
  3071. * here so we return with an ID that can be tried by
  3072. * the next login.
  3073. */
  3074. retry++;
  3075. tmp_loopid = fcport->loop_id;
  3076. fcport->loop_id = mb[1];
  3077. ql_dbg(ql_dbg_disc, vha, 0x2001,
  3078. "Fabric Login: port in use - next loop "
  3079. "id=0x%04x, port id= %02x%02x%02x.\n",
  3080. fcport->loop_id, fcport->d_id.b.domain,
  3081. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  3082. } else if (mb[0] == MBS_COMMAND_COMPLETE) {
  3083. /*
  3084. * Login succeeded.
  3085. */
  3086. if (retry) {
  3087. /* A retry occurred before. */
  3088. *next_loopid = tmp_loopid;
  3089. } else {
  3090. /*
  3091. * No retry occurred before. Just increment the
  3092. * ID value for next login.
  3093. */
  3094. *next_loopid = (fcport->loop_id + 1);
  3095. }
  3096. if (mb[1] & BIT_0) {
  3097. fcport->port_type = FCT_INITIATOR;
  3098. } else {
  3099. fcport->port_type = FCT_TARGET;
  3100. if (mb[1] & BIT_1) {
  3101. fcport->flags |= FCF_FCP2_DEVICE;
  3102. }
  3103. }
  3104. if (mb[10] & BIT_0)
  3105. fcport->supported_classes |= FC_COS_CLASS2;
  3106. if (mb[10] & BIT_1)
  3107. fcport->supported_classes |= FC_COS_CLASS3;
  3108. if (IS_FWI2_CAPABLE(ha)) {
  3109. if (mb[10] & BIT_7)
  3110. fcport->flags |=
  3111. FCF_CONF_COMP_SUPPORTED;
  3112. }
  3113. rval = QLA_SUCCESS;
  3114. break;
  3115. } else if (mb[0] == MBS_LOOP_ID_USED) {
  3116. /*
  3117. * Loop ID already used, try next loop ID.
  3118. */
  3119. fcport->loop_id++;
  3120. rval = qla2x00_find_new_loop_id(vha, fcport);
  3121. if (rval != QLA_SUCCESS) {
  3122. /* Ran out of loop IDs to use */
  3123. break;
  3124. }
  3125. } else if (mb[0] == MBS_COMMAND_ERROR) {
  3126. /*
  3127. * Firmware possibly timed out during login. If NO
  3128. * retries are left to do then the device is declared
  3129. * dead.
  3130. */
  3131. *next_loopid = fcport->loop_id;
  3132. ha->isp_ops->fabric_logout(vha, fcport->loop_id,
  3133. fcport->d_id.b.domain, fcport->d_id.b.area,
  3134. fcport->d_id.b.al_pa);
  3135. qla2x00_mark_device_lost(vha, fcport, 1, 0);
  3136. rval = 1;
  3137. break;
  3138. } else {
  3139. /*
  3140. * unrecoverable / not handled error
  3141. */
  3142. ql_dbg(ql_dbg_disc, vha, 0x2002,
  3143. "Failed=%x port_id=%02x%02x%02x loop_id=%x "
  3144. "jiffies=%lx.\n", mb[0], fcport->d_id.b.domain,
  3145. fcport->d_id.b.area, fcport->d_id.b.al_pa,
  3146. fcport->loop_id, jiffies);
  3147. *next_loopid = fcport->loop_id;
  3148. ha->isp_ops->fabric_logout(vha, fcport->loop_id,
  3149. fcport->d_id.b.domain, fcport->d_id.b.area,
  3150. fcport->d_id.b.al_pa);
  3151. qla2x00_clear_loop_id(fcport);
  3152. fcport->login_retry = 0;
  3153. rval = 3;
  3154. break;
  3155. }
  3156. }
  3157. return (rval);
  3158. }
  3159. /*
  3160. * qla2x00_local_device_login
  3161. * Issue local device login command.
  3162. *
  3163. * Input:
  3164. * ha = adapter block pointer.
  3165. * loop_id = loop id of device to login to.
  3166. *
  3167. * Returns (Where's the #define!!!!):
  3168. * 0 - Login successfully
  3169. * 1 - Login failed
  3170. * 3 - Fatal error
  3171. */
  3172. int
  3173. qla2x00_local_device_login(scsi_qla_host_t *vha, fc_port_t *fcport)
  3174. {
  3175. int rval;
  3176. uint16_t mb[MAILBOX_REGISTER_COUNT];
  3177. memset(mb, 0, sizeof(mb));
  3178. rval = qla2x00_login_local_device(vha, fcport, mb, BIT_0);
  3179. if (rval == QLA_SUCCESS) {
  3180. /* Interrogate mailbox registers for any errors */
  3181. if (mb[0] == MBS_COMMAND_ERROR)
  3182. rval = 1;
  3183. else if (mb[0] == MBS_COMMAND_PARAMETER_ERROR)
  3184. /* device not in PCB table */
  3185. rval = 3;
  3186. }
  3187. return (rval);
  3188. }
  3189. /*
  3190. * qla2x00_loop_resync
  3191. * Resync with fibre channel devices.
  3192. *
  3193. * Input:
  3194. * ha = adapter block pointer.
  3195. *
  3196. * Returns:
  3197. * 0 = success
  3198. */
  3199. int
  3200. qla2x00_loop_resync(scsi_qla_host_t *vha)
  3201. {
  3202. int rval = QLA_SUCCESS;
  3203. uint32_t wait_time;
  3204. struct req_que *req;
  3205. struct rsp_que *rsp;
  3206. if (vha->hw->flags.cpu_affinity_enabled)
  3207. req = vha->hw->req_q_map[0];
  3208. else
  3209. req = vha->req;
  3210. rsp = req->rsp;
  3211. clear_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3212. if (vha->flags.online) {
  3213. if (!(rval = qla2x00_fw_ready(vha))) {
  3214. /* Wait at most MAX_TARGET RSCNs for a stable link. */
  3215. wait_time = 256;
  3216. do {
  3217. /* Issue a marker after FW becomes ready. */
  3218. qla2x00_marker(vha, req, rsp, 0, 0,
  3219. MK_SYNC_ALL);
  3220. vha->marker_needed = 0;
  3221. /* Remap devices on Loop. */
  3222. clear_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
  3223. qla2x00_configure_loop(vha);
  3224. wait_time--;
  3225. } while (!atomic_read(&vha->loop_down_timer) &&
  3226. !(test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags))
  3227. && wait_time && (test_bit(LOOP_RESYNC_NEEDED,
  3228. &vha->dpc_flags)));
  3229. }
  3230. }
  3231. if (test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags))
  3232. return (QLA_FUNCTION_FAILED);
  3233. if (rval)
  3234. ql_dbg(ql_dbg_disc, vha, 0x206c,
  3235. "%s *** FAILED ***.\n", __func__);
  3236. return (rval);
  3237. }
  3238. /*
  3239. * qla2x00_perform_loop_resync
  3240. * Description: This function will set the appropriate flags and call
  3241. * qla2x00_loop_resync. If successful loop will be resynced
  3242. * Arguments : scsi_qla_host_t pointer
  3243. * returm : Success or Failure
  3244. */
  3245. int qla2x00_perform_loop_resync(scsi_qla_host_t *ha)
  3246. {
  3247. int32_t rval = 0;
  3248. if (!test_and_set_bit(LOOP_RESYNC_ACTIVE, &ha->dpc_flags)) {
  3249. /*Configure the flags so that resync happens properly*/
  3250. atomic_set(&ha->loop_down_timer, 0);
  3251. if (!(ha->device_flags & DFLG_NO_CABLE)) {
  3252. atomic_set(&ha->loop_state, LOOP_UP);
  3253. set_bit(LOCAL_LOOP_UPDATE, &ha->dpc_flags);
  3254. set_bit(REGISTER_FC4_NEEDED, &ha->dpc_flags);
  3255. set_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags);
  3256. rval = qla2x00_loop_resync(ha);
  3257. } else
  3258. atomic_set(&ha->loop_state, LOOP_DEAD);
  3259. clear_bit(LOOP_RESYNC_ACTIVE, &ha->dpc_flags);
  3260. }
  3261. return rval;
  3262. }
  3263. void
  3264. qla2x00_update_fcports(scsi_qla_host_t *base_vha)
  3265. {
  3266. fc_port_t *fcport;
  3267. struct scsi_qla_host *vha;
  3268. struct qla_hw_data *ha = base_vha->hw;
  3269. unsigned long flags;
  3270. spin_lock_irqsave(&ha->vport_slock, flags);
  3271. /* Go with deferred removal of rport references. */
  3272. list_for_each_entry(vha, &base_vha->hw->vp_list, list) {
  3273. atomic_inc(&vha->vref_count);
  3274. list_for_each_entry(fcport, &vha->vp_fcports, list) {
  3275. if (fcport->drport &&
  3276. atomic_read(&fcport->state) != FCS_UNCONFIGURED) {
  3277. spin_unlock_irqrestore(&ha->vport_slock, flags);
  3278. qla2x00_rport_del(fcport);
  3279. spin_lock_irqsave(&ha->vport_slock, flags);
  3280. }
  3281. }
  3282. atomic_dec(&vha->vref_count);
  3283. }
  3284. spin_unlock_irqrestore(&ha->vport_slock, flags);
  3285. }
  3286. /* Assumes idc_lock always held on entry */
  3287. void
  3288. qla83xx_reset_ownership(scsi_qla_host_t *vha)
  3289. {
  3290. struct qla_hw_data *ha = vha->hw;
  3291. uint32_t drv_presence, drv_presence_mask;
  3292. uint32_t dev_part_info1, dev_part_info2, class_type;
  3293. uint32_t class_type_mask = 0x3;
  3294. uint16_t fcoe_other_function = 0xffff, i;
  3295. qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
  3296. qla83xx_rd_reg(vha, QLA83XX_DEV_PARTINFO1, &dev_part_info1);
  3297. qla83xx_rd_reg(vha, QLA83XX_DEV_PARTINFO2, &dev_part_info2);
  3298. for (i = 0; i < 8; i++) {
  3299. class_type = ((dev_part_info1 >> (i * 4)) & class_type_mask);
  3300. if ((class_type == QLA83XX_CLASS_TYPE_FCOE) &&
  3301. (i != ha->portnum)) {
  3302. fcoe_other_function = i;
  3303. break;
  3304. }
  3305. }
  3306. if (fcoe_other_function == 0xffff) {
  3307. for (i = 0; i < 8; i++) {
  3308. class_type = ((dev_part_info2 >> (i * 4)) &
  3309. class_type_mask);
  3310. if ((class_type == QLA83XX_CLASS_TYPE_FCOE) &&
  3311. ((i + 8) != ha->portnum)) {
  3312. fcoe_other_function = i + 8;
  3313. break;
  3314. }
  3315. }
  3316. }
  3317. /*
  3318. * Prepare drv-presence mask based on fcoe functions present.
  3319. * However consider only valid physical fcoe function numbers (0-15).
  3320. */
  3321. drv_presence_mask = ~((1 << (ha->portnum)) |
  3322. ((fcoe_other_function == 0xffff) ?
  3323. 0 : (1 << (fcoe_other_function))));
  3324. /* We are the reset owner iff:
  3325. * - No other protocol drivers present.
  3326. * - This is the lowest among fcoe functions. */
  3327. if (!(drv_presence & drv_presence_mask) &&
  3328. (ha->portnum < fcoe_other_function)) {
  3329. ql_dbg(ql_dbg_p3p, vha, 0xb07f,
  3330. "This host is Reset owner.\n");
  3331. ha->flags.nic_core_reset_owner = 1;
  3332. }
  3333. }
  3334. int
  3335. __qla83xx_set_drv_ack(scsi_qla_host_t *vha)
  3336. {
  3337. int rval = QLA_SUCCESS;
  3338. struct qla_hw_data *ha = vha->hw;
  3339. uint32_t drv_ack;
  3340. rval = qla83xx_rd_reg(vha, QLA83XX_IDC_DRIVER_ACK, &drv_ack);
  3341. if (rval == QLA_SUCCESS) {
  3342. drv_ack |= (1 << ha->portnum);
  3343. rval = qla83xx_wr_reg(vha, QLA83XX_IDC_DRIVER_ACK, drv_ack);
  3344. }
  3345. return rval;
  3346. }
  3347. int
  3348. qla83xx_set_drv_ack(scsi_qla_host_t *vha)
  3349. {
  3350. int rval = QLA_SUCCESS;
  3351. qla83xx_idc_lock(vha, 0);
  3352. rval = __qla83xx_set_drv_ack(vha);
  3353. qla83xx_idc_unlock(vha, 0);
  3354. return rval;
  3355. }
  3356. int
  3357. __qla83xx_clear_drv_ack(scsi_qla_host_t *vha)
  3358. {
  3359. int rval = QLA_SUCCESS;
  3360. struct qla_hw_data *ha = vha->hw;
  3361. uint32_t drv_ack;
  3362. rval = qla83xx_rd_reg(vha, QLA83XX_IDC_DRIVER_ACK, &drv_ack);
  3363. if (rval == QLA_SUCCESS) {
  3364. drv_ack &= ~(1 << ha->portnum);
  3365. rval = qla83xx_wr_reg(vha, QLA83XX_IDC_DRIVER_ACK, drv_ack);
  3366. }
  3367. return rval;
  3368. }
  3369. int
  3370. qla83xx_clear_drv_ack(scsi_qla_host_t *vha)
  3371. {
  3372. int rval = QLA_SUCCESS;
  3373. qla83xx_idc_lock(vha, 0);
  3374. rval = __qla83xx_clear_drv_ack(vha);
  3375. qla83xx_idc_unlock(vha, 0);
  3376. return rval;
  3377. }
  3378. const char *
  3379. qla83xx_dev_state_to_string(uint32_t dev_state)
  3380. {
  3381. switch (dev_state) {
  3382. case QLA8XXX_DEV_COLD:
  3383. return "COLD/RE-INIT";
  3384. case QLA8XXX_DEV_INITIALIZING:
  3385. return "INITIALIZING";
  3386. case QLA8XXX_DEV_READY:
  3387. return "READY";
  3388. case QLA8XXX_DEV_NEED_RESET:
  3389. return "NEED RESET";
  3390. case QLA8XXX_DEV_NEED_QUIESCENT:
  3391. return "NEED QUIESCENT";
  3392. case QLA8XXX_DEV_FAILED:
  3393. return "FAILED";
  3394. case QLA8XXX_DEV_QUIESCENT:
  3395. return "QUIESCENT";
  3396. default:
  3397. return "Unknown";
  3398. }
  3399. }
  3400. /* Assumes idc-lock always held on entry */
  3401. void
  3402. qla83xx_idc_audit(scsi_qla_host_t *vha, int audit_type)
  3403. {
  3404. struct qla_hw_data *ha = vha->hw;
  3405. uint32_t idc_audit_reg = 0, duration_secs = 0;
  3406. switch (audit_type) {
  3407. case IDC_AUDIT_TIMESTAMP:
  3408. ha->idc_audit_ts = (jiffies_to_msecs(jiffies) / 1000);
  3409. idc_audit_reg = (ha->portnum) |
  3410. (IDC_AUDIT_TIMESTAMP << 7) | (ha->idc_audit_ts << 8);
  3411. qla83xx_wr_reg(vha, QLA83XX_IDC_AUDIT, idc_audit_reg);
  3412. break;
  3413. case IDC_AUDIT_COMPLETION:
  3414. duration_secs = ((jiffies_to_msecs(jiffies) -
  3415. jiffies_to_msecs(ha->idc_audit_ts)) / 1000);
  3416. idc_audit_reg = (ha->portnum) |
  3417. (IDC_AUDIT_COMPLETION << 7) | (duration_secs << 8);
  3418. qla83xx_wr_reg(vha, QLA83XX_IDC_AUDIT, idc_audit_reg);
  3419. break;
  3420. default:
  3421. ql_log(ql_log_warn, vha, 0xb078,
  3422. "Invalid audit type specified.\n");
  3423. break;
  3424. }
  3425. }
  3426. /* Assumes idc_lock always held on entry */
  3427. int
  3428. qla83xx_initiating_reset(scsi_qla_host_t *vha)
  3429. {
  3430. struct qla_hw_data *ha = vha->hw;
  3431. uint32_t idc_control, dev_state;
  3432. __qla83xx_get_idc_control(vha, &idc_control);
  3433. if ((idc_control & QLA83XX_IDC_RESET_DISABLED)) {
  3434. ql_log(ql_log_info, vha, 0xb080,
  3435. "NIC Core reset has been disabled. idc-control=0x%x\n",
  3436. idc_control);
  3437. return QLA_FUNCTION_FAILED;
  3438. }
  3439. /* Set NEED-RESET iff in READY state and we are the reset-owner */
  3440. qla83xx_rd_reg(vha, QLA83XX_IDC_DEV_STATE, &dev_state);
  3441. if (ha->flags.nic_core_reset_owner && dev_state == QLA8XXX_DEV_READY) {
  3442. qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE,
  3443. QLA8XXX_DEV_NEED_RESET);
  3444. ql_log(ql_log_info, vha, 0xb056, "HW State: NEED RESET.\n");
  3445. qla83xx_idc_audit(vha, IDC_AUDIT_TIMESTAMP);
  3446. } else {
  3447. const char *state = qla83xx_dev_state_to_string(dev_state);
  3448. ql_log(ql_log_info, vha, 0xb057, "HW State: %s.\n", state);
  3449. /* SV: XXX: Is timeout required here? */
  3450. /* Wait for IDC state change READY -> NEED_RESET */
  3451. while (dev_state == QLA8XXX_DEV_READY) {
  3452. qla83xx_idc_unlock(vha, 0);
  3453. msleep(200);
  3454. qla83xx_idc_lock(vha, 0);
  3455. qla83xx_rd_reg(vha, QLA83XX_IDC_DEV_STATE, &dev_state);
  3456. }
  3457. }
  3458. /* Send IDC ack by writing to drv-ack register */
  3459. __qla83xx_set_drv_ack(vha);
  3460. return QLA_SUCCESS;
  3461. }
  3462. int
  3463. __qla83xx_set_idc_control(scsi_qla_host_t *vha, uint32_t idc_control)
  3464. {
  3465. return qla83xx_wr_reg(vha, QLA83XX_IDC_CONTROL, idc_control);
  3466. }
  3467. int
  3468. qla83xx_set_idc_control(scsi_qla_host_t *vha, uint32_t idc_control)
  3469. {
  3470. int rval = QLA_SUCCESS;
  3471. qla83xx_idc_lock(vha, 0);
  3472. rval = __qla83xx_set_idc_control(vha, idc_control);
  3473. qla83xx_idc_unlock(vha, 0);
  3474. return rval;
  3475. }
  3476. int
  3477. __qla83xx_get_idc_control(scsi_qla_host_t *vha, uint32_t *idc_control)
  3478. {
  3479. return qla83xx_rd_reg(vha, QLA83XX_IDC_CONTROL, idc_control);
  3480. }
  3481. int
  3482. qla83xx_get_idc_control(scsi_qla_host_t *vha, uint32_t *idc_control)
  3483. {
  3484. int rval = QLA_SUCCESS;
  3485. qla83xx_idc_lock(vha, 0);
  3486. rval = __qla83xx_get_idc_control(vha, idc_control);
  3487. qla83xx_idc_unlock(vha, 0);
  3488. return rval;
  3489. }
  3490. int
  3491. qla83xx_check_driver_presence(scsi_qla_host_t *vha)
  3492. {
  3493. uint32_t drv_presence = 0;
  3494. struct qla_hw_data *ha = vha->hw;
  3495. qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
  3496. if (drv_presence & (1 << ha->portnum))
  3497. return QLA_SUCCESS;
  3498. else
  3499. return QLA_TEST_FAILED;
  3500. }
  3501. int
  3502. qla83xx_nic_core_reset(scsi_qla_host_t *vha)
  3503. {
  3504. int rval = QLA_SUCCESS;
  3505. struct qla_hw_data *ha = vha->hw;
  3506. ql_dbg(ql_dbg_p3p, vha, 0xb058,
  3507. "Entered %s().\n", __func__);
  3508. if (vha->device_flags & DFLG_DEV_FAILED) {
  3509. ql_log(ql_log_warn, vha, 0xb059,
  3510. "Device in unrecoverable FAILED state.\n");
  3511. return QLA_FUNCTION_FAILED;
  3512. }
  3513. qla83xx_idc_lock(vha, 0);
  3514. if (qla83xx_check_driver_presence(vha) != QLA_SUCCESS) {
  3515. ql_log(ql_log_warn, vha, 0xb05a,
  3516. "Function=0x%x has been removed from IDC participation.\n",
  3517. ha->portnum);
  3518. rval = QLA_FUNCTION_FAILED;
  3519. goto exit;
  3520. }
  3521. qla83xx_reset_ownership(vha);
  3522. rval = qla83xx_initiating_reset(vha);
  3523. /*
  3524. * Perform reset if we are the reset-owner,
  3525. * else wait till IDC state changes to READY/FAILED.
  3526. */
  3527. if (rval == QLA_SUCCESS) {
  3528. rval = qla83xx_idc_state_handler(vha);
  3529. if (rval == QLA_SUCCESS)
  3530. ha->flags.nic_core_hung = 0;
  3531. __qla83xx_clear_drv_ack(vha);
  3532. }
  3533. exit:
  3534. qla83xx_idc_unlock(vha, 0);
  3535. ql_dbg(ql_dbg_p3p, vha, 0xb05b, "Exiting %s.\n", __func__);
  3536. return rval;
  3537. }
  3538. int
  3539. qla2xxx_mctp_dump(scsi_qla_host_t *vha)
  3540. {
  3541. struct qla_hw_data *ha = vha->hw;
  3542. int rval = QLA_FUNCTION_FAILED;
  3543. if (!IS_MCTP_CAPABLE(ha)) {
  3544. /* This message can be removed from the final version */
  3545. ql_log(ql_log_info, vha, 0x506d,
  3546. "This board is not MCTP capable\n");
  3547. return rval;
  3548. }
  3549. if (!ha->mctp_dump) {
  3550. ha->mctp_dump = dma_alloc_coherent(&ha->pdev->dev,
  3551. MCTP_DUMP_SIZE, &ha->mctp_dump_dma, GFP_KERNEL);
  3552. if (!ha->mctp_dump) {
  3553. ql_log(ql_log_warn, vha, 0x506e,
  3554. "Failed to allocate memory for mctp dump\n");
  3555. return rval;
  3556. }
  3557. }
  3558. #define MCTP_DUMP_STR_ADDR 0x00000000
  3559. rval = qla2x00_dump_mctp_data(vha, ha->mctp_dump_dma,
  3560. MCTP_DUMP_STR_ADDR, MCTP_DUMP_SIZE/4);
  3561. if (rval != QLA_SUCCESS) {
  3562. ql_log(ql_log_warn, vha, 0x506f,
  3563. "Failed to capture mctp dump\n");
  3564. } else {
  3565. ql_log(ql_log_info, vha, 0x5070,
  3566. "Mctp dump capture for host (%ld/%p).\n",
  3567. vha->host_no, ha->mctp_dump);
  3568. ha->mctp_dumped = 1;
  3569. }
  3570. if (!ha->flags.nic_core_reset_hdlr_active) {
  3571. ha->flags.nic_core_reset_hdlr_active = 1;
  3572. rval = qla83xx_restart_nic_firmware(vha);
  3573. if (rval)
  3574. /* NIC Core reset failed. */
  3575. ql_log(ql_log_warn, vha, 0x5071,
  3576. "Failed to restart nic firmware\n");
  3577. else
  3578. ql_dbg(ql_dbg_p3p, vha, 0xb084,
  3579. "Restarted NIC firmware successfully.\n");
  3580. ha->flags.nic_core_reset_hdlr_active = 0;
  3581. }
  3582. return rval;
  3583. }
  3584. /*
  3585. * qla2x00_quiesce_io
  3586. * Description: This function will block the new I/Os
  3587. * Its not aborting any I/Os as context
  3588. * is not destroyed during quiescence
  3589. * Arguments: scsi_qla_host_t
  3590. * return : void
  3591. */
  3592. void
  3593. qla2x00_quiesce_io(scsi_qla_host_t *vha)
  3594. {
  3595. struct qla_hw_data *ha = vha->hw;
  3596. struct scsi_qla_host *vp;
  3597. ql_dbg(ql_dbg_dpc, vha, 0x401d,
  3598. "Quiescing I/O - ha=%p.\n", ha);
  3599. atomic_set(&ha->loop_down_timer, LOOP_DOWN_TIME);
  3600. if (atomic_read(&vha->loop_state) != LOOP_DOWN) {
  3601. atomic_set(&vha->loop_state, LOOP_DOWN);
  3602. qla2x00_mark_all_devices_lost(vha, 0);
  3603. list_for_each_entry(vp, &ha->vp_list, list)
  3604. qla2x00_mark_all_devices_lost(vp, 0);
  3605. } else {
  3606. if (!atomic_read(&vha->loop_down_timer))
  3607. atomic_set(&vha->loop_down_timer,
  3608. LOOP_DOWN_TIME);
  3609. }
  3610. /* Wait for pending cmds to complete */
  3611. qla2x00_eh_wait_for_pending_commands(vha, 0, 0, WAIT_HOST);
  3612. }
  3613. void
  3614. qla2x00_abort_isp_cleanup(scsi_qla_host_t *vha)
  3615. {
  3616. struct qla_hw_data *ha = vha->hw;
  3617. struct scsi_qla_host *vp;
  3618. unsigned long flags;
  3619. fc_port_t *fcport;
  3620. /* For ISP82XX, driver waits for completion of the commands.
  3621. * online flag should be set.
  3622. */
  3623. if (!IS_QLA82XX(ha))
  3624. vha->flags.online = 0;
  3625. ha->flags.chip_reset_done = 0;
  3626. clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  3627. vha->qla_stats.total_isp_aborts++;
  3628. ql_log(ql_log_info, vha, 0x00af,
  3629. "Performing ISP error recovery - ha=%p.\n", ha);
  3630. /* For ISP82XX, reset_chip is just disabling interrupts.
  3631. * Driver waits for the completion of the commands.
  3632. * the interrupts need to be enabled.
  3633. */
  3634. if (!IS_QLA82XX(ha))
  3635. ha->isp_ops->reset_chip(vha);
  3636. atomic_set(&vha->loop_down_timer, LOOP_DOWN_TIME);
  3637. if (atomic_read(&vha->loop_state) != LOOP_DOWN) {
  3638. atomic_set(&vha->loop_state, LOOP_DOWN);
  3639. qla2x00_mark_all_devices_lost(vha, 0);
  3640. spin_lock_irqsave(&ha->vport_slock, flags);
  3641. list_for_each_entry(vp, &ha->vp_list, list) {
  3642. atomic_inc(&vp->vref_count);
  3643. spin_unlock_irqrestore(&ha->vport_slock, flags);
  3644. qla2x00_mark_all_devices_lost(vp, 0);
  3645. spin_lock_irqsave(&ha->vport_slock, flags);
  3646. atomic_dec(&vp->vref_count);
  3647. }
  3648. spin_unlock_irqrestore(&ha->vport_slock, flags);
  3649. } else {
  3650. if (!atomic_read(&vha->loop_down_timer))
  3651. atomic_set(&vha->loop_down_timer,
  3652. LOOP_DOWN_TIME);
  3653. }
  3654. /* Clear all async request states across all VPs. */
  3655. list_for_each_entry(fcport, &vha->vp_fcports, list)
  3656. fcport->flags &= ~(FCF_LOGIN_NEEDED | FCF_ASYNC_SENT);
  3657. spin_lock_irqsave(&ha->vport_slock, flags);
  3658. list_for_each_entry(vp, &ha->vp_list, list) {
  3659. atomic_inc(&vp->vref_count);
  3660. spin_unlock_irqrestore(&ha->vport_slock, flags);
  3661. list_for_each_entry(fcport, &vp->vp_fcports, list)
  3662. fcport->flags &= ~(FCF_LOGIN_NEEDED | FCF_ASYNC_SENT);
  3663. spin_lock_irqsave(&ha->vport_slock, flags);
  3664. atomic_dec(&vp->vref_count);
  3665. }
  3666. spin_unlock_irqrestore(&ha->vport_slock, flags);
  3667. if (!ha->flags.eeh_busy) {
  3668. /* Make sure for ISP 82XX IO DMA is complete */
  3669. if (IS_QLA82XX(ha)) {
  3670. qla82xx_chip_reset_cleanup(vha);
  3671. ql_log(ql_log_info, vha, 0x00b4,
  3672. "Done chip reset cleanup.\n");
  3673. /* Done waiting for pending commands.
  3674. * Reset the online flag.
  3675. */
  3676. vha->flags.online = 0;
  3677. }
  3678. /* Requeue all commands in outstanding command list. */
  3679. qla2x00_abort_all_cmds(vha, DID_RESET << 16);
  3680. }
  3681. }
  3682. /*
  3683. * qla2x00_abort_isp
  3684. * Resets ISP and aborts all outstanding commands.
  3685. *
  3686. * Input:
  3687. * ha = adapter block pointer.
  3688. *
  3689. * Returns:
  3690. * 0 = success
  3691. */
  3692. int
  3693. qla2x00_abort_isp(scsi_qla_host_t *vha)
  3694. {
  3695. int rval;
  3696. uint8_t status = 0;
  3697. struct qla_hw_data *ha = vha->hw;
  3698. struct scsi_qla_host *vp;
  3699. struct req_que *req = ha->req_q_map[0];
  3700. unsigned long flags;
  3701. if (vha->flags.online) {
  3702. qla2x00_abort_isp_cleanup(vha);
  3703. if (IS_QLA8031(ha)) {
  3704. ql_dbg(ql_dbg_p3p, vha, 0xb05c,
  3705. "Clearing fcoe driver presence.\n");
  3706. if (qla83xx_clear_drv_presence(vha) != QLA_SUCCESS)
  3707. ql_dbg(ql_dbg_p3p, vha, 0xb073,
  3708. "Error while clearing DRV-Presence.\n");
  3709. }
  3710. if (unlikely(pci_channel_offline(ha->pdev) &&
  3711. ha->flags.pci_channel_io_perm_failure)) {
  3712. clear_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3713. status = 0;
  3714. return status;
  3715. }
  3716. ha->isp_ops->get_flash_version(vha, req->ring);
  3717. ha->isp_ops->nvram_config(vha);
  3718. if (!qla2x00_restart_isp(vha)) {
  3719. clear_bit(RESET_MARKER_NEEDED, &vha->dpc_flags);
  3720. if (!atomic_read(&vha->loop_down_timer)) {
  3721. /*
  3722. * Issue marker command only when we are going
  3723. * to start the I/O .
  3724. */
  3725. vha->marker_needed = 1;
  3726. }
  3727. vha->flags.online = 1;
  3728. ha->isp_ops->enable_intrs(ha);
  3729. ha->isp_abort_cnt = 0;
  3730. clear_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3731. if (IS_QLA81XX(ha) || IS_QLA8031(ha))
  3732. qla2x00_get_fw_version(vha);
  3733. if (ha->fce) {
  3734. ha->flags.fce_enabled = 1;
  3735. memset(ha->fce, 0,
  3736. fce_calc_size(ha->fce_bufs));
  3737. rval = qla2x00_enable_fce_trace(vha,
  3738. ha->fce_dma, ha->fce_bufs, ha->fce_mb,
  3739. &ha->fce_bufs);
  3740. if (rval) {
  3741. ql_log(ql_log_warn, vha, 0x8033,
  3742. "Unable to reinitialize FCE "
  3743. "(%d).\n", rval);
  3744. ha->flags.fce_enabled = 0;
  3745. }
  3746. }
  3747. if (ha->eft) {
  3748. memset(ha->eft, 0, EFT_SIZE);
  3749. rval = qla2x00_enable_eft_trace(vha,
  3750. ha->eft_dma, EFT_NUM_BUFFERS);
  3751. if (rval) {
  3752. ql_log(ql_log_warn, vha, 0x8034,
  3753. "Unable to reinitialize EFT "
  3754. "(%d).\n", rval);
  3755. }
  3756. }
  3757. } else { /* failed the ISP abort */
  3758. vha->flags.online = 1;
  3759. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3760. if (ha->isp_abort_cnt == 0) {
  3761. ql_log(ql_log_fatal, vha, 0x8035,
  3762. "ISP error recover failed - "
  3763. "board disabled.\n");
  3764. /*
  3765. * The next call disables the board
  3766. * completely.
  3767. */
  3768. ha->isp_ops->reset_adapter(vha);
  3769. vha->flags.online = 0;
  3770. clear_bit(ISP_ABORT_RETRY,
  3771. &vha->dpc_flags);
  3772. status = 0;
  3773. } else { /* schedule another ISP abort */
  3774. ha->isp_abort_cnt--;
  3775. ql_dbg(ql_dbg_taskm, vha, 0x8020,
  3776. "ISP abort - retry remaining %d.\n",
  3777. ha->isp_abort_cnt);
  3778. status = 1;
  3779. }
  3780. } else {
  3781. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3782. ql_dbg(ql_dbg_taskm, vha, 0x8021,
  3783. "ISP error recovery - retrying (%d) "
  3784. "more times.\n", ha->isp_abort_cnt);
  3785. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3786. status = 1;
  3787. }
  3788. }
  3789. }
  3790. if (!status) {
  3791. ql_dbg(ql_dbg_taskm, vha, 0x8022, "%s succeeded.\n", __func__);
  3792. spin_lock_irqsave(&ha->vport_slock, flags);
  3793. list_for_each_entry(vp, &ha->vp_list, list) {
  3794. if (vp->vp_idx) {
  3795. atomic_inc(&vp->vref_count);
  3796. spin_unlock_irqrestore(&ha->vport_slock, flags);
  3797. qla2x00_vp_abort_isp(vp);
  3798. spin_lock_irqsave(&ha->vport_slock, flags);
  3799. atomic_dec(&vp->vref_count);
  3800. }
  3801. }
  3802. spin_unlock_irqrestore(&ha->vport_slock, flags);
  3803. if (IS_QLA8031(ha)) {
  3804. ql_dbg(ql_dbg_p3p, vha, 0xb05d,
  3805. "Setting back fcoe driver presence.\n");
  3806. if (qla83xx_set_drv_presence(vha) != QLA_SUCCESS)
  3807. ql_dbg(ql_dbg_p3p, vha, 0xb074,
  3808. "Error while setting DRV-Presence.\n");
  3809. }
  3810. } else {
  3811. ql_log(ql_log_warn, vha, 0x8023, "%s **** FAILED ****.\n",
  3812. __func__);
  3813. }
  3814. return(status);
  3815. }
  3816. /*
  3817. * qla2x00_restart_isp
  3818. * restarts the ISP after a reset
  3819. *
  3820. * Input:
  3821. * ha = adapter block pointer.
  3822. *
  3823. * Returns:
  3824. * 0 = success
  3825. */
  3826. static int
  3827. qla2x00_restart_isp(scsi_qla_host_t *vha)
  3828. {
  3829. int status = 0;
  3830. uint32_t wait_time;
  3831. struct qla_hw_data *ha = vha->hw;
  3832. struct req_que *req = ha->req_q_map[0];
  3833. struct rsp_que *rsp = ha->rsp_q_map[0];
  3834. unsigned long flags;
  3835. /* If firmware needs to be loaded */
  3836. if (qla2x00_isp_firmware(vha)) {
  3837. vha->flags.online = 0;
  3838. status = ha->isp_ops->chip_diag(vha);
  3839. if (!status)
  3840. status = qla2x00_setup_chip(vha);
  3841. }
  3842. if (!status && !(status = qla2x00_init_rings(vha))) {
  3843. clear_bit(RESET_MARKER_NEEDED, &vha->dpc_flags);
  3844. ha->flags.chip_reset_done = 1;
  3845. /* Initialize the queues in use */
  3846. qla25xx_init_queues(ha);
  3847. status = qla2x00_fw_ready(vha);
  3848. if (!status) {
  3849. ql_dbg(ql_dbg_taskm, vha, 0x8031,
  3850. "Start configure loop status = %d.\n", status);
  3851. /* Issue a marker after FW becomes ready. */
  3852. qla2x00_marker(vha, req, rsp, 0, 0, MK_SYNC_ALL);
  3853. vha->flags.online = 1;
  3854. /*
  3855. * Process any ATIO queue entries that came in
  3856. * while we weren't online.
  3857. */
  3858. spin_lock_irqsave(&ha->hardware_lock, flags);
  3859. if (qla_tgt_mode_enabled(vha))
  3860. qlt_24xx_process_atio_queue(vha);
  3861. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3862. /* Wait at most MAX_TARGET RSCNs for a stable link. */
  3863. wait_time = 256;
  3864. do {
  3865. clear_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
  3866. qla2x00_configure_loop(vha);
  3867. wait_time--;
  3868. } while (!atomic_read(&vha->loop_down_timer) &&
  3869. !(test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags))
  3870. && wait_time && (test_bit(LOOP_RESYNC_NEEDED,
  3871. &vha->dpc_flags)));
  3872. }
  3873. /* if no cable then assume it's good */
  3874. if ((vha->device_flags & DFLG_NO_CABLE))
  3875. status = 0;
  3876. ql_dbg(ql_dbg_taskm, vha, 0x8032,
  3877. "Configure loop done, status = 0x%x.\n", status);
  3878. }
  3879. return (status);
  3880. }
  3881. static int
  3882. qla25xx_init_queues(struct qla_hw_data *ha)
  3883. {
  3884. struct rsp_que *rsp = NULL;
  3885. struct req_que *req = NULL;
  3886. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  3887. int ret = -1;
  3888. int i;
  3889. for (i = 1; i < ha->max_rsp_queues; i++) {
  3890. rsp = ha->rsp_q_map[i];
  3891. if (rsp) {
  3892. rsp->options &= ~BIT_0;
  3893. ret = qla25xx_init_rsp_que(base_vha, rsp);
  3894. if (ret != QLA_SUCCESS)
  3895. ql_dbg(ql_dbg_init, base_vha, 0x00ff,
  3896. "%s Rsp que: %d init failed.\n",
  3897. __func__, rsp->id);
  3898. else
  3899. ql_dbg(ql_dbg_init, base_vha, 0x0100,
  3900. "%s Rsp que: %d inited.\n",
  3901. __func__, rsp->id);
  3902. }
  3903. }
  3904. for (i = 1; i < ha->max_req_queues; i++) {
  3905. req = ha->req_q_map[i];
  3906. if (req) {
  3907. /* Clear outstanding commands array. */
  3908. req->options &= ~BIT_0;
  3909. ret = qla25xx_init_req_que(base_vha, req);
  3910. if (ret != QLA_SUCCESS)
  3911. ql_dbg(ql_dbg_init, base_vha, 0x0101,
  3912. "%s Req que: %d init failed.\n",
  3913. __func__, req->id);
  3914. else
  3915. ql_dbg(ql_dbg_init, base_vha, 0x0102,
  3916. "%s Req que: %d inited.\n",
  3917. __func__, req->id);
  3918. }
  3919. }
  3920. return ret;
  3921. }
  3922. /*
  3923. * qla2x00_reset_adapter
  3924. * Reset adapter.
  3925. *
  3926. * Input:
  3927. * ha = adapter block pointer.
  3928. */
  3929. void
  3930. qla2x00_reset_adapter(scsi_qla_host_t *vha)
  3931. {
  3932. unsigned long flags = 0;
  3933. struct qla_hw_data *ha = vha->hw;
  3934. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  3935. vha->flags.online = 0;
  3936. ha->isp_ops->disable_intrs(ha);
  3937. spin_lock_irqsave(&ha->hardware_lock, flags);
  3938. WRT_REG_WORD(&reg->hccr, HCCR_RESET_RISC);
  3939. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  3940. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  3941. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  3942. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3943. }
  3944. void
  3945. qla24xx_reset_adapter(scsi_qla_host_t *vha)
  3946. {
  3947. unsigned long flags = 0;
  3948. struct qla_hw_data *ha = vha->hw;
  3949. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  3950. if (IS_QLA82XX(ha))
  3951. return;
  3952. vha->flags.online = 0;
  3953. ha->isp_ops->disable_intrs(ha);
  3954. spin_lock_irqsave(&ha->hardware_lock, flags);
  3955. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  3956. RD_REG_DWORD(&reg->hccr);
  3957. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  3958. RD_REG_DWORD(&reg->hccr);
  3959. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3960. if (IS_NOPOLLING_TYPE(ha))
  3961. ha->isp_ops->enable_intrs(ha);
  3962. }
  3963. /* On sparc systems, obtain port and node WWN from firmware
  3964. * properties.
  3965. */
  3966. static void qla24xx_nvram_wwn_from_ofw(scsi_qla_host_t *vha,
  3967. struct nvram_24xx *nv)
  3968. {
  3969. #ifdef CONFIG_SPARC
  3970. struct qla_hw_data *ha = vha->hw;
  3971. struct pci_dev *pdev = ha->pdev;
  3972. struct device_node *dp = pci_device_to_OF_node(pdev);
  3973. const u8 *val;
  3974. int len;
  3975. val = of_get_property(dp, "port-wwn", &len);
  3976. if (val && len >= WWN_SIZE)
  3977. memcpy(nv->port_name, val, WWN_SIZE);
  3978. val = of_get_property(dp, "node-wwn", &len);
  3979. if (val && len >= WWN_SIZE)
  3980. memcpy(nv->node_name, val, WWN_SIZE);
  3981. #endif
  3982. }
  3983. int
  3984. qla24xx_nvram_config(scsi_qla_host_t *vha)
  3985. {
  3986. int rval;
  3987. struct init_cb_24xx *icb;
  3988. struct nvram_24xx *nv;
  3989. uint32_t *dptr;
  3990. uint8_t *dptr1, *dptr2;
  3991. uint32_t chksum;
  3992. uint16_t cnt;
  3993. struct qla_hw_data *ha = vha->hw;
  3994. rval = QLA_SUCCESS;
  3995. icb = (struct init_cb_24xx *)ha->init_cb;
  3996. nv = ha->nvram;
  3997. /* Determine NVRAM starting address. */
  3998. if (ha->flags.port0) {
  3999. ha->nvram_base = FA_NVRAM_FUNC0_ADDR;
  4000. ha->vpd_base = FA_NVRAM_VPD0_ADDR;
  4001. } else {
  4002. ha->nvram_base = FA_NVRAM_FUNC1_ADDR;
  4003. ha->vpd_base = FA_NVRAM_VPD1_ADDR;
  4004. }
  4005. ha->nvram_size = sizeof(struct nvram_24xx);
  4006. ha->vpd_size = FA_NVRAM_VPD_SIZE;
  4007. if (IS_QLA82XX(ha))
  4008. ha->vpd_size = FA_VPD_SIZE_82XX;
  4009. /* Get VPD data into cache */
  4010. ha->vpd = ha->nvram + VPD_OFFSET;
  4011. ha->isp_ops->read_nvram(vha, (uint8_t *)ha->vpd,
  4012. ha->nvram_base - FA_NVRAM_FUNC0_ADDR, FA_NVRAM_VPD_SIZE * 4);
  4013. /* Get NVRAM data into cache and calculate checksum. */
  4014. dptr = (uint32_t *)nv;
  4015. ha->isp_ops->read_nvram(vha, (uint8_t *)dptr, ha->nvram_base,
  4016. ha->nvram_size);
  4017. for (cnt = 0, chksum = 0; cnt < ha->nvram_size >> 2; cnt++)
  4018. chksum += le32_to_cpu(*dptr++);
  4019. ql_dbg(ql_dbg_init + ql_dbg_buffer, vha, 0x006a,
  4020. "Contents of NVRAM\n");
  4021. ql_dump_buffer(ql_dbg_init + ql_dbg_buffer, vha, 0x010d,
  4022. (uint8_t *)nv, ha->nvram_size);
  4023. /* Bad NVRAM data, set defaults parameters. */
  4024. if (chksum || nv->id[0] != 'I' || nv->id[1] != 'S' || nv->id[2] != 'P'
  4025. || nv->id[3] != ' ' ||
  4026. nv->nvram_version < __constant_cpu_to_le16(ICB_VERSION)) {
  4027. /* Reset NVRAM data. */
  4028. ql_log(ql_log_warn, vha, 0x006b,
  4029. "Inconsistent NVRAM detected: checksum=0x%x id=%c "
  4030. "version=0x%x.\n", chksum, nv->id[0], nv->nvram_version);
  4031. ql_log(ql_log_warn, vha, 0x006c,
  4032. "Falling back to functioning (yet invalid -- WWPN) "
  4033. "defaults.\n");
  4034. /*
  4035. * Set default initialization control block.
  4036. */
  4037. memset(nv, 0, ha->nvram_size);
  4038. nv->nvram_version = __constant_cpu_to_le16(ICB_VERSION);
  4039. nv->version = __constant_cpu_to_le16(ICB_VERSION);
  4040. nv->frame_payload_size = __constant_cpu_to_le16(2048);
  4041. nv->execution_throttle = __constant_cpu_to_le16(0xFFFF);
  4042. nv->exchange_count = __constant_cpu_to_le16(0);
  4043. nv->hard_address = __constant_cpu_to_le16(124);
  4044. nv->port_name[0] = 0x21;
  4045. nv->port_name[1] = 0x00 + ha->port_no;
  4046. nv->port_name[2] = 0x00;
  4047. nv->port_name[3] = 0xe0;
  4048. nv->port_name[4] = 0x8b;
  4049. nv->port_name[5] = 0x1c;
  4050. nv->port_name[6] = 0x55;
  4051. nv->port_name[7] = 0x86;
  4052. nv->node_name[0] = 0x20;
  4053. nv->node_name[1] = 0x00;
  4054. nv->node_name[2] = 0x00;
  4055. nv->node_name[3] = 0xe0;
  4056. nv->node_name[4] = 0x8b;
  4057. nv->node_name[5] = 0x1c;
  4058. nv->node_name[6] = 0x55;
  4059. nv->node_name[7] = 0x86;
  4060. qla24xx_nvram_wwn_from_ofw(vha, nv);
  4061. nv->login_retry_count = __constant_cpu_to_le16(8);
  4062. nv->interrupt_delay_timer = __constant_cpu_to_le16(0);
  4063. nv->login_timeout = __constant_cpu_to_le16(0);
  4064. nv->firmware_options_1 =
  4065. __constant_cpu_to_le32(BIT_14|BIT_13|BIT_2|BIT_1);
  4066. nv->firmware_options_2 = __constant_cpu_to_le32(2 << 4);
  4067. nv->firmware_options_2 |= __constant_cpu_to_le32(BIT_12);
  4068. nv->firmware_options_3 = __constant_cpu_to_le32(2 << 13);
  4069. nv->host_p = __constant_cpu_to_le32(BIT_11|BIT_10);
  4070. nv->efi_parameters = __constant_cpu_to_le32(0);
  4071. nv->reset_delay = 5;
  4072. nv->max_luns_per_target = __constant_cpu_to_le16(128);
  4073. nv->port_down_retry_count = __constant_cpu_to_le16(30);
  4074. nv->link_down_timeout = __constant_cpu_to_le16(30);
  4075. rval = 1;
  4076. }
  4077. if (!qla_ini_mode_enabled(vha)) {
  4078. /* Don't enable full login after initial LIP */
  4079. nv->firmware_options_1 &= __constant_cpu_to_le32(~BIT_13);
  4080. /* Don't enable LIP full login for initiator */
  4081. nv->host_p &= __constant_cpu_to_le32(~BIT_10);
  4082. }
  4083. qlt_24xx_config_nvram_stage1(vha, nv);
  4084. /* Reset Initialization control block */
  4085. memset(icb, 0, ha->init_cb_size);
  4086. /* Copy 1st segment. */
  4087. dptr1 = (uint8_t *)icb;
  4088. dptr2 = (uint8_t *)&nv->version;
  4089. cnt = (uint8_t *)&icb->response_q_inpointer - (uint8_t *)&icb->version;
  4090. while (cnt--)
  4091. *dptr1++ = *dptr2++;
  4092. icb->login_retry_count = nv->login_retry_count;
  4093. icb->link_down_on_nos = nv->link_down_on_nos;
  4094. /* Copy 2nd segment. */
  4095. dptr1 = (uint8_t *)&icb->interrupt_delay_timer;
  4096. dptr2 = (uint8_t *)&nv->interrupt_delay_timer;
  4097. cnt = (uint8_t *)&icb->reserved_3 -
  4098. (uint8_t *)&icb->interrupt_delay_timer;
  4099. while (cnt--)
  4100. *dptr1++ = *dptr2++;
  4101. /*
  4102. * Setup driver NVRAM options.
  4103. */
  4104. qla2x00_set_model_info(vha, nv->model_name, sizeof(nv->model_name),
  4105. "QLA2462");
  4106. qlt_24xx_config_nvram_stage2(vha, icb);
  4107. if (nv->host_p & __constant_cpu_to_le32(BIT_15)) {
  4108. /* Use alternate WWN? */
  4109. memcpy(icb->node_name, nv->alternate_node_name, WWN_SIZE);
  4110. memcpy(icb->port_name, nv->alternate_port_name, WWN_SIZE);
  4111. }
  4112. /* Prepare nodename */
  4113. if ((icb->firmware_options_1 & __constant_cpu_to_le32(BIT_14)) == 0) {
  4114. /*
  4115. * Firmware will apply the following mask if the nodename was
  4116. * not provided.
  4117. */
  4118. memcpy(icb->node_name, icb->port_name, WWN_SIZE);
  4119. icb->node_name[0] &= 0xF0;
  4120. }
  4121. /* Set host adapter parameters. */
  4122. ha->flags.disable_risc_code_load = 0;
  4123. ha->flags.enable_lip_reset = 0;
  4124. ha->flags.enable_lip_full_login =
  4125. le32_to_cpu(nv->host_p) & BIT_10 ? 1: 0;
  4126. ha->flags.enable_target_reset =
  4127. le32_to_cpu(nv->host_p) & BIT_11 ? 1: 0;
  4128. ha->flags.enable_led_scheme = 0;
  4129. ha->flags.disable_serdes = le32_to_cpu(nv->host_p) & BIT_5 ? 1: 0;
  4130. ha->operating_mode = (le32_to_cpu(icb->firmware_options_2) &
  4131. (BIT_6 | BIT_5 | BIT_4)) >> 4;
  4132. memcpy(ha->fw_seriallink_options24, nv->seriallink_options,
  4133. sizeof(ha->fw_seriallink_options24));
  4134. /* save HBA serial number */
  4135. ha->serial0 = icb->port_name[5];
  4136. ha->serial1 = icb->port_name[6];
  4137. ha->serial2 = icb->port_name[7];
  4138. memcpy(vha->node_name, icb->node_name, WWN_SIZE);
  4139. memcpy(vha->port_name, icb->port_name, WWN_SIZE);
  4140. icb->execution_throttle = __constant_cpu_to_le16(0xFFFF);
  4141. ha->retry_count = le16_to_cpu(nv->login_retry_count);
  4142. /* Set minimum login_timeout to 4 seconds. */
  4143. if (le16_to_cpu(nv->login_timeout) < ql2xlogintimeout)
  4144. nv->login_timeout = cpu_to_le16(ql2xlogintimeout);
  4145. if (le16_to_cpu(nv->login_timeout) < 4)
  4146. nv->login_timeout = __constant_cpu_to_le16(4);
  4147. ha->login_timeout = le16_to_cpu(nv->login_timeout);
  4148. icb->login_timeout = nv->login_timeout;
  4149. /* Set minimum RATOV to 100 tenths of a second. */
  4150. ha->r_a_tov = 100;
  4151. ha->loop_reset_delay = nv->reset_delay;
  4152. /* Link Down Timeout = 0:
  4153. *
  4154. * When Port Down timer expires we will start returning
  4155. * I/O's to OS with "DID_NO_CONNECT".
  4156. *
  4157. * Link Down Timeout != 0:
  4158. *
  4159. * The driver waits for the link to come up after link down
  4160. * before returning I/Os to OS with "DID_NO_CONNECT".
  4161. */
  4162. if (le16_to_cpu(nv->link_down_timeout) == 0) {
  4163. ha->loop_down_abort_time =
  4164. (LOOP_DOWN_TIME - LOOP_DOWN_TIMEOUT);
  4165. } else {
  4166. ha->link_down_timeout = le16_to_cpu(nv->link_down_timeout);
  4167. ha->loop_down_abort_time =
  4168. (LOOP_DOWN_TIME - ha->link_down_timeout);
  4169. }
  4170. /* Need enough time to try and get the port back. */
  4171. ha->port_down_retry_count = le16_to_cpu(nv->port_down_retry_count);
  4172. if (qlport_down_retry)
  4173. ha->port_down_retry_count = qlport_down_retry;
  4174. /* Set login_retry_count */
  4175. ha->login_retry_count = le16_to_cpu(nv->login_retry_count);
  4176. if (ha->port_down_retry_count ==
  4177. le16_to_cpu(nv->port_down_retry_count) &&
  4178. ha->port_down_retry_count > 3)
  4179. ha->login_retry_count = ha->port_down_retry_count;
  4180. else if (ha->port_down_retry_count > (int)ha->login_retry_count)
  4181. ha->login_retry_count = ha->port_down_retry_count;
  4182. if (ql2xloginretrycount)
  4183. ha->login_retry_count = ql2xloginretrycount;
  4184. /* Enable ZIO. */
  4185. if (!vha->flags.init_done) {
  4186. ha->zio_mode = le32_to_cpu(icb->firmware_options_2) &
  4187. (BIT_3 | BIT_2 | BIT_1 | BIT_0);
  4188. ha->zio_timer = le16_to_cpu(icb->interrupt_delay_timer) ?
  4189. le16_to_cpu(icb->interrupt_delay_timer): 2;
  4190. }
  4191. icb->firmware_options_2 &= __constant_cpu_to_le32(
  4192. ~(BIT_3 | BIT_2 | BIT_1 | BIT_0));
  4193. vha->flags.process_response_queue = 0;
  4194. if (ha->zio_mode != QLA_ZIO_DISABLED) {
  4195. ha->zio_mode = QLA_ZIO_MODE_6;
  4196. ql_log(ql_log_info, vha, 0x006f,
  4197. "ZIO mode %d enabled; timer delay (%d us).\n",
  4198. ha->zio_mode, ha->zio_timer * 100);
  4199. icb->firmware_options_2 |= cpu_to_le32(
  4200. (uint32_t)ha->zio_mode);
  4201. icb->interrupt_delay_timer = cpu_to_le16(ha->zio_timer);
  4202. vha->flags.process_response_queue = 1;
  4203. }
  4204. if (rval) {
  4205. ql_log(ql_log_warn, vha, 0x0070,
  4206. "NVRAM configuration failed.\n");
  4207. }
  4208. return (rval);
  4209. }
  4210. static int
  4211. qla24xx_load_risc_flash(scsi_qla_host_t *vha, uint32_t *srisc_addr,
  4212. uint32_t faddr)
  4213. {
  4214. int rval = QLA_SUCCESS;
  4215. int segments, fragment;
  4216. uint32_t *dcode, dlen;
  4217. uint32_t risc_addr;
  4218. uint32_t risc_size;
  4219. uint32_t i;
  4220. struct qla_hw_data *ha = vha->hw;
  4221. struct req_que *req = ha->req_q_map[0];
  4222. ql_dbg(ql_dbg_init, vha, 0x008b,
  4223. "FW: Loading firmware from flash (%x).\n", faddr);
  4224. rval = QLA_SUCCESS;
  4225. segments = FA_RISC_CODE_SEGMENTS;
  4226. dcode = (uint32_t *)req->ring;
  4227. *srisc_addr = 0;
  4228. /* Validate firmware image by checking version. */
  4229. qla24xx_read_flash_data(vha, dcode, faddr + 4, 4);
  4230. for (i = 0; i < 4; i++)
  4231. dcode[i] = be32_to_cpu(dcode[i]);
  4232. if ((dcode[0] == 0xffffffff && dcode[1] == 0xffffffff &&
  4233. dcode[2] == 0xffffffff && dcode[3] == 0xffffffff) ||
  4234. (dcode[0] == 0 && dcode[1] == 0 && dcode[2] == 0 &&
  4235. dcode[3] == 0)) {
  4236. ql_log(ql_log_fatal, vha, 0x008c,
  4237. "Unable to verify the integrity of flash firmware "
  4238. "image.\n");
  4239. ql_log(ql_log_fatal, vha, 0x008d,
  4240. "Firmware data: %08x %08x %08x %08x.\n",
  4241. dcode[0], dcode[1], dcode[2], dcode[3]);
  4242. return QLA_FUNCTION_FAILED;
  4243. }
  4244. while (segments && rval == QLA_SUCCESS) {
  4245. /* Read segment's load information. */
  4246. qla24xx_read_flash_data(vha, dcode, faddr, 4);
  4247. risc_addr = be32_to_cpu(dcode[2]);
  4248. *srisc_addr = *srisc_addr == 0 ? risc_addr : *srisc_addr;
  4249. risc_size = be32_to_cpu(dcode[3]);
  4250. fragment = 0;
  4251. while (risc_size > 0 && rval == QLA_SUCCESS) {
  4252. dlen = (uint32_t)(ha->fw_transfer_size >> 2);
  4253. if (dlen > risc_size)
  4254. dlen = risc_size;
  4255. ql_dbg(ql_dbg_init, vha, 0x008e,
  4256. "Loading risc segment@ risc addr %x "
  4257. "number of dwords 0x%x offset 0x%x.\n",
  4258. risc_addr, dlen, faddr);
  4259. qla24xx_read_flash_data(vha, dcode, faddr, dlen);
  4260. for (i = 0; i < dlen; i++)
  4261. dcode[i] = swab32(dcode[i]);
  4262. rval = qla2x00_load_ram(vha, req->dma, risc_addr,
  4263. dlen);
  4264. if (rval) {
  4265. ql_log(ql_log_fatal, vha, 0x008f,
  4266. "Failed to load segment %d of firmware.\n",
  4267. fragment);
  4268. break;
  4269. }
  4270. faddr += dlen;
  4271. risc_addr += dlen;
  4272. risc_size -= dlen;
  4273. fragment++;
  4274. }
  4275. /* Next segment. */
  4276. segments--;
  4277. }
  4278. return rval;
  4279. }
  4280. #define QLA_FW_URL "ftp://ftp.qlogic.com/outgoing/linux/firmware/"
  4281. int
  4282. qla2x00_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  4283. {
  4284. int rval;
  4285. int i, fragment;
  4286. uint16_t *wcode, *fwcode;
  4287. uint32_t risc_addr, risc_size, fwclen, wlen, *seg;
  4288. struct fw_blob *blob;
  4289. struct qla_hw_data *ha = vha->hw;
  4290. struct req_que *req = ha->req_q_map[0];
  4291. /* Load firmware blob. */
  4292. blob = qla2x00_request_firmware(vha);
  4293. if (!blob) {
  4294. ql_log(ql_log_info, vha, 0x0083,
  4295. "Fimware image unavailable.\n");
  4296. ql_log(ql_log_info, vha, 0x0084,
  4297. "Firmware images can be retrieved from: "QLA_FW_URL ".\n");
  4298. return QLA_FUNCTION_FAILED;
  4299. }
  4300. rval = QLA_SUCCESS;
  4301. wcode = (uint16_t *)req->ring;
  4302. *srisc_addr = 0;
  4303. fwcode = (uint16_t *)blob->fw->data;
  4304. fwclen = 0;
  4305. /* Validate firmware image by checking version. */
  4306. if (blob->fw->size < 8 * sizeof(uint16_t)) {
  4307. ql_log(ql_log_fatal, vha, 0x0085,
  4308. "Unable to verify integrity of firmware image (%Zd).\n",
  4309. blob->fw->size);
  4310. goto fail_fw_integrity;
  4311. }
  4312. for (i = 0; i < 4; i++)
  4313. wcode[i] = be16_to_cpu(fwcode[i + 4]);
  4314. if ((wcode[0] == 0xffff && wcode[1] == 0xffff && wcode[2] == 0xffff &&
  4315. wcode[3] == 0xffff) || (wcode[0] == 0 && wcode[1] == 0 &&
  4316. wcode[2] == 0 && wcode[3] == 0)) {
  4317. ql_log(ql_log_fatal, vha, 0x0086,
  4318. "Unable to verify integrity of firmware image.\n");
  4319. ql_log(ql_log_fatal, vha, 0x0087,
  4320. "Firmware data: %04x %04x %04x %04x.\n",
  4321. wcode[0], wcode[1], wcode[2], wcode[3]);
  4322. goto fail_fw_integrity;
  4323. }
  4324. seg = blob->segs;
  4325. while (*seg && rval == QLA_SUCCESS) {
  4326. risc_addr = *seg;
  4327. *srisc_addr = *srisc_addr == 0 ? *seg : *srisc_addr;
  4328. risc_size = be16_to_cpu(fwcode[3]);
  4329. /* Validate firmware image size. */
  4330. fwclen += risc_size * sizeof(uint16_t);
  4331. if (blob->fw->size < fwclen) {
  4332. ql_log(ql_log_fatal, vha, 0x0088,
  4333. "Unable to verify integrity of firmware image "
  4334. "(%Zd).\n", blob->fw->size);
  4335. goto fail_fw_integrity;
  4336. }
  4337. fragment = 0;
  4338. while (risc_size > 0 && rval == QLA_SUCCESS) {
  4339. wlen = (uint16_t)(ha->fw_transfer_size >> 1);
  4340. if (wlen > risc_size)
  4341. wlen = risc_size;
  4342. ql_dbg(ql_dbg_init, vha, 0x0089,
  4343. "Loading risc segment@ risc addr %x number of "
  4344. "words 0x%x.\n", risc_addr, wlen);
  4345. for (i = 0; i < wlen; i++)
  4346. wcode[i] = swab16(fwcode[i]);
  4347. rval = qla2x00_load_ram(vha, req->dma, risc_addr,
  4348. wlen);
  4349. if (rval) {
  4350. ql_log(ql_log_fatal, vha, 0x008a,
  4351. "Failed to load segment %d of firmware.\n",
  4352. fragment);
  4353. break;
  4354. }
  4355. fwcode += wlen;
  4356. risc_addr += wlen;
  4357. risc_size -= wlen;
  4358. fragment++;
  4359. }
  4360. /* Next segment. */
  4361. seg++;
  4362. }
  4363. return rval;
  4364. fail_fw_integrity:
  4365. return QLA_FUNCTION_FAILED;
  4366. }
  4367. static int
  4368. qla24xx_load_risc_blob(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  4369. {
  4370. int rval;
  4371. int segments, fragment;
  4372. uint32_t *dcode, dlen;
  4373. uint32_t risc_addr;
  4374. uint32_t risc_size;
  4375. uint32_t i;
  4376. struct fw_blob *blob;
  4377. uint32_t *fwcode, fwclen;
  4378. struct qla_hw_data *ha = vha->hw;
  4379. struct req_que *req = ha->req_q_map[0];
  4380. /* Load firmware blob. */
  4381. blob = qla2x00_request_firmware(vha);
  4382. if (!blob) {
  4383. ql_log(ql_log_warn, vha, 0x0090,
  4384. "Fimware image unavailable.\n");
  4385. ql_log(ql_log_warn, vha, 0x0091,
  4386. "Firmware images can be retrieved from: "
  4387. QLA_FW_URL ".\n");
  4388. return QLA_FUNCTION_FAILED;
  4389. }
  4390. ql_dbg(ql_dbg_init, vha, 0x0092,
  4391. "FW: Loading via request-firmware.\n");
  4392. rval = QLA_SUCCESS;
  4393. segments = FA_RISC_CODE_SEGMENTS;
  4394. dcode = (uint32_t *)req->ring;
  4395. *srisc_addr = 0;
  4396. fwcode = (uint32_t *)blob->fw->data;
  4397. fwclen = 0;
  4398. /* Validate firmware image by checking version. */
  4399. if (blob->fw->size < 8 * sizeof(uint32_t)) {
  4400. ql_log(ql_log_fatal, vha, 0x0093,
  4401. "Unable to verify integrity of firmware image (%Zd).\n",
  4402. blob->fw->size);
  4403. goto fail_fw_integrity;
  4404. }
  4405. for (i = 0; i < 4; i++)
  4406. dcode[i] = be32_to_cpu(fwcode[i + 4]);
  4407. if ((dcode[0] == 0xffffffff && dcode[1] == 0xffffffff &&
  4408. dcode[2] == 0xffffffff && dcode[3] == 0xffffffff) ||
  4409. (dcode[0] == 0 && dcode[1] == 0 && dcode[2] == 0 &&
  4410. dcode[3] == 0)) {
  4411. ql_log(ql_log_fatal, vha, 0x0094,
  4412. "Unable to verify integrity of firmware image (%Zd).\n",
  4413. blob->fw->size);
  4414. ql_log(ql_log_fatal, vha, 0x0095,
  4415. "Firmware data: %08x %08x %08x %08x.\n",
  4416. dcode[0], dcode[1], dcode[2], dcode[3]);
  4417. goto fail_fw_integrity;
  4418. }
  4419. while (segments && rval == QLA_SUCCESS) {
  4420. risc_addr = be32_to_cpu(fwcode[2]);
  4421. *srisc_addr = *srisc_addr == 0 ? risc_addr : *srisc_addr;
  4422. risc_size = be32_to_cpu(fwcode[3]);
  4423. /* Validate firmware image size. */
  4424. fwclen += risc_size * sizeof(uint32_t);
  4425. if (blob->fw->size < fwclen) {
  4426. ql_log(ql_log_fatal, vha, 0x0096,
  4427. "Unable to verify integrity of firmware image "
  4428. "(%Zd).\n", blob->fw->size);
  4429. goto fail_fw_integrity;
  4430. }
  4431. fragment = 0;
  4432. while (risc_size > 0 && rval == QLA_SUCCESS) {
  4433. dlen = (uint32_t)(ha->fw_transfer_size >> 2);
  4434. if (dlen > risc_size)
  4435. dlen = risc_size;
  4436. ql_dbg(ql_dbg_init, vha, 0x0097,
  4437. "Loading risc segment@ risc addr %x "
  4438. "number of dwords 0x%x.\n", risc_addr, dlen);
  4439. for (i = 0; i < dlen; i++)
  4440. dcode[i] = swab32(fwcode[i]);
  4441. rval = qla2x00_load_ram(vha, req->dma, risc_addr,
  4442. dlen);
  4443. if (rval) {
  4444. ql_log(ql_log_fatal, vha, 0x0098,
  4445. "Failed to load segment %d of firmware.\n",
  4446. fragment);
  4447. break;
  4448. }
  4449. fwcode += dlen;
  4450. risc_addr += dlen;
  4451. risc_size -= dlen;
  4452. fragment++;
  4453. }
  4454. /* Next segment. */
  4455. segments--;
  4456. }
  4457. return rval;
  4458. fail_fw_integrity:
  4459. return QLA_FUNCTION_FAILED;
  4460. }
  4461. int
  4462. qla24xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  4463. {
  4464. int rval;
  4465. if (ql2xfwloadbin == 1)
  4466. return qla81xx_load_risc(vha, srisc_addr);
  4467. /*
  4468. * FW Load priority:
  4469. * 1) Firmware via request-firmware interface (.bin file).
  4470. * 2) Firmware residing in flash.
  4471. */
  4472. rval = qla24xx_load_risc_blob(vha, srisc_addr);
  4473. if (rval == QLA_SUCCESS)
  4474. return rval;
  4475. return qla24xx_load_risc_flash(vha, srisc_addr,
  4476. vha->hw->flt_region_fw);
  4477. }
  4478. int
  4479. qla81xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  4480. {
  4481. int rval;
  4482. struct qla_hw_data *ha = vha->hw;
  4483. if (ql2xfwloadbin == 2)
  4484. goto try_blob_fw;
  4485. /*
  4486. * FW Load priority:
  4487. * 1) Firmware residing in flash.
  4488. * 2) Firmware via request-firmware interface (.bin file).
  4489. * 3) Golden-Firmware residing in flash -- limited operation.
  4490. */
  4491. rval = qla24xx_load_risc_flash(vha, srisc_addr, ha->flt_region_fw);
  4492. if (rval == QLA_SUCCESS)
  4493. return rval;
  4494. try_blob_fw:
  4495. rval = qla24xx_load_risc_blob(vha, srisc_addr);
  4496. if (rval == QLA_SUCCESS || !ha->flt_region_gold_fw)
  4497. return rval;
  4498. ql_log(ql_log_info, vha, 0x0099,
  4499. "Attempting to fallback to golden firmware.\n");
  4500. rval = qla24xx_load_risc_flash(vha, srisc_addr, ha->flt_region_gold_fw);
  4501. if (rval != QLA_SUCCESS)
  4502. return rval;
  4503. ql_log(ql_log_info, vha, 0x009a, "Update operational firmware.\n");
  4504. ha->flags.running_gold_fw = 1;
  4505. return rval;
  4506. }
  4507. void
  4508. qla2x00_try_to_stop_firmware(scsi_qla_host_t *vha)
  4509. {
  4510. int ret, retries;
  4511. struct qla_hw_data *ha = vha->hw;
  4512. if (ha->flags.pci_channel_io_perm_failure)
  4513. return;
  4514. if (!IS_FWI2_CAPABLE(ha))
  4515. return;
  4516. if (!ha->fw_major_version)
  4517. return;
  4518. ret = qla2x00_stop_firmware(vha);
  4519. for (retries = 5; ret != QLA_SUCCESS && ret != QLA_FUNCTION_TIMEOUT &&
  4520. ret != QLA_INVALID_COMMAND && retries ; retries--) {
  4521. ha->isp_ops->reset_chip(vha);
  4522. if (ha->isp_ops->chip_diag(vha) != QLA_SUCCESS)
  4523. continue;
  4524. if (qla2x00_setup_chip(vha) != QLA_SUCCESS)
  4525. continue;
  4526. ql_log(ql_log_info, vha, 0x8015,
  4527. "Attempting retry of stop-firmware command.\n");
  4528. ret = qla2x00_stop_firmware(vha);
  4529. }
  4530. }
  4531. int
  4532. qla24xx_configure_vhba(scsi_qla_host_t *vha)
  4533. {
  4534. int rval = QLA_SUCCESS;
  4535. int rval2;
  4536. uint16_t mb[MAILBOX_REGISTER_COUNT];
  4537. struct qla_hw_data *ha = vha->hw;
  4538. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  4539. struct req_que *req;
  4540. struct rsp_que *rsp;
  4541. if (!vha->vp_idx)
  4542. return -EINVAL;
  4543. rval = qla2x00_fw_ready(base_vha);
  4544. if (ha->flags.cpu_affinity_enabled)
  4545. req = ha->req_q_map[0];
  4546. else
  4547. req = vha->req;
  4548. rsp = req->rsp;
  4549. if (rval == QLA_SUCCESS) {
  4550. clear_bit(RESET_MARKER_NEEDED, &vha->dpc_flags);
  4551. qla2x00_marker(vha, req, rsp, 0, 0, MK_SYNC_ALL);
  4552. }
  4553. vha->flags.management_server_logged_in = 0;
  4554. /* Login to SNS first */
  4555. rval2 = ha->isp_ops->fabric_login(vha, NPH_SNS, 0xff, 0xff, 0xfc, mb,
  4556. BIT_1);
  4557. if (rval2 != QLA_SUCCESS || mb[0] != MBS_COMMAND_COMPLETE) {
  4558. if (rval2 == QLA_MEMORY_ALLOC_FAILED)
  4559. ql_dbg(ql_dbg_init, vha, 0x0120,
  4560. "Failed SNS login: loop_id=%x, rval2=%d\n",
  4561. NPH_SNS, rval2);
  4562. else
  4563. ql_dbg(ql_dbg_init, vha, 0x0103,
  4564. "Failed SNS login: loop_id=%x mb[0]=%x mb[1]=%x "
  4565. "mb[2]=%x mb[6]=%x mb[7]=%x.\n",
  4566. NPH_SNS, mb[0], mb[1], mb[2], mb[6], mb[7]);
  4567. return (QLA_FUNCTION_FAILED);
  4568. }
  4569. atomic_set(&vha->loop_down_timer, 0);
  4570. atomic_set(&vha->loop_state, LOOP_UP);
  4571. set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
  4572. set_bit(LOCAL_LOOP_UPDATE, &vha->dpc_flags);
  4573. rval = qla2x00_loop_resync(base_vha);
  4574. return rval;
  4575. }
  4576. /* 84XX Support **************************************************************/
  4577. static LIST_HEAD(qla_cs84xx_list);
  4578. static DEFINE_MUTEX(qla_cs84xx_mutex);
  4579. static struct qla_chip_state_84xx *
  4580. qla84xx_get_chip(struct scsi_qla_host *vha)
  4581. {
  4582. struct qla_chip_state_84xx *cs84xx;
  4583. struct qla_hw_data *ha = vha->hw;
  4584. mutex_lock(&qla_cs84xx_mutex);
  4585. /* Find any shared 84xx chip. */
  4586. list_for_each_entry(cs84xx, &qla_cs84xx_list, list) {
  4587. if (cs84xx->bus == ha->pdev->bus) {
  4588. kref_get(&cs84xx->kref);
  4589. goto done;
  4590. }
  4591. }
  4592. cs84xx = kzalloc(sizeof(*cs84xx), GFP_KERNEL);
  4593. if (!cs84xx)
  4594. goto done;
  4595. kref_init(&cs84xx->kref);
  4596. spin_lock_init(&cs84xx->access_lock);
  4597. mutex_init(&cs84xx->fw_update_mutex);
  4598. cs84xx->bus = ha->pdev->bus;
  4599. list_add_tail(&cs84xx->list, &qla_cs84xx_list);
  4600. done:
  4601. mutex_unlock(&qla_cs84xx_mutex);
  4602. return cs84xx;
  4603. }
  4604. static void
  4605. __qla84xx_chip_release(struct kref *kref)
  4606. {
  4607. struct qla_chip_state_84xx *cs84xx =
  4608. container_of(kref, struct qla_chip_state_84xx, kref);
  4609. mutex_lock(&qla_cs84xx_mutex);
  4610. list_del(&cs84xx->list);
  4611. mutex_unlock(&qla_cs84xx_mutex);
  4612. kfree(cs84xx);
  4613. }
  4614. void
  4615. qla84xx_put_chip(struct scsi_qla_host *vha)
  4616. {
  4617. struct qla_hw_data *ha = vha->hw;
  4618. if (ha->cs84xx)
  4619. kref_put(&ha->cs84xx->kref, __qla84xx_chip_release);
  4620. }
  4621. static int
  4622. qla84xx_init_chip(scsi_qla_host_t *vha)
  4623. {
  4624. int rval;
  4625. uint16_t status[2];
  4626. struct qla_hw_data *ha = vha->hw;
  4627. mutex_lock(&ha->cs84xx->fw_update_mutex);
  4628. rval = qla84xx_verify_chip(vha, status);
  4629. mutex_unlock(&ha->cs84xx->fw_update_mutex);
  4630. return rval != QLA_SUCCESS || status[0] ? QLA_FUNCTION_FAILED:
  4631. QLA_SUCCESS;
  4632. }
  4633. /* 81XX Support **************************************************************/
  4634. int
  4635. qla81xx_nvram_config(scsi_qla_host_t *vha)
  4636. {
  4637. int rval;
  4638. struct init_cb_81xx *icb;
  4639. struct nvram_81xx *nv;
  4640. uint32_t *dptr;
  4641. uint8_t *dptr1, *dptr2;
  4642. uint32_t chksum;
  4643. uint16_t cnt;
  4644. struct qla_hw_data *ha = vha->hw;
  4645. rval = QLA_SUCCESS;
  4646. icb = (struct init_cb_81xx *)ha->init_cb;
  4647. nv = ha->nvram;
  4648. /* Determine NVRAM starting address. */
  4649. ha->nvram_size = sizeof(struct nvram_81xx);
  4650. ha->vpd_size = FA_NVRAM_VPD_SIZE;
  4651. /* Get VPD data into cache */
  4652. ha->vpd = ha->nvram + VPD_OFFSET;
  4653. ha->isp_ops->read_optrom(vha, ha->vpd, ha->flt_region_vpd << 2,
  4654. ha->vpd_size);
  4655. /* Get NVRAM data into cache and calculate checksum. */
  4656. ha->isp_ops->read_optrom(vha, ha->nvram, ha->flt_region_nvram << 2,
  4657. ha->nvram_size);
  4658. dptr = (uint32_t *)nv;
  4659. for (cnt = 0, chksum = 0; cnt < ha->nvram_size >> 2; cnt++)
  4660. chksum += le32_to_cpu(*dptr++);
  4661. ql_dbg(ql_dbg_init + ql_dbg_buffer, vha, 0x0111,
  4662. "Contents of NVRAM:\n");
  4663. ql_dump_buffer(ql_dbg_init + ql_dbg_buffer, vha, 0x0112,
  4664. (uint8_t *)nv, ha->nvram_size);
  4665. /* Bad NVRAM data, set defaults parameters. */
  4666. if (chksum || nv->id[0] != 'I' || nv->id[1] != 'S' || nv->id[2] != 'P'
  4667. || nv->id[3] != ' ' ||
  4668. nv->nvram_version < __constant_cpu_to_le16(ICB_VERSION)) {
  4669. /* Reset NVRAM data. */
  4670. ql_log(ql_log_info, vha, 0x0073,
  4671. "Inconsistent NVRAM detected: checksum=0x%x id=%c "
  4672. "version=0x%x.\n", chksum, nv->id[0],
  4673. le16_to_cpu(nv->nvram_version));
  4674. ql_log(ql_log_info, vha, 0x0074,
  4675. "Falling back to functioning (yet invalid -- WWPN) "
  4676. "defaults.\n");
  4677. /*
  4678. * Set default initialization control block.
  4679. */
  4680. memset(nv, 0, ha->nvram_size);
  4681. nv->nvram_version = __constant_cpu_to_le16(ICB_VERSION);
  4682. nv->version = __constant_cpu_to_le16(ICB_VERSION);
  4683. nv->frame_payload_size = __constant_cpu_to_le16(2048);
  4684. nv->execution_throttle = __constant_cpu_to_le16(0xFFFF);
  4685. nv->exchange_count = __constant_cpu_to_le16(0);
  4686. nv->port_name[0] = 0x21;
  4687. nv->port_name[1] = 0x00 + ha->port_no;
  4688. nv->port_name[2] = 0x00;
  4689. nv->port_name[3] = 0xe0;
  4690. nv->port_name[4] = 0x8b;
  4691. nv->port_name[5] = 0x1c;
  4692. nv->port_name[6] = 0x55;
  4693. nv->port_name[7] = 0x86;
  4694. nv->node_name[0] = 0x20;
  4695. nv->node_name[1] = 0x00;
  4696. nv->node_name[2] = 0x00;
  4697. nv->node_name[3] = 0xe0;
  4698. nv->node_name[4] = 0x8b;
  4699. nv->node_name[5] = 0x1c;
  4700. nv->node_name[6] = 0x55;
  4701. nv->node_name[7] = 0x86;
  4702. nv->login_retry_count = __constant_cpu_to_le16(8);
  4703. nv->interrupt_delay_timer = __constant_cpu_to_le16(0);
  4704. nv->login_timeout = __constant_cpu_to_le16(0);
  4705. nv->firmware_options_1 =
  4706. __constant_cpu_to_le32(BIT_14|BIT_13|BIT_2|BIT_1);
  4707. nv->firmware_options_2 = __constant_cpu_to_le32(2 << 4);
  4708. nv->firmware_options_2 |= __constant_cpu_to_le32(BIT_12);
  4709. nv->firmware_options_3 = __constant_cpu_to_le32(2 << 13);
  4710. nv->host_p = __constant_cpu_to_le32(BIT_11|BIT_10);
  4711. nv->efi_parameters = __constant_cpu_to_le32(0);
  4712. nv->reset_delay = 5;
  4713. nv->max_luns_per_target = __constant_cpu_to_le16(128);
  4714. nv->port_down_retry_count = __constant_cpu_to_le16(30);
  4715. nv->link_down_timeout = __constant_cpu_to_le16(180);
  4716. nv->enode_mac[0] = 0x00;
  4717. nv->enode_mac[1] = 0xC0;
  4718. nv->enode_mac[2] = 0xDD;
  4719. nv->enode_mac[3] = 0x04;
  4720. nv->enode_mac[4] = 0x05;
  4721. nv->enode_mac[5] = 0x06 + ha->port_no;
  4722. rval = 1;
  4723. }
  4724. /* Reset Initialization control block */
  4725. memset(icb, 0, ha->init_cb_size);
  4726. /* Copy 1st segment. */
  4727. dptr1 = (uint8_t *)icb;
  4728. dptr2 = (uint8_t *)&nv->version;
  4729. cnt = (uint8_t *)&icb->response_q_inpointer - (uint8_t *)&icb->version;
  4730. while (cnt--)
  4731. *dptr1++ = *dptr2++;
  4732. icb->login_retry_count = nv->login_retry_count;
  4733. /* Copy 2nd segment. */
  4734. dptr1 = (uint8_t *)&icb->interrupt_delay_timer;
  4735. dptr2 = (uint8_t *)&nv->interrupt_delay_timer;
  4736. cnt = (uint8_t *)&icb->reserved_5 -
  4737. (uint8_t *)&icb->interrupt_delay_timer;
  4738. while (cnt--)
  4739. *dptr1++ = *dptr2++;
  4740. memcpy(icb->enode_mac, nv->enode_mac, sizeof(icb->enode_mac));
  4741. /* Some boards (with valid NVRAMs) still have NULL enode_mac!! */
  4742. if (!memcmp(icb->enode_mac, "\0\0\0\0\0\0", sizeof(icb->enode_mac))) {
  4743. icb->enode_mac[0] = 0x00;
  4744. icb->enode_mac[1] = 0xC0;
  4745. icb->enode_mac[2] = 0xDD;
  4746. icb->enode_mac[3] = 0x04;
  4747. icb->enode_mac[4] = 0x05;
  4748. icb->enode_mac[5] = 0x06 + ha->port_no;
  4749. }
  4750. /* Use extended-initialization control block. */
  4751. memcpy(ha->ex_init_cb, &nv->ex_version, sizeof(*ha->ex_init_cb));
  4752. /*
  4753. * Setup driver NVRAM options.
  4754. */
  4755. qla2x00_set_model_info(vha, nv->model_name, sizeof(nv->model_name),
  4756. "QLE8XXX");
  4757. /* Use alternate WWN? */
  4758. if (nv->host_p & __constant_cpu_to_le32(BIT_15)) {
  4759. memcpy(icb->node_name, nv->alternate_node_name, WWN_SIZE);
  4760. memcpy(icb->port_name, nv->alternate_port_name, WWN_SIZE);
  4761. }
  4762. /* Prepare nodename */
  4763. if ((icb->firmware_options_1 & __constant_cpu_to_le32(BIT_14)) == 0) {
  4764. /*
  4765. * Firmware will apply the following mask if the nodename was
  4766. * not provided.
  4767. */
  4768. memcpy(icb->node_name, icb->port_name, WWN_SIZE);
  4769. icb->node_name[0] &= 0xF0;
  4770. }
  4771. /* Set host adapter parameters. */
  4772. ha->flags.disable_risc_code_load = 0;
  4773. ha->flags.enable_lip_reset = 0;
  4774. ha->flags.enable_lip_full_login =
  4775. le32_to_cpu(nv->host_p) & BIT_10 ? 1: 0;
  4776. ha->flags.enable_target_reset =
  4777. le32_to_cpu(nv->host_p) & BIT_11 ? 1: 0;
  4778. ha->flags.enable_led_scheme = 0;
  4779. ha->flags.disable_serdes = le32_to_cpu(nv->host_p) & BIT_5 ? 1: 0;
  4780. ha->operating_mode = (le32_to_cpu(icb->firmware_options_2) &
  4781. (BIT_6 | BIT_5 | BIT_4)) >> 4;
  4782. /* save HBA serial number */
  4783. ha->serial0 = icb->port_name[5];
  4784. ha->serial1 = icb->port_name[6];
  4785. ha->serial2 = icb->port_name[7];
  4786. memcpy(vha->node_name, icb->node_name, WWN_SIZE);
  4787. memcpy(vha->port_name, icb->port_name, WWN_SIZE);
  4788. icb->execution_throttle = __constant_cpu_to_le16(0xFFFF);
  4789. ha->retry_count = le16_to_cpu(nv->login_retry_count);
  4790. /* Set minimum login_timeout to 4 seconds. */
  4791. if (le16_to_cpu(nv->login_timeout) < ql2xlogintimeout)
  4792. nv->login_timeout = cpu_to_le16(ql2xlogintimeout);
  4793. if (le16_to_cpu(nv->login_timeout) < 4)
  4794. nv->login_timeout = __constant_cpu_to_le16(4);
  4795. ha->login_timeout = le16_to_cpu(nv->login_timeout);
  4796. icb->login_timeout = nv->login_timeout;
  4797. /* Set minimum RATOV to 100 tenths of a second. */
  4798. ha->r_a_tov = 100;
  4799. ha->loop_reset_delay = nv->reset_delay;
  4800. /* Link Down Timeout = 0:
  4801. *
  4802. * When Port Down timer expires we will start returning
  4803. * I/O's to OS with "DID_NO_CONNECT".
  4804. *
  4805. * Link Down Timeout != 0:
  4806. *
  4807. * The driver waits for the link to come up after link down
  4808. * before returning I/Os to OS with "DID_NO_CONNECT".
  4809. */
  4810. if (le16_to_cpu(nv->link_down_timeout) == 0) {
  4811. ha->loop_down_abort_time =
  4812. (LOOP_DOWN_TIME - LOOP_DOWN_TIMEOUT);
  4813. } else {
  4814. ha->link_down_timeout = le16_to_cpu(nv->link_down_timeout);
  4815. ha->loop_down_abort_time =
  4816. (LOOP_DOWN_TIME - ha->link_down_timeout);
  4817. }
  4818. /* Need enough time to try and get the port back. */
  4819. ha->port_down_retry_count = le16_to_cpu(nv->port_down_retry_count);
  4820. if (qlport_down_retry)
  4821. ha->port_down_retry_count = qlport_down_retry;
  4822. /* Set login_retry_count */
  4823. ha->login_retry_count = le16_to_cpu(nv->login_retry_count);
  4824. if (ha->port_down_retry_count ==
  4825. le16_to_cpu(nv->port_down_retry_count) &&
  4826. ha->port_down_retry_count > 3)
  4827. ha->login_retry_count = ha->port_down_retry_count;
  4828. else if (ha->port_down_retry_count > (int)ha->login_retry_count)
  4829. ha->login_retry_count = ha->port_down_retry_count;
  4830. if (ql2xloginretrycount)
  4831. ha->login_retry_count = ql2xloginretrycount;
  4832. /* if not running MSI-X we need handshaking on interrupts */
  4833. if (!vha->hw->flags.msix_enabled && IS_QLA83XX(ha))
  4834. icb->firmware_options_2 |= __constant_cpu_to_le32(BIT_22);
  4835. /* Enable ZIO. */
  4836. if (!vha->flags.init_done) {
  4837. ha->zio_mode = le32_to_cpu(icb->firmware_options_2) &
  4838. (BIT_3 | BIT_2 | BIT_1 | BIT_0);
  4839. ha->zio_timer = le16_to_cpu(icb->interrupt_delay_timer) ?
  4840. le16_to_cpu(icb->interrupt_delay_timer): 2;
  4841. }
  4842. icb->firmware_options_2 &= __constant_cpu_to_le32(
  4843. ~(BIT_3 | BIT_2 | BIT_1 | BIT_0));
  4844. vha->flags.process_response_queue = 0;
  4845. if (ha->zio_mode != QLA_ZIO_DISABLED) {
  4846. ha->zio_mode = QLA_ZIO_MODE_6;
  4847. ql_log(ql_log_info, vha, 0x0075,
  4848. "ZIO mode %d enabled; timer delay (%d us).\n",
  4849. ha->zio_mode,
  4850. ha->zio_timer * 100);
  4851. icb->firmware_options_2 |= cpu_to_le32(
  4852. (uint32_t)ha->zio_mode);
  4853. icb->interrupt_delay_timer = cpu_to_le16(ha->zio_timer);
  4854. vha->flags.process_response_queue = 1;
  4855. }
  4856. if (rval) {
  4857. ql_log(ql_log_warn, vha, 0x0076,
  4858. "NVRAM configuration failed.\n");
  4859. }
  4860. return (rval);
  4861. }
  4862. int
  4863. qla82xx_restart_isp(scsi_qla_host_t *vha)
  4864. {
  4865. int status, rval;
  4866. uint32_t wait_time;
  4867. struct qla_hw_data *ha = vha->hw;
  4868. struct req_que *req = ha->req_q_map[0];
  4869. struct rsp_que *rsp = ha->rsp_q_map[0];
  4870. struct scsi_qla_host *vp;
  4871. unsigned long flags;
  4872. status = qla2x00_init_rings(vha);
  4873. if (!status) {
  4874. clear_bit(RESET_MARKER_NEEDED, &vha->dpc_flags);
  4875. ha->flags.chip_reset_done = 1;
  4876. status = qla2x00_fw_ready(vha);
  4877. if (!status) {
  4878. ql_log(ql_log_info, vha, 0x803c,
  4879. "Start configure loop, status =%d.\n", status);
  4880. /* Issue a marker after FW becomes ready. */
  4881. qla2x00_marker(vha, req, rsp, 0, 0, MK_SYNC_ALL);
  4882. vha->flags.online = 1;
  4883. /* Wait at most MAX_TARGET RSCNs for a stable link. */
  4884. wait_time = 256;
  4885. do {
  4886. clear_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
  4887. qla2x00_configure_loop(vha);
  4888. wait_time--;
  4889. } while (!atomic_read(&vha->loop_down_timer) &&
  4890. !(test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) &&
  4891. wait_time &&
  4892. (test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags)));
  4893. }
  4894. /* if no cable then assume it's good */
  4895. if ((vha->device_flags & DFLG_NO_CABLE))
  4896. status = 0;
  4897. ql_log(ql_log_info, vha, 0x8000,
  4898. "Configure loop done, status = 0x%x.\n", status);
  4899. }
  4900. if (!status) {
  4901. clear_bit(RESET_MARKER_NEEDED, &vha->dpc_flags);
  4902. if (!atomic_read(&vha->loop_down_timer)) {
  4903. /*
  4904. * Issue marker command only when we are going
  4905. * to start the I/O .
  4906. */
  4907. vha->marker_needed = 1;
  4908. }
  4909. vha->flags.online = 1;
  4910. ha->isp_ops->enable_intrs(ha);
  4911. ha->isp_abort_cnt = 0;
  4912. clear_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  4913. /* Update the firmware version */
  4914. status = qla82xx_check_md_needed(vha);
  4915. if (ha->fce) {
  4916. ha->flags.fce_enabled = 1;
  4917. memset(ha->fce, 0,
  4918. fce_calc_size(ha->fce_bufs));
  4919. rval = qla2x00_enable_fce_trace(vha,
  4920. ha->fce_dma, ha->fce_bufs, ha->fce_mb,
  4921. &ha->fce_bufs);
  4922. if (rval) {
  4923. ql_log(ql_log_warn, vha, 0x8001,
  4924. "Unable to reinitialize FCE (%d).\n",
  4925. rval);
  4926. ha->flags.fce_enabled = 0;
  4927. }
  4928. }
  4929. if (ha->eft) {
  4930. memset(ha->eft, 0, EFT_SIZE);
  4931. rval = qla2x00_enable_eft_trace(vha,
  4932. ha->eft_dma, EFT_NUM_BUFFERS);
  4933. if (rval) {
  4934. ql_log(ql_log_warn, vha, 0x8010,
  4935. "Unable to reinitialize EFT (%d).\n",
  4936. rval);
  4937. }
  4938. }
  4939. }
  4940. if (!status) {
  4941. ql_dbg(ql_dbg_taskm, vha, 0x8011,
  4942. "qla82xx_restart_isp succeeded.\n");
  4943. spin_lock_irqsave(&ha->vport_slock, flags);
  4944. list_for_each_entry(vp, &ha->vp_list, list) {
  4945. if (vp->vp_idx) {
  4946. atomic_inc(&vp->vref_count);
  4947. spin_unlock_irqrestore(&ha->vport_slock, flags);
  4948. qla2x00_vp_abort_isp(vp);
  4949. spin_lock_irqsave(&ha->vport_slock, flags);
  4950. atomic_dec(&vp->vref_count);
  4951. }
  4952. }
  4953. spin_unlock_irqrestore(&ha->vport_slock, flags);
  4954. } else {
  4955. ql_log(ql_log_warn, vha, 0x8016,
  4956. "qla82xx_restart_isp **** FAILED ****.\n");
  4957. }
  4958. return status;
  4959. }
  4960. void
  4961. qla81xx_update_fw_options(scsi_qla_host_t *vha)
  4962. {
  4963. struct qla_hw_data *ha = vha->hw;
  4964. if (!ql2xetsenable)
  4965. return;
  4966. /* Enable ETS Burst. */
  4967. memset(ha->fw_options, 0, sizeof(ha->fw_options));
  4968. ha->fw_options[2] |= BIT_9;
  4969. qla2x00_set_fw_options(vha, ha->fw_options);
  4970. }
  4971. /*
  4972. * qla24xx_get_fcp_prio
  4973. * Gets the fcp cmd priority value for the logged in port.
  4974. * Looks for a match of the port descriptors within
  4975. * each of the fcp prio config entries. If a match is found,
  4976. * the tag (priority) value is returned.
  4977. *
  4978. * Input:
  4979. * vha = scsi host structure pointer.
  4980. * fcport = port structure pointer.
  4981. *
  4982. * Return:
  4983. * non-zero (if found)
  4984. * -1 (if not found)
  4985. *
  4986. * Context:
  4987. * Kernel context
  4988. */
  4989. static int
  4990. qla24xx_get_fcp_prio(scsi_qla_host_t *vha, fc_port_t *fcport)
  4991. {
  4992. int i, entries;
  4993. uint8_t pid_match, wwn_match;
  4994. int priority;
  4995. uint32_t pid1, pid2;
  4996. uint64_t wwn1, wwn2;
  4997. struct qla_fcp_prio_entry *pri_entry;
  4998. struct qla_hw_data *ha = vha->hw;
  4999. if (!ha->fcp_prio_cfg || !ha->flags.fcp_prio_enabled)
  5000. return -1;
  5001. priority = -1;
  5002. entries = ha->fcp_prio_cfg->num_entries;
  5003. pri_entry = &ha->fcp_prio_cfg->entry[0];
  5004. for (i = 0; i < entries; i++) {
  5005. pid_match = wwn_match = 0;
  5006. if (!(pri_entry->flags & FCP_PRIO_ENTRY_VALID)) {
  5007. pri_entry++;
  5008. continue;
  5009. }
  5010. /* check source pid for a match */
  5011. if (pri_entry->flags & FCP_PRIO_ENTRY_SPID_VALID) {
  5012. pid1 = pri_entry->src_pid & INVALID_PORT_ID;
  5013. pid2 = vha->d_id.b24 & INVALID_PORT_ID;
  5014. if (pid1 == INVALID_PORT_ID)
  5015. pid_match++;
  5016. else if (pid1 == pid2)
  5017. pid_match++;
  5018. }
  5019. /* check destination pid for a match */
  5020. if (pri_entry->flags & FCP_PRIO_ENTRY_DPID_VALID) {
  5021. pid1 = pri_entry->dst_pid & INVALID_PORT_ID;
  5022. pid2 = fcport->d_id.b24 & INVALID_PORT_ID;
  5023. if (pid1 == INVALID_PORT_ID)
  5024. pid_match++;
  5025. else if (pid1 == pid2)
  5026. pid_match++;
  5027. }
  5028. /* check source WWN for a match */
  5029. if (pri_entry->flags & FCP_PRIO_ENTRY_SWWN_VALID) {
  5030. wwn1 = wwn_to_u64(vha->port_name);
  5031. wwn2 = wwn_to_u64(pri_entry->src_wwpn);
  5032. if (wwn2 == (uint64_t)-1)
  5033. wwn_match++;
  5034. else if (wwn1 == wwn2)
  5035. wwn_match++;
  5036. }
  5037. /* check destination WWN for a match */
  5038. if (pri_entry->flags & FCP_PRIO_ENTRY_DWWN_VALID) {
  5039. wwn1 = wwn_to_u64(fcport->port_name);
  5040. wwn2 = wwn_to_u64(pri_entry->dst_wwpn);
  5041. if (wwn2 == (uint64_t)-1)
  5042. wwn_match++;
  5043. else if (wwn1 == wwn2)
  5044. wwn_match++;
  5045. }
  5046. if (pid_match == 2 || wwn_match == 2) {
  5047. /* Found a matching entry */
  5048. if (pri_entry->flags & FCP_PRIO_ENTRY_TAG_VALID)
  5049. priority = pri_entry->tag;
  5050. break;
  5051. }
  5052. pri_entry++;
  5053. }
  5054. return priority;
  5055. }
  5056. /*
  5057. * qla24xx_update_fcport_fcp_prio
  5058. * Activates fcp priority for the logged in fc port
  5059. *
  5060. * Input:
  5061. * vha = scsi host structure pointer.
  5062. * fcp = port structure pointer.
  5063. *
  5064. * Return:
  5065. * QLA_SUCCESS or QLA_FUNCTION_FAILED
  5066. *
  5067. * Context:
  5068. * Kernel context.
  5069. */
  5070. int
  5071. qla24xx_update_fcport_fcp_prio(scsi_qla_host_t *vha, fc_port_t *fcport)
  5072. {
  5073. int ret;
  5074. int priority;
  5075. uint16_t mb[5];
  5076. if (fcport->port_type != FCT_TARGET ||
  5077. fcport->loop_id == FC_NO_LOOP_ID)
  5078. return QLA_FUNCTION_FAILED;
  5079. priority = qla24xx_get_fcp_prio(vha, fcport);
  5080. if (priority < 0)
  5081. return QLA_FUNCTION_FAILED;
  5082. if (IS_QLA82XX(vha->hw)) {
  5083. fcport->fcp_prio = priority & 0xf;
  5084. return QLA_SUCCESS;
  5085. }
  5086. ret = qla24xx_set_fcp_prio(vha, fcport->loop_id, priority, mb);
  5087. if (ret == QLA_SUCCESS) {
  5088. if (fcport->fcp_prio != priority)
  5089. ql_dbg(ql_dbg_user, vha, 0x709e,
  5090. "Updated FCP_CMND priority - value=%d loop_id=%d "
  5091. "port_id=%02x%02x%02x.\n", priority,
  5092. fcport->loop_id, fcport->d_id.b.domain,
  5093. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  5094. fcport->fcp_prio = priority & 0xf;
  5095. } else
  5096. ql_dbg(ql_dbg_user, vha, 0x704f,
  5097. "Unable to update FCP_CMND priority - ret=0x%x for "
  5098. "loop_id=%d port_id=%02x%02x%02x.\n", ret, fcport->loop_id,
  5099. fcport->d_id.b.domain, fcport->d_id.b.area,
  5100. fcport->d_id.b.al_pa);
  5101. return ret;
  5102. }
  5103. /*
  5104. * qla24xx_update_all_fcp_prio
  5105. * Activates fcp priority for all the logged in ports
  5106. *
  5107. * Input:
  5108. * ha = adapter block pointer.
  5109. *
  5110. * Return:
  5111. * QLA_SUCCESS or QLA_FUNCTION_FAILED
  5112. *
  5113. * Context:
  5114. * Kernel context.
  5115. */
  5116. int
  5117. qla24xx_update_all_fcp_prio(scsi_qla_host_t *vha)
  5118. {
  5119. int ret;
  5120. fc_port_t *fcport;
  5121. ret = QLA_FUNCTION_FAILED;
  5122. /* We need to set priority for all logged in ports */
  5123. list_for_each_entry(fcport, &vha->vp_fcports, list)
  5124. ret = qla24xx_update_fcport_fcp_prio(vha, fcport);
  5125. return ret;
  5126. }