clock-mx51-mx53.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/mm.h>
  13. #include <linux/delay.h>
  14. #include <linux/clk.h>
  15. #include <linux/io.h>
  16. #include <asm/clkdev.h>
  17. #include <asm/div64.h>
  18. #include <mach/hardware.h>
  19. #include <mach/common.h>
  20. #include <mach/clock.h>
  21. #include "crm_regs.h"
  22. /* External clock values passed-in by the board code */
  23. static unsigned long external_high_reference, external_low_reference;
  24. static unsigned long oscillator_reference, ckih2_reference;
  25. static struct clk osc_clk;
  26. static struct clk pll1_main_clk;
  27. static struct clk pll1_sw_clk;
  28. static struct clk pll2_sw_clk;
  29. static struct clk pll3_sw_clk;
  30. static struct clk mx53_pll4_sw_clk;
  31. static struct clk lp_apm_clk;
  32. static struct clk periph_apm_clk;
  33. static struct clk ahb_clk;
  34. static struct clk ipg_clk;
  35. static struct clk usboh3_clk;
  36. #define MAX_DPLL_WAIT_TRIES 1000 /* 1000 * udelay(1) = 1ms */
  37. /* calculate best pre and post dividers to get the required divider */
  38. static void __calc_pre_post_dividers(u32 div, u32 *pre, u32 *post,
  39. u32 max_pre, u32 max_post)
  40. {
  41. if (div >= max_pre * max_post) {
  42. *pre = max_pre;
  43. *post = max_post;
  44. } else if (div >= max_pre) {
  45. u32 min_pre, temp_pre, old_err, err;
  46. min_pre = DIV_ROUND_UP(div, max_post);
  47. old_err = max_pre;
  48. for (temp_pre = max_pre; temp_pre >= min_pre; temp_pre--) {
  49. err = div % temp_pre;
  50. if (err == 0) {
  51. *pre = temp_pre;
  52. break;
  53. }
  54. err = temp_pre - err;
  55. if (err < old_err) {
  56. old_err = err;
  57. *pre = temp_pre;
  58. }
  59. }
  60. *post = DIV_ROUND_UP(div, *pre);
  61. } else {
  62. *pre = div;
  63. *post = 1;
  64. }
  65. }
  66. static void _clk_ccgr_setclk(struct clk *clk, unsigned mode)
  67. {
  68. u32 reg = __raw_readl(clk->enable_reg);
  69. reg &= ~(MXC_CCM_CCGRx_CG_MASK << clk->enable_shift);
  70. reg |= mode << clk->enable_shift;
  71. __raw_writel(reg, clk->enable_reg);
  72. }
  73. static int _clk_ccgr_enable(struct clk *clk)
  74. {
  75. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_ON);
  76. return 0;
  77. }
  78. static void _clk_ccgr_disable(struct clk *clk)
  79. {
  80. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_OFF);
  81. }
  82. static int _clk_ccgr_enable_inrun(struct clk *clk)
  83. {
  84. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_IDLE);
  85. return 0;
  86. }
  87. static void _clk_ccgr_disable_inwait(struct clk *clk)
  88. {
  89. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_IDLE);
  90. }
  91. /*
  92. * For the 4-to-1 muxed input clock
  93. */
  94. static inline u32 _get_mux(struct clk *parent, struct clk *m0,
  95. struct clk *m1, struct clk *m2, struct clk *m3)
  96. {
  97. if (parent == m0)
  98. return 0;
  99. else if (parent == m1)
  100. return 1;
  101. else if (parent == m2)
  102. return 2;
  103. else if (parent == m3)
  104. return 3;
  105. else
  106. BUG();
  107. return -EINVAL;
  108. }
  109. static inline void __iomem *_get_pll_base(struct clk *pll)
  110. {
  111. if (pll == &pll1_main_clk)
  112. return MX51_DPLL1_BASE;
  113. else if (pll == &pll2_sw_clk)
  114. return MX51_DPLL2_BASE;
  115. else if (pll == &pll3_sw_clk)
  116. return MX51_DPLL3_BASE;
  117. else if (pll == &mx53_pll4_sw_clk)
  118. return MX53_DPLL4_BASE;
  119. else
  120. BUG();
  121. return NULL;
  122. }
  123. static unsigned long clk_pll_get_rate(struct clk *clk)
  124. {
  125. long mfi, mfn, mfd, pdf, ref_clk, mfn_abs;
  126. unsigned long dp_op, dp_mfd, dp_mfn, dp_ctl, pll_hfsm, dbl;
  127. void __iomem *pllbase;
  128. s64 temp;
  129. unsigned long parent_rate;
  130. parent_rate = clk_get_rate(clk->parent);
  131. pllbase = _get_pll_base(clk);
  132. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  133. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  134. dbl = dp_ctl & MXC_PLL_DP_CTL_DPDCK0_2_EN;
  135. if (pll_hfsm == 0) {
  136. dp_op = __raw_readl(pllbase + MXC_PLL_DP_OP);
  137. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_MFD);
  138. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_MFN);
  139. } else {
  140. dp_op = __raw_readl(pllbase + MXC_PLL_DP_HFS_OP);
  141. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFD);
  142. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFN);
  143. }
  144. pdf = dp_op & MXC_PLL_DP_OP_PDF_MASK;
  145. mfi = (dp_op & MXC_PLL_DP_OP_MFI_MASK) >> MXC_PLL_DP_OP_MFI_OFFSET;
  146. mfi = (mfi <= 5) ? 5 : mfi;
  147. mfd = dp_mfd & MXC_PLL_DP_MFD_MASK;
  148. mfn = mfn_abs = dp_mfn & MXC_PLL_DP_MFN_MASK;
  149. /* Sign extend to 32-bits */
  150. if (mfn >= 0x04000000) {
  151. mfn |= 0xFC000000;
  152. mfn_abs = -mfn;
  153. }
  154. ref_clk = 2 * parent_rate;
  155. if (dbl != 0)
  156. ref_clk *= 2;
  157. ref_clk /= (pdf + 1);
  158. temp = (u64) ref_clk * mfn_abs;
  159. do_div(temp, mfd + 1);
  160. if (mfn < 0)
  161. temp = -temp;
  162. temp = (ref_clk * mfi) + temp;
  163. return temp;
  164. }
  165. static int _clk_pll_set_rate(struct clk *clk, unsigned long rate)
  166. {
  167. u32 reg;
  168. void __iomem *pllbase;
  169. long mfi, pdf, mfn, mfd = 999999;
  170. s64 temp64;
  171. unsigned long quad_parent_rate;
  172. unsigned long pll_hfsm, dp_ctl;
  173. unsigned long parent_rate;
  174. parent_rate = clk_get_rate(clk->parent);
  175. pllbase = _get_pll_base(clk);
  176. quad_parent_rate = 4 * parent_rate;
  177. pdf = mfi = -1;
  178. while (++pdf < 16 && mfi < 5)
  179. mfi = rate * (pdf+1) / quad_parent_rate;
  180. if (mfi > 15)
  181. return -EINVAL;
  182. pdf--;
  183. temp64 = rate * (pdf+1) - quad_parent_rate * mfi;
  184. do_div(temp64, quad_parent_rate/1000000);
  185. mfn = (long)temp64;
  186. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  187. /* use dpdck0_2 */
  188. __raw_writel(dp_ctl | 0x1000L, pllbase + MXC_PLL_DP_CTL);
  189. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  190. if (pll_hfsm == 0) {
  191. reg = mfi << 4 | pdf;
  192. __raw_writel(reg, pllbase + MXC_PLL_DP_OP);
  193. __raw_writel(mfd, pllbase + MXC_PLL_DP_MFD);
  194. __raw_writel(mfn, pllbase + MXC_PLL_DP_MFN);
  195. } else {
  196. reg = mfi << 4 | pdf;
  197. __raw_writel(reg, pllbase + MXC_PLL_DP_HFS_OP);
  198. __raw_writel(mfd, pllbase + MXC_PLL_DP_HFS_MFD);
  199. __raw_writel(mfn, pllbase + MXC_PLL_DP_HFS_MFN);
  200. }
  201. return 0;
  202. }
  203. static int _clk_pll_enable(struct clk *clk)
  204. {
  205. u32 reg;
  206. void __iomem *pllbase;
  207. int i = 0;
  208. pllbase = _get_pll_base(clk);
  209. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) | MXC_PLL_DP_CTL_UPEN;
  210. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  211. /* Wait for lock */
  212. do {
  213. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  214. if (reg & MXC_PLL_DP_CTL_LRF)
  215. break;
  216. udelay(1);
  217. } while (++i < MAX_DPLL_WAIT_TRIES);
  218. if (i == MAX_DPLL_WAIT_TRIES) {
  219. pr_err("MX5: pll locking failed\n");
  220. return -EINVAL;
  221. }
  222. return 0;
  223. }
  224. static void _clk_pll_disable(struct clk *clk)
  225. {
  226. u32 reg;
  227. void __iomem *pllbase;
  228. pllbase = _get_pll_base(clk);
  229. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) & ~MXC_PLL_DP_CTL_UPEN;
  230. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  231. }
  232. static int _clk_pll1_sw_set_parent(struct clk *clk, struct clk *parent)
  233. {
  234. u32 reg, step;
  235. reg = __raw_readl(MXC_CCM_CCSR);
  236. /* When switching from pll_main_clk to a bypass clock, first select a
  237. * multiplexed clock in 'step_sel', then shift the glitchless mux
  238. * 'pll1_sw_clk_sel'.
  239. *
  240. * When switching back, do it in reverse order
  241. */
  242. if (parent == &pll1_main_clk) {
  243. /* Switch to pll1_main_clk */
  244. reg &= ~MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  245. __raw_writel(reg, MXC_CCM_CCSR);
  246. /* step_clk mux switched to lp_apm, to save power. */
  247. reg = __raw_readl(MXC_CCM_CCSR);
  248. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  249. reg |= (MXC_CCM_CCSR_STEP_SEL_LP_APM <<
  250. MXC_CCM_CCSR_STEP_SEL_OFFSET);
  251. } else {
  252. if (parent == &lp_apm_clk) {
  253. step = MXC_CCM_CCSR_STEP_SEL_LP_APM;
  254. } else if (parent == &pll2_sw_clk) {
  255. step = MXC_CCM_CCSR_STEP_SEL_PLL2_DIVIDED;
  256. } else if (parent == &pll3_sw_clk) {
  257. step = MXC_CCM_CCSR_STEP_SEL_PLL3_DIVIDED;
  258. } else
  259. return -EINVAL;
  260. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  261. reg |= (step << MXC_CCM_CCSR_STEP_SEL_OFFSET);
  262. __raw_writel(reg, MXC_CCM_CCSR);
  263. /* Switch to step_clk */
  264. reg = __raw_readl(MXC_CCM_CCSR);
  265. reg |= MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  266. }
  267. __raw_writel(reg, MXC_CCM_CCSR);
  268. return 0;
  269. }
  270. static unsigned long clk_pll1_sw_get_rate(struct clk *clk)
  271. {
  272. u32 reg, div;
  273. unsigned long parent_rate;
  274. parent_rate = clk_get_rate(clk->parent);
  275. reg = __raw_readl(MXC_CCM_CCSR);
  276. if (clk->parent == &pll2_sw_clk) {
  277. div = ((reg & MXC_CCM_CCSR_PLL2_PODF_MASK) >>
  278. MXC_CCM_CCSR_PLL2_PODF_OFFSET) + 1;
  279. } else if (clk->parent == &pll3_sw_clk) {
  280. div = ((reg & MXC_CCM_CCSR_PLL3_PODF_MASK) >>
  281. MXC_CCM_CCSR_PLL3_PODF_OFFSET) + 1;
  282. } else
  283. div = 1;
  284. return parent_rate / div;
  285. }
  286. static int _clk_pll2_sw_set_parent(struct clk *clk, struct clk *parent)
  287. {
  288. u32 reg;
  289. reg = __raw_readl(MXC_CCM_CCSR);
  290. if (parent == &pll2_sw_clk)
  291. reg &= ~MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  292. else
  293. reg |= MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  294. __raw_writel(reg, MXC_CCM_CCSR);
  295. return 0;
  296. }
  297. static int _clk_lp_apm_set_parent(struct clk *clk, struct clk *parent)
  298. {
  299. u32 reg;
  300. if (parent == &osc_clk)
  301. reg = __raw_readl(MXC_CCM_CCSR) & ~MXC_CCM_CCSR_LP_APM_SEL;
  302. else
  303. return -EINVAL;
  304. __raw_writel(reg, MXC_CCM_CCSR);
  305. return 0;
  306. }
  307. static unsigned long clk_cpu_get_rate(struct clk *clk)
  308. {
  309. u32 cacrr, div;
  310. unsigned long parent_rate;
  311. parent_rate = clk_get_rate(clk->parent);
  312. cacrr = __raw_readl(MXC_CCM_CACRR);
  313. div = (cacrr & MXC_CCM_CACRR_ARM_PODF_MASK) + 1;
  314. return parent_rate / div;
  315. }
  316. static int clk_cpu_set_rate(struct clk *clk, unsigned long rate)
  317. {
  318. u32 reg, cpu_podf;
  319. unsigned long parent_rate;
  320. parent_rate = clk_get_rate(clk->parent);
  321. cpu_podf = parent_rate / rate - 1;
  322. /* use post divider to change freq */
  323. reg = __raw_readl(MXC_CCM_CACRR);
  324. reg &= ~MXC_CCM_CACRR_ARM_PODF_MASK;
  325. reg |= cpu_podf << MXC_CCM_CACRR_ARM_PODF_OFFSET;
  326. __raw_writel(reg, MXC_CCM_CACRR);
  327. return 0;
  328. }
  329. static int _clk_periph_apm_set_parent(struct clk *clk, struct clk *parent)
  330. {
  331. u32 reg, mux;
  332. int i = 0;
  333. mux = _get_mux(parent, &pll1_sw_clk, &pll3_sw_clk, &lp_apm_clk, NULL);
  334. reg = __raw_readl(MXC_CCM_CBCMR) & ~MXC_CCM_CBCMR_PERIPH_CLK_SEL_MASK;
  335. reg |= mux << MXC_CCM_CBCMR_PERIPH_CLK_SEL_OFFSET;
  336. __raw_writel(reg, MXC_CCM_CBCMR);
  337. /* Wait for lock */
  338. do {
  339. reg = __raw_readl(MXC_CCM_CDHIPR);
  340. if (!(reg & MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY))
  341. break;
  342. udelay(1);
  343. } while (++i < MAX_DPLL_WAIT_TRIES);
  344. if (i == MAX_DPLL_WAIT_TRIES) {
  345. pr_err("MX5: Set parent for periph_apm clock failed\n");
  346. return -EINVAL;
  347. }
  348. return 0;
  349. }
  350. static int _clk_main_bus_set_parent(struct clk *clk, struct clk *parent)
  351. {
  352. u32 reg;
  353. reg = __raw_readl(MXC_CCM_CBCDR);
  354. if (parent == &pll2_sw_clk)
  355. reg &= ~MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  356. else if (parent == &periph_apm_clk)
  357. reg |= MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  358. else
  359. return -EINVAL;
  360. __raw_writel(reg, MXC_CCM_CBCDR);
  361. return 0;
  362. }
  363. static struct clk main_bus_clk = {
  364. .parent = &pll2_sw_clk,
  365. .set_parent = _clk_main_bus_set_parent,
  366. };
  367. static unsigned long clk_ahb_get_rate(struct clk *clk)
  368. {
  369. u32 reg, div;
  370. unsigned long parent_rate;
  371. parent_rate = clk_get_rate(clk->parent);
  372. reg = __raw_readl(MXC_CCM_CBCDR);
  373. div = ((reg & MXC_CCM_CBCDR_AHB_PODF_MASK) >>
  374. MXC_CCM_CBCDR_AHB_PODF_OFFSET) + 1;
  375. return parent_rate / div;
  376. }
  377. static int _clk_ahb_set_rate(struct clk *clk, unsigned long rate)
  378. {
  379. u32 reg, div;
  380. unsigned long parent_rate;
  381. int i = 0;
  382. parent_rate = clk_get_rate(clk->parent);
  383. div = parent_rate / rate;
  384. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  385. return -EINVAL;
  386. reg = __raw_readl(MXC_CCM_CBCDR);
  387. reg &= ~MXC_CCM_CBCDR_AHB_PODF_MASK;
  388. reg |= (div - 1) << MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  389. __raw_writel(reg, MXC_CCM_CBCDR);
  390. /* Wait for lock */
  391. do {
  392. reg = __raw_readl(MXC_CCM_CDHIPR);
  393. if (!(reg & MXC_CCM_CDHIPR_AHB_PODF_BUSY))
  394. break;
  395. udelay(1);
  396. } while (++i < MAX_DPLL_WAIT_TRIES);
  397. if (i == MAX_DPLL_WAIT_TRIES) {
  398. pr_err("MX5: clk_ahb_set_rate failed\n");
  399. return -EINVAL;
  400. }
  401. return 0;
  402. }
  403. static unsigned long _clk_ahb_round_rate(struct clk *clk,
  404. unsigned long rate)
  405. {
  406. u32 div;
  407. unsigned long parent_rate;
  408. parent_rate = clk_get_rate(clk->parent);
  409. div = parent_rate / rate;
  410. if (div > 8)
  411. div = 8;
  412. else if (div == 0)
  413. div++;
  414. return parent_rate / div;
  415. }
  416. static int _clk_max_enable(struct clk *clk)
  417. {
  418. u32 reg;
  419. _clk_ccgr_enable(clk);
  420. /* Handshake with MAX when LPM is entered. */
  421. reg = __raw_readl(MXC_CCM_CLPCR);
  422. if (cpu_is_mx51())
  423. reg &= ~MX51_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  424. else if (cpu_is_mx53())
  425. reg &= ~MX53_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  426. __raw_writel(reg, MXC_CCM_CLPCR);
  427. return 0;
  428. }
  429. static void _clk_max_disable(struct clk *clk)
  430. {
  431. u32 reg;
  432. _clk_ccgr_disable_inwait(clk);
  433. /* No Handshake with MAX when LPM is entered as its disabled. */
  434. reg = __raw_readl(MXC_CCM_CLPCR);
  435. if (cpu_is_mx51())
  436. reg |= MX51_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  437. else if (cpu_is_mx53())
  438. reg &= ~MX53_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  439. __raw_writel(reg, MXC_CCM_CLPCR);
  440. }
  441. static unsigned long clk_ipg_get_rate(struct clk *clk)
  442. {
  443. u32 reg, div;
  444. unsigned long parent_rate;
  445. parent_rate = clk_get_rate(clk->parent);
  446. reg = __raw_readl(MXC_CCM_CBCDR);
  447. div = ((reg & MXC_CCM_CBCDR_IPG_PODF_MASK) >>
  448. MXC_CCM_CBCDR_IPG_PODF_OFFSET) + 1;
  449. return parent_rate / div;
  450. }
  451. static unsigned long clk_ipg_per_get_rate(struct clk *clk)
  452. {
  453. u32 reg, prediv1, prediv2, podf;
  454. unsigned long parent_rate;
  455. parent_rate = clk_get_rate(clk->parent);
  456. if (clk->parent == &main_bus_clk || clk->parent == &lp_apm_clk) {
  457. /* the main_bus_clk is the one before the DVFS engine */
  458. reg = __raw_readl(MXC_CCM_CBCDR);
  459. prediv1 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED1_MASK) >>
  460. MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET) + 1;
  461. prediv2 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED2_MASK) >>
  462. MXC_CCM_CBCDR_PERCLK_PRED2_OFFSET) + 1;
  463. podf = ((reg & MXC_CCM_CBCDR_PERCLK_PODF_MASK) >>
  464. MXC_CCM_CBCDR_PERCLK_PODF_OFFSET) + 1;
  465. return parent_rate / (prediv1 * prediv2 * podf);
  466. } else if (clk->parent == &ipg_clk)
  467. return parent_rate;
  468. else
  469. BUG();
  470. }
  471. static int _clk_ipg_per_set_parent(struct clk *clk, struct clk *parent)
  472. {
  473. u32 reg;
  474. reg = __raw_readl(MXC_CCM_CBCMR);
  475. reg &= ~MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  476. reg &= ~MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  477. if (parent == &ipg_clk)
  478. reg |= MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  479. else if (parent == &lp_apm_clk)
  480. reg |= MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  481. else if (parent != &main_bus_clk)
  482. return -EINVAL;
  483. __raw_writel(reg, MXC_CCM_CBCMR);
  484. return 0;
  485. }
  486. #define clk_nfc_set_parent NULL
  487. static unsigned long clk_nfc_get_rate(struct clk *clk)
  488. {
  489. unsigned long rate;
  490. u32 reg, div;
  491. reg = __raw_readl(MXC_CCM_CBCDR);
  492. div = ((reg & MXC_CCM_CBCDR_NFC_PODF_MASK) >>
  493. MXC_CCM_CBCDR_NFC_PODF_OFFSET) + 1;
  494. rate = clk_get_rate(clk->parent) / div;
  495. WARN_ON(rate == 0);
  496. return rate;
  497. }
  498. static unsigned long clk_nfc_round_rate(struct clk *clk,
  499. unsigned long rate)
  500. {
  501. u32 div;
  502. unsigned long parent_rate = clk_get_rate(clk->parent);
  503. if (!rate)
  504. return -EINVAL;
  505. div = parent_rate / rate;
  506. if (parent_rate % rate)
  507. div++;
  508. if (div > 8)
  509. return -EINVAL;
  510. return parent_rate / div;
  511. }
  512. static int clk_nfc_set_rate(struct clk *clk, unsigned long rate)
  513. {
  514. u32 reg, div;
  515. div = clk_get_rate(clk->parent) / rate;
  516. if (div == 0)
  517. div++;
  518. if (((clk_get_rate(clk->parent) / div) != rate) || (div > 8))
  519. return -EINVAL;
  520. reg = __raw_readl(MXC_CCM_CBCDR);
  521. reg &= ~MXC_CCM_CBCDR_NFC_PODF_MASK;
  522. reg |= (div - 1) << MXC_CCM_CBCDR_NFC_PODF_OFFSET;
  523. __raw_writel(reg, MXC_CCM_CBCDR);
  524. while (__raw_readl(MXC_CCM_CDHIPR) &
  525. MXC_CCM_CDHIPR_NFC_IPG_INT_MEM_PODF_BUSY){
  526. }
  527. return 0;
  528. }
  529. static unsigned long get_high_reference_clock_rate(struct clk *clk)
  530. {
  531. return external_high_reference;
  532. }
  533. static unsigned long get_low_reference_clock_rate(struct clk *clk)
  534. {
  535. return external_low_reference;
  536. }
  537. static unsigned long get_oscillator_reference_clock_rate(struct clk *clk)
  538. {
  539. return oscillator_reference;
  540. }
  541. static unsigned long get_ckih2_reference_clock_rate(struct clk *clk)
  542. {
  543. return ckih2_reference;
  544. }
  545. static unsigned long clk_emi_slow_get_rate(struct clk *clk)
  546. {
  547. u32 reg, div;
  548. reg = __raw_readl(MXC_CCM_CBCDR);
  549. div = ((reg & MXC_CCM_CBCDR_EMI_PODF_MASK) >>
  550. MXC_CCM_CBCDR_EMI_PODF_OFFSET) + 1;
  551. return clk_get_rate(clk->parent) / div;
  552. }
  553. /* External high frequency clock */
  554. static struct clk ckih_clk = {
  555. .get_rate = get_high_reference_clock_rate,
  556. };
  557. static struct clk ckih2_clk = {
  558. .get_rate = get_ckih2_reference_clock_rate,
  559. };
  560. static struct clk osc_clk = {
  561. .get_rate = get_oscillator_reference_clock_rate,
  562. };
  563. /* External low frequency (32kHz) clock */
  564. static struct clk ckil_clk = {
  565. .get_rate = get_low_reference_clock_rate,
  566. };
  567. static struct clk pll1_main_clk = {
  568. .parent = &osc_clk,
  569. .get_rate = clk_pll_get_rate,
  570. .enable = _clk_pll_enable,
  571. .disable = _clk_pll_disable,
  572. };
  573. /* Clock tree block diagram (WIP):
  574. * CCM: Clock Controller Module
  575. *
  576. * PLL output -> |
  577. * | CCM Switcher -> CCM_CLK_ROOT_GEN ->
  578. * PLL bypass -> |
  579. *
  580. */
  581. /* PLL1 SW supplies to ARM core */
  582. static struct clk pll1_sw_clk = {
  583. .parent = &pll1_main_clk,
  584. .set_parent = _clk_pll1_sw_set_parent,
  585. .get_rate = clk_pll1_sw_get_rate,
  586. };
  587. /* PLL2 SW supplies to AXI/AHB/IP buses */
  588. static struct clk pll2_sw_clk = {
  589. .parent = &osc_clk,
  590. .get_rate = clk_pll_get_rate,
  591. .set_rate = _clk_pll_set_rate,
  592. .set_parent = _clk_pll2_sw_set_parent,
  593. .enable = _clk_pll_enable,
  594. .disable = _clk_pll_disable,
  595. };
  596. /* PLL3 SW supplies to serial clocks like USB, SSI, etc. */
  597. static struct clk pll3_sw_clk = {
  598. .parent = &osc_clk,
  599. .set_rate = _clk_pll_set_rate,
  600. .get_rate = clk_pll_get_rate,
  601. .enable = _clk_pll_enable,
  602. .disable = _clk_pll_disable,
  603. };
  604. /* PLL4 SW supplies to LVDS Display Bridge(LDB) */
  605. static struct clk mx53_pll4_sw_clk = {
  606. .parent = &osc_clk,
  607. .set_rate = _clk_pll_set_rate,
  608. .enable = _clk_pll_enable,
  609. .disable = _clk_pll_disable,
  610. };
  611. /* Low-power Audio Playback Mode clock */
  612. static struct clk lp_apm_clk = {
  613. .parent = &osc_clk,
  614. .set_parent = _clk_lp_apm_set_parent,
  615. };
  616. static struct clk periph_apm_clk = {
  617. .parent = &pll1_sw_clk,
  618. .set_parent = _clk_periph_apm_set_parent,
  619. };
  620. static struct clk cpu_clk = {
  621. .parent = &pll1_sw_clk,
  622. .get_rate = clk_cpu_get_rate,
  623. .set_rate = clk_cpu_set_rate,
  624. };
  625. static struct clk ahb_clk = {
  626. .parent = &main_bus_clk,
  627. .get_rate = clk_ahb_get_rate,
  628. .set_rate = _clk_ahb_set_rate,
  629. .round_rate = _clk_ahb_round_rate,
  630. };
  631. static struct clk iim_clk = {
  632. .parent = &ipg_clk,
  633. .enable_reg = MXC_CCM_CCGR0,
  634. .enable_shift = MXC_CCM_CCGRx_CG15_OFFSET,
  635. };
  636. /* Main IP interface clock for access to registers */
  637. static struct clk ipg_clk = {
  638. .parent = &ahb_clk,
  639. .get_rate = clk_ipg_get_rate,
  640. };
  641. static struct clk ipg_perclk = {
  642. .parent = &lp_apm_clk,
  643. .get_rate = clk_ipg_per_get_rate,
  644. .set_parent = _clk_ipg_per_set_parent,
  645. };
  646. static struct clk ahb_max_clk = {
  647. .parent = &ahb_clk,
  648. .enable_reg = MXC_CCM_CCGR0,
  649. .enable_shift = MXC_CCM_CCGRx_CG14_OFFSET,
  650. .enable = _clk_max_enable,
  651. .disable = _clk_max_disable,
  652. };
  653. static struct clk aips_tz1_clk = {
  654. .parent = &ahb_clk,
  655. .secondary = &ahb_max_clk,
  656. .enable_reg = MXC_CCM_CCGR0,
  657. .enable_shift = MXC_CCM_CCGRx_CG12_OFFSET,
  658. .enable = _clk_ccgr_enable,
  659. .disable = _clk_ccgr_disable_inwait,
  660. };
  661. static struct clk aips_tz2_clk = {
  662. .parent = &ahb_clk,
  663. .secondary = &ahb_max_clk,
  664. .enable_reg = MXC_CCM_CCGR0,
  665. .enable_shift = MXC_CCM_CCGRx_CG13_OFFSET,
  666. .enable = _clk_ccgr_enable,
  667. .disable = _clk_ccgr_disable_inwait,
  668. };
  669. static struct clk gpt_32k_clk = {
  670. .id = 0,
  671. .parent = &ckil_clk,
  672. };
  673. static struct clk kpp_clk = {
  674. .id = 0,
  675. };
  676. static struct clk dummy_clk = {
  677. .id = 0,
  678. };
  679. static struct clk emi_slow_clk = {
  680. .parent = &pll2_sw_clk,
  681. .enable_reg = MXC_CCM_CCGR5,
  682. .enable_shift = MXC_CCM_CCGRx_CG8_OFFSET,
  683. .enable = _clk_ccgr_enable,
  684. .disable = _clk_ccgr_disable_inwait,
  685. .get_rate = clk_emi_slow_get_rate,
  686. };
  687. #define DEFINE_CLOCK_CCGR(name, i, er, es, pfx, p, s) \
  688. static struct clk name = { \
  689. .id = i, \
  690. .enable_reg = er, \
  691. .enable_shift = es, \
  692. .get_rate = pfx##_get_rate, \
  693. .set_rate = pfx##_set_rate, \
  694. .round_rate = pfx##_round_rate, \
  695. .set_parent = pfx##_set_parent, \
  696. .enable = _clk_ccgr_enable, \
  697. .disable = _clk_ccgr_disable, \
  698. .parent = p, \
  699. .secondary = s, \
  700. }
  701. #define DEFINE_CLOCK_MAX(name, i, er, es, pfx, p, s) \
  702. static struct clk name = { \
  703. .id = i, \
  704. .enable_reg = er, \
  705. .enable_shift = es, \
  706. .get_rate = pfx##_get_rate, \
  707. .set_rate = pfx##_set_rate, \
  708. .set_parent = pfx##_set_parent, \
  709. .enable = _clk_max_enable, \
  710. .disable = _clk_max_disable, \
  711. .parent = p, \
  712. .secondary = s, \
  713. }
  714. #define CLK_GET_RATE(name, nr, bitsname) \
  715. static unsigned long clk_##name##_get_rate(struct clk *clk) \
  716. { \
  717. u32 reg, pred, podf; \
  718. \
  719. reg = __raw_readl(MXC_CCM_CSCDR##nr); \
  720. pred = (reg & MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_MASK) \
  721. >> MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_OFFSET; \
  722. podf = (reg & MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_MASK) \
  723. >> MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_OFFSET; \
  724. \
  725. return DIV_ROUND_CLOSEST(clk_get_rate(clk->parent), \
  726. (pred + 1) * (podf + 1)); \
  727. }
  728. #define CLK_SET_PARENT(name, nr, bitsname) \
  729. static int clk_##name##_set_parent(struct clk *clk, struct clk *parent) \
  730. { \
  731. u32 reg, mux; \
  732. \
  733. mux = _get_mux(parent, &pll1_sw_clk, &pll2_sw_clk, \
  734. &pll3_sw_clk, &lp_apm_clk); \
  735. reg = __raw_readl(MXC_CCM_CSCMR##nr) & \
  736. ~MXC_CCM_CSCMR##nr##_##bitsname##_CLK_SEL_MASK; \
  737. reg |= mux << MXC_CCM_CSCMR##nr##_##bitsname##_CLK_SEL_OFFSET; \
  738. __raw_writel(reg, MXC_CCM_CSCMR##nr); \
  739. \
  740. return 0; \
  741. }
  742. #define CLK_SET_RATE(name, nr, bitsname) \
  743. static int clk_##name##_set_rate(struct clk *clk, unsigned long rate) \
  744. { \
  745. u32 reg, div, parent_rate; \
  746. u32 pre = 0, post = 0; \
  747. \
  748. parent_rate = clk_get_rate(clk->parent); \
  749. div = parent_rate / rate; \
  750. \
  751. if ((parent_rate / div) != rate) \
  752. return -EINVAL; \
  753. \
  754. __calc_pre_post_dividers(div, &pre, &post, \
  755. (MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_MASK >> \
  756. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_OFFSET) + 1, \
  757. (MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_MASK >> \
  758. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_OFFSET) + 1);\
  759. \
  760. /* Set sdhc1 clock divider */ \
  761. reg = __raw_readl(MXC_CCM_CSCDR##nr) & \
  762. ~(MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_MASK \
  763. | MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_MASK); \
  764. reg |= (post - 1) << \
  765. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_OFFSET; \
  766. reg |= (pre - 1) << \
  767. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_OFFSET; \
  768. __raw_writel(reg, MXC_CCM_CSCDR##nr); \
  769. \
  770. return 0; \
  771. }
  772. /* UART */
  773. CLK_GET_RATE(uart, 1, UART)
  774. CLK_SET_PARENT(uart, 1, UART)
  775. static struct clk uart_root_clk = {
  776. .parent = &pll2_sw_clk,
  777. .get_rate = clk_uart_get_rate,
  778. .set_parent = clk_uart_set_parent,
  779. };
  780. /* USBOH3 */
  781. CLK_GET_RATE(usboh3, 1, USBOH3)
  782. CLK_SET_PARENT(usboh3, 1, USBOH3)
  783. static struct clk usboh3_clk = {
  784. .parent = &pll2_sw_clk,
  785. .get_rate = clk_usboh3_get_rate,
  786. .set_parent = clk_usboh3_set_parent,
  787. .enable = _clk_ccgr_enable,
  788. .disable = _clk_ccgr_disable,
  789. .enable_reg = MXC_CCM_CCGR2,
  790. .enable_shift = MXC_CCM_CCGRx_CG14_OFFSET,
  791. };
  792. static struct clk usb_ahb_clk = {
  793. .parent = &ipg_clk,
  794. .enable = _clk_ccgr_enable,
  795. .disable = _clk_ccgr_disable,
  796. .enable_reg = MXC_CCM_CCGR2,
  797. .enable_shift = MXC_CCM_CCGRx_CG13_OFFSET,
  798. };
  799. static int clk_usb_phy1_set_parent(struct clk *clk, struct clk *parent)
  800. {
  801. u32 reg;
  802. reg = __raw_readl(MXC_CCM_CSCMR1) & ~MXC_CCM_CSCMR1_USB_PHY_CLK_SEL;
  803. if (parent == &pll3_sw_clk)
  804. reg |= 1 << MXC_CCM_CSCMR1_USB_PHY_CLK_SEL_OFFSET;
  805. __raw_writel(reg, MXC_CCM_CSCMR1);
  806. return 0;
  807. }
  808. static struct clk usb_phy1_clk = {
  809. .parent = &pll3_sw_clk,
  810. .set_parent = clk_usb_phy1_set_parent,
  811. .enable = _clk_ccgr_enable,
  812. .enable_reg = MXC_CCM_CCGR2,
  813. .enable_shift = MXC_CCM_CCGRx_CG0_OFFSET,
  814. .disable = _clk_ccgr_disable,
  815. };
  816. /* eCSPI */
  817. CLK_GET_RATE(ecspi, 2, CSPI)
  818. CLK_SET_PARENT(ecspi, 1, CSPI)
  819. static struct clk ecspi_main_clk = {
  820. .parent = &pll3_sw_clk,
  821. .get_rate = clk_ecspi_get_rate,
  822. .set_parent = clk_ecspi_set_parent,
  823. };
  824. /* eSDHC */
  825. CLK_GET_RATE(esdhc1, 1, ESDHC1_MSHC1)
  826. CLK_SET_PARENT(esdhc1, 1, ESDHC1_MSHC1)
  827. CLK_SET_RATE(esdhc1, 1, ESDHC1_MSHC1)
  828. CLK_GET_RATE(esdhc2, 1, ESDHC2_MSHC2)
  829. CLK_SET_PARENT(esdhc2, 1, ESDHC2_MSHC2)
  830. CLK_SET_RATE(esdhc2, 1, ESDHC2_MSHC2)
  831. #define DEFINE_CLOCK_FULL(name, i, er, es, gr, sr, e, d, p, s) \
  832. static struct clk name = { \
  833. .id = i, \
  834. .enable_reg = er, \
  835. .enable_shift = es, \
  836. .get_rate = gr, \
  837. .set_rate = sr, \
  838. .enable = e, \
  839. .disable = d, \
  840. .parent = p, \
  841. .secondary = s, \
  842. }
  843. #define DEFINE_CLOCK(name, i, er, es, gr, sr, p, s) \
  844. DEFINE_CLOCK_FULL(name, i, er, es, gr, sr, _clk_ccgr_enable, _clk_ccgr_disable, p, s)
  845. /* Shared peripheral bus arbiter */
  846. DEFINE_CLOCK(spba_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG0_OFFSET,
  847. NULL, NULL, &ipg_clk, NULL);
  848. /* UART */
  849. DEFINE_CLOCK(uart1_ipg_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG3_OFFSET,
  850. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  851. DEFINE_CLOCK(uart2_ipg_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG5_OFFSET,
  852. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  853. DEFINE_CLOCK(uart3_ipg_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG7_OFFSET,
  854. NULL, NULL, &ipg_clk, &spba_clk);
  855. DEFINE_CLOCK(uart1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG4_OFFSET,
  856. NULL, NULL, &uart_root_clk, &uart1_ipg_clk);
  857. DEFINE_CLOCK(uart2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG6_OFFSET,
  858. NULL, NULL, &uart_root_clk, &uart2_ipg_clk);
  859. DEFINE_CLOCK(uart3_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG8_OFFSET,
  860. NULL, NULL, &uart_root_clk, &uart3_ipg_clk);
  861. /* GPT */
  862. DEFINE_CLOCK(gpt_ipg_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG10_OFFSET,
  863. NULL, NULL, &ipg_clk, NULL);
  864. DEFINE_CLOCK(gpt_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG9_OFFSET,
  865. NULL, NULL, &ipg_clk, &gpt_ipg_clk);
  866. /* I2C */
  867. DEFINE_CLOCK(i2c1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG9_OFFSET,
  868. NULL, NULL, &ipg_clk, NULL);
  869. DEFINE_CLOCK(i2c2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG10_OFFSET,
  870. NULL, NULL, &ipg_clk, NULL);
  871. DEFINE_CLOCK(hsi2c_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG11_OFFSET,
  872. NULL, NULL, &ipg_clk, NULL);
  873. /* FEC */
  874. DEFINE_CLOCK(fec_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG12_OFFSET,
  875. NULL, NULL, &ipg_clk, NULL);
  876. /* NFC */
  877. DEFINE_CLOCK_CCGR(nfc_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG10_OFFSET,
  878. clk_nfc, &emi_slow_clk, NULL);
  879. /* SSI */
  880. DEFINE_CLOCK(ssi1_ipg_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG8_OFFSET,
  881. NULL, NULL, &ipg_clk, NULL);
  882. DEFINE_CLOCK(ssi1_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG9_OFFSET,
  883. NULL, NULL, &pll3_sw_clk, &ssi1_ipg_clk);
  884. DEFINE_CLOCK(ssi2_ipg_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG10_OFFSET,
  885. NULL, NULL, &ipg_clk, NULL);
  886. DEFINE_CLOCK(ssi2_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG11_OFFSET,
  887. NULL, NULL, &pll3_sw_clk, &ssi2_ipg_clk);
  888. DEFINE_CLOCK(ssi3_ipg_clk, 2, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG12_OFFSET,
  889. NULL, NULL, &ipg_clk, NULL);
  890. DEFINE_CLOCK(ssi3_clk, 2, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG13_OFFSET,
  891. NULL, NULL, &pll3_sw_clk, &ssi3_ipg_clk);
  892. /* eCSPI */
  893. DEFINE_CLOCK_FULL(ecspi1_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG9_OFFSET,
  894. NULL, NULL, _clk_ccgr_enable_inrun, _clk_ccgr_disable,
  895. &ipg_clk, &spba_clk);
  896. DEFINE_CLOCK(ecspi1_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG10_OFFSET,
  897. NULL, NULL, &ecspi_main_clk, &ecspi1_ipg_clk);
  898. DEFINE_CLOCK_FULL(ecspi2_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG11_OFFSET,
  899. NULL, NULL, _clk_ccgr_enable_inrun, _clk_ccgr_disable,
  900. &ipg_clk, &aips_tz2_clk);
  901. DEFINE_CLOCK(ecspi2_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG12_OFFSET,
  902. NULL, NULL, &ecspi_main_clk, &ecspi2_ipg_clk);
  903. /* CSPI */
  904. DEFINE_CLOCK(cspi_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG9_OFFSET,
  905. NULL, NULL, &ipg_clk, &aips_tz2_clk);
  906. DEFINE_CLOCK(cspi_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG13_OFFSET,
  907. NULL, NULL, &ipg_clk, &cspi_ipg_clk);
  908. /* SDMA */
  909. DEFINE_CLOCK(sdma_clk, 1, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG15_OFFSET,
  910. NULL, NULL, &ahb_clk, NULL);
  911. /* eSDHC */
  912. DEFINE_CLOCK_FULL(esdhc1_ipg_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG0_OFFSET,
  913. NULL, NULL, _clk_max_enable, _clk_max_disable, &ipg_clk, NULL);
  914. DEFINE_CLOCK_MAX(esdhc1_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG1_OFFSET,
  915. clk_esdhc1, &pll2_sw_clk, &esdhc1_ipg_clk);
  916. DEFINE_CLOCK_FULL(esdhc2_ipg_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG2_OFFSET,
  917. NULL, NULL, _clk_max_enable, _clk_max_disable, &ipg_clk, NULL);
  918. DEFINE_CLOCK_MAX(esdhc2_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG3_OFFSET,
  919. clk_esdhc2, &pll2_sw_clk, &esdhc2_ipg_clk);
  920. #define _REGISTER_CLOCK(d, n, c) \
  921. { \
  922. .dev_id = d, \
  923. .con_id = n, \
  924. .clk = &c, \
  925. },
  926. static struct clk_lookup mx51_lookups[] = {
  927. _REGISTER_CLOCK("imx-uart.0", NULL, uart1_clk)
  928. _REGISTER_CLOCK("imx-uart.1", NULL, uart2_clk)
  929. _REGISTER_CLOCK("imx-uart.2", NULL, uart3_clk)
  930. _REGISTER_CLOCK(NULL, "gpt", gpt_clk)
  931. _REGISTER_CLOCK("fec.0", NULL, fec_clk)
  932. _REGISTER_CLOCK("imx-i2c.0", NULL, i2c1_clk)
  933. _REGISTER_CLOCK("imx-i2c.1", NULL, i2c2_clk)
  934. _REGISTER_CLOCK("imx-i2c.2", NULL, hsi2c_clk)
  935. _REGISTER_CLOCK("mxc-ehci.0", "usb", usboh3_clk)
  936. _REGISTER_CLOCK("mxc-ehci.0", "usb_ahb", usb_ahb_clk)
  937. _REGISTER_CLOCK("mxc-ehci.0", "usb_phy1", usb_phy1_clk)
  938. _REGISTER_CLOCK("mxc-ehci.1", "usb", usboh3_clk)
  939. _REGISTER_CLOCK("mxc-ehci.1", "usb_ahb", usb_ahb_clk)
  940. _REGISTER_CLOCK("mxc-ehci.2", "usb", usboh3_clk)
  941. _REGISTER_CLOCK("mxc-ehci.2", "usb_ahb", usb_ahb_clk)
  942. _REGISTER_CLOCK("fsl-usb2-udc", "usb", usboh3_clk)
  943. _REGISTER_CLOCK("fsl-usb2-udc", "usb_ahb", ahb_clk)
  944. _REGISTER_CLOCK("imx-keypad.0", NULL, kpp_clk)
  945. _REGISTER_CLOCK("mxc_nand", NULL, nfc_clk)
  946. _REGISTER_CLOCK("imx-ssi.0", NULL, ssi1_clk)
  947. _REGISTER_CLOCK("imx-ssi.1", NULL, ssi2_clk)
  948. _REGISTER_CLOCK("imx-ssi.2", NULL, ssi3_clk)
  949. _REGISTER_CLOCK("imx-sdma", NULL, sdma_clk)
  950. _REGISTER_CLOCK(NULL, "ckih", ckih_clk)
  951. _REGISTER_CLOCK(NULL, "ckih2", ckih2_clk)
  952. _REGISTER_CLOCK(NULL, "gpt_32k", gpt_32k_clk)
  953. _REGISTER_CLOCK("imx51-ecspi.0", NULL, ecspi1_clk)
  954. _REGISTER_CLOCK("imx51-ecspi.1", NULL, ecspi2_clk)
  955. _REGISTER_CLOCK("imx51-cspi.0", NULL, cspi_clk)
  956. _REGISTER_CLOCK("sdhci-esdhc-imx.0", NULL, esdhc1_clk)
  957. _REGISTER_CLOCK("sdhci-esdhc-imx.1", NULL, esdhc2_clk)
  958. _REGISTER_CLOCK(NULL, "cpu_clk", cpu_clk)
  959. _REGISTER_CLOCK(NULL, "iim_clk", iim_clk)
  960. _REGISTER_CLOCK("imx2-wdt.0", NULL, dummy_clk)
  961. _REGISTER_CLOCK("imx2-wdt.1", NULL, dummy_clk)
  962. };
  963. static struct clk_lookup mx53_lookups[] = {
  964. _REGISTER_CLOCK("imx-uart.0", NULL, uart1_clk)
  965. _REGISTER_CLOCK("imx-uart.1", NULL, uart2_clk)
  966. _REGISTER_CLOCK("imx-uart.2", NULL, uart3_clk)
  967. _REGISTER_CLOCK(NULL, "gpt", gpt_clk)
  968. _REGISTER_CLOCK("fec.0", NULL, fec_clk)
  969. _REGISTER_CLOCK(NULL, "iim_clk", iim_clk)
  970. };
  971. static void clk_tree_init(void)
  972. {
  973. u32 reg;
  974. ipg_perclk.set_parent(&ipg_perclk, &lp_apm_clk);
  975. /*
  976. * Initialise the IPG PER CLK dividers to 3. IPG_PER_CLK should be at
  977. * 8MHz, its derived from lp_apm.
  978. *
  979. * FIXME: Verify if true for all boards
  980. */
  981. reg = __raw_readl(MXC_CCM_CBCDR);
  982. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED1_MASK;
  983. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED2_MASK;
  984. reg &= ~MXC_CCM_CBCDR_PERCLK_PODF_MASK;
  985. reg |= (2 << MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET);
  986. __raw_writel(reg, MXC_CCM_CBCDR);
  987. }
  988. int __init mx51_clocks_init(unsigned long ckil, unsigned long osc,
  989. unsigned long ckih1, unsigned long ckih2)
  990. {
  991. int i;
  992. external_low_reference = ckil;
  993. external_high_reference = ckih1;
  994. ckih2_reference = ckih2;
  995. oscillator_reference = osc;
  996. for (i = 0; i < ARRAY_SIZE(mx51_lookups); i++)
  997. clkdev_add(&mx51_lookups[i]);
  998. clk_tree_init();
  999. clk_enable(&cpu_clk);
  1000. clk_enable(&main_bus_clk);
  1001. clk_enable(&iim_clk);
  1002. mx51_revision();
  1003. clk_disable(&iim_clk);
  1004. /* move usb_phy_clk to 24MHz */
  1005. clk_set_parent(&usb_phy1_clk, &osc_clk);
  1006. /* set the usboh3_clk parent to pll2_sw_clk */
  1007. clk_set_parent(&usboh3_clk, &pll2_sw_clk);
  1008. /* Set SDHC parents to be PLL2 */
  1009. clk_set_parent(&esdhc1_clk, &pll2_sw_clk);
  1010. clk_set_parent(&esdhc2_clk, &pll2_sw_clk);
  1011. /* set SDHC root clock as 166.25MHZ*/
  1012. clk_set_rate(&esdhc1_clk, 166250000);
  1013. clk_set_rate(&esdhc2_clk, 166250000);
  1014. /* System timer */
  1015. mxc_timer_init(&gpt_clk, MX51_IO_ADDRESS(MX51_GPT1_BASE_ADDR),
  1016. MX51_MXC_INT_GPT);
  1017. return 0;
  1018. }
  1019. int __init mx53_clocks_init(unsigned long ckil, unsigned long osc,
  1020. unsigned long ckih1, unsigned long ckih2)
  1021. {
  1022. int i;
  1023. external_low_reference = ckil;
  1024. external_high_reference = ckih1;
  1025. ckih2_reference = ckih2;
  1026. oscillator_reference = osc;
  1027. for (i = 0; i < ARRAY_SIZE(mx53_lookups); i++)
  1028. clkdev_add(&mx53_lookups[i]);
  1029. clk_tree_init();
  1030. clk_enable(&cpu_clk);
  1031. clk_enable(&main_bus_clk);
  1032. clk_enable(&iim_clk);
  1033. mx53_revision();
  1034. clk_disable(&iim_clk);
  1035. /* System timer */
  1036. mxc_timer_init(&gpt_clk, MX53_IO_ADDRESS(MX53_GPT1_BASE_ADDR),
  1037. MX53_INT_GPT);
  1038. return 0;
  1039. }