be_main.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634
  1. /*
  2. * Copyright (C) 2005 - 2010 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. #include <asm/div64.h>
  20. MODULE_VERSION(DRV_VER);
  21. MODULE_DEVICE_TABLE(pci, be_dev_ids);
  22. MODULE_DESCRIPTION(DRV_DESC " " DRV_VER);
  23. MODULE_AUTHOR("ServerEngines Corporation");
  24. MODULE_LICENSE("GPL");
  25. static unsigned int rx_frag_size = 2048;
  26. module_param(rx_frag_size, uint, S_IRUGO);
  27. MODULE_PARM_DESC(rx_frag_size, "Size of a fragment that holds rcvd data.");
  28. static DEFINE_PCI_DEVICE_TABLE(be_dev_ids) = {
  29. { PCI_DEVICE(BE_VENDOR_ID, BE_DEVICE_ID1) },
  30. { PCI_DEVICE(BE_VENDOR_ID, BE_DEVICE_ID2) },
  31. { PCI_DEVICE(BE_VENDOR_ID, OC_DEVICE_ID1) },
  32. { PCI_DEVICE(BE_VENDOR_ID, OC_DEVICE_ID2) },
  33. { 0 }
  34. };
  35. MODULE_DEVICE_TABLE(pci, be_dev_ids);
  36. static void be_queue_free(struct be_adapter *adapter, struct be_queue_info *q)
  37. {
  38. struct be_dma_mem *mem = &q->dma_mem;
  39. if (mem->va)
  40. pci_free_consistent(adapter->pdev, mem->size,
  41. mem->va, mem->dma);
  42. }
  43. static int be_queue_alloc(struct be_adapter *adapter, struct be_queue_info *q,
  44. u16 len, u16 entry_size)
  45. {
  46. struct be_dma_mem *mem = &q->dma_mem;
  47. memset(q, 0, sizeof(*q));
  48. q->len = len;
  49. q->entry_size = entry_size;
  50. mem->size = len * entry_size;
  51. mem->va = pci_alloc_consistent(adapter->pdev, mem->size, &mem->dma);
  52. if (!mem->va)
  53. return -1;
  54. memset(mem->va, 0, mem->size);
  55. return 0;
  56. }
  57. static void be_intr_set(struct be_adapter *adapter, bool enable)
  58. {
  59. u8 __iomem *addr = adapter->pcicfg + PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET;
  60. u32 reg = ioread32(addr);
  61. u32 enabled = reg & MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK;
  62. if (adapter->eeh_err)
  63. return;
  64. if (!enabled && enable)
  65. reg |= MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK;
  66. else if (enabled && !enable)
  67. reg &= ~MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK;
  68. else
  69. return;
  70. iowrite32(reg, addr);
  71. }
  72. static void be_rxq_notify(struct be_adapter *adapter, u16 qid, u16 posted)
  73. {
  74. u32 val = 0;
  75. val |= qid & DB_RQ_RING_ID_MASK;
  76. val |= posted << DB_RQ_NUM_POSTED_SHIFT;
  77. iowrite32(val, adapter->db + DB_RQ_OFFSET);
  78. }
  79. static void be_txq_notify(struct be_adapter *adapter, u16 qid, u16 posted)
  80. {
  81. u32 val = 0;
  82. val |= qid & DB_TXULP_RING_ID_MASK;
  83. val |= (posted & DB_TXULP_NUM_POSTED_MASK) << DB_TXULP_NUM_POSTED_SHIFT;
  84. iowrite32(val, adapter->db + DB_TXULP1_OFFSET);
  85. }
  86. static void be_eq_notify(struct be_adapter *adapter, u16 qid,
  87. bool arm, bool clear_int, u16 num_popped)
  88. {
  89. u32 val = 0;
  90. val |= qid & DB_EQ_RING_ID_MASK;
  91. if (adapter->eeh_err)
  92. return;
  93. if (arm)
  94. val |= 1 << DB_EQ_REARM_SHIFT;
  95. if (clear_int)
  96. val |= 1 << DB_EQ_CLR_SHIFT;
  97. val |= 1 << DB_EQ_EVNT_SHIFT;
  98. val |= num_popped << DB_EQ_NUM_POPPED_SHIFT;
  99. iowrite32(val, adapter->db + DB_EQ_OFFSET);
  100. }
  101. void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm, u16 num_popped)
  102. {
  103. u32 val = 0;
  104. val |= qid & DB_CQ_RING_ID_MASK;
  105. if (adapter->eeh_err)
  106. return;
  107. if (arm)
  108. val |= 1 << DB_CQ_REARM_SHIFT;
  109. val |= num_popped << DB_CQ_NUM_POPPED_SHIFT;
  110. iowrite32(val, adapter->db + DB_CQ_OFFSET);
  111. }
  112. static int be_mac_addr_set(struct net_device *netdev, void *p)
  113. {
  114. struct be_adapter *adapter = netdev_priv(netdev);
  115. struct sockaddr *addr = p;
  116. int status = 0;
  117. if (!is_valid_ether_addr(addr->sa_data))
  118. return -EADDRNOTAVAIL;
  119. status = be_cmd_pmac_del(adapter, adapter->if_handle, adapter->pmac_id);
  120. if (status)
  121. return status;
  122. status = be_cmd_pmac_add(adapter, (u8 *)addr->sa_data,
  123. adapter->if_handle, &adapter->pmac_id);
  124. if (!status)
  125. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  126. return status;
  127. }
  128. void netdev_stats_update(struct be_adapter *adapter)
  129. {
  130. struct be_hw_stats *hw_stats = hw_stats_from_cmd(adapter->stats.cmd.va);
  131. struct be_rxf_stats *rxf_stats = &hw_stats->rxf;
  132. struct be_port_rxf_stats *port_stats =
  133. &rxf_stats->port[adapter->port_num];
  134. struct net_device_stats *dev_stats = &adapter->netdev->stats;
  135. struct be_erx_stats *erx_stats = &hw_stats->erx;
  136. dev_stats->rx_packets = drvr_stats(adapter)->be_rx_pkts;
  137. dev_stats->tx_packets = drvr_stats(adapter)->be_tx_pkts;
  138. dev_stats->rx_bytes = drvr_stats(adapter)->be_rx_bytes;
  139. dev_stats->tx_bytes = drvr_stats(adapter)->be_tx_bytes;
  140. /* bad pkts received */
  141. dev_stats->rx_errors = port_stats->rx_crc_errors +
  142. port_stats->rx_alignment_symbol_errors +
  143. port_stats->rx_in_range_errors +
  144. port_stats->rx_out_range_errors +
  145. port_stats->rx_frame_too_long +
  146. port_stats->rx_dropped_too_small +
  147. port_stats->rx_dropped_too_short +
  148. port_stats->rx_dropped_header_too_small +
  149. port_stats->rx_dropped_tcp_length +
  150. port_stats->rx_dropped_runt +
  151. port_stats->rx_tcp_checksum_errs +
  152. port_stats->rx_ip_checksum_errs +
  153. port_stats->rx_udp_checksum_errs;
  154. /* no space in linux buffers: best possible approximation */
  155. dev_stats->rx_dropped =
  156. erx_stats->rx_drops_no_fragments[adapter->rx_obj.q.id];
  157. /* detailed rx errors */
  158. dev_stats->rx_length_errors = port_stats->rx_in_range_errors +
  159. port_stats->rx_out_range_errors +
  160. port_stats->rx_frame_too_long;
  161. /* receive ring buffer overflow */
  162. dev_stats->rx_over_errors = 0;
  163. dev_stats->rx_crc_errors = port_stats->rx_crc_errors;
  164. /* frame alignment errors */
  165. dev_stats->rx_frame_errors = port_stats->rx_alignment_symbol_errors;
  166. /* receiver fifo overrun */
  167. /* drops_no_pbuf is no per i/f, it's per BE card */
  168. dev_stats->rx_fifo_errors = port_stats->rx_fifo_overflow +
  169. port_stats->rx_input_fifo_overflow +
  170. rxf_stats->rx_drops_no_pbuf;
  171. /* receiver missed packetd */
  172. dev_stats->rx_missed_errors = 0;
  173. /* packet transmit problems */
  174. dev_stats->tx_errors = 0;
  175. /* no space available in linux */
  176. dev_stats->tx_dropped = 0;
  177. dev_stats->multicast = port_stats->rx_multicast_frames;
  178. dev_stats->collisions = 0;
  179. /* detailed tx_errors */
  180. dev_stats->tx_aborted_errors = 0;
  181. dev_stats->tx_carrier_errors = 0;
  182. dev_stats->tx_fifo_errors = 0;
  183. dev_stats->tx_heartbeat_errors = 0;
  184. dev_stats->tx_window_errors = 0;
  185. }
  186. void be_link_status_update(struct be_adapter *adapter, bool link_up)
  187. {
  188. struct net_device *netdev = adapter->netdev;
  189. /* If link came up or went down */
  190. if (adapter->link_up != link_up) {
  191. adapter->link_speed = -1;
  192. if (link_up) {
  193. netif_start_queue(netdev);
  194. netif_carrier_on(netdev);
  195. printk(KERN_INFO "%s: Link up\n", netdev->name);
  196. } else {
  197. netif_stop_queue(netdev);
  198. netif_carrier_off(netdev);
  199. printk(KERN_INFO "%s: Link down\n", netdev->name);
  200. }
  201. adapter->link_up = link_up;
  202. }
  203. }
  204. /* Update the EQ delay n BE based on the RX frags consumed / sec */
  205. static void be_rx_eqd_update(struct be_adapter *adapter)
  206. {
  207. struct be_eq_obj *rx_eq = &adapter->rx_eq;
  208. struct be_drvr_stats *stats = &adapter->stats.drvr_stats;
  209. ulong now = jiffies;
  210. u32 eqd;
  211. if (!rx_eq->enable_aic)
  212. return;
  213. /* Wrapped around */
  214. if (time_before(now, stats->rx_fps_jiffies)) {
  215. stats->rx_fps_jiffies = now;
  216. return;
  217. }
  218. /* Update once a second */
  219. if ((now - stats->rx_fps_jiffies) < HZ)
  220. return;
  221. stats->be_rx_fps = (stats->be_rx_frags - stats->be_prev_rx_frags) /
  222. ((now - stats->rx_fps_jiffies) / HZ);
  223. stats->rx_fps_jiffies = now;
  224. stats->be_prev_rx_frags = stats->be_rx_frags;
  225. eqd = stats->be_rx_fps / 110000;
  226. eqd = eqd << 3;
  227. if (eqd > rx_eq->max_eqd)
  228. eqd = rx_eq->max_eqd;
  229. if (eqd < rx_eq->min_eqd)
  230. eqd = rx_eq->min_eqd;
  231. if (eqd < 10)
  232. eqd = 0;
  233. if (eqd != rx_eq->cur_eqd)
  234. be_cmd_modify_eqd(adapter, rx_eq->q.id, eqd);
  235. rx_eq->cur_eqd = eqd;
  236. }
  237. static struct net_device_stats *be_get_stats(struct net_device *dev)
  238. {
  239. return &dev->stats;
  240. }
  241. static u32 be_calc_rate(u64 bytes, unsigned long ticks)
  242. {
  243. u64 rate = bytes;
  244. do_div(rate, ticks / HZ);
  245. rate <<= 3; /* bytes/sec -> bits/sec */
  246. do_div(rate, 1000000ul); /* MB/Sec */
  247. return rate;
  248. }
  249. static void be_tx_rate_update(struct be_adapter *adapter)
  250. {
  251. struct be_drvr_stats *stats = drvr_stats(adapter);
  252. ulong now = jiffies;
  253. /* Wrapped around? */
  254. if (time_before(now, stats->be_tx_jiffies)) {
  255. stats->be_tx_jiffies = now;
  256. return;
  257. }
  258. /* Update tx rate once in two seconds */
  259. if ((now - stats->be_tx_jiffies) > 2 * HZ) {
  260. stats->be_tx_rate = be_calc_rate(stats->be_tx_bytes
  261. - stats->be_tx_bytes_prev,
  262. now - stats->be_tx_jiffies);
  263. stats->be_tx_jiffies = now;
  264. stats->be_tx_bytes_prev = stats->be_tx_bytes;
  265. }
  266. }
  267. static void be_tx_stats_update(struct be_adapter *adapter,
  268. u32 wrb_cnt, u32 copied, u32 gso_segs, bool stopped)
  269. {
  270. struct be_drvr_stats *stats = drvr_stats(adapter);
  271. stats->be_tx_reqs++;
  272. stats->be_tx_wrbs += wrb_cnt;
  273. stats->be_tx_bytes += copied;
  274. stats->be_tx_pkts += (gso_segs ? gso_segs : 1);
  275. if (stopped)
  276. stats->be_tx_stops++;
  277. }
  278. /* Determine number of WRB entries needed to xmit data in an skb */
  279. static u32 wrb_cnt_for_skb(struct sk_buff *skb, bool *dummy)
  280. {
  281. int cnt = (skb->len > skb->data_len);
  282. cnt += skb_shinfo(skb)->nr_frags;
  283. /* to account for hdr wrb */
  284. cnt++;
  285. if (cnt & 1) {
  286. /* add a dummy to make it an even num */
  287. cnt++;
  288. *dummy = true;
  289. } else
  290. *dummy = false;
  291. BUG_ON(cnt > BE_MAX_TX_FRAG_COUNT);
  292. return cnt;
  293. }
  294. static inline void wrb_fill(struct be_eth_wrb *wrb, u64 addr, int len)
  295. {
  296. wrb->frag_pa_hi = upper_32_bits(addr);
  297. wrb->frag_pa_lo = addr & 0xFFFFFFFF;
  298. wrb->frag_len = len & ETH_WRB_FRAG_LEN_MASK;
  299. }
  300. static void wrb_fill_hdr(struct be_eth_hdr_wrb *hdr, struct sk_buff *skb,
  301. bool vlan, u32 wrb_cnt, u32 len)
  302. {
  303. memset(hdr, 0, sizeof(*hdr));
  304. AMAP_SET_BITS(struct amap_eth_hdr_wrb, crc, hdr, 1);
  305. if (skb_shinfo(skb)->gso_segs > 1 && skb_shinfo(skb)->gso_size) {
  306. AMAP_SET_BITS(struct amap_eth_hdr_wrb, lso, hdr, 1);
  307. AMAP_SET_BITS(struct amap_eth_hdr_wrb, lso_mss,
  308. hdr, skb_shinfo(skb)->gso_size);
  309. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  310. if (is_tcp_pkt(skb))
  311. AMAP_SET_BITS(struct amap_eth_hdr_wrb, tcpcs, hdr, 1);
  312. else if (is_udp_pkt(skb))
  313. AMAP_SET_BITS(struct amap_eth_hdr_wrb, udpcs, hdr, 1);
  314. }
  315. if (vlan && vlan_tx_tag_present(skb)) {
  316. AMAP_SET_BITS(struct amap_eth_hdr_wrb, vlan, hdr, 1);
  317. AMAP_SET_BITS(struct amap_eth_hdr_wrb, vlan_tag,
  318. hdr, vlan_tx_tag_get(skb));
  319. }
  320. AMAP_SET_BITS(struct amap_eth_hdr_wrb, event, hdr, 1);
  321. AMAP_SET_BITS(struct amap_eth_hdr_wrb, complete, hdr, 1);
  322. AMAP_SET_BITS(struct amap_eth_hdr_wrb, num_wrb, hdr, wrb_cnt);
  323. AMAP_SET_BITS(struct amap_eth_hdr_wrb, len, hdr, len);
  324. }
  325. static void unmap_tx_frag(struct pci_dev *pdev, struct be_eth_wrb *wrb,
  326. bool unmap_single)
  327. {
  328. dma_addr_t dma;
  329. be_dws_le_to_cpu(wrb, sizeof(*wrb));
  330. dma = (u64)wrb->frag_pa_hi << 32 | (u64)wrb->frag_pa_lo;
  331. if (dma != 0) {
  332. if (unmap_single)
  333. pci_unmap_single(pdev, dma, wrb->frag_len,
  334. PCI_DMA_TODEVICE);
  335. else
  336. pci_unmap_page(pdev, dma, wrb->frag_len,
  337. PCI_DMA_TODEVICE);
  338. }
  339. }
  340. static int make_tx_wrbs(struct be_adapter *adapter,
  341. struct sk_buff *skb, u32 wrb_cnt, bool dummy_wrb)
  342. {
  343. dma_addr_t busaddr;
  344. int i, copied = 0;
  345. struct pci_dev *pdev = adapter->pdev;
  346. struct sk_buff *first_skb = skb;
  347. struct be_queue_info *txq = &adapter->tx_obj.q;
  348. struct be_eth_wrb *wrb;
  349. struct be_eth_hdr_wrb *hdr;
  350. bool map_single = false;
  351. u16 map_head;
  352. hdr = queue_head_node(txq);
  353. queue_head_inc(txq);
  354. map_head = txq->head;
  355. if (skb->len > skb->data_len) {
  356. int len = skb->len - skb->data_len;
  357. busaddr = pci_map_single(pdev, skb->data, len,
  358. PCI_DMA_TODEVICE);
  359. if (pci_dma_mapping_error(pdev, busaddr))
  360. goto dma_err;
  361. map_single = true;
  362. wrb = queue_head_node(txq);
  363. wrb_fill(wrb, busaddr, len);
  364. be_dws_cpu_to_le(wrb, sizeof(*wrb));
  365. queue_head_inc(txq);
  366. copied += len;
  367. }
  368. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  369. struct skb_frag_struct *frag =
  370. &skb_shinfo(skb)->frags[i];
  371. busaddr = pci_map_page(pdev, frag->page,
  372. frag->page_offset,
  373. frag->size, PCI_DMA_TODEVICE);
  374. if (pci_dma_mapping_error(pdev, busaddr))
  375. goto dma_err;
  376. wrb = queue_head_node(txq);
  377. wrb_fill(wrb, busaddr, frag->size);
  378. be_dws_cpu_to_le(wrb, sizeof(*wrb));
  379. queue_head_inc(txq);
  380. copied += frag->size;
  381. }
  382. if (dummy_wrb) {
  383. wrb = queue_head_node(txq);
  384. wrb_fill(wrb, 0, 0);
  385. be_dws_cpu_to_le(wrb, sizeof(*wrb));
  386. queue_head_inc(txq);
  387. }
  388. wrb_fill_hdr(hdr, first_skb, adapter->vlan_grp ? true : false,
  389. wrb_cnt, copied);
  390. be_dws_cpu_to_le(hdr, sizeof(*hdr));
  391. return copied;
  392. dma_err:
  393. txq->head = map_head;
  394. while (copied) {
  395. wrb = queue_head_node(txq);
  396. unmap_tx_frag(pdev, wrb, map_single);
  397. map_single = false;
  398. copied -= wrb->frag_len;
  399. queue_head_inc(txq);
  400. }
  401. return 0;
  402. }
  403. static netdev_tx_t be_xmit(struct sk_buff *skb,
  404. struct net_device *netdev)
  405. {
  406. struct be_adapter *adapter = netdev_priv(netdev);
  407. struct be_tx_obj *tx_obj = &adapter->tx_obj;
  408. struct be_queue_info *txq = &tx_obj->q;
  409. u32 wrb_cnt = 0, copied = 0;
  410. u32 start = txq->head;
  411. bool dummy_wrb, stopped = false;
  412. wrb_cnt = wrb_cnt_for_skb(skb, &dummy_wrb);
  413. copied = make_tx_wrbs(adapter, skb, wrb_cnt, dummy_wrb);
  414. if (copied) {
  415. /* record the sent skb in the sent_skb table */
  416. BUG_ON(tx_obj->sent_skb_list[start]);
  417. tx_obj->sent_skb_list[start] = skb;
  418. /* Ensure txq has space for the next skb; Else stop the queue
  419. * *BEFORE* ringing the tx doorbell, so that we serialze the
  420. * tx compls of the current transmit which'll wake up the queue
  421. */
  422. atomic_add(wrb_cnt, &txq->used);
  423. if ((BE_MAX_TX_FRAG_COUNT + atomic_read(&txq->used)) >=
  424. txq->len) {
  425. netif_stop_queue(netdev);
  426. stopped = true;
  427. }
  428. be_txq_notify(adapter, txq->id, wrb_cnt);
  429. be_tx_stats_update(adapter, wrb_cnt, copied,
  430. skb_shinfo(skb)->gso_segs, stopped);
  431. } else {
  432. txq->head = start;
  433. dev_kfree_skb_any(skb);
  434. }
  435. return NETDEV_TX_OK;
  436. }
  437. static int be_change_mtu(struct net_device *netdev, int new_mtu)
  438. {
  439. struct be_adapter *adapter = netdev_priv(netdev);
  440. if (new_mtu < BE_MIN_MTU ||
  441. new_mtu > (BE_MAX_JUMBO_FRAME_SIZE -
  442. (ETH_HLEN + ETH_FCS_LEN))) {
  443. dev_info(&adapter->pdev->dev,
  444. "MTU must be between %d and %d bytes\n",
  445. BE_MIN_MTU,
  446. (BE_MAX_JUMBO_FRAME_SIZE - (ETH_HLEN + ETH_FCS_LEN)));
  447. return -EINVAL;
  448. }
  449. dev_info(&adapter->pdev->dev, "MTU changed from %d to %d bytes\n",
  450. netdev->mtu, new_mtu);
  451. netdev->mtu = new_mtu;
  452. return 0;
  453. }
  454. /*
  455. * A max of 64 (BE_NUM_VLANS_SUPPORTED) vlans can be configured in BE.
  456. * If the user configures more, place BE in vlan promiscuous mode.
  457. */
  458. static int be_vid_config(struct be_adapter *adapter)
  459. {
  460. u16 vtag[BE_NUM_VLANS_SUPPORTED];
  461. u16 ntags = 0, i;
  462. int status = 0;
  463. if (adapter->vlans_added <= adapter->max_vlans) {
  464. /* Construct VLAN Table to give to HW */
  465. for (i = 0; i < VLAN_GROUP_ARRAY_LEN; i++) {
  466. if (adapter->vlan_tag[i]) {
  467. vtag[ntags] = cpu_to_le16(i);
  468. ntags++;
  469. }
  470. }
  471. status = be_cmd_vlan_config(adapter, adapter->if_handle,
  472. vtag, ntags, 1, 0);
  473. } else {
  474. status = be_cmd_vlan_config(adapter, adapter->if_handle,
  475. NULL, 0, 1, 1);
  476. }
  477. return status;
  478. }
  479. static void be_vlan_register(struct net_device *netdev, struct vlan_group *grp)
  480. {
  481. struct be_adapter *adapter = netdev_priv(netdev);
  482. struct be_eq_obj *rx_eq = &adapter->rx_eq;
  483. struct be_eq_obj *tx_eq = &adapter->tx_eq;
  484. be_eq_notify(adapter, rx_eq->q.id, false, false, 0);
  485. be_eq_notify(adapter, tx_eq->q.id, false, false, 0);
  486. adapter->vlan_grp = grp;
  487. be_eq_notify(adapter, rx_eq->q.id, true, false, 0);
  488. be_eq_notify(adapter, tx_eq->q.id, true, false, 0);
  489. }
  490. static void be_vlan_add_vid(struct net_device *netdev, u16 vid)
  491. {
  492. struct be_adapter *adapter = netdev_priv(netdev);
  493. adapter->vlan_tag[vid] = 1;
  494. adapter->vlans_added++;
  495. if (adapter->vlans_added <= (adapter->max_vlans + 1))
  496. be_vid_config(adapter);
  497. }
  498. static void be_vlan_rem_vid(struct net_device *netdev, u16 vid)
  499. {
  500. struct be_adapter *adapter = netdev_priv(netdev);
  501. adapter->vlan_tag[vid] = 0;
  502. vlan_group_set_device(adapter->vlan_grp, vid, NULL);
  503. adapter->vlans_added--;
  504. if (adapter->vlans_added <= adapter->max_vlans)
  505. be_vid_config(adapter);
  506. }
  507. static void be_set_multicast_list(struct net_device *netdev)
  508. {
  509. struct be_adapter *adapter = netdev_priv(netdev);
  510. if (netdev->flags & IFF_PROMISC) {
  511. be_cmd_promiscuous_config(adapter, adapter->port_num, 1);
  512. adapter->promiscuous = true;
  513. goto done;
  514. }
  515. /* BE was previously in promiscous mode; disable it */
  516. if (adapter->promiscuous) {
  517. adapter->promiscuous = false;
  518. be_cmd_promiscuous_config(adapter, adapter->port_num, 0);
  519. }
  520. /* Enable multicast promisc if num configured exceeds what we support */
  521. if (netdev->flags & IFF_ALLMULTI ||
  522. netdev_mc_count(netdev) > BE_MAX_MC) {
  523. be_cmd_multicast_set(adapter, adapter->if_handle, NULL,
  524. &adapter->mc_cmd_mem);
  525. goto done;
  526. }
  527. be_cmd_multicast_set(adapter, adapter->if_handle, netdev,
  528. &adapter->mc_cmd_mem);
  529. done:
  530. return;
  531. }
  532. static void be_rx_rate_update(struct be_adapter *adapter)
  533. {
  534. struct be_drvr_stats *stats = drvr_stats(adapter);
  535. ulong now = jiffies;
  536. /* Wrapped around */
  537. if (time_before(now, stats->be_rx_jiffies)) {
  538. stats->be_rx_jiffies = now;
  539. return;
  540. }
  541. /* Update the rate once in two seconds */
  542. if ((now - stats->be_rx_jiffies) < 2 * HZ)
  543. return;
  544. stats->be_rx_rate = be_calc_rate(stats->be_rx_bytes
  545. - stats->be_rx_bytes_prev,
  546. now - stats->be_rx_jiffies);
  547. stats->be_rx_jiffies = now;
  548. stats->be_rx_bytes_prev = stats->be_rx_bytes;
  549. }
  550. static void be_rx_stats_update(struct be_adapter *adapter,
  551. u32 pktsize, u16 numfrags)
  552. {
  553. struct be_drvr_stats *stats = drvr_stats(adapter);
  554. stats->be_rx_compl++;
  555. stats->be_rx_frags += numfrags;
  556. stats->be_rx_bytes += pktsize;
  557. stats->be_rx_pkts++;
  558. }
  559. static inline bool do_pkt_csum(struct be_eth_rx_compl *rxcp, bool cso)
  560. {
  561. u8 l4_cksm, ip_version, ipcksm, tcpf = 0, udpf = 0, ipv6_chk;
  562. l4_cksm = AMAP_GET_BITS(struct amap_eth_rx_compl, l4_cksm, rxcp);
  563. ipcksm = AMAP_GET_BITS(struct amap_eth_rx_compl, ipcksm, rxcp);
  564. ip_version = AMAP_GET_BITS(struct amap_eth_rx_compl, ip_version, rxcp);
  565. if (ip_version) {
  566. tcpf = AMAP_GET_BITS(struct amap_eth_rx_compl, tcpf, rxcp);
  567. udpf = AMAP_GET_BITS(struct amap_eth_rx_compl, udpf, rxcp);
  568. }
  569. ipv6_chk = (ip_version && (tcpf || udpf));
  570. return ((l4_cksm && ipv6_chk && ipcksm) && cso) ? false : true;
  571. }
  572. static struct be_rx_page_info *
  573. get_rx_page_info(struct be_adapter *adapter, u16 frag_idx)
  574. {
  575. struct be_rx_page_info *rx_page_info;
  576. struct be_queue_info *rxq = &adapter->rx_obj.q;
  577. rx_page_info = &adapter->rx_obj.page_info_tbl[frag_idx];
  578. BUG_ON(!rx_page_info->page);
  579. if (rx_page_info->last_page_user) {
  580. pci_unmap_page(adapter->pdev, pci_unmap_addr(rx_page_info, bus),
  581. adapter->big_page_size, PCI_DMA_FROMDEVICE);
  582. rx_page_info->last_page_user = false;
  583. }
  584. atomic_dec(&rxq->used);
  585. return rx_page_info;
  586. }
  587. /* Throwaway the data in the Rx completion */
  588. static void be_rx_compl_discard(struct be_adapter *adapter,
  589. struct be_eth_rx_compl *rxcp)
  590. {
  591. struct be_queue_info *rxq = &adapter->rx_obj.q;
  592. struct be_rx_page_info *page_info;
  593. u16 rxq_idx, i, num_rcvd;
  594. rxq_idx = AMAP_GET_BITS(struct amap_eth_rx_compl, fragndx, rxcp);
  595. num_rcvd = AMAP_GET_BITS(struct amap_eth_rx_compl, numfrags, rxcp);
  596. for (i = 0; i < num_rcvd; i++) {
  597. page_info = get_rx_page_info(adapter, rxq_idx);
  598. put_page(page_info->page);
  599. memset(page_info, 0, sizeof(*page_info));
  600. index_inc(&rxq_idx, rxq->len);
  601. }
  602. }
  603. /*
  604. * skb_fill_rx_data forms a complete skb for an ether frame
  605. * indicated by rxcp.
  606. */
  607. static void skb_fill_rx_data(struct be_adapter *adapter,
  608. struct sk_buff *skb, struct be_eth_rx_compl *rxcp,
  609. u16 num_rcvd)
  610. {
  611. struct be_queue_info *rxq = &adapter->rx_obj.q;
  612. struct be_rx_page_info *page_info;
  613. u16 rxq_idx, i, j;
  614. u32 pktsize, hdr_len, curr_frag_len, size;
  615. u8 *start;
  616. rxq_idx = AMAP_GET_BITS(struct amap_eth_rx_compl, fragndx, rxcp);
  617. pktsize = AMAP_GET_BITS(struct amap_eth_rx_compl, pktsize, rxcp);
  618. page_info = get_rx_page_info(adapter, rxq_idx);
  619. start = page_address(page_info->page) + page_info->page_offset;
  620. prefetch(start);
  621. /* Copy data in the first descriptor of this completion */
  622. curr_frag_len = min(pktsize, rx_frag_size);
  623. /* Copy the header portion into skb_data */
  624. hdr_len = min((u32)BE_HDR_LEN, curr_frag_len);
  625. memcpy(skb->data, start, hdr_len);
  626. skb->len = curr_frag_len;
  627. if (curr_frag_len <= BE_HDR_LEN) { /* tiny packet */
  628. /* Complete packet has now been moved to data */
  629. put_page(page_info->page);
  630. skb->data_len = 0;
  631. skb->tail += curr_frag_len;
  632. } else {
  633. skb_shinfo(skb)->nr_frags = 1;
  634. skb_shinfo(skb)->frags[0].page = page_info->page;
  635. skb_shinfo(skb)->frags[0].page_offset =
  636. page_info->page_offset + hdr_len;
  637. skb_shinfo(skb)->frags[0].size = curr_frag_len - hdr_len;
  638. skb->data_len = curr_frag_len - hdr_len;
  639. skb->tail += hdr_len;
  640. }
  641. page_info->page = NULL;
  642. if (pktsize <= rx_frag_size) {
  643. BUG_ON(num_rcvd != 1);
  644. goto done;
  645. }
  646. /* More frags present for this completion */
  647. size = pktsize;
  648. for (i = 1, j = 0; i < num_rcvd; i++) {
  649. size -= curr_frag_len;
  650. index_inc(&rxq_idx, rxq->len);
  651. page_info = get_rx_page_info(adapter, rxq_idx);
  652. curr_frag_len = min(size, rx_frag_size);
  653. /* Coalesce all frags from the same physical page in one slot */
  654. if (page_info->page_offset == 0) {
  655. /* Fresh page */
  656. j++;
  657. skb_shinfo(skb)->frags[j].page = page_info->page;
  658. skb_shinfo(skb)->frags[j].page_offset =
  659. page_info->page_offset;
  660. skb_shinfo(skb)->frags[j].size = 0;
  661. skb_shinfo(skb)->nr_frags++;
  662. } else {
  663. put_page(page_info->page);
  664. }
  665. skb_shinfo(skb)->frags[j].size += curr_frag_len;
  666. skb->len += curr_frag_len;
  667. skb->data_len += curr_frag_len;
  668. page_info->page = NULL;
  669. }
  670. BUG_ON(j > MAX_SKB_FRAGS);
  671. done:
  672. be_rx_stats_update(adapter, pktsize, num_rcvd);
  673. return;
  674. }
  675. /* Process the RX completion indicated by rxcp when GRO is disabled */
  676. static void be_rx_compl_process(struct be_adapter *adapter,
  677. struct be_eth_rx_compl *rxcp)
  678. {
  679. struct sk_buff *skb;
  680. u32 vlanf, vid;
  681. u16 num_rcvd;
  682. u8 vtm;
  683. num_rcvd = AMAP_GET_BITS(struct amap_eth_rx_compl, numfrags, rxcp);
  684. /* Is it a flush compl that has no data */
  685. if (unlikely(num_rcvd == 0))
  686. return;
  687. skb = netdev_alloc_skb_ip_align(adapter->netdev, BE_HDR_LEN);
  688. if (unlikely(!skb)) {
  689. if (net_ratelimit())
  690. dev_warn(&adapter->pdev->dev, "skb alloc failed\n");
  691. be_rx_compl_discard(adapter, rxcp);
  692. return;
  693. }
  694. skb_fill_rx_data(adapter, skb, rxcp, num_rcvd);
  695. if (do_pkt_csum(rxcp, adapter->rx_csum))
  696. skb->ip_summed = CHECKSUM_NONE;
  697. else
  698. skb->ip_summed = CHECKSUM_UNNECESSARY;
  699. skb->truesize = skb->len + sizeof(struct sk_buff);
  700. skb->protocol = eth_type_trans(skb, adapter->netdev);
  701. skb->dev = adapter->netdev;
  702. vlanf = AMAP_GET_BITS(struct amap_eth_rx_compl, vtp, rxcp);
  703. vtm = AMAP_GET_BITS(struct amap_eth_rx_compl, vtm, rxcp);
  704. /* vlanf could be wrongly set in some cards.
  705. * ignore if vtm is not set */
  706. if ((adapter->cap & 0x400) && !vtm)
  707. vlanf = 0;
  708. if (unlikely(vlanf)) {
  709. if (!adapter->vlan_grp || adapter->vlans_added == 0) {
  710. kfree_skb(skb);
  711. return;
  712. }
  713. vid = AMAP_GET_BITS(struct amap_eth_rx_compl, vlan_tag, rxcp);
  714. vid = be16_to_cpu(vid);
  715. vlan_hwaccel_receive_skb(skb, adapter->vlan_grp, vid);
  716. } else {
  717. netif_receive_skb(skb);
  718. }
  719. return;
  720. }
  721. /* Process the RX completion indicated by rxcp when GRO is enabled */
  722. static void be_rx_compl_process_gro(struct be_adapter *adapter,
  723. struct be_eth_rx_compl *rxcp)
  724. {
  725. struct be_rx_page_info *page_info;
  726. struct sk_buff *skb = NULL;
  727. struct be_queue_info *rxq = &adapter->rx_obj.q;
  728. struct be_eq_obj *eq_obj = &adapter->rx_eq;
  729. u32 num_rcvd, pkt_size, remaining, vlanf, curr_frag_len;
  730. u16 i, rxq_idx = 0, vid, j;
  731. u8 vtm;
  732. num_rcvd = AMAP_GET_BITS(struct amap_eth_rx_compl, numfrags, rxcp);
  733. /* Is it a flush compl that has no data */
  734. if (unlikely(num_rcvd == 0))
  735. return;
  736. pkt_size = AMAP_GET_BITS(struct amap_eth_rx_compl, pktsize, rxcp);
  737. vlanf = AMAP_GET_BITS(struct amap_eth_rx_compl, vtp, rxcp);
  738. rxq_idx = AMAP_GET_BITS(struct amap_eth_rx_compl, fragndx, rxcp);
  739. vtm = AMAP_GET_BITS(struct amap_eth_rx_compl, vtm, rxcp);
  740. /* vlanf could be wrongly set in some cards.
  741. * ignore if vtm is not set */
  742. if ((adapter->cap & 0x400) && !vtm)
  743. vlanf = 0;
  744. skb = napi_get_frags(&eq_obj->napi);
  745. if (!skb) {
  746. be_rx_compl_discard(adapter, rxcp);
  747. return;
  748. }
  749. remaining = pkt_size;
  750. for (i = 0, j = -1; i < num_rcvd; i++) {
  751. page_info = get_rx_page_info(adapter, rxq_idx);
  752. curr_frag_len = min(remaining, rx_frag_size);
  753. /* Coalesce all frags from the same physical page in one slot */
  754. if (i == 0 || page_info->page_offset == 0) {
  755. /* First frag or Fresh page */
  756. j++;
  757. skb_shinfo(skb)->frags[j].page = page_info->page;
  758. skb_shinfo(skb)->frags[j].page_offset =
  759. page_info->page_offset;
  760. skb_shinfo(skb)->frags[j].size = 0;
  761. } else {
  762. put_page(page_info->page);
  763. }
  764. skb_shinfo(skb)->frags[j].size += curr_frag_len;
  765. remaining -= curr_frag_len;
  766. index_inc(&rxq_idx, rxq->len);
  767. memset(page_info, 0, sizeof(*page_info));
  768. }
  769. BUG_ON(j > MAX_SKB_FRAGS);
  770. skb_shinfo(skb)->nr_frags = j + 1;
  771. skb->len = pkt_size;
  772. skb->data_len = pkt_size;
  773. skb->truesize += pkt_size;
  774. skb->ip_summed = CHECKSUM_UNNECESSARY;
  775. if (likely(!vlanf)) {
  776. napi_gro_frags(&eq_obj->napi);
  777. } else {
  778. vid = AMAP_GET_BITS(struct amap_eth_rx_compl, vlan_tag, rxcp);
  779. vid = be16_to_cpu(vid);
  780. if (!adapter->vlan_grp || adapter->vlans_added == 0)
  781. return;
  782. vlan_gro_frags(&eq_obj->napi, adapter->vlan_grp, vid);
  783. }
  784. be_rx_stats_update(adapter, pkt_size, num_rcvd);
  785. return;
  786. }
  787. static struct be_eth_rx_compl *be_rx_compl_get(struct be_adapter *adapter)
  788. {
  789. struct be_eth_rx_compl *rxcp = queue_tail_node(&adapter->rx_obj.cq);
  790. if (rxcp->dw[offsetof(struct amap_eth_rx_compl, valid) / 32] == 0)
  791. return NULL;
  792. be_dws_le_to_cpu(rxcp, sizeof(*rxcp));
  793. queue_tail_inc(&adapter->rx_obj.cq);
  794. return rxcp;
  795. }
  796. /* To reset the valid bit, we need to reset the whole word as
  797. * when walking the queue the valid entries are little-endian
  798. * and invalid entries are host endian
  799. */
  800. static inline void be_rx_compl_reset(struct be_eth_rx_compl *rxcp)
  801. {
  802. rxcp->dw[offsetof(struct amap_eth_rx_compl, valid) / 32] = 0;
  803. }
  804. static inline struct page *be_alloc_pages(u32 size)
  805. {
  806. gfp_t alloc_flags = GFP_ATOMIC;
  807. u32 order = get_order(size);
  808. if (order > 0)
  809. alloc_flags |= __GFP_COMP;
  810. return alloc_pages(alloc_flags, order);
  811. }
  812. /*
  813. * Allocate a page, split it to fragments of size rx_frag_size and post as
  814. * receive buffers to BE
  815. */
  816. static void be_post_rx_frags(struct be_adapter *adapter)
  817. {
  818. struct be_rx_page_info *page_info_tbl = adapter->rx_obj.page_info_tbl;
  819. struct be_rx_page_info *page_info = NULL, *prev_page_info = NULL;
  820. struct be_queue_info *rxq = &adapter->rx_obj.q;
  821. struct page *pagep = NULL;
  822. struct be_eth_rx_d *rxd;
  823. u64 page_dmaaddr = 0, frag_dmaaddr;
  824. u32 posted, page_offset = 0;
  825. page_info = &page_info_tbl[rxq->head];
  826. for (posted = 0; posted < MAX_RX_POST && !page_info->page; posted++) {
  827. if (!pagep) {
  828. pagep = be_alloc_pages(adapter->big_page_size);
  829. if (unlikely(!pagep)) {
  830. drvr_stats(adapter)->be_ethrx_post_fail++;
  831. break;
  832. }
  833. page_dmaaddr = pci_map_page(adapter->pdev, pagep, 0,
  834. adapter->big_page_size,
  835. PCI_DMA_FROMDEVICE);
  836. page_info->page_offset = 0;
  837. } else {
  838. get_page(pagep);
  839. page_info->page_offset = page_offset + rx_frag_size;
  840. }
  841. page_offset = page_info->page_offset;
  842. page_info->page = pagep;
  843. pci_unmap_addr_set(page_info, bus, page_dmaaddr);
  844. frag_dmaaddr = page_dmaaddr + page_info->page_offset;
  845. rxd = queue_head_node(rxq);
  846. rxd->fragpa_lo = cpu_to_le32(frag_dmaaddr & 0xFFFFFFFF);
  847. rxd->fragpa_hi = cpu_to_le32(upper_32_bits(frag_dmaaddr));
  848. /* Any space left in the current big page for another frag? */
  849. if ((page_offset + rx_frag_size + rx_frag_size) >
  850. adapter->big_page_size) {
  851. pagep = NULL;
  852. page_info->last_page_user = true;
  853. }
  854. prev_page_info = page_info;
  855. queue_head_inc(rxq);
  856. page_info = &page_info_tbl[rxq->head];
  857. }
  858. if (pagep)
  859. prev_page_info->last_page_user = true;
  860. if (posted) {
  861. atomic_add(posted, &rxq->used);
  862. be_rxq_notify(adapter, rxq->id, posted);
  863. } else if (atomic_read(&rxq->used) == 0) {
  864. /* Let be_worker replenish when memory is available */
  865. adapter->rx_post_starved = true;
  866. }
  867. return;
  868. }
  869. static struct be_eth_tx_compl *be_tx_compl_get(struct be_queue_info *tx_cq)
  870. {
  871. struct be_eth_tx_compl *txcp = queue_tail_node(tx_cq);
  872. if (txcp->dw[offsetof(struct amap_eth_tx_compl, valid) / 32] == 0)
  873. return NULL;
  874. be_dws_le_to_cpu(txcp, sizeof(*txcp));
  875. txcp->dw[offsetof(struct amap_eth_tx_compl, valid) / 32] = 0;
  876. queue_tail_inc(tx_cq);
  877. return txcp;
  878. }
  879. static void be_tx_compl_process(struct be_adapter *adapter, u16 last_index)
  880. {
  881. struct be_queue_info *txq = &adapter->tx_obj.q;
  882. struct be_eth_wrb *wrb;
  883. struct sk_buff **sent_skbs = adapter->tx_obj.sent_skb_list;
  884. struct sk_buff *sent_skb;
  885. u64 busaddr;
  886. u16 cur_index, num_wrbs = 0;
  887. cur_index = txq->tail;
  888. sent_skb = sent_skbs[cur_index];
  889. BUG_ON(!sent_skb);
  890. sent_skbs[cur_index] = NULL;
  891. wrb = queue_tail_node(txq);
  892. be_dws_le_to_cpu(wrb, sizeof(*wrb));
  893. busaddr = ((u64)wrb->frag_pa_hi << 32) | (u64)wrb->frag_pa_lo;
  894. if (busaddr != 0) {
  895. pci_unmap_single(adapter->pdev, busaddr,
  896. wrb->frag_len, PCI_DMA_TODEVICE);
  897. }
  898. num_wrbs++;
  899. queue_tail_inc(txq);
  900. while (cur_index != last_index) {
  901. cur_index = txq->tail;
  902. wrb = queue_tail_node(txq);
  903. be_dws_le_to_cpu(wrb, sizeof(*wrb));
  904. busaddr = ((u64)wrb->frag_pa_hi << 32) | (u64)wrb->frag_pa_lo;
  905. if (busaddr != 0) {
  906. pci_unmap_page(adapter->pdev, busaddr,
  907. wrb->frag_len, PCI_DMA_TODEVICE);
  908. }
  909. num_wrbs++;
  910. queue_tail_inc(txq);
  911. }
  912. atomic_sub(num_wrbs, &txq->used);
  913. kfree_skb(sent_skb);
  914. }
  915. static inline struct be_eq_entry *event_get(struct be_eq_obj *eq_obj)
  916. {
  917. struct be_eq_entry *eqe = queue_tail_node(&eq_obj->q);
  918. if (!eqe->evt)
  919. return NULL;
  920. eqe->evt = le32_to_cpu(eqe->evt);
  921. queue_tail_inc(&eq_obj->q);
  922. return eqe;
  923. }
  924. static int event_handle(struct be_adapter *adapter,
  925. struct be_eq_obj *eq_obj)
  926. {
  927. struct be_eq_entry *eqe;
  928. u16 num = 0;
  929. while ((eqe = event_get(eq_obj)) != NULL) {
  930. eqe->evt = 0;
  931. num++;
  932. }
  933. /* Deal with any spurious interrupts that come
  934. * without events
  935. */
  936. be_eq_notify(adapter, eq_obj->q.id, true, true, num);
  937. if (num)
  938. napi_schedule(&eq_obj->napi);
  939. return num;
  940. }
  941. /* Just read and notify events without processing them.
  942. * Used at the time of destroying event queues */
  943. static void be_eq_clean(struct be_adapter *adapter,
  944. struct be_eq_obj *eq_obj)
  945. {
  946. struct be_eq_entry *eqe;
  947. u16 num = 0;
  948. while ((eqe = event_get(eq_obj)) != NULL) {
  949. eqe->evt = 0;
  950. num++;
  951. }
  952. if (num)
  953. be_eq_notify(adapter, eq_obj->q.id, false, true, num);
  954. }
  955. static void be_rx_q_clean(struct be_adapter *adapter)
  956. {
  957. struct be_rx_page_info *page_info;
  958. struct be_queue_info *rxq = &adapter->rx_obj.q;
  959. struct be_queue_info *rx_cq = &adapter->rx_obj.cq;
  960. struct be_eth_rx_compl *rxcp;
  961. u16 tail;
  962. /* First cleanup pending rx completions */
  963. while ((rxcp = be_rx_compl_get(adapter)) != NULL) {
  964. be_rx_compl_discard(adapter, rxcp);
  965. be_rx_compl_reset(rxcp);
  966. be_cq_notify(adapter, rx_cq->id, true, 1);
  967. }
  968. /* Then free posted rx buffer that were not used */
  969. tail = (rxq->head + rxq->len - atomic_read(&rxq->used)) % rxq->len;
  970. for (; atomic_read(&rxq->used) > 0; index_inc(&tail, rxq->len)) {
  971. page_info = get_rx_page_info(adapter, tail);
  972. put_page(page_info->page);
  973. memset(page_info, 0, sizeof(*page_info));
  974. }
  975. BUG_ON(atomic_read(&rxq->used));
  976. }
  977. static void be_tx_compl_clean(struct be_adapter *adapter)
  978. {
  979. struct be_queue_info *tx_cq = &adapter->tx_obj.cq;
  980. struct be_queue_info *txq = &adapter->tx_obj.q;
  981. struct be_eth_tx_compl *txcp;
  982. u16 end_idx, cmpl = 0, timeo = 0;
  983. struct sk_buff **sent_skbs = adapter->tx_obj.sent_skb_list;
  984. struct sk_buff *sent_skb;
  985. bool dummy_wrb;
  986. /* Wait for a max of 200ms for all the tx-completions to arrive. */
  987. do {
  988. while ((txcp = be_tx_compl_get(tx_cq))) {
  989. end_idx = AMAP_GET_BITS(struct amap_eth_tx_compl,
  990. wrb_index, txcp);
  991. be_tx_compl_process(adapter, end_idx);
  992. cmpl++;
  993. }
  994. if (cmpl) {
  995. be_cq_notify(adapter, tx_cq->id, false, cmpl);
  996. cmpl = 0;
  997. }
  998. if (atomic_read(&txq->used) == 0 || ++timeo > 200)
  999. break;
  1000. mdelay(1);
  1001. } while (true);
  1002. if (atomic_read(&txq->used))
  1003. dev_err(&adapter->pdev->dev, "%d pending tx-completions\n",
  1004. atomic_read(&txq->used));
  1005. /* free posted tx for which compls will never arrive */
  1006. while (atomic_read(&txq->used)) {
  1007. sent_skb = sent_skbs[txq->tail];
  1008. end_idx = txq->tail;
  1009. index_adv(&end_idx,
  1010. wrb_cnt_for_skb(sent_skb, &dummy_wrb) - 1, txq->len);
  1011. be_tx_compl_process(adapter, end_idx);
  1012. }
  1013. }
  1014. static void be_mcc_queues_destroy(struct be_adapter *adapter)
  1015. {
  1016. struct be_queue_info *q;
  1017. q = &adapter->mcc_obj.q;
  1018. if (q->created)
  1019. be_cmd_q_destroy(adapter, q, QTYPE_MCCQ);
  1020. be_queue_free(adapter, q);
  1021. q = &adapter->mcc_obj.cq;
  1022. if (q->created)
  1023. be_cmd_q_destroy(adapter, q, QTYPE_CQ);
  1024. be_queue_free(adapter, q);
  1025. }
  1026. /* Must be called only after TX qs are created as MCC shares TX EQ */
  1027. static int be_mcc_queues_create(struct be_adapter *adapter)
  1028. {
  1029. struct be_queue_info *q, *cq;
  1030. /* Alloc MCC compl queue */
  1031. cq = &adapter->mcc_obj.cq;
  1032. if (be_queue_alloc(adapter, cq, MCC_CQ_LEN,
  1033. sizeof(struct be_mcc_compl)))
  1034. goto err;
  1035. /* Ask BE to create MCC compl queue; share TX's eq */
  1036. if (be_cmd_cq_create(adapter, cq, &adapter->tx_eq.q, false, true, 0))
  1037. goto mcc_cq_free;
  1038. /* Alloc MCC queue */
  1039. q = &adapter->mcc_obj.q;
  1040. if (be_queue_alloc(adapter, q, MCC_Q_LEN, sizeof(struct be_mcc_wrb)))
  1041. goto mcc_cq_destroy;
  1042. /* Ask BE to create MCC queue */
  1043. if (be_cmd_mccq_create(adapter, q, cq))
  1044. goto mcc_q_free;
  1045. return 0;
  1046. mcc_q_free:
  1047. be_queue_free(adapter, q);
  1048. mcc_cq_destroy:
  1049. be_cmd_q_destroy(adapter, cq, QTYPE_CQ);
  1050. mcc_cq_free:
  1051. be_queue_free(adapter, cq);
  1052. err:
  1053. return -1;
  1054. }
  1055. static void be_tx_queues_destroy(struct be_adapter *adapter)
  1056. {
  1057. struct be_queue_info *q;
  1058. q = &adapter->tx_obj.q;
  1059. if (q->created)
  1060. be_cmd_q_destroy(adapter, q, QTYPE_TXQ);
  1061. be_queue_free(adapter, q);
  1062. q = &adapter->tx_obj.cq;
  1063. if (q->created)
  1064. be_cmd_q_destroy(adapter, q, QTYPE_CQ);
  1065. be_queue_free(adapter, q);
  1066. /* Clear any residual events */
  1067. be_eq_clean(adapter, &adapter->tx_eq);
  1068. q = &adapter->tx_eq.q;
  1069. if (q->created)
  1070. be_cmd_q_destroy(adapter, q, QTYPE_EQ);
  1071. be_queue_free(adapter, q);
  1072. }
  1073. static int be_tx_queues_create(struct be_adapter *adapter)
  1074. {
  1075. struct be_queue_info *eq, *q, *cq;
  1076. adapter->tx_eq.max_eqd = 0;
  1077. adapter->tx_eq.min_eqd = 0;
  1078. adapter->tx_eq.cur_eqd = 96;
  1079. adapter->tx_eq.enable_aic = false;
  1080. /* Alloc Tx Event queue */
  1081. eq = &adapter->tx_eq.q;
  1082. if (be_queue_alloc(adapter, eq, EVNT_Q_LEN, sizeof(struct be_eq_entry)))
  1083. return -1;
  1084. /* Ask BE to create Tx Event queue */
  1085. if (be_cmd_eq_create(adapter, eq, adapter->tx_eq.cur_eqd))
  1086. goto tx_eq_free;
  1087. /* Alloc TX eth compl queue */
  1088. cq = &adapter->tx_obj.cq;
  1089. if (be_queue_alloc(adapter, cq, TX_CQ_LEN,
  1090. sizeof(struct be_eth_tx_compl)))
  1091. goto tx_eq_destroy;
  1092. /* Ask BE to create Tx eth compl queue */
  1093. if (be_cmd_cq_create(adapter, cq, eq, false, false, 3))
  1094. goto tx_cq_free;
  1095. /* Alloc TX eth queue */
  1096. q = &adapter->tx_obj.q;
  1097. if (be_queue_alloc(adapter, q, TX_Q_LEN, sizeof(struct be_eth_wrb)))
  1098. goto tx_cq_destroy;
  1099. /* Ask BE to create Tx eth queue */
  1100. if (be_cmd_txq_create(adapter, q, cq))
  1101. goto tx_q_free;
  1102. return 0;
  1103. tx_q_free:
  1104. be_queue_free(adapter, q);
  1105. tx_cq_destroy:
  1106. be_cmd_q_destroy(adapter, cq, QTYPE_CQ);
  1107. tx_cq_free:
  1108. be_queue_free(adapter, cq);
  1109. tx_eq_destroy:
  1110. be_cmd_q_destroy(adapter, eq, QTYPE_EQ);
  1111. tx_eq_free:
  1112. be_queue_free(adapter, eq);
  1113. return -1;
  1114. }
  1115. static void be_rx_queues_destroy(struct be_adapter *adapter)
  1116. {
  1117. struct be_queue_info *q;
  1118. q = &adapter->rx_obj.q;
  1119. if (q->created) {
  1120. be_cmd_q_destroy(adapter, q, QTYPE_RXQ);
  1121. /* After the rxq is invalidated, wait for a grace time
  1122. * of 1ms for all dma to end and the flush compl to arrive
  1123. */
  1124. mdelay(1);
  1125. be_rx_q_clean(adapter);
  1126. }
  1127. be_queue_free(adapter, q);
  1128. q = &adapter->rx_obj.cq;
  1129. if (q->created)
  1130. be_cmd_q_destroy(adapter, q, QTYPE_CQ);
  1131. be_queue_free(adapter, q);
  1132. /* Clear any residual events */
  1133. be_eq_clean(adapter, &adapter->rx_eq);
  1134. q = &adapter->rx_eq.q;
  1135. if (q->created)
  1136. be_cmd_q_destroy(adapter, q, QTYPE_EQ);
  1137. be_queue_free(adapter, q);
  1138. }
  1139. static int be_rx_queues_create(struct be_adapter *adapter)
  1140. {
  1141. struct be_queue_info *eq, *q, *cq;
  1142. int rc;
  1143. adapter->big_page_size = (1 << get_order(rx_frag_size)) * PAGE_SIZE;
  1144. adapter->rx_eq.max_eqd = BE_MAX_EQD;
  1145. adapter->rx_eq.min_eqd = 0;
  1146. adapter->rx_eq.cur_eqd = 0;
  1147. adapter->rx_eq.enable_aic = true;
  1148. /* Alloc Rx Event queue */
  1149. eq = &adapter->rx_eq.q;
  1150. rc = be_queue_alloc(adapter, eq, EVNT_Q_LEN,
  1151. sizeof(struct be_eq_entry));
  1152. if (rc)
  1153. return rc;
  1154. /* Ask BE to create Rx Event queue */
  1155. rc = be_cmd_eq_create(adapter, eq, adapter->rx_eq.cur_eqd);
  1156. if (rc)
  1157. goto rx_eq_free;
  1158. /* Alloc RX eth compl queue */
  1159. cq = &adapter->rx_obj.cq;
  1160. rc = be_queue_alloc(adapter, cq, RX_CQ_LEN,
  1161. sizeof(struct be_eth_rx_compl));
  1162. if (rc)
  1163. goto rx_eq_destroy;
  1164. /* Ask BE to create Rx eth compl queue */
  1165. rc = be_cmd_cq_create(adapter, cq, eq, false, false, 3);
  1166. if (rc)
  1167. goto rx_cq_free;
  1168. /* Alloc RX eth queue */
  1169. q = &adapter->rx_obj.q;
  1170. rc = be_queue_alloc(adapter, q, RX_Q_LEN, sizeof(struct be_eth_rx_d));
  1171. if (rc)
  1172. goto rx_cq_destroy;
  1173. /* Ask BE to create Rx eth queue */
  1174. rc = be_cmd_rxq_create(adapter, q, cq->id, rx_frag_size,
  1175. BE_MAX_JUMBO_FRAME_SIZE, adapter->if_handle, false);
  1176. if (rc)
  1177. goto rx_q_free;
  1178. return 0;
  1179. rx_q_free:
  1180. be_queue_free(adapter, q);
  1181. rx_cq_destroy:
  1182. be_cmd_q_destroy(adapter, cq, QTYPE_CQ);
  1183. rx_cq_free:
  1184. be_queue_free(adapter, cq);
  1185. rx_eq_destroy:
  1186. be_cmd_q_destroy(adapter, eq, QTYPE_EQ);
  1187. rx_eq_free:
  1188. be_queue_free(adapter, eq);
  1189. return rc;
  1190. }
  1191. /* There are 8 evt ids per func. Retruns the evt id's bit number */
  1192. static inline int be_evt_bit_get(struct be_adapter *adapter, u32 eq_id)
  1193. {
  1194. return eq_id % 8;
  1195. }
  1196. static irqreturn_t be_intx(int irq, void *dev)
  1197. {
  1198. struct be_adapter *adapter = dev;
  1199. int isr;
  1200. isr = ioread32(adapter->csr + CEV_ISR0_OFFSET +
  1201. (adapter->tx_eq.q.id/ 8) * CEV_ISR_SIZE);
  1202. if (!isr)
  1203. return IRQ_NONE;
  1204. event_handle(adapter, &adapter->tx_eq);
  1205. event_handle(adapter, &adapter->rx_eq);
  1206. return IRQ_HANDLED;
  1207. }
  1208. static irqreturn_t be_msix_rx(int irq, void *dev)
  1209. {
  1210. struct be_adapter *adapter = dev;
  1211. event_handle(adapter, &adapter->rx_eq);
  1212. return IRQ_HANDLED;
  1213. }
  1214. static irqreturn_t be_msix_tx_mcc(int irq, void *dev)
  1215. {
  1216. struct be_adapter *adapter = dev;
  1217. event_handle(adapter, &adapter->tx_eq);
  1218. return IRQ_HANDLED;
  1219. }
  1220. static inline bool do_gro(struct be_adapter *adapter,
  1221. struct be_eth_rx_compl *rxcp)
  1222. {
  1223. int err = AMAP_GET_BITS(struct amap_eth_rx_compl, err, rxcp);
  1224. int tcp_frame = AMAP_GET_BITS(struct amap_eth_rx_compl, tcpf, rxcp);
  1225. if (err)
  1226. drvr_stats(adapter)->be_rxcp_err++;
  1227. return (tcp_frame && !err) ? true : false;
  1228. }
  1229. int be_poll_rx(struct napi_struct *napi, int budget)
  1230. {
  1231. struct be_eq_obj *rx_eq = container_of(napi, struct be_eq_obj, napi);
  1232. struct be_adapter *adapter =
  1233. container_of(rx_eq, struct be_adapter, rx_eq);
  1234. struct be_queue_info *rx_cq = &adapter->rx_obj.cq;
  1235. struct be_eth_rx_compl *rxcp;
  1236. u32 work_done;
  1237. adapter->stats.drvr_stats.be_rx_polls++;
  1238. for (work_done = 0; work_done < budget; work_done++) {
  1239. rxcp = be_rx_compl_get(adapter);
  1240. if (!rxcp)
  1241. break;
  1242. if (do_gro(adapter, rxcp))
  1243. be_rx_compl_process_gro(adapter, rxcp);
  1244. else
  1245. be_rx_compl_process(adapter, rxcp);
  1246. be_rx_compl_reset(rxcp);
  1247. }
  1248. /* Refill the queue */
  1249. if (atomic_read(&adapter->rx_obj.q.used) < RX_FRAGS_REFILL_WM)
  1250. be_post_rx_frags(adapter);
  1251. /* All consumed */
  1252. if (work_done < budget) {
  1253. napi_complete(napi);
  1254. be_cq_notify(adapter, rx_cq->id, true, work_done);
  1255. } else {
  1256. /* More to be consumed; continue with interrupts disabled */
  1257. be_cq_notify(adapter, rx_cq->id, false, work_done);
  1258. }
  1259. return work_done;
  1260. }
  1261. /* As TX and MCC share the same EQ check for both TX and MCC completions.
  1262. * For TX/MCC we don't honour budget; consume everything
  1263. */
  1264. static int be_poll_tx_mcc(struct napi_struct *napi, int budget)
  1265. {
  1266. struct be_eq_obj *tx_eq = container_of(napi, struct be_eq_obj, napi);
  1267. struct be_adapter *adapter =
  1268. container_of(tx_eq, struct be_adapter, tx_eq);
  1269. struct be_queue_info *txq = &adapter->tx_obj.q;
  1270. struct be_queue_info *tx_cq = &adapter->tx_obj.cq;
  1271. struct be_eth_tx_compl *txcp;
  1272. int tx_compl = 0, mcc_compl, status = 0;
  1273. u16 end_idx;
  1274. while ((txcp = be_tx_compl_get(tx_cq))) {
  1275. end_idx = AMAP_GET_BITS(struct amap_eth_tx_compl,
  1276. wrb_index, txcp);
  1277. be_tx_compl_process(adapter, end_idx);
  1278. tx_compl++;
  1279. }
  1280. mcc_compl = be_process_mcc(adapter, &status);
  1281. napi_complete(napi);
  1282. if (mcc_compl) {
  1283. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  1284. be_cq_notify(adapter, mcc_obj->cq.id, true, mcc_compl);
  1285. }
  1286. if (tx_compl) {
  1287. be_cq_notify(adapter, adapter->tx_obj.cq.id, true, tx_compl);
  1288. /* As Tx wrbs have been freed up, wake up netdev queue if
  1289. * it was stopped due to lack of tx wrbs.
  1290. */
  1291. if (netif_queue_stopped(adapter->netdev) &&
  1292. atomic_read(&txq->used) < txq->len / 2) {
  1293. netif_wake_queue(adapter->netdev);
  1294. }
  1295. drvr_stats(adapter)->be_tx_events++;
  1296. drvr_stats(adapter)->be_tx_compl += tx_compl;
  1297. }
  1298. return 1;
  1299. }
  1300. static void be_worker(struct work_struct *work)
  1301. {
  1302. struct be_adapter *adapter =
  1303. container_of(work, struct be_adapter, work.work);
  1304. be_cmd_get_stats(adapter, &adapter->stats.cmd);
  1305. /* Set EQ delay */
  1306. be_rx_eqd_update(adapter);
  1307. be_tx_rate_update(adapter);
  1308. be_rx_rate_update(adapter);
  1309. if (adapter->rx_post_starved) {
  1310. adapter->rx_post_starved = false;
  1311. be_post_rx_frags(adapter);
  1312. }
  1313. schedule_delayed_work(&adapter->work, msecs_to_jiffies(1000));
  1314. }
  1315. static void be_msix_disable(struct be_adapter *adapter)
  1316. {
  1317. if (adapter->msix_enabled) {
  1318. pci_disable_msix(adapter->pdev);
  1319. adapter->msix_enabled = false;
  1320. }
  1321. }
  1322. static void be_msix_enable(struct be_adapter *adapter)
  1323. {
  1324. int i, status;
  1325. for (i = 0; i < BE_NUM_MSIX_VECTORS; i++)
  1326. adapter->msix_entries[i].entry = i;
  1327. status = pci_enable_msix(adapter->pdev, adapter->msix_entries,
  1328. BE_NUM_MSIX_VECTORS);
  1329. if (status == 0)
  1330. adapter->msix_enabled = true;
  1331. return;
  1332. }
  1333. static inline int be_msix_vec_get(struct be_adapter *adapter, u32 eq_id)
  1334. {
  1335. return adapter->msix_entries[
  1336. be_evt_bit_get(adapter, eq_id)].vector;
  1337. }
  1338. static int be_request_irq(struct be_adapter *adapter,
  1339. struct be_eq_obj *eq_obj,
  1340. void *handler, char *desc)
  1341. {
  1342. struct net_device *netdev = adapter->netdev;
  1343. int vec;
  1344. sprintf(eq_obj->desc, "%s-%s", netdev->name, desc);
  1345. vec = be_msix_vec_get(adapter, eq_obj->q.id);
  1346. return request_irq(vec, handler, 0, eq_obj->desc, adapter);
  1347. }
  1348. static void be_free_irq(struct be_adapter *adapter, struct be_eq_obj *eq_obj)
  1349. {
  1350. int vec = be_msix_vec_get(adapter, eq_obj->q.id);
  1351. free_irq(vec, adapter);
  1352. }
  1353. static int be_msix_register(struct be_adapter *adapter)
  1354. {
  1355. int status;
  1356. status = be_request_irq(adapter, &adapter->tx_eq, be_msix_tx_mcc, "tx");
  1357. if (status)
  1358. goto err;
  1359. status = be_request_irq(adapter, &adapter->rx_eq, be_msix_rx, "rx");
  1360. if (status)
  1361. goto free_tx_irq;
  1362. return 0;
  1363. free_tx_irq:
  1364. be_free_irq(adapter, &adapter->tx_eq);
  1365. err:
  1366. dev_warn(&adapter->pdev->dev,
  1367. "MSIX Request IRQ failed - err %d\n", status);
  1368. pci_disable_msix(adapter->pdev);
  1369. adapter->msix_enabled = false;
  1370. return status;
  1371. }
  1372. static int be_irq_register(struct be_adapter *adapter)
  1373. {
  1374. struct net_device *netdev = adapter->netdev;
  1375. int status;
  1376. if (adapter->msix_enabled) {
  1377. status = be_msix_register(adapter);
  1378. if (status == 0)
  1379. goto done;
  1380. }
  1381. /* INTx */
  1382. netdev->irq = adapter->pdev->irq;
  1383. status = request_irq(netdev->irq, be_intx, IRQF_SHARED, netdev->name,
  1384. adapter);
  1385. if (status) {
  1386. dev_err(&adapter->pdev->dev,
  1387. "INTx request IRQ failed - err %d\n", status);
  1388. return status;
  1389. }
  1390. done:
  1391. adapter->isr_registered = true;
  1392. return 0;
  1393. }
  1394. static void be_irq_unregister(struct be_adapter *adapter)
  1395. {
  1396. struct net_device *netdev = adapter->netdev;
  1397. if (!adapter->isr_registered)
  1398. return;
  1399. /* INTx */
  1400. if (!adapter->msix_enabled) {
  1401. free_irq(netdev->irq, adapter);
  1402. goto done;
  1403. }
  1404. /* MSIx */
  1405. be_free_irq(adapter, &adapter->tx_eq);
  1406. be_free_irq(adapter, &adapter->rx_eq);
  1407. done:
  1408. adapter->isr_registered = false;
  1409. return;
  1410. }
  1411. static int be_open(struct net_device *netdev)
  1412. {
  1413. struct be_adapter *adapter = netdev_priv(netdev);
  1414. struct be_eq_obj *rx_eq = &adapter->rx_eq;
  1415. struct be_eq_obj *tx_eq = &adapter->tx_eq;
  1416. bool link_up;
  1417. int status;
  1418. u8 mac_speed;
  1419. u16 link_speed;
  1420. /* First time posting */
  1421. be_post_rx_frags(adapter);
  1422. napi_enable(&rx_eq->napi);
  1423. napi_enable(&tx_eq->napi);
  1424. be_irq_register(adapter);
  1425. be_intr_set(adapter, true);
  1426. /* The evt queues are created in unarmed state; arm them */
  1427. be_eq_notify(adapter, rx_eq->q.id, true, false, 0);
  1428. be_eq_notify(adapter, tx_eq->q.id, true, false, 0);
  1429. /* Rx compl queue may be in unarmed state; rearm it */
  1430. be_cq_notify(adapter, adapter->rx_obj.cq.id, true, 0);
  1431. /* Now that interrupts are on we can process async mcc */
  1432. be_async_mcc_enable(adapter);
  1433. status = be_cmd_link_status_query(adapter, &link_up, &mac_speed,
  1434. &link_speed);
  1435. if (status)
  1436. goto ret_sts;
  1437. be_link_status_update(adapter, link_up);
  1438. status = be_vid_config(adapter);
  1439. if (status)
  1440. goto ret_sts;
  1441. status = be_cmd_set_flow_control(adapter,
  1442. adapter->tx_fc, adapter->rx_fc);
  1443. if (status)
  1444. goto ret_sts;
  1445. schedule_delayed_work(&adapter->work, msecs_to_jiffies(100));
  1446. ret_sts:
  1447. return status;
  1448. }
  1449. static int be_setup_wol(struct be_adapter *adapter, bool enable)
  1450. {
  1451. struct be_dma_mem cmd;
  1452. int status = 0;
  1453. u8 mac[ETH_ALEN];
  1454. memset(mac, 0, ETH_ALEN);
  1455. cmd.size = sizeof(struct be_cmd_req_acpi_wol_magic_config);
  1456. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  1457. if (cmd.va == NULL)
  1458. return -1;
  1459. memset(cmd.va, 0, cmd.size);
  1460. if (enable) {
  1461. status = pci_write_config_dword(adapter->pdev,
  1462. PCICFG_PM_CONTROL_OFFSET, PCICFG_PM_CONTROL_MASK);
  1463. if (status) {
  1464. dev_err(&adapter->pdev->dev,
  1465. "Could not enable Wake-on-lan \n");
  1466. pci_free_consistent(adapter->pdev, cmd.size, cmd.va,
  1467. cmd.dma);
  1468. return status;
  1469. }
  1470. status = be_cmd_enable_magic_wol(adapter,
  1471. adapter->netdev->dev_addr, &cmd);
  1472. pci_enable_wake(adapter->pdev, PCI_D3hot, 1);
  1473. pci_enable_wake(adapter->pdev, PCI_D3cold, 1);
  1474. } else {
  1475. status = be_cmd_enable_magic_wol(adapter, mac, &cmd);
  1476. pci_enable_wake(adapter->pdev, PCI_D3hot, 0);
  1477. pci_enable_wake(adapter->pdev, PCI_D3cold, 0);
  1478. }
  1479. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  1480. return status;
  1481. }
  1482. static int be_setup(struct be_adapter *adapter)
  1483. {
  1484. struct net_device *netdev = adapter->netdev;
  1485. u32 cap_flags, en_flags;
  1486. int status;
  1487. cap_flags = BE_IF_FLAGS_UNTAGGED | BE_IF_FLAGS_BROADCAST |
  1488. BE_IF_FLAGS_MCAST_PROMISCUOUS |
  1489. BE_IF_FLAGS_PROMISCUOUS |
  1490. BE_IF_FLAGS_PASS_L3L4_ERRORS;
  1491. en_flags = BE_IF_FLAGS_UNTAGGED | BE_IF_FLAGS_BROADCAST |
  1492. BE_IF_FLAGS_PASS_L3L4_ERRORS;
  1493. status = be_cmd_if_create(adapter, cap_flags, en_flags,
  1494. netdev->dev_addr, false/* pmac_invalid */,
  1495. &adapter->if_handle, &adapter->pmac_id);
  1496. if (status != 0)
  1497. goto do_none;
  1498. status = be_tx_queues_create(adapter);
  1499. if (status != 0)
  1500. goto if_destroy;
  1501. status = be_rx_queues_create(adapter);
  1502. if (status != 0)
  1503. goto tx_qs_destroy;
  1504. status = be_mcc_queues_create(adapter);
  1505. if (status != 0)
  1506. goto rx_qs_destroy;
  1507. adapter->link_speed = -1;
  1508. return 0;
  1509. rx_qs_destroy:
  1510. be_rx_queues_destroy(adapter);
  1511. tx_qs_destroy:
  1512. be_tx_queues_destroy(adapter);
  1513. if_destroy:
  1514. be_cmd_if_destroy(adapter, adapter->if_handle);
  1515. do_none:
  1516. return status;
  1517. }
  1518. static int be_clear(struct be_adapter *adapter)
  1519. {
  1520. be_mcc_queues_destroy(adapter);
  1521. be_rx_queues_destroy(adapter);
  1522. be_tx_queues_destroy(adapter);
  1523. be_cmd_if_destroy(adapter, adapter->if_handle);
  1524. /* tell fw we're done with firing cmds */
  1525. be_cmd_fw_clean(adapter);
  1526. return 0;
  1527. }
  1528. static int be_close(struct net_device *netdev)
  1529. {
  1530. struct be_adapter *adapter = netdev_priv(netdev);
  1531. struct be_eq_obj *rx_eq = &adapter->rx_eq;
  1532. struct be_eq_obj *tx_eq = &adapter->tx_eq;
  1533. int vec;
  1534. cancel_delayed_work_sync(&adapter->work);
  1535. be_async_mcc_disable(adapter);
  1536. netif_stop_queue(netdev);
  1537. netif_carrier_off(netdev);
  1538. adapter->link_up = false;
  1539. be_intr_set(adapter, false);
  1540. if (adapter->msix_enabled) {
  1541. vec = be_msix_vec_get(adapter, tx_eq->q.id);
  1542. synchronize_irq(vec);
  1543. vec = be_msix_vec_get(adapter, rx_eq->q.id);
  1544. synchronize_irq(vec);
  1545. } else {
  1546. synchronize_irq(netdev->irq);
  1547. }
  1548. be_irq_unregister(adapter);
  1549. napi_disable(&rx_eq->napi);
  1550. napi_disable(&tx_eq->napi);
  1551. /* Wait for all pending tx completions to arrive so that
  1552. * all tx skbs are freed.
  1553. */
  1554. be_tx_compl_clean(adapter);
  1555. return 0;
  1556. }
  1557. #define FW_FILE_HDR_SIGN "ServerEngines Corp. "
  1558. char flash_cookie[2][16] = {"*** SE FLAS",
  1559. "H DIRECTORY *** "};
  1560. static bool be_flash_redboot(struct be_adapter *adapter,
  1561. const u8 *p, u32 img_start, int image_size,
  1562. int hdr_size)
  1563. {
  1564. u32 crc_offset;
  1565. u8 flashed_crc[4];
  1566. int status;
  1567. crc_offset = hdr_size + img_start + image_size - 4;
  1568. p += crc_offset;
  1569. status = be_cmd_get_flash_crc(adapter, flashed_crc,
  1570. (img_start + image_size - 4));
  1571. if (status) {
  1572. dev_err(&adapter->pdev->dev,
  1573. "could not get crc from flash, not flashing redboot\n");
  1574. return false;
  1575. }
  1576. /*update redboot only if crc does not match*/
  1577. if (!memcmp(flashed_crc, p, 4))
  1578. return false;
  1579. else
  1580. return true;
  1581. }
  1582. static int be_flash_data(struct be_adapter *adapter,
  1583. const struct firmware *fw,
  1584. struct be_dma_mem *flash_cmd, int num_of_images)
  1585. {
  1586. int status = 0, i, filehdr_size = 0;
  1587. u32 total_bytes = 0, flash_op;
  1588. int num_bytes;
  1589. const u8 *p = fw->data;
  1590. struct be_cmd_write_flashrom *req = flash_cmd->va;
  1591. struct flash_comp *pflashcomp;
  1592. int num_comp;
  1593. struct flash_comp gen3_flash_types[9] = {
  1594. { FLASH_iSCSI_PRIMARY_IMAGE_START_g3, IMG_TYPE_ISCSI_ACTIVE,
  1595. FLASH_IMAGE_MAX_SIZE_g3},
  1596. { FLASH_REDBOOT_START_g3, IMG_TYPE_REDBOOT,
  1597. FLASH_REDBOOT_IMAGE_MAX_SIZE_g3},
  1598. { FLASH_iSCSI_BIOS_START_g3, IMG_TYPE_BIOS,
  1599. FLASH_BIOS_IMAGE_MAX_SIZE_g3},
  1600. { FLASH_PXE_BIOS_START_g3, IMG_TYPE_PXE_BIOS,
  1601. FLASH_BIOS_IMAGE_MAX_SIZE_g3},
  1602. { FLASH_FCoE_BIOS_START_g3, IMG_TYPE_FCOE_BIOS,
  1603. FLASH_BIOS_IMAGE_MAX_SIZE_g3},
  1604. { FLASH_iSCSI_BACKUP_IMAGE_START_g3, IMG_TYPE_ISCSI_BACKUP,
  1605. FLASH_IMAGE_MAX_SIZE_g3},
  1606. { FLASH_FCoE_PRIMARY_IMAGE_START_g3, IMG_TYPE_FCOE_FW_ACTIVE,
  1607. FLASH_IMAGE_MAX_SIZE_g3},
  1608. { FLASH_FCoE_BACKUP_IMAGE_START_g3, IMG_TYPE_FCOE_FW_BACKUP,
  1609. FLASH_IMAGE_MAX_SIZE_g3},
  1610. { FLASH_NCSI_START_g3, IMG_TYPE_NCSI_FW,
  1611. FLASH_NCSI_IMAGE_MAX_SIZE_g3}
  1612. };
  1613. struct flash_comp gen2_flash_types[8] = {
  1614. { FLASH_iSCSI_PRIMARY_IMAGE_START_g2, IMG_TYPE_ISCSI_ACTIVE,
  1615. FLASH_IMAGE_MAX_SIZE_g2},
  1616. { FLASH_REDBOOT_START_g2, IMG_TYPE_REDBOOT,
  1617. FLASH_REDBOOT_IMAGE_MAX_SIZE_g2},
  1618. { FLASH_iSCSI_BIOS_START_g2, IMG_TYPE_BIOS,
  1619. FLASH_BIOS_IMAGE_MAX_SIZE_g2},
  1620. { FLASH_PXE_BIOS_START_g2, IMG_TYPE_PXE_BIOS,
  1621. FLASH_BIOS_IMAGE_MAX_SIZE_g2},
  1622. { FLASH_FCoE_BIOS_START_g2, IMG_TYPE_FCOE_BIOS,
  1623. FLASH_BIOS_IMAGE_MAX_SIZE_g2},
  1624. { FLASH_iSCSI_BACKUP_IMAGE_START_g2, IMG_TYPE_ISCSI_BACKUP,
  1625. FLASH_IMAGE_MAX_SIZE_g2},
  1626. { FLASH_FCoE_PRIMARY_IMAGE_START_g2, IMG_TYPE_FCOE_FW_ACTIVE,
  1627. FLASH_IMAGE_MAX_SIZE_g2},
  1628. { FLASH_FCoE_BACKUP_IMAGE_START_g2, IMG_TYPE_FCOE_FW_BACKUP,
  1629. FLASH_IMAGE_MAX_SIZE_g2}
  1630. };
  1631. if (adapter->generation == BE_GEN3) {
  1632. pflashcomp = gen3_flash_types;
  1633. filehdr_size = sizeof(struct flash_file_hdr_g3);
  1634. num_comp = 9;
  1635. } else {
  1636. pflashcomp = gen2_flash_types;
  1637. filehdr_size = sizeof(struct flash_file_hdr_g2);
  1638. num_comp = 8;
  1639. }
  1640. for (i = 0; i < num_comp; i++) {
  1641. if ((pflashcomp[i].optype == IMG_TYPE_NCSI_FW) &&
  1642. memcmp(adapter->fw_ver, "3.102.148.0", 11) < 0)
  1643. continue;
  1644. if ((pflashcomp[i].optype == IMG_TYPE_REDBOOT) &&
  1645. (!be_flash_redboot(adapter, fw->data,
  1646. pflashcomp[i].offset, pflashcomp[i].size,
  1647. filehdr_size)))
  1648. continue;
  1649. p = fw->data;
  1650. p += filehdr_size + pflashcomp[i].offset
  1651. + (num_of_images * sizeof(struct image_hdr));
  1652. if (p + pflashcomp[i].size > fw->data + fw->size)
  1653. return -1;
  1654. total_bytes = pflashcomp[i].size;
  1655. while (total_bytes) {
  1656. if (total_bytes > 32*1024)
  1657. num_bytes = 32*1024;
  1658. else
  1659. num_bytes = total_bytes;
  1660. total_bytes -= num_bytes;
  1661. if (!total_bytes)
  1662. flash_op = FLASHROM_OPER_FLASH;
  1663. else
  1664. flash_op = FLASHROM_OPER_SAVE;
  1665. memcpy(req->params.data_buf, p, num_bytes);
  1666. p += num_bytes;
  1667. status = be_cmd_write_flashrom(adapter, flash_cmd,
  1668. pflashcomp[i].optype, flash_op, num_bytes);
  1669. if (status) {
  1670. dev_err(&adapter->pdev->dev,
  1671. "cmd to write to flash rom failed.\n");
  1672. return -1;
  1673. }
  1674. yield();
  1675. }
  1676. }
  1677. return 0;
  1678. }
  1679. static int get_ufigen_type(struct flash_file_hdr_g2 *fhdr)
  1680. {
  1681. if (fhdr == NULL)
  1682. return 0;
  1683. if (fhdr->build[0] == '3')
  1684. return BE_GEN3;
  1685. else if (fhdr->build[0] == '2')
  1686. return BE_GEN2;
  1687. else
  1688. return 0;
  1689. }
  1690. int be_load_fw(struct be_adapter *adapter, u8 *func)
  1691. {
  1692. char fw_file[ETHTOOL_FLASH_MAX_FILENAME];
  1693. const struct firmware *fw;
  1694. struct flash_file_hdr_g2 *fhdr;
  1695. struct flash_file_hdr_g3 *fhdr3;
  1696. struct image_hdr *img_hdr_ptr = NULL;
  1697. struct be_dma_mem flash_cmd;
  1698. int status, i = 0;
  1699. const u8 *p;
  1700. strcpy(fw_file, func);
  1701. status = request_firmware(&fw, fw_file, &adapter->pdev->dev);
  1702. if (status)
  1703. goto fw_exit;
  1704. p = fw->data;
  1705. fhdr = (struct flash_file_hdr_g2 *) p;
  1706. dev_info(&adapter->pdev->dev, "Flashing firmware file %s\n", fw_file);
  1707. flash_cmd.size = sizeof(struct be_cmd_write_flashrom) + 32*1024;
  1708. flash_cmd.va = pci_alloc_consistent(adapter->pdev, flash_cmd.size,
  1709. &flash_cmd.dma);
  1710. if (!flash_cmd.va) {
  1711. status = -ENOMEM;
  1712. dev_err(&adapter->pdev->dev,
  1713. "Memory allocation failure while flashing\n");
  1714. goto fw_exit;
  1715. }
  1716. if ((adapter->generation == BE_GEN3) &&
  1717. (get_ufigen_type(fhdr) == BE_GEN3)) {
  1718. fhdr3 = (struct flash_file_hdr_g3 *) fw->data;
  1719. for (i = 0; i < fhdr3->num_imgs; i++) {
  1720. img_hdr_ptr = (struct image_hdr *) (fw->data +
  1721. (sizeof(struct flash_file_hdr_g3) +
  1722. i * sizeof(struct image_hdr)));
  1723. if (img_hdr_ptr->imageid == 1) {
  1724. status = be_flash_data(adapter, fw,
  1725. &flash_cmd, fhdr3->num_imgs);
  1726. }
  1727. }
  1728. } else if ((adapter->generation == BE_GEN2) &&
  1729. (get_ufigen_type(fhdr) == BE_GEN2)) {
  1730. status = be_flash_data(adapter, fw, &flash_cmd, 0);
  1731. } else {
  1732. dev_err(&adapter->pdev->dev,
  1733. "UFI and Interface are not compatible for flashing\n");
  1734. status = -1;
  1735. }
  1736. pci_free_consistent(adapter->pdev, flash_cmd.size, flash_cmd.va,
  1737. flash_cmd.dma);
  1738. if (status) {
  1739. dev_err(&adapter->pdev->dev, "Firmware load error\n");
  1740. goto fw_exit;
  1741. }
  1742. dev_info(&adapter->pdev->dev, "Firmware flashed successfully\n");
  1743. fw_exit:
  1744. release_firmware(fw);
  1745. return status;
  1746. }
  1747. static struct net_device_ops be_netdev_ops = {
  1748. .ndo_open = be_open,
  1749. .ndo_stop = be_close,
  1750. .ndo_start_xmit = be_xmit,
  1751. .ndo_get_stats = be_get_stats,
  1752. .ndo_set_rx_mode = be_set_multicast_list,
  1753. .ndo_set_mac_address = be_mac_addr_set,
  1754. .ndo_change_mtu = be_change_mtu,
  1755. .ndo_validate_addr = eth_validate_addr,
  1756. .ndo_vlan_rx_register = be_vlan_register,
  1757. .ndo_vlan_rx_add_vid = be_vlan_add_vid,
  1758. .ndo_vlan_rx_kill_vid = be_vlan_rem_vid,
  1759. };
  1760. static void be_netdev_init(struct net_device *netdev)
  1761. {
  1762. struct be_adapter *adapter = netdev_priv(netdev);
  1763. netdev->features |= NETIF_F_SG | NETIF_F_HW_VLAN_RX | NETIF_F_TSO |
  1764. NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_FILTER | NETIF_F_HW_CSUM |
  1765. NETIF_F_GRO;
  1766. netdev->vlan_features |= NETIF_F_SG | NETIF_F_TSO | NETIF_F_HW_CSUM;
  1767. netdev->flags |= IFF_MULTICAST;
  1768. adapter->rx_csum = true;
  1769. /* Default settings for Rx and Tx flow control */
  1770. adapter->rx_fc = true;
  1771. adapter->tx_fc = true;
  1772. netif_set_gso_max_size(netdev, 65535);
  1773. BE_SET_NETDEV_OPS(netdev, &be_netdev_ops);
  1774. SET_ETHTOOL_OPS(netdev, &be_ethtool_ops);
  1775. netif_napi_add(netdev, &adapter->rx_eq.napi, be_poll_rx,
  1776. BE_NAPI_WEIGHT);
  1777. netif_napi_add(netdev, &adapter->tx_eq.napi, be_poll_tx_mcc,
  1778. BE_NAPI_WEIGHT);
  1779. netif_carrier_off(netdev);
  1780. netif_stop_queue(netdev);
  1781. }
  1782. static void be_unmap_pci_bars(struct be_adapter *adapter)
  1783. {
  1784. if (adapter->csr)
  1785. iounmap(adapter->csr);
  1786. if (adapter->db)
  1787. iounmap(adapter->db);
  1788. if (adapter->pcicfg)
  1789. iounmap(adapter->pcicfg);
  1790. }
  1791. static int be_map_pci_bars(struct be_adapter *adapter)
  1792. {
  1793. u8 __iomem *addr;
  1794. int pcicfg_reg;
  1795. addr = ioremap_nocache(pci_resource_start(adapter->pdev, 2),
  1796. pci_resource_len(adapter->pdev, 2));
  1797. if (addr == NULL)
  1798. return -ENOMEM;
  1799. adapter->csr = addr;
  1800. addr = ioremap_nocache(pci_resource_start(adapter->pdev, 4),
  1801. 128 * 1024);
  1802. if (addr == NULL)
  1803. goto pci_map_err;
  1804. adapter->db = addr;
  1805. if (adapter->generation == BE_GEN2)
  1806. pcicfg_reg = 1;
  1807. else
  1808. pcicfg_reg = 0;
  1809. addr = ioremap_nocache(pci_resource_start(adapter->pdev, pcicfg_reg),
  1810. pci_resource_len(adapter->pdev, pcicfg_reg));
  1811. if (addr == NULL)
  1812. goto pci_map_err;
  1813. adapter->pcicfg = addr;
  1814. return 0;
  1815. pci_map_err:
  1816. be_unmap_pci_bars(adapter);
  1817. return -ENOMEM;
  1818. }
  1819. static void be_ctrl_cleanup(struct be_adapter *adapter)
  1820. {
  1821. struct be_dma_mem *mem = &adapter->mbox_mem_alloced;
  1822. be_unmap_pci_bars(adapter);
  1823. if (mem->va)
  1824. pci_free_consistent(adapter->pdev, mem->size,
  1825. mem->va, mem->dma);
  1826. mem = &adapter->mc_cmd_mem;
  1827. if (mem->va)
  1828. pci_free_consistent(adapter->pdev, mem->size,
  1829. mem->va, mem->dma);
  1830. }
  1831. static int be_ctrl_init(struct be_adapter *adapter)
  1832. {
  1833. struct be_dma_mem *mbox_mem_alloc = &adapter->mbox_mem_alloced;
  1834. struct be_dma_mem *mbox_mem_align = &adapter->mbox_mem;
  1835. struct be_dma_mem *mc_cmd_mem = &adapter->mc_cmd_mem;
  1836. int status;
  1837. status = be_map_pci_bars(adapter);
  1838. if (status)
  1839. goto done;
  1840. mbox_mem_alloc->size = sizeof(struct be_mcc_mailbox) + 16;
  1841. mbox_mem_alloc->va = pci_alloc_consistent(adapter->pdev,
  1842. mbox_mem_alloc->size, &mbox_mem_alloc->dma);
  1843. if (!mbox_mem_alloc->va) {
  1844. status = -ENOMEM;
  1845. goto unmap_pci_bars;
  1846. }
  1847. mbox_mem_align->size = sizeof(struct be_mcc_mailbox);
  1848. mbox_mem_align->va = PTR_ALIGN(mbox_mem_alloc->va, 16);
  1849. mbox_mem_align->dma = PTR_ALIGN(mbox_mem_alloc->dma, 16);
  1850. memset(mbox_mem_align->va, 0, sizeof(struct be_mcc_mailbox));
  1851. mc_cmd_mem->size = sizeof(struct be_cmd_req_mcast_mac_config);
  1852. mc_cmd_mem->va = pci_alloc_consistent(adapter->pdev, mc_cmd_mem->size,
  1853. &mc_cmd_mem->dma);
  1854. if (mc_cmd_mem->va == NULL) {
  1855. status = -ENOMEM;
  1856. goto free_mbox;
  1857. }
  1858. memset(mc_cmd_mem->va, 0, mc_cmd_mem->size);
  1859. spin_lock_init(&adapter->mbox_lock);
  1860. spin_lock_init(&adapter->mcc_lock);
  1861. spin_lock_init(&adapter->mcc_cq_lock);
  1862. pci_save_state(adapter->pdev);
  1863. return 0;
  1864. free_mbox:
  1865. pci_free_consistent(adapter->pdev, mbox_mem_alloc->size,
  1866. mbox_mem_alloc->va, mbox_mem_alloc->dma);
  1867. unmap_pci_bars:
  1868. be_unmap_pci_bars(adapter);
  1869. done:
  1870. return status;
  1871. }
  1872. static void be_stats_cleanup(struct be_adapter *adapter)
  1873. {
  1874. struct be_stats_obj *stats = &adapter->stats;
  1875. struct be_dma_mem *cmd = &stats->cmd;
  1876. if (cmd->va)
  1877. pci_free_consistent(adapter->pdev, cmd->size,
  1878. cmd->va, cmd->dma);
  1879. }
  1880. static int be_stats_init(struct be_adapter *adapter)
  1881. {
  1882. struct be_stats_obj *stats = &adapter->stats;
  1883. struct be_dma_mem *cmd = &stats->cmd;
  1884. cmd->size = sizeof(struct be_cmd_req_get_stats);
  1885. cmd->va = pci_alloc_consistent(adapter->pdev, cmd->size, &cmd->dma);
  1886. if (cmd->va == NULL)
  1887. return -1;
  1888. memset(cmd->va, 0, cmd->size);
  1889. return 0;
  1890. }
  1891. static void __devexit be_remove(struct pci_dev *pdev)
  1892. {
  1893. struct be_adapter *adapter = pci_get_drvdata(pdev);
  1894. if (!adapter)
  1895. return;
  1896. unregister_netdev(adapter->netdev);
  1897. be_clear(adapter);
  1898. be_stats_cleanup(adapter);
  1899. be_ctrl_cleanup(adapter);
  1900. be_msix_disable(adapter);
  1901. pci_set_drvdata(pdev, NULL);
  1902. pci_release_regions(pdev);
  1903. pci_disable_device(pdev);
  1904. free_netdev(adapter->netdev);
  1905. }
  1906. static int be_get_config(struct be_adapter *adapter)
  1907. {
  1908. int status;
  1909. u8 mac[ETH_ALEN];
  1910. status = be_cmd_get_fw_ver(adapter, adapter->fw_ver);
  1911. if (status)
  1912. return status;
  1913. status = be_cmd_query_fw_cfg(adapter,
  1914. &adapter->port_num, &adapter->cap);
  1915. if (status)
  1916. return status;
  1917. memset(mac, 0, ETH_ALEN);
  1918. status = be_cmd_mac_addr_query(adapter, mac,
  1919. MAC_ADDRESS_TYPE_NETWORK, true /*permanent */, 0);
  1920. if (status)
  1921. return status;
  1922. if (!is_valid_ether_addr(mac))
  1923. return -EADDRNOTAVAIL;
  1924. memcpy(adapter->netdev->dev_addr, mac, ETH_ALEN);
  1925. memcpy(adapter->netdev->perm_addr, mac, ETH_ALEN);
  1926. if (adapter->cap & 0x400)
  1927. adapter->max_vlans = BE_NUM_VLANS_SUPPORTED/4;
  1928. else
  1929. adapter->max_vlans = BE_NUM_VLANS_SUPPORTED;
  1930. return 0;
  1931. }
  1932. static int __devinit be_probe(struct pci_dev *pdev,
  1933. const struct pci_device_id *pdev_id)
  1934. {
  1935. int status = 0;
  1936. struct be_adapter *adapter;
  1937. struct net_device *netdev;
  1938. status = pci_enable_device(pdev);
  1939. if (status)
  1940. goto do_none;
  1941. status = pci_request_regions(pdev, DRV_NAME);
  1942. if (status)
  1943. goto disable_dev;
  1944. pci_set_master(pdev);
  1945. netdev = alloc_etherdev(sizeof(struct be_adapter));
  1946. if (netdev == NULL) {
  1947. status = -ENOMEM;
  1948. goto rel_reg;
  1949. }
  1950. adapter = netdev_priv(netdev);
  1951. switch (pdev->device) {
  1952. case BE_DEVICE_ID1:
  1953. case OC_DEVICE_ID1:
  1954. adapter->generation = BE_GEN2;
  1955. break;
  1956. case BE_DEVICE_ID2:
  1957. case OC_DEVICE_ID2:
  1958. adapter->generation = BE_GEN3;
  1959. break;
  1960. default:
  1961. adapter->generation = 0;
  1962. }
  1963. adapter->pdev = pdev;
  1964. pci_set_drvdata(pdev, adapter);
  1965. adapter->netdev = netdev;
  1966. be_netdev_init(netdev);
  1967. SET_NETDEV_DEV(netdev, &pdev->dev);
  1968. be_msix_enable(adapter);
  1969. status = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  1970. if (!status) {
  1971. netdev->features |= NETIF_F_HIGHDMA;
  1972. } else {
  1973. status = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1974. if (status) {
  1975. dev_err(&pdev->dev, "Could not set PCI DMA Mask\n");
  1976. goto free_netdev;
  1977. }
  1978. }
  1979. status = be_ctrl_init(adapter);
  1980. if (status)
  1981. goto free_netdev;
  1982. /* sync up with fw's ready state */
  1983. status = be_cmd_POST(adapter);
  1984. if (status)
  1985. goto ctrl_clean;
  1986. /* tell fw we're ready to fire cmds */
  1987. status = be_cmd_fw_init(adapter);
  1988. if (status)
  1989. goto ctrl_clean;
  1990. status = be_cmd_reset_function(adapter);
  1991. if (status)
  1992. goto ctrl_clean;
  1993. status = be_stats_init(adapter);
  1994. if (status)
  1995. goto ctrl_clean;
  1996. status = be_get_config(adapter);
  1997. if (status)
  1998. goto stats_clean;
  1999. INIT_DELAYED_WORK(&adapter->work, be_worker);
  2000. status = be_setup(adapter);
  2001. if (status)
  2002. goto stats_clean;
  2003. status = register_netdev(netdev);
  2004. if (status != 0)
  2005. goto unsetup;
  2006. dev_info(&pdev->dev, "%s port %d\n", nic_name(pdev), adapter->port_num);
  2007. return 0;
  2008. unsetup:
  2009. be_clear(adapter);
  2010. stats_clean:
  2011. be_stats_cleanup(adapter);
  2012. ctrl_clean:
  2013. be_ctrl_cleanup(adapter);
  2014. free_netdev:
  2015. be_msix_disable(adapter);
  2016. free_netdev(adapter->netdev);
  2017. pci_set_drvdata(pdev, NULL);
  2018. rel_reg:
  2019. pci_release_regions(pdev);
  2020. disable_dev:
  2021. pci_disable_device(pdev);
  2022. do_none:
  2023. dev_err(&pdev->dev, "%s initialization failed\n", nic_name(pdev));
  2024. return status;
  2025. }
  2026. static int be_suspend(struct pci_dev *pdev, pm_message_t state)
  2027. {
  2028. struct be_adapter *adapter = pci_get_drvdata(pdev);
  2029. struct net_device *netdev = adapter->netdev;
  2030. if (adapter->wol)
  2031. be_setup_wol(adapter, true);
  2032. netif_device_detach(netdev);
  2033. if (netif_running(netdev)) {
  2034. rtnl_lock();
  2035. be_close(netdev);
  2036. rtnl_unlock();
  2037. }
  2038. be_cmd_get_flow_control(adapter, &adapter->tx_fc, &adapter->rx_fc);
  2039. be_clear(adapter);
  2040. pci_save_state(pdev);
  2041. pci_disable_device(pdev);
  2042. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2043. return 0;
  2044. }
  2045. static int be_resume(struct pci_dev *pdev)
  2046. {
  2047. int status = 0;
  2048. struct be_adapter *adapter = pci_get_drvdata(pdev);
  2049. struct net_device *netdev = adapter->netdev;
  2050. netif_device_detach(netdev);
  2051. status = pci_enable_device(pdev);
  2052. if (status)
  2053. return status;
  2054. pci_set_power_state(pdev, 0);
  2055. pci_restore_state(pdev);
  2056. /* tell fw we're ready to fire cmds */
  2057. status = be_cmd_fw_init(adapter);
  2058. if (status)
  2059. return status;
  2060. be_setup(adapter);
  2061. if (netif_running(netdev)) {
  2062. rtnl_lock();
  2063. be_open(netdev);
  2064. rtnl_unlock();
  2065. }
  2066. netif_device_attach(netdev);
  2067. if (adapter->wol)
  2068. be_setup_wol(adapter, false);
  2069. return 0;
  2070. }
  2071. /*
  2072. * An FLR will stop BE from DMAing any data.
  2073. */
  2074. static void be_shutdown(struct pci_dev *pdev)
  2075. {
  2076. struct be_adapter *adapter = pci_get_drvdata(pdev);
  2077. struct net_device *netdev = adapter->netdev;
  2078. netif_device_detach(netdev);
  2079. be_cmd_reset_function(adapter);
  2080. if (adapter->wol)
  2081. be_setup_wol(adapter, true);
  2082. pci_disable_device(pdev);
  2083. return;
  2084. }
  2085. static pci_ers_result_t be_eeh_err_detected(struct pci_dev *pdev,
  2086. pci_channel_state_t state)
  2087. {
  2088. struct be_adapter *adapter = pci_get_drvdata(pdev);
  2089. struct net_device *netdev = adapter->netdev;
  2090. dev_err(&adapter->pdev->dev, "EEH error detected\n");
  2091. adapter->eeh_err = true;
  2092. netif_device_detach(netdev);
  2093. if (netif_running(netdev)) {
  2094. rtnl_lock();
  2095. be_close(netdev);
  2096. rtnl_unlock();
  2097. }
  2098. be_clear(adapter);
  2099. if (state == pci_channel_io_perm_failure)
  2100. return PCI_ERS_RESULT_DISCONNECT;
  2101. pci_disable_device(pdev);
  2102. return PCI_ERS_RESULT_NEED_RESET;
  2103. }
  2104. static pci_ers_result_t be_eeh_reset(struct pci_dev *pdev)
  2105. {
  2106. struct be_adapter *adapter = pci_get_drvdata(pdev);
  2107. int status;
  2108. dev_info(&adapter->pdev->dev, "EEH reset\n");
  2109. adapter->eeh_err = false;
  2110. status = pci_enable_device(pdev);
  2111. if (status)
  2112. return PCI_ERS_RESULT_DISCONNECT;
  2113. pci_set_master(pdev);
  2114. pci_set_power_state(pdev, 0);
  2115. pci_restore_state(pdev);
  2116. /* Check if card is ok and fw is ready */
  2117. status = be_cmd_POST(adapter);
  2118. if (status)
  2119. return PCI_ERS_RESULT_DISCONNECT;
  2120. return PCI_ERS_RESULT_RECOVERED;
  2121. }
  2122. static void be_eeh_resume(struct pci_dev *pdev)
  2123. {
  2124. int status = 0;
  2125. struct be_adapter *adapter = pci_get_drvdata(pdev);
  2126. struct net_device *netdev = adapter->netdev;
  2127. dev_info(&adapter->pdev->dev, "EEH resume\n");
  2128. pci_save_state(pdev);
  2129. /* tell fw we're ready to fire cmds */
  2130. status = be_cmd_fw_init(adapter);
  2131. if (status)
  2132. goto err;
  2133. status = be_setup(adapter);
  2134. if (status)
  2135. goto err;
  2136. if (netif_running(netdev)) {
  2137. status = be_open(netdev);
  2138. if (status)
  2139. goto err;
  2140. }
  2141. netif_device_attach(netdev);
  2142. return;
  2143. err:
  2144. dev_err(&adapter->pdev->dev, "EEH resume failed\n");
  2145. return;
  2146. }
  2147. static struct pci_error_handlers be_eeh_handlers = {
  2148. .error_detected = be_eeh_err_detected,
  2149. .slot_reset = be_eeh_reset,
  2150. .resume = be_eeh_resume,
  2151. };
  2152. static struct pci_driver be_driver = {
  2153. .name = DRV_NAME,
  2154. .id_table = be_dev_ids,
  2155. .probe = be_probe,
  2156. .remove = be_remove,
  2157. .suspend = be_suspend,
  2158. .resume = be_resume,
  2159. .shutdown = be_shutdown,
  2160. .err_handler = &be_eeh_handlers
  2161. };
  2162. static int __init be_init_module(void)
  2163. {
  2164. if (rx_frag_size != 8192 && rx_frag_size != 4096 &&
  2165. rx_frag_size != 2048) {
  2166. printk(KERN_WARNING DRV_NAME
  2167. " : Module param rx_frag_size must be 2048/4096/8192."
  2168. " Using 2048\n");
  2169. rx_frag_size = 2048;
  2170. }
  2171. return pci_register_driver(&be_driver);
  2172. }
  2173. module_init(be_init_module);
  2174. static void __exit be_exit_module(void)
  2175. {
  2176. pci_unregister_driver(&be_driver);
  2177. }
  2178. module_exit(be_exit_module);