netxen_nic_hw.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * Copyright (C) 2009 - QLogic Corporation.
  4. * All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  19. * MA 02111-1307, USA.
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.
  23. *
  24. */
  25. #include "netxen_nic.h"
  26. #include "netxen_nic_hw.h"
  27. #include <net/ip.h>
  28. #define MASK(n) ((1ULL<<(n))-1)
  29. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  30. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  31. #define MS_WIN(addr) (addr & 0x0ffc0000)
  32. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  33. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  34. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  35. #define CRB_WINDOW_2M (0x130060)
  36. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  37. #define CRB_INDIRECT_2M (0x1e0000UL)
  38. static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
  39. void __iomem *addr, u32 data);
  40. static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
  41. void __iomem *addr);
  42. #ifndef readq
  43. static inline u64 readq(void __iomem *addr)
  44. {
  45. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  46. }
  47. #endif
  48. #ifndef writeq
  49. static inline void writeq(u64 val, void __iomem *addr)
  50. {
  51. writel(((u32) (val)), (addr));
  52. writel(((u32) (val >> 32)), (addr + 4));
  53. }
  54. #endif
  55. #define ADDR_IN_RANGE(addr, low, high) \
  56. (((addr) < (high)) && ((addr) >= (low)))
  57. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  58. ((adapter)->ahw.pci_base0 + (off))
  59. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  60. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  61. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  62. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  63. static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  64. unsigned long off)
  65. {
  66. if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
  67. return PCI_OFFSET_FIRST_RANGE(adapter, off);
  68. if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
  69. return PCI_OFFSET_SECOND_RANGE(adapter, off);
  70. if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
  71. return PCI_OFFSET_THIRD_RANGE(adapter, off);
  72. return NULL;
  73. }
  74. static crb_128M_2M_block_map_t
  75. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  76. {{{0, 0, 0, 0} } }, /* 0: PCI */
  77. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  78. {1, 0x0110000, 0x0120000, 0x130000},
  79. {1, 0x0120000, 0x0122000, 0x124000},
  80. {1, 0x0130000, 0x0132000, 0x126000},
  81. {1, 0x0140000, 0x0142000, 0x128000},
  82. {1, 0x0150000, 0x0152000, 0x12a000},
  83. {1, 0x0160000, 0x0170000, 0x110000},
  84. {1, 0x0170000, 0x0172000, 0x12e000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {1, 0x01e0000, 0x01e0800, 0x122000},
  92. {0, 0x0000000, 0x0000000, 0x000000} } },
  93. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  94. {{{0, 0, 0, 0} } }, /* 3: */
  95. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  96. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  97. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  98. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  99. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  115. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  131. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  147. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  163. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  164. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  165. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  166. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  167. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  168. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  169. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  170. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  171. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  172. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  173. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  174. {{{0, 0, 0, 0} } }, /* 23: */
  175. {{{0, 0, 0, 0} } }, /* 24: */
  176. {{{0, 0, 0, 0} } }, /* 25: */
  177. {{{0, 0, 0, 0} } }, /* 26: */
  178. {{{0, 0, 0, 0} } }, /* 27: */
  179. {{{0, 0, 0, 0} } }, /* 28: */
  180. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  181. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  182. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  183. {{{0} } }, /* 32: PCI */
  184. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  185. {1, 0x2110000, 0x2120000, 0x130000},
  186. {1, 0x2120000, 0x2122000, 0x124000},
  187. {1, 0x2130000, 0x2132000, 0x126000},
  188. {1, 0x2140000, 0x2142000, 0x128000},
  189. {1, 0x2150000, 0x2152000, 0x12a000},
  190. {1, 0x2160000, 0x2170000, 0x110000},
  191. {1, 0x2170000, 0x2172000, 0x12e000},
  192. {0, 0x0000000, 0x0000000, 0x000000},
  193. {0, 0x0000000, 0x0000000, 0x000000},
  194. {0, 0x0000000, 0x0000000, 0x000000},
  195. {0, 0x0000000, 0x0000000, 0x000000},
  196. {0, 0x0000000, 0x0000000, 0x000000},
  197. {0, 0x0000000, 0x0000000, 0x000000},
  198. {0, 0x0000000, 0x0000000, 0x000000},
  199. {0, 0x0000000, 0x0000000, 0x000000} } },
  200. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  201. {{{0} } }, /* 35: */
  202. {{{0} } }, /* 36: */
  203. {{{0} } }, /* 37: */
  204. {{{0} } }, /* 38: */
  205. {{{0} } }, /* 39: */
  206. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  207. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  208. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  209. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  210. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  211. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  212. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  213. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  214. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  215. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  216. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  217. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  218. {{{0} } }, /* 52: */
  219. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  220. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  221. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  222. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  223. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  224. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  225. {{{0} } }, /* 59: I2C0 */
  226. {{{0} } }, /* 60: I2C1 */
  227. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  228. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  229. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  230. };
  231. /*
  232. * top 12 bits of crb internal address (hub, agent)
  233. */
  234. static unsigned crb_hub_agt[64] =
  235. {
  236. 0,
  237. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  239. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  240. 0,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  243. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  244. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  245. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  246. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  248. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  259. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  263. 0,
  264. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  266. 0,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  268. 0,
  269. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  270. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  271. 0,
  272. 0,
  273. 0,
  274. 0,
  275. 0,
  276. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  277. 0,
  278. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  279. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  280. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  281. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  282. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  283. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  284. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  285. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  286. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  287. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  288. 0,
  289. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  290. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  291. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  292. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  293. 0,
  294. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  295. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  296. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  297. 0,
  298. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  299. 0,
  300. };
  301. /* PCI Windowing for DDR regions. */
  302. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  303. #define NETXEN_PCIE_SEM_TIMEOUT 10000
  304. int
  305. netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
  306. {
  307. int done = 0, timeout = 0;
  308. while (!done) {
  309. done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
  310. if (done == 1)
  311. break;
  312. if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
  313. return -1;
  314. msleep(1);
  315. }
  316. if (id_reg)
  317. NXWR32(adapter, id_reg, adapter->portnum);
  318. return 0;
  319. }
  320. void
  321. netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
  322. {
  323. int val;
  324. val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
  325. }
  326. int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
  327. {
  328. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  329. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
  330. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
  331. }
  332. return 0;
  333. }
  334. /* Disable an XG interface */
  335. int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
  336. {
  337. __u32 mac_cfg;
  338. u32 port = adapter->physical_port;
  339. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  340. return 0;
  341. if (port > NETXEN_NIU_MAX_XG_PORTS)
  342. return -EINVAL;
  343. mac_cfg = 0;
  344. if (NXWR32(adapter,
  345. NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
  346. return -EIO;
  347. return 0;
  348. }
  349. #define NETXEN_UNICAST_ADDR(port, index) \
  350. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  351. #define NETXEN_MCAST_ADDR(port, index) \
  352. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  353. #define MAC_HI(addr) \
  354. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  355. #define MAC_LO(addr) \
  356. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  357. int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  358. {
  359. __u32 reg;
  360. u32 port = adapter->physical_port;
  361. if (port > NETXEN_NIU_MAX_XG_PORTS)
  362. return -EINVAL;
  363. reg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));
  364. if (mode == NETXEN_NIU_PROMISC_MODE)
  365. reg = (reg | 0x2000UL);
  366. else
  367. reg = (reg & ~0x2000UL);
  368. if (mode == NETXEN_NIU_ALLMULTI_MODE)
  369. reg = (reg | 0x1000UL);
  370. else
  371. reg = (reg & ~0x1000UL);
  372. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
  373. return 0;
  374. }
  375. int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  376. {
  377. u32 mac_hi, mac_lo;
  378. u32 reg_hi, reg_lo;
  379. u8 phy = adapter->physical_port;
  380. if (phy >= NETXEN_NIU_MAX_XG_PORTS)
  381. return -EINVAL;
  382. mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
  383. mac_hi = addr[2] | ((u32)addr[3] << 8) |
  384. ((u32)addr[4] << 16) | ((u32)addr[5] << 24);
  385. reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
  386. reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);
  387. /* write twice to flush */
  388. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  389. return -EIO;
  390. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  391. return -EIO;
  392. return 0;
  393. }
  394. static int
  395. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  396. {
  397. u32 val = 0;
  398. u16 port = adapter->physical_port;
  399. u8 *addr = adapter->netdev->dev_addr;
  400. if (adapter->mc_enabled)
  401. return 0;
  402. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  403. val |= (1UL << (28+port));
  404. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  405. /* add broadcast addr to filter */
  406. val = 0xffffff;
  407. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  408. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  409. /* add station addr to filter */
  410. val = MAC_HI(addr);
  411. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  412. val = MAC_LO(addr);
  413. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
  414. adapter->mc_enabled = 1;
  415. return 0;
  416. }
  417. static int
  418. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  419. {
  420. u32 val = 0;
  421. u16 port = adapter->physical_port;
  422. u8 *addr = adapter->netdev->dev_addr;
  423. if (!adapter->mc_enabled)
  424. return 0;
  425. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  426. val &= ~(1UL << (28+port));
  427. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  428. val = MAC_HI(addr);
  429. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  430. val = MAC_LO(addr);
  431. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  432. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  433. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  434. adapter->mc_enabled = 0;
  435. return 0;
  436. }
  437. static int
  438. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  439. int index, u8 *addr)
  440. {
  441. u32 hi = 0, lo = 0;
  442. u16 port = adapter->physical_port;
  443. lo = MAC_LO(addr);
  444. hi = MAC_HI(addr);
  445. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
  446. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
  447. return 0;
  448. }
  449. void netxen_p2_nic_set_multi(struct net_device *netdev)
  450. {
  451. struct netxen_adapter *adapter = netdev_priv(netdev);
  452. struct dev_mc_list *mc_ptr;
  453. u8 null_addr[6];
  454. int index = 0;
  455. memset(null_addr, 0, 6);
  456. if (netdev->flags & IFF_PROMISC) {
  457. adapter->set_promisc(adapter,
  458. NETXEN_NIU_PROMISC_MODE);
  459. /* Full promiscuous mode */
  460. netxen_nic_disable_mcast_filter(adapter);
  461. return;
  462. }
  463. if (netdev->mc_count == 0) {
  464. adapter->set_promisc(adapter,
  465. NETXEN_NIU_NON_PROMISC_MODE);
  466. netxen_nic_disable_mcast_filter(adapter);
  467. return;
  468. }
  469. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  470. if (netdev->flags & IFF_ALLMULTI ||
  471. netdev->mc_count > adapter->max_mc_count) {
  472. netxen_nic_disable_mcast_filter(adapter);
  473. return;
  474. }
  475. netxen_nic_enable_mcast_filter(adapter);
  476. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  477. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  478. if (index != netdev->mc_count)
  479. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  480. netxen_nic_driver_name, netdev->name);
  481. /* Clear out remaining addresses */
  482. for (; index < adapter->max_mc_count; index++)
  483. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  484. }
  485. static int
  486. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  487. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  488. {
  489. u32 i, producer, consumer;
  490. struct netxen_cmd_buffer *pbuf;
  491. struct cmd_desc_type0 *cmd_desc;
  492. struct nx_host_tx_ring *tx_ring;
  493. i = 0;
  494. if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
  495. return -EIO;
  496. tx_ring = adapter->tx_ring;
  497. __netif_tx_lock_bh(tx_ring->txq);
  498. producer = tx_ring->producer;
  499. consumer = tx_ring->sw_consumer;
  500. if (nr_desc >= netxen_tx_avail(tx_ring)) {
  501. netif_tx_stop_queue(tx_ring->txq);
  502. __netif_tx_unlock_bh(tx_ring->txq);
  503. return -EBUSY;
  504. }
  505. do {
  506. cmd_desc = &cmd_desc_arr[i];
  507. pbuf = &tx_ring->cmd_buf_arr[producer];
  508. pbuf->skb = NULL;
  509. pbuf->frag_count = 0;
  510. memcpy(&tx_ring->desc_head[producer],
  511. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  512. producer = get_next_index(producer, tx_ring->num_desc);
  513. i++;
  514. } while (i != nr_desc);
  515. tx_ring->producer = producer;
  516. netxen_nic_update_cmd_producer(adapter, tx_ring);
  517. __netif_tx_unlock_bh(tx_ring->txq);
  518. return 0;
  519. }
  520. static int
  521. nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
  522. {
  523. nx_nic_req_t req;
  524. nx_mac_req_t *mac_req;
  525. u64 word;
  526. memset(&req, 0, sizeof(nx_nic_req_t));
  527. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  528. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  529. req.req_hdr = cpu_to_le64(word);
  530. mac_req = (nx_mac_req_t *)&req.words[0];
  531. mac_req->op = op;
  532. memcpy(mac_req->mac_addr, addr, 6);
  533. return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  534. }
  535. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  536. u8 *addr, struct list_head *del_list)
  537. {
  538. struct list_head *head;
  539. nx_mac_list_t *cur;
  540. /* look up if already exists */
  541. list_for_each(head, del_list) {
  542. cur = list_entry(head, nx_mac_list_t, list);
  543. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  544. list_move_tail(head, &adapter->mac_list);
  545. return 0;
  546. }
  547. }
  548. cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
  549. if (cur == NULL) {
  550. printk(KERN_ERR "%s: failed to add mac address filter\n",
  551. adapter->netdev->name);
  552. return -ENOMEM;
  553. }
  554. memcpy(cur->mac_addr, addr, ETH_ALEN);
  555. list_add_tail(&cur->list, &adapter->mac_list);
  556. return nx_p3_sre_macaddr_change(adapter,
  557. cur->mac_addr, NETXEN_MAC_ADD);
  558. }
  559. void netxen_p3_nic_set_multi(struct net_device *netdev)
  560. {
  561. struct netxen_adapter *adapter = netdev_priv(netdev);
  562. struct dev_mc_list *mc_ptr;
  563. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  564. u32 mode = VPORT_MISS_MODE_DROP;
  565. LIST_HEAD(del_list);
  566. struct list_head *head;
  567. nx_mac_list_t *cur;
  568. list_splice_tail_init(&adapter->mac_list, &del_list);
  569. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &del_list);
  570. nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
  571. if (netdev->flags & IFF_PROMISC) {
  572. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  573. goto send_fw_cmd;
  574. }
  575. if ((netdev->flags & IFF_ALLMULTI) ||
  576. (netdev->mc_count > adapter->max_mc_count)) {
  577. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  578. goto send_fw_cmd;
  579. }
  580. if (netdev->mc_count > 0) {
  581. for (mc_ptr = netdev->mc_list; mc_ptr;
  582. mc_ptr = mc_ptr->next) {
  583. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
  584. }
  585. }
  586. send_fw_cmd:
  587. adapter->set_promisc(adapter, mode);
  588. head = &del_list;
  589. while (!list_empty(head)) {
  590. cur = list_entry(head->next, nx_mac_list_t, list);
  591. nx_p3_sre_macaddr_change(adapter,
  592. cur->mac_addr, NETXEN_MAC_DEL);
  593. list_del(&cur->list);
  594. kfree(cur);
  595. }
  596. }
  597. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  598. {
  599. nx_nic_req_t req;
  600. u64 word;
  601. memset(&req, 0, sizeof(nx_nic_req_t));
  602. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  603. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  604. ((u64)adapter->portnum << 16);
  605. req.req_hdr = cpu_to_le64(word);
  606. req.words[0] = cpu_to_le64(mode);
  607. return netxen_send_cmd_descs(adapter,
  608. (struct cmd_desc_type0 *)&req, 1);
  609. }
  610. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  611. {
  612. nx_mac_list_t *cur;
  613. struct list_head *head = &adapter->mac_list;
  614. while (!list_empty(head)) {
  615. cur = list_entry(head->next, nx_mac_list_t, list);
  616. nx_p3_sre_macaddr_change(adapter,
  617. cur->mac_addr, NETXEN_MAC_DEL);
  618. list_del(&cur->list);
  619. kfree(cur);
  620. }
  621. }
  622. int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  623. {
  624. /* assuming caller has already copied new addr to netdev */
  625. netxen_p3_nic_set_multi(adapter->netdev);
  626. return 0;
  627. }
  628. #define NETXEN_CONFIG_INTR_COALESCE 3
  629. /*
  630. * Send the interrupt coalescing parameter set by ethtool to the card.
  631. */
  632. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  633. {
  634. nx_nic_req_t req;
  635. u64 word;
  636. int rv;
  637. memset(&req, 0, sizeof(nx_nic_req_t));
  638. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  639. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  640. req.req_hdr = cpu_to_le64(word);
  641. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  642. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  643. if (rv != 0) {
  644. printk(KERN_ERR "ERROR. Could not send "
  645. "interrupt coalescing parameters\n");
  646. }
  647. return rv;
  648. }
  649. int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
  650. {
  651. nx_nic_req_t req;
  652. u64 word;
  653. int rv = 0;
  654. if ((adapter->flags & NETXEN_NIC_LRO_ENABLED) == enable)
  655. return 0;
  656. memset(&req, 0, sizeof(nx_nic_req_t));
  657. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  658. word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  659. req.req_hdr = cpu_to_le64(word);
  660. req.words[0] = cpu_to_le64(enable);
  661. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  662. if (rv != 0) {
  663. printk(KERN_ERR "ERROR. Could not send "
  664. "configure hw lro request\n");
  665. }
  666. adapter->flags ^= NETXEN_NIC_LRO_ENABLED;
  667. return rv;
  668. }
  669. int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
  670. {
  671. nx_nic_req_t req;
  672. u64 word;
  673. int rv = 0;
  674. if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
  675. return rv;
  676. memset(&req, 0, sizeof(nx_nic_req_t));
  677. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  678. word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
  679. ((u64)adapter->portnum << 16);
  680. req.req_hdr = cpu_to_le64(word);
  681. req.words[0] = cpu_to_le64(enable);
  682. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  683. if (rv != 0) {
  684. printk(KERN_ERR "ERROR. Could not send "
  685. "configure bridge mode request\n");
  686. }
  687. adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;
  688. return rv;
  689. }
  690. #define RSS_HASHTYPE_IP_TCP 0x3
  691. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  692. {
  693. nx_nic_req_t req;
  694. u64 word;
  695. int i, rv;
  696. u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  697. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  698. 0x255b0ec26d5a56daULL };
  699. memset(&req, 0, sizeof(nx_nic_req_t));
  700. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  701. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  702. req.req_hdr = cpu_to_le64(word);
  703. /*
  704. * RSS request:
  705. * bits 3-0: hash_method
  706. * 5-4: hash_type_ipv4
  707. * 7-6: hash_type_ipv6
  708. * 8: enable
  709. * 9: use indirection table
  710. * 47-10: reserved
  711. * 63-48: indirection table mask
  712. */
  713. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  714. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  715. ((u64)(enable & 0x1) << 8) |
  716. ((0x7ULL) << 48);
  717. req.words[0] = cpu_to_le64(word);
  718. for (i = 0; i < 5; i++)
  719. req.words[i+1] = cpu_to_le64(key[i]);
  720. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  721. if (rv != 0) {
  722. printk(KERN_ERR "%s: could not configure RSS\n",
  723. adapter->netdev->name);
  724. }
  725. return rv;
  726. }
  727. int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
  728. {
  729. nx_nic_req_t req;
  730. u64 word;
  731. int rv;
  732. memset(&req, 0, sizeof(nx_nic_req_t));
  733. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  734. word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  735. req.req_hdr = cpu_to_le64(word);
  736. req.words[0] = cpu_to_le64(cmd);
  737. req.words[1] = cpu_to_le64(ip);
  738. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  739. if (rv != 0) {
  740. printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
  741. adapter->netdev->name,
  742. (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
  743. }
  744. return rv;
  745. }
  746. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
  747. {
  748. nx_nic_req_t req;
  749. u64 word;
  750. int rv;
  751. memset(&req, 0, sizeof(nx_nic_req_t));
  752. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  753. word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  754. req.req_hdr = cpu_to_le64(word);
  755. req.words[0] = cpu_to_le64(enable | (enable << 8));
  756. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  757. if (rv != 0) {
  758. printk(KERN_ERR "%s: could not configure link notification\n",
  759. adapter->netdev->name);
  760. }
  761. return rv;
  762. }
  763. int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
  764. {
  765. nx_nic_req_t req;
  766. u64 word;
  767. int rv;
  768. memset(&req, 0, sizeof(nx_nic_req_t));
  769. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  770. word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
  771. ((u64)adapter->portnum << 16) |
  772. ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
  773. req.req_hdr = cpu_to_le64(word);
  774. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  775. if (rv != 0) {
  776. printk(KERN_ERR "%s: could not cleanup lro flows\n",
  777. adapter->netdev->name);
  778. }
  779. return rv;
  780. }
  781. /*
  782. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  783. * @returns 0 on success, negative on failure
  784. */
  785. #define MTU_FUDGE_FACTOR 100
  786. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  787. {
  788. struct netxen_adapter *adapter = netdev_priv(netdev);
  789. int max_mtu;
  790. int rc = 0;
  791. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  792. max_mtu = P3_MAX_MTU;
  793. else
  794. max_mtu = P2_MAX_MTU;
  795. if (mtu > max_mtu) {
  796. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  797. netdev->name, max_mtu);
  798. return -EINVAL;
  799. }
  800. if (adapter->set_mtu)
  801. rc = adapter->set_mtu(adapter, mtu);
  802. if (!rc)
  803. netdev->mtu = mtu;
  804. return rc;
  805. }
  806. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  807. int size, __le32 * buf)
  808. {
  809. int i, v, addr;
  810. __le32 *ptr32;
  811. addr = base;
  812. ptr32 = buf;
  813. for (i = 0; i < size / sizeof(u32); i++) {
  814. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  815. return -1;
  816. *ptr32 = cpu_to_le32(v);
  817. ptr32++;
  818. addr += sizeof(u32);
  819. }
  820. if ((char *)buf + size > (char *)ptr32) {
  821. __le32 local;
  822. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  823. return -1;
  824. local = cpu_to_le32(v);
  825. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  826. }
  827. return 0;
  828. }
  829. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  830. {
  831. __le32 *pmac = (__le32 *) mac;
  832. u32 offset;
  833. offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
  834. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  835. return -1;
  836. if (*mac == cpu_to_le64(~0ULL)) {
  837. offset = NX_OLD_MAC_ADDR_OFFSET +
  838. (adapter->portnum * sizeof(u64));
  839. if (netxen_get_flash_block(adapter,
  840. offset, sizeof(u64), pmac) == -1)
  841. return -1;
  842. if (*mac == cpu_to_le64(~0ULL))
  843. return -1;
  844. }
  845. return 0;
  846. }
  847. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  848. {
  849. uint32_t crbaddr, mac_hi, mac_lo;
  850. int pci_func = adapter->ahw.pci_func;
  851. crbaddr = CRB_MAC_BLOCK_START +
  852. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  853. mac_lo = NXRD32(adapter, crbaddr);
  854. mac_hi = NXRD32(adapter, crbaddr+4);
  855. if (pci_func & 1)
  856. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  857. else
  858. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  859. return 0;
  860. }
  861. /*
  862. * Changes the CRB window to the specified window.
  863. */
  864. static void
  865. netxen_nic_pci_set_crbwindow_128M(struct netxen_adapter *adapter,
  866. u32 window)
  867. {
  868. void __iomem *offset;
  869. int count = 10;
  870. u8 func = adapter->ahw.pci_func;
  871. if (adapter->ahw.crb_win == window)
  872. return;
  873. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  874. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  875. writel(window, offset);
  876. do {
  877. if (window == readl(offset))
  878. break;
  879. if (printk_ratelimit())
  880. dev_warn(&adapter->pdev->dev,
  881. "failed to set CRB window to %d\n",
  882. (window == NETXEN_WINDOW_ONE));
  883. udelay(1);
  884. } while (--count > 0);
  885. if (count > 0)
  886. adapter->ahw.crb_win = window;
  887. }
  888. /*
  889. * Return -1 if off is not valid,
  890. * 1 if window access is needed. 'off' is set to offset from
  891. * CRB space in 128M pci map
  892. * 0 if no window access is needed. 'off' is set to 2M addr
  893. * In: 'off' is offset from base in 128M pci map
  894. */
  895. static int
  896. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter, ulong *off)
  897. {
  898. crb_128M_2M_sub_block_map_t *m;
  899. if (*off >= NETXEN_CRB_MAX)
  900. return -1;
  901. if (*off >= NETXEN_PCI_CAMQM && (*off < NETXEN_PCI_CAMQM_2M_END)) {
  902. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  903. (ulong)adapter->ahw.pci_base0;
  904. return 0;
  905. }
  906. if (*off < NETXEN_PCI_CRBSPACE)
  907. return -1;
  908. *off -= NETXEN_PCI_CRBSPACE;
  909. /*
  910. * Try direct map
  911. */
  912. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  913. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  914. *off = *off + m->start_2M - m->start_128M +
  915. (ulong)adapter->ahw.pci_base0;
  916. return 0;
  917. }
  918. /*
  919. * Not in direct map, use crb window
  920. */
  921. return 1;
  922. }
  923. /*
  924. * In: 'off' is offset from CRB space in 128M pci map
  925. * Out: 'off' is 2M pci map addr
  926. * side effect: lock crb window
  927. */
  928. static void
  929. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  930. {
  931. u32 window;
  932. void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
  933. window = CRB_HI(*off);
  934. if (adapter->ahw.crb_win == window)
  935. goto done;
  936. writel(window, addr);
  937. if (readl(addr) != window) {
  938. if (printk_ratelimit())
  939. dev_warn(&adapter->pdev->dev,
  940. "failed to set CRB window to %d off 0x%lx\n",
  941. window, *off);
  942. }
  943. adapter->ahw.crb_win = window;
  944. done:
  945. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  946. (ulong)adapter->ahw.pci_base0;
  947. }
  948. static int
  949. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
  950. {
  951. unsigned long flags;
  952. void __iomem *addr;
  953. if (ADDR_IN_WINDOW1(off))
  954. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  955. else
  956. addr = pci_base_offset(adapter, off);
  957. BUG_ON(!addr);
  958. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  959. netxen_nic_io_write_128M(adapter, addr, data);
  960. } else { /* Window 0 */
  961. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  962. addr = pci_base_offset(adapter, off);
  963. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  964. writel(data, addr);
  965. netxen_nic_pci_set_crbwindow_128M(adapter,
  966. NETXEN_WINDOW_ONE);
  967. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  968. }
  969. return 0;
  970. }
  971. static u32
  972. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
  973. {
  974. unsigned long flags;
  975. void __iomem *addr;
  976. u32 data;
  977. if (ADDR_IN_WINDOW1(off))
  978. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  979. else
  980. addr = pci_base_offset(adapter, off);
  981. BUG_ON(!addr);
  982. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  983. data = netxen_nic_io_read_128M(adapter, addr);
  984. } else { /* Window 0 */
  985. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  986. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  987. data = readl(addr);
  988. netxen_nic_pci_set_crbwindow_128M(adapter,
  989. NETXEN_WINDOW_ONE);
  990. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  991. }
  992. return data;
  993. }
  994. static int
  995. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
  996. {
  997. unsigned long flags;
  998. int rv;
  999. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
  1000. if (rv == -1) {
  1001. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1002. __func__, off);
  1003. dump_stack();
  1004. return -1;
  1005. }
  1006. if (rv == 1) {
  1007. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  1008. crb_win_lock(adapter);
  1009. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1010. writel(data, (void __iomem *)off);
  1011. crb_win_unlock(adapter);
  1012. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1013. } else
  1014. writel(data, (void __iomem *)off);
  1015. return 0;
  1016. }
  1017. static u32
  1018. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
  1019. {
  1020. unsigned long flags;
  1021. int rv;
  1022. u32 data;
  1023. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
  1024. if (rv == -1) {
  1025. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1026. __func__, off);
  1027. dump_stack();
  1028. return -1;
  1029. }
  1030. if (rv == 1) {
  1031. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  1032. crb_win_lock(adapter);
  1033. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1034. data = readl((void __iomem *)off);
  1035. crb_win_unlock(adapter);
  1036. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1037. } else
  1038. data = readl((void __iomem *)off);
  1039. return data;
  1040. }
  1041. /* window 1 registers only */
  1042. static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
  1043. void __iomem *addr, u32 data)
  1044. {
  1045. read_lock(&adapter->ahw.crb_lock);
  1046. writel(data, addr);
  1047. read_unlock(&adapter->ahw.crb_lock);
  1048. }
  1049. static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
  1050. void __iomem *addr)
  1051. {
  1052. u32 val;
  1053. read_lock(&adapter->ahw.crb_lock);
  1054. val = readl(addr);
  1055. read_unlock(&adapter->ahw.crb_lock);
  1056. return val;
  1057. }
  1058. static void netxen_nic_io_write_2M(struct netxen_adapter *adapter,
  1059. void __iomem *addr, u32 data)
  1060. {
  1061. writel(data, addr);
  1062. }
  1063. static u32 netxen_nic_io_read_2M(struct netxen_adapter *adapter,
  1064. void __iomem *addr)
  1065. {
  1066. return readl(addr);
  1067. }
  1068. void __iomem *
  1069. netxen_get_ioaddr(struct netxen_adapter *adapter, u32 offset)
  1070. {
  1071. ulong off = offset;
  1072. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1073. if (offset < NETXEN_CRB_PCIX_HOST2 &&
  1074. offset > NETXEN_CRB_PCIX_HOST)
  1075. return PCI_OFFSET_SECOND_RANGE(adapter, offset);
  1076. return NETXEN_CRB_NORMALIZE(adapter, offset);
  1077. }
  1078. BUG_ON(netxen_nic_pci_get_crb_addr_2M(adapter, &off));
  1079. return (void __iomem *)off;
  1080. }
  1081. static int
  1082. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1083. u64 addr, u32 *start)
  1084. {
  1085. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1086. *start = (addr - NETXEN_ADDR_OCM0 + NETXEN_PCI_OCM0);
  1087. return 0;
  1088. } else if (ADDR_IN_RANGE(addr,
  1089. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1090. *start = (addr - NETXEN_ADDR_OCM1 + NETXEN_PCI_OCM1);
  1091. return 0;
  1092. }
  1093. return -EIO;
  1094. }
  1095. static int
  1096. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1097. u64 addr, u32 *start)
  1098. {
  1099. u32 win_read, window;
  1100. struct pci_dev *pdev = adapter->pdev;
  1101. if ((addr & 0x00ff800) == 0xff800) {
  1102. if (printk_ratelimit())
  1103. dev_warn(&pdev->dev, "QM access not handled\n");
  1104. return -EIO;
  1105. }
  1106. window = OCM_WIN(addr);
  1107. writel(window, adapter->ahw.ocm_win_crb);
  1108. win_read = readl(adapter->ahw.ocm_win_crb);
  1109. if ((win_read >> 7) != window) {
  1110. if (printk_ratelimit())
  1111. dev_warn(&pdev->dev, "failed to set OCM window\n");
  1112. return -EIO;
  1113. }
  1114. adapter->ahw.ocm_win = window;
  1115. *start = NETXEN_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
  1116. return 0;
  1117. }
  1118. static int
  1119. netxen_nic_pci_mem_access_direct(struct netxen_adapter *adapter, u64 off,
  1120. u64 *data, int op)
  1121. {
  1122. void __iomem *addr, *mem_ptr = NULL;
  1123. resource_size_t mem_base;
  1124. int ret = -EIO;
  1125. u32 start;
  1126. spin_lock(&adapter->ahw.mem_lock);
  1127. ret = adapter->pci_set_window(adapter, off, &start);
  1128. if (ret != 0)
  1129. goto unlock;
  1130. addr = pci_base_offset(adapter, start);
  1131. if (addr)
  1132. goto noremap;
  1133. mem_base = pci_resource_start(adapter->pdev, 0) + (start & PAGE_MASK);
  1134. mem_ptr = ioremap(mem_base, PAGE_SIZE);
  1135. if (mem_ptr == NULL) {
  1136. ret = -EIO;
  1137. goto unlock;
  1138. }
  1139. addr = mem_ptr + (start & (PAGE_SIZE - 1));
  1140. noremap:
  1141. if (op == 0) /* read */
  1142. *data = readq(addr);
  1143. else /* write */
  1144. writeq(*data, addr);
  1145. unlock:
  1146. spin_unlock(&adapter->ahw.mem_lock);
  1147. if (mem_ptr)
  1148. iounmap(mem_ptr);
  1149. return ret;
  1150. }
  1151. #define MAX_CTL_CHECK 1000
  1152. static int
  1153. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1154. u64 off, u64 data)
  1155. {
  1156. int j, ret;
  1157. u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
  1158. void __iomem *mem_crb;
  1159. /* Only 64-bit aligned access */
  1160. if (off & 7)
  1161. return -EIO;
  1162. /* P2 has different SIU and MIU test agent base addr */
  1163. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1164. NETXEN_ADDR_QDR_NET_MAX_P2)) {
  1165. mem_crb = pci_base_offset(adapter,
  1166. NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
  1167. addr_hi = SIU_TEST_AGT_ADDR_HI;
  1168. data_lo = SIU_TEST_AGT_WRDATA_LO;
  1169. data_hi = SIU_TEST_AGT_WRDATA_HI;
  1170. off_lo = off & SIU_TEST_AGT_ADDR_MASK;
  1171. off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
  1172. goto correct;
  1173. }
  1174. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1175. mem_crb = pci_base_offset(adapter,
  1176. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1177. addr_hi = MIU_TEST_AGT_ADDR_HI;
  1178. data_lo = MIU_TEST_AGT_WRDATA_LO;
  1179. data_hi = MIU_TEST_AGT_WRDATA_HI;
  1180. off_lo = off & MIU_TEST_AGT_ADDR_MASK;
  1181. off_hi = 0;
  1182. goto correct;
  1183. }
  1184. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
  1185. ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1186. if (adapter->ahw.pci_len0 != 0) {
  1187. return netxen_nic_pci_mem_access_direct(adapter,
  1188. off, &data, 1);
  1189. }
  1190. }
  1191. return -EIO;
  1192. correct:
  1193. spin_lock(&adapter->ahw.mem_lock);
  1194. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  1195. writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1196. writel(off_hi, (mem_crb + addr_hi));
  1197. writel(data & 0xffffffff, (mem_crb + data_lo));
  1198. writel((data >> 32) & 0xffffffff, (mem_crb + data_hi));
  1199. writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
  1200. writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
  1201. (mem_crb + TEST_AGT_CTRL));
  1202. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1203. temp = readl((mem_crb + TEST_AGT_CTRL));
  1204. if ((temp & TA_CTL_BUSY) == 0)
  1205. break;
  1206. }
  1207. if (j >= MAX_CTL_CHECK) {
  1208. if (printk_ratelimit())
  1209. dev_err(&adapter->pdev->dev,
  1210. "failed to write through agent\n");
  1211. ret = -EIO;
  1212. } else
  1213. ret = 0;
  1214. netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
  1215. spin_unlock(&adapter->ahw.mem_lock);
  1216. return ret;
  1217. }
  1218. static int
  1219. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1220. u64 off, u64 *data)
  1221. {
  1222. int j, ret;
  1223. u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
  1224. u64 val;
  1225. void __iomem *mem_crb;
  1226. /* Only 64-bit aligned access */
  1227. if (off & 7)
  1228. return -EIO;
  1229. /* P2 has different SIU and MIU test agent base addr */
  1230. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1231. NETXEN_ADDR_QDR_NET_MAX_P2)) {
  1232. mem_crb = pci_base_offset(adapter,
  1233. NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
  1234. addr_hi = SIU_TEST_AGT_ADDR_HI;
  1235. data_lo = SIU_TEST_AGT_RDDATA_LO;
  1236. data_hi = SIU_TEST_AGT_RDDATA_HI;
  1237. off_lo = off & SIU_TEST_AGT_ADDR_MASK;
  1238. off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
  1239. goto correct;
  1240. }
  1241. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1242. mem_crb = pci_base_offset(adapter,
  1243. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1244. addr_hi = MIU_TEST_AGT_ADDR_HI;
  1245. data_lo = MIU_TEST_AGT_RDDATA_LO;
  1246. data_hi = MIU_TEST_AGT_RDDATA_HI;
  1247. off_lo = off & MIU_TEST_AGT_ADDR_MASK;
  1248. off_hi = 0;
  1249. goto correct;
  1250. }
  1251. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
  1252. ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1253. if (adapter->ahw.pci_len0 != 0) {
  1254. return netxen_nic_pci_mem_access_direct(adapter,
  1255. off, data, 0);
  1256. }
  1257. }
  1258. return -EIO;
  1259. correct:
  1260. spin_lock(&adapter->ahw.mem_lock);
  1261. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  1262. writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1263. writel(off_hi, (mem_crb + addr_hi));
  1264. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  1265. writel((TA_CTL_START|TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
  1266. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1267. temp = readl(mem_crb + TEST_AGT_CTRL);
  1268. if ((temp & TA_CTL_BUSY) == 0)
  1269. break;
  1270. }
  1271. if (j >= MAX_CTL_CHECK) {
  1272. if (printk_ratelimit())
  1273. dev_err(&adapter->pdev->dev,
  1274. "failed to read through agent\n");
  1275. ret = -EIO;
  1276. } else {
  1277. temp = readl(mem_crb + data_hi);
  1278. val = ((u64)temp << 32);
  1279. val |= readl(mem_crb + data_lo);
  1280. *data = val;
  1281. ret = 0;
  1282. }
  1283. netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
  1284. spin_unlock(&adapter->ahw.mem_lock);
  1285. return ret;
  1286. }
  1287. static int
  1288. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1289. u64 off, u64 data)
  1290. {
  1291. int j, ret;
  1292. u32 temp, off8;
  1293. void __iomem *mem_crb;
  1294. /* Only 64-bit aligned access */
  1295. if (off & 7)
  1296. return -EIO;
  1297. /* P3 onward, test agent base for MIU and SIU is same */
  1298. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1299. NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1300. mem_crb = netxen_get_ioaddr(adapter,
  1301. NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  1302. goto correct;
  1303. }
  1304. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1305. mem_crb = netxen_get_ioaddr(adapter,
  1306. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1307. goto correct;
  1308. }
  1309. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX))
  1310. return netxen_nic_pci_mem_access_direct(adapter, off, &data, 1);
  1311. return -EIO;
  1312. correct:
  1313. off8 = off & MIU_TEST_AGT_ADDR_MASK;
  1314. spin_lock(&adapter->ahw.mem_lock);
  1315. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1316. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  1317. writel(data & 0xffffffff, mem_crb + MIU_TEST_AGT_WRDATA_LO);
  1318. writel((data >> 32) & 0xffffffff, mem_crb + MIU_TEST_AGT_WRDATA_HI);
  1319. writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
  1320. writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
  1321. (mem_crb + TEST_AGT_CTRL));
  1322. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1323. temp = readl(mem_crb + TEST_AGT_CTRL);
  1324. if ((temp & TA_CTL_BUSY) == 0)
  1325. break;
  1326. }
  1327. if (j >= MAX_CTL_CHECK) {
  1328. if (printk_ratelimit())
  1329. dev_err(&adapter->pdev->dev,
  1330. "failed to write through agent\n");
  1331. ret = -EIO;
  1332. } else
  1333. ret = 0;
  1334. spin_unlock(&adapter->ahw.mem_lock);
  1335. return ret;
  1336. }
  1337. static int
  1338. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1339. u64 off, u64 *data)
  1340. {
  1341. int j, ret;
  1342. u32 temp, off8;
  1343. u64 val;
  1344. void __iomem *mem_crb;
  1345. /* Only 64-bit aligned access */
  1346. if (off & 7)
  1347. return -EIO;
  1348. /* P3 onward, test agent base for MIU and SIU is same */
  1349. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1350. NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1351. mem_crb = netxen_get_ioaddr(adapter,
  1352. NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  1353. goto correct;
  1354. }
  1355. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1356. mem_crb = netxen_get_ioaddr(adapter,
  1357. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1358. goto correct;
  1359. }
  1360. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1361. return netxen_nic_pci_mem_access_direct(adapter,
  1362. off, data, 0);
  1363. }
  1364. return -EIO;
  1365. correct:
  1366. off8 = off & MIU_TEST_AGT_ADDR_MASK;
  1367. spin_lock(&adapter->ahw.mem_lock);
  1368. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1369. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  1370. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  1371. writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
  1372. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1373. temp = readl(mem_crb + TEST_AGT_CTRL);
  1374. if ((temp & TA_CTL_BUSY) == 0)
  1375. break;
  1376. }
  1377. if (j >= MAX_CTL_CHECK) {
  1378. if (printk_ratelimit())
  1379. dev_err(&adapter->pdev->dev,
  1380. "failed to read through agent\n");
  1381. ret = -EIO;
  1382. } else {
  1383. temp = readl(mem_crb + MIU_TEST_AGT_RDDATA_HI);
  1384. val = (u64)temp << 32;
  1385. val |= readl(mem_crb + MIU_TEST_AGT_RDDATA_LO);
  1386. *data = val;
  1387. ret = 0;
  1388. }
  1389. spin_unlock(&adapter->ahw.mem_lock);
  1390. return ret;
  1391. }
  1392. void
  1393. netxen_setup_hwops(struct netxen_adapter *adapter)
  1394. {
  1395. adapter->init_port = netxen_niu_xg_init_port;
  1396. adapter->stop_port = netxen_niu_disable_xg_port;
  1397. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1398. adapter->crb_read = netxen_nic_hw_read_wx_128M,
  1399. adapter->crb_write = netxen_nic_hw_write_wx_128M,
  1400. adapter->pci_set_window = netxen_nic_pci_set_window_128M,
  1401. adapter->pci_mem_read = netxen_nic_pci_mem_read_128M,
  1402. adapter->pci_mem_write = netxen_nic_pci_mem_write_128M,
  1403. adapter->io_read = netxen_nic_io_read_128M,
  1404. adapter->io_write = netxen_nic_io_write_128M,
  1405. adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
  1406. adapter->set_multi = netxen_p2_nic_set_multi;
  1407. adapter->set_mtu = netxen_nic_set_mtu_xgb;
  1408. adapter->set_promisc = netxen_p2_nic_set_promisc;
  1409. } else {
  1410. adapter->crb_read = netxen_nic_hw_read_wx_2M,
  1411. adapter->crb_write = netxen_nic_hw_write_wx_2M,
  1412. adapter->pci_set_window = netxen_nic_pci_set_window_2M,
  1413. adapter->pci_mem_read = netxen_nic_pci_mem_read_2M,
  1414. adapter->pci_mem_write = netxen_nic_pci_mem_write_2M,
  1415. adapter->io_read = netxen_nic_io_read_2M,
  1416. adapter->io_write = netxen_nic_io_write_2M,
  1417. adapter->set_mtu = nx_fw_cmd_set_mtu;
  1418. adapter->set_promisc = netxen_p3_nic_set_promisc;
  1419. adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
  1420. adapter->set_multi = netxen_p3_nic_set_multi;
  1421. adapter->phy_read = nx_fw_cmd_query_phy;
  1422. adapter->phy_write = nx_fw_cmd_set_phy;
  1423. }
  1424. }
  1425. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1426. {
  1427. int offset, board_type, magic, header_version;
  1428. struct pci_dev *pdev = adapter->pdev;
  1429. offset = NX_FW_MAGIC_OFFSET;
  1430. if (netxen_rom_fast_read(adapter, offset, &magic))
  1431. return -EIO;
  1432. offset = NX_HDR_VERSION_OFFSET;
  1433. if (netxen_rom_fast_read(adapter, offset, &header_version))
  1434. return -EIO;
  1435. if (magic != NETXEN_BDINFO_MAGIC ||
  1436. header_version != NETXEN_BDINFO_VERSION) {
  1437. dev_err(&pdev->dev,
  1438. "invalid board config, magic=%08x, version=%08x\n",
  1439. magic, header_version);
  1440. return -EIO;
  1441. }
  1442. offset = NX_BRDTYPE_OFFSET;
  1443. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1444. return -EIO;
  1445. adapter->ahw.board_type = board_type;
  1446. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1447. u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1448. if ((gpio & 0x8000) == 0)
  1449. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1450. }
  1451. switch (board_type) {
  1452. case NETXEN_BRDTYPE_P2_SB35_4G:
  1453. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1454. break;
  1455. case NETXEN_BRDTYPE_P2_SB31_10G:
  1456. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1457. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1458. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1459. case NETXEN_BRDTYPE_P3_HMEZ:
  1460. case NETXEN_BRDTYPE_P3_XG_LOM:
  1461. case NETXEN_BRDTYPE_P3_10G_CX4:
  1462. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1463. case NETXEN_BRDTYPE_P3_IMEZ:
  1464. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1465. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1466. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1467. case NETXEN_BRDTYPE_P3_10G_XFP:
  1468. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1469. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1470. break;
  1471. case NETXEN_BRDTYPE_P1_BD:
  1472. case NETXEN_BRDTYPE_P1_SB:
  1473. case NETXEN_BRDTYPE_P1_SMAX:
  1474. case NETXEN_BRDTYPE_P1_SOCK:
  1475. case NETXEN_BRDTYPE_P3_REF_QG:
  1476. case NETXEN_BRDTYPE_P3_4_GB:
  1477. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1478. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1479. break;
  1480. case NETXEN_BRDTYPE_P3_10G_TP:
  1481. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1482. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1483. break;
  1484. default:
  1485. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1486. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1487. break;
  1488. }
  1489. return 0;
  1490. }
  1491. /* NIU access sections */
  1492. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1493. {
  1494. new_mtu += MTU_FUDGE_FACTOR;
  1495. NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1496. new_mtu);
  1497. return 0;
  1498. }
  1499. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1500. {
  1501. new_mtu += MTU_FUDGE_FACTOR;
  1502. if (adapter->physical_port == 0)
  1503. NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  1504. else
  1505. NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
  1506. return 0;
  1507. }
  1508. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1509. {
  1510. __u32 status;
  1511. __u32 autoneg;
  1512. __u32 port_mode;
  1513. if (!netif_carrier_ok(adapter->netdev)) {
  1514. adapter->link_speed = 0;
  1515. adapter->link_duplex = -1;
  1516. adapter->link_autoneg = AUTONEG_ENABLE;
  1517. return;
  1518. }
  1519. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1520. port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
  1521. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1522. adapter->link_speed = SPEED_1000;
  1523. adapter->link_duplex = DUPLEX_FULL;
  1524. adapter->link_autoneg = AUTONEG_DISABLE;
  1525. return;
  1526. }
  1527. if (adapter->phy_read
  1528. && adapter->phy_read(adapter,
  1529. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1530. &status) == 0) {
  1531. if (netxen_get_phy_link(status)) {
  1532. switch (netxen_get_phy_speed(status)) {
  1533. case 0:
  1534. adapter->link_speed = SPEED_10;
  1535. break;
  1536. case 1:
  1537. adapter->link_speed = SPEED_100;
  1538. break;
  1539. case 2:
  1540. adapter->link_speed = SPEED_1000;
  1541. break;
  1542. default:
  1543. adapter->link_speed = 0;
  1544. break;
  1545. }
  1546. switch (netxen_get_phy_duplex(status)) {
  1547. case 0:
  1548. adapter->link_duplex = DUPLEX_HALF;
  1549. break;
  1550. case 1:
  1551. adapter->link_duplex = DUPLEX_FULL;
  1552. break;
  1553. default:
  1554. adapter->link_duplex = -1;
  1555. break;
  1556. }
  1557. if (adapter->phy_read
  1558. && adapter->phy_read(adapter,
  1559. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1560. &autoneg) != 0)
  1561. adapter->link_autoneg = autoneg;
  1562. } else
  1563. goto link_down;
  1564. } else {
  1565. link_down:
  1566. adapter->link_speed = 0;
  1567. adapter->link_duplex = -1;
  1568. }
  1569. }
  1570. }
  1571. int
  1572. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  1573. {
  1574. u32 wol_cfg;
  1575. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1576. return 0;
  1577. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
  1578. if (wol_cfg & (1UL << adapter->portnum)) {
  1579. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
  1580. if (wol_cfg & (1 << adapter->portnum))
  1581. return 1;
  1582. }
  1583. return 0;
  1584. }