mxs-mmc.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881
  1. /*
  2. * Portions copyright (C) 2003 Russell King, PXA MMCI Driver
  3. * Portions copyright (C) 2004-2005 Pierre Ossman, W83L51xD SD/MMC driver
  4. *
  5. * Copyright 2008 Embedded Alley Solutions, Inc.
  6. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, write to the Free Software Foundation, Inc.,
  20. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/init.h>
  24. #include <linux/ioport.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/delay.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/dmaengine.h>
  30. #include <linux/highmem.h>
  31. #include <linux/clk.h>
  32. #include <linux/err.h>
  33. #include <linux/completion.h>
  34. #include <linux/mmc/host.h>
  35. #include <linux/mmc/mmc.h>
  36. #include <linux/mmc/sdio.h>
  37. #include <linux/gpio.h>
  38. #include <linux/regulator/consumer.h>
  39. #include <linux/module.h>
  40. #include <linux/fsl/mxs-dma.h>
  41. #include <linux/pinctrl/consumer.h>
  42. #include <linux/stmp_device.h>
  43. #include <mach/mxs.h>
  44. #include <mach/mmc.h>
  45. #define DRIVER_NAME "mxs-mmc"
  46. /* card detect polling timeout */
  47. #define MXS_MMC_DETECT_TIMEOUT (HZ/2)
  48. #define SSP_VERSION_LATEST 4
  49. #define ssp_is_old() (host->version < SSP_VERSION_LATEST)
  50. /* SSP registers */
  51. #define HW_SSP_CTRL0 0x000
  52. #define BM_SSP_CTRL0_RUN (1 << 29)
  53. #define BM_SSP_CTRL0_SDIO_IRQ_CHECK (1 << 28)
  54. #define BM_SSP_CTRL0_IGNORE_CRC (1 << 26)
  55. #define BM_SSP_CTRL0_READ (1 << 25)
  56. #define BM_SSP_CTRL0_DATA_XFER (1 << 24)
  57. #define BP_SSP_CTRL0_BUS_WIDTH (22)
  58. #define BM_SSP_CTRL0_BUS_WIDTH (0x3 << 22)
  59. #define BM_SSP_CTRL0_WAIT_FOR_IRQ (1 << 21)
  60. #define BM_SSP_CTRL0_LONG_RESP (1 << 19)
  61. #define BM_SSP_CTRL0_GET_RESP (1 << 17)
  62. #define BM_SSP_CTRL0_ENABLE (1 << 16)
  63. #define BP_SSP_CTRL0_XFER_COUNT (0)
  64. #define BM_SSP_CTRL0_XFER_COUNT (0xffff)
  65. #define HW_SSP_CMD0 0x010
  66. #define BM_SSP_CMD0_DBL_DATA_RATE_EN (1 << 25)
  67. #define BM_SSP_CMD0_SLOW_CLKING_EN (1 << 22)
  68. #define BM_SSP_CMD0_CONT_CLKING_EN (1 << 21)
  69. #define BM_SSP_CMD0_APPEND_8CYC (1 << 20)
  70. #define BP_SSP_CMD0_BLOCK_SIZE (16)
  71. #define BM_SSP_CMD0_BLOCK_SIZE (0xf << 16)
  72. #define BP_SSP_CMD0_BLOCK_COUNT (8)
  73. #define BM_SSP_CMD0_BLOCK_COUNT (0xff << 8)
  74. #define BP_SSP_CMD0_CMD (0)
  75. #define BM_SSP_CMD0_CMD (0xff)
  76. #define HW_SSP_CMD1 0x020
  77. #define HW_SSP_XFER_SIZE 0x030
  78. #define HW_SSP_BLOCK_SIZE 0x040
  79. #define BP_SSP_BLOCK_SIZE_BLOCK_COUNT (4)
  80. #define BM_SSP_BLOCK_SIZE_BLOCK_COUNT (0xffffff << 4)
  81. #define BP_SSP_BLOCK_SIZE_BLOCK_SIZE (0)
  82. #define BM_SSP_BLOCK_SIZE_BLOCK_SIZE (0xf)
  83. #define HW_SSP_TIMING (ssp_is_old() ? 0x050 : 0x070)
  84. #define BP_SSP_TIMING_TIMEOUT (16)
  85. #define BM_SSP_TIMING_TIMEOUT (0xffff << 16)
  86. #define BP_SSP_TIMING_CLOCK_DIVIDE (8)
  87. #define BM_SSP_TIMING_CLOCK_DIVIDE (0xff << 8)
  88. #define BP_SSP_TIMING_CLOCK_RATE (0)
  89. #define BM_SSP_TIMING_CLOCK_RATE (0xff)
  90. #define HW_SSP_CTRL1 (ssp_is_old() ? 0x060 : 0x080)
  91. #define BM_SSP_CTRL1_SDIO_IRQ (1 << 31)
  92. #define BM_SSP_CTRL1_SDIO_IRQ_EN (1 << 30)
  93. #define BM_SSP_CTRL1_RESP_ERR_IRQ (1 << 29)
  94. #define BM_SSP_CTRL1_RESP_ERR_IRQ_EN (1 << 28)
  95. #define BM_SSP_CTRL1_RESP_TIMEOUT_IRQ (1 << 27)
  96. #define BM_SSP_CTRL1_RESP_TIMEOUT_IRQ_EN (1 << 26)
  97. #define BM_SSP_CTRL1_DATA_TIMEOUT_IRQ (1 << 25)
  98. #define BM_SSP_CTRL1_DATA_TIMEOUT_IRQ_EN (1 << 24)
  99. #define BM_SSP_CTRL1_DATA_CRC_IRQ (1 << 23)
  100. #define BM_SSP_CTRL1_DATA_CRC_IRQ_EN (1 << 22)
  101. #define BM_SSP_CTRL1_FIFO_UNDERRUN_IRQ (1 << 21)
  102. #define BM_SSP_CTRL1_FIFO_UNDERRUN_IRQ_EN (1 << 20)
  103. #define BM_SSP_CTRL1_RECV_TIMEOUT_IRQ (1 << 17)
  104. #define BM_SSP_CTRL1_RECV_TIMEOUT_IRQ_EN (1 << 16)
  105. #define BM_SSP_CTRL1_FIFO_OVERRUN_IRQ (1 << 15)
  106. #define BM_SSP_CTRL1_FIFO_OVERRUN_IRQ_EN (1 << 14)
  107. #define BM_SSP_CTRL1_DMA_ENABLE (1 << 13)
  108. #define BM_SSP_CTRL1_POLARITY (1 << 9)
  109. #define BP_SSP_CTRL1_WORD_LENGTH (4)
  110. #define BM_SSP_CTRL1_WORD_LENGTH (0xf << 4)
  111. #define BP_SSP_CTRL1_SSP_MODE (0)
  112. #define BM_SSP_CTRL1_SSP_MODE (0xf)
  113. #define HW_SSP_SDRESP0 (ssp_is_old() ? 0x080 : 0x0a0)
  114. #define HW_SSP_SDRESP1 (ssp_is_old() ? 0x090 : 0x0b0)
  115. #define HW_SSP_SDRESP2 (ssp_is_old() ? 0x0a0 : 0x0c0)
  116. #define HW_SSP_SDRESP3 (ssp_is_old() ? 0x0b0 : 0x0d0)
  117. #define HW_SSP_STATUS (ssp_is_old() ? 0x0c0 : 0x100)
  118. #define BM_SSP_STATUS_CARD_DETECT (1 << 28)
  119. #define BM_SSP_STATUS_SDIO_IRQ (1 << 17)
  120. #define HW_SSP_VERSION (cpu_is_mx23() ? 0x110 : 0x130)
  121. #define BP_SSP_VERSION_MAJOR (24)
  122. #define BF_SSP(value, field) (((value) << BP_SSP_##field) & BM_SSP_##field)
  123. #define MXS_MMC_IRQ_BITS (BM_SSP_CTRL1_SDIO_IRQ | \
  124. BM_SSP_CTRL1_RESP_ERR_IRQ | \
  125. BM_SSP_CTRL1_RESP_TIMEOUT_IRQ | \
  126. BM_SSP_CTRL1_DATA_TIMEOUT_IRQ | \
  127. BM_SSP_CTRL1_DATA_CRC_IRQ | \
  128. BM_SSP_CTRL1_FIFO_UNDERRUN_IRQ | \
  129. BM_SSP_CTRL1_RECV_TIMEOUT_IRQ | \
  130. BM_SSP_CTRL1_FIFO_OVERRUN_IRQ)
  131. #define SSP_PIO_NUM 3
  132. struct mxs_mmc_host {
  133. struct mmc_host *mmc;
  134. struct mmc_request *mrq;
  135. struct mmc_command *cmd;
  136. struct mmc_data *data;
  137. void __iomem *base;
  138. int irq;
  139. struct resource *res;
  140. struct resource *dma_res;
  141. struct clk *clk;
  142. unsigned int clk_rate;
  143. struct dma_chan *dmach;
  144. struct mxs_dma_data dma_data;
  145. unsigned int dma_dir;
  146. enum dma_transfer_direction slave_dirn;
  147. u32 ssp_pio_words[SSP_PIO_NUM];
  148. unsigned int version;
  149. unsigned char bus_width;
  150. spinlock_t lock;
  151. int sdio_irq_en;
  152. };
  153. static int mxs_mmc_get_ro(struct mmc_host *mmc)
  154. {
  155. struct mxs_mmc_host *host = mmc_priv(mmc);
  156. struct mxs_mmc_platform_data *pdata =
  157. mmc_dev(host->mmc)->platform_data;
  158. if (!pdata)
  159. return -EFAULT;
  160. if (!gpio_is_valid(pdata->wp_gpio))
  161. return -EINVAL;
  162. return gpio_get_value(pdata->wp_gpio);
  163. }
  164. static int mxs_mmc_get_cd(struct mmc_host *mmc)
  165. {
  166. struct mxs_mmc_host *host = mmc_priv(mmc);
  167. return !(readl(host->base + HW_SSP_STATUS) &
  168. BM_SSP_STATUS_CARD_DETECT);
  169. }
  170. static void mxs_mmc_reset(struct mxs_mmc_host *host)
  171. {
  172. u32 ctrl0, ctrl1;
  173. stmp_reset_block(host->base);
  174. ctrl0 = BM_SSP_CTRL0_IGNORE_CRC;
  175. ctrl1 = BF_SSP(0x3, CTRL1_SSP_MODE) |
  176. BF_SSP(0x7, CTRL1_WORD_LENGTH) |
  177. BM_SSP_CTRL1_DMA_ENABLE |
  178. BM_SSP_CTRL1_POLARITY |
  179. BM_SSP_CTRL1_RECV_TIMEOUT_IRQ_EN |
  180. BM_SSP_CTRL1_DATA_CRC_IRQ_EN |
  181. BM_SSP_CTRL1_DATA_TIMEOUT_IRQ_EN |
  182. BM_SSP_CTRL1_RESP_TIMEOUT_IRQ_EN |
  183. BM_SSP_CTRL1_RESP_ERR_IRQ_EN;
  184. writel(BF_SSP(0xffff, TIMING_TIMEOUT) |
  185. BF_SSP(2, TIMING_CLOCK_DIVIDE) |
  186. BF_SSP(0, TIMING_CLOCK_RATE),
  187. host->base + HW_SSP_TIMING);
  188. if (host->sdio_irq_en) {
  189. ctrl0 |= BM_SSP_CTRL0_SDIO_IRQ_CHECK;
  190. ctrl1 |= BM_SSP_CTRL1_SDIO_IRQ_EN;
  191. }
  192. writel(ctrl0, host->base + HW_SSP_CTRL0);
  193. writel(ctrl1, host->base + HW_SSP_CTRL1);
  194. }
  195. static void mxs_mmc_start_cmd(struct mxs_mmc_host *host,
  196. struct mmc_command *cmd);
  197. static void mxs_mmc_request_done(struct mxs_mmc_host *host)
  198. {
  199. struct mmc_command *cmd = host->cmd;
  200. struct mmc_data *data = host->data;
  201. struct mmc_request *mrq = host->mrq;
  202. if (mmc_resp_type(cmd) & MMC_RSP_PRESENT) {
  203. if (mmc_resp_type(cmd) & MMC_RSP_136) {
  204. cmd->resp[3] = readl(host->base + HW_SSP_SDRESP0);
  205. cmd->resp[2] = readl(host->base + HW_SSP_SDRESP1);
  206. cmd->resp[1] = readl(host->base + HW_SSP_SDRESP2);
  207. cmd->resp[0] = readl(host->base + HW_SSP_SDRESP3);
  208. } else {
  209. cmd->resp[0] = readl(host->base + HW_SSP_SDRESP0);
  210. }
  211. }
  212. if (data) {
  213. dma_unmap_sg(mmc_dev(host->mmc), data->sg,
  214. data->sg_len, host->dma_dir);
  215. /*
  216. * If there was an error on any block, we mark all
  217. * data blocks as being in error.
  218. */
  219. if (!data->error)
  220. data->bytes_xfered = data->blocks * data->blksz;
  221. else
  222. data->bytes_xfered = 0;
  223. host->data = NULL;
  224. if (mrq->stop) {
  225. mxs_mmc_start_cmd(host, mrq->stop);
  226. return;
  227. }
  228. }
  229. host->mrq = NULL;
  230. mmc_request_done(host->mmc, mrq);
  231. }
  232. static void mxs_mmc_dma_irq_callback(void *param)
  233. {
  234. struct mxs_mmc_host *host = param;
  235. mxs_mmc_request_done(host);
  236. }
  237. static irqreturn_t mxs_mmc_irq_handler(int irq, void *dev_id)
  238. {
  239. struct mxs_mmc_host *host = dev_id;
  240. struct mmc_command *cmd = host->cmd;
  241. struct mmc_data *data = host->data;
  242. u32 stat;
  243. spin_lock(&host->lock);
  244. stat = readl(host->base + HW_SSP_CTRL1);
  245. writel(stat & MXS_MMC_IRQ_BITS,
  246. host->base + HW_SSP_CTRL1 + STMP_OFFSET_REG_CLR);
  247. if ((stat & BM_SSP_CTRL1_SDIO_IRQ) && (stat & BM_SSP_CTRL1_SDIO_IRQ_EN))
  248. mmc_signal_sdio_irq(host->mmc);
  249. spin_unlock(&host->lock);
  250. if (stat & BM_SSP_CTRL1_RESP_TIMEOUT_IRQ)
  251. cmd->error = -ETIMEDOUT;
  252. else if (stat & BM_SSP_CTRL1_RESP_ERR_IRQ)
  253. cmd->error = -EIO;
  254. if (data) {
  255. if (stat & (BM_SSP_CTRL1_DATA_TIMEOUT_IRQ |
  256. BM_SSP_CTRL1_RECV_TIMEOUT_IRQ))
  257. data->error = -ETIMEDOUT;
  258. else if (stat & BM_SSP_CTRL1_DATA_CRC_IRQ)
  259. data->error = -EILSEQ;
  260. else if (stat & (BM_SSP_CTRL1_FIFO_UNDERRUN_IRQ |
  261. BM_SSP_CTRL1_FIFO_OVERRUN_IRQ))
  262. data->error = -EIO;
  263. }
  264. return IRQ_HANDLED;
  265. }
  266. static struct dma_async_tx_descriptor *mxs_mmc_prep_dma(
  267. struct mxs_mmc_host *host, unsigned long flags)
  268. {
  269. struct dma_async_tx_descriptor *desc;
  270. struct mmc_data *data = host->data;
  271. struct scatterlist * sgl;
  272. unsigned int sg_len;
  273. if (data) {
  274. /* data */
  275. dma_map_sg(mmc_dev(host->mmc), data->sg,
  276. data->sg_len, host->dma_dir);
  277. sgl = data->sg;
  278. sg_len = data->sg_len;
  279. } else {
  280. /* pio */
  281. sgl = (struct scatterlist *) host->ssp_pio_words;
  282. sg_len = SSP_PIO_NUM;
  283. }
  284. desc = dmaengine_prep_slave_sg(host->dmach,
  285. sgl, sg_len, host->slave_dirn, flags);
  286. if (desc) {
  287. desc->callback = mxs_mmc_dma_irq_callback;
  288. desc->callback_param = host;
  289. } else {
  290. if (data)
  291. dma_unmap_sg(mmc_dev(host->mmc), data->sg,
  292. data->sg_len, host->dma_dir);
  293. }
  294. return desc;
  295. }
  296. static void mxs_mmc_bc(struct mxs_mmc_host *host)
  297. {
  298. struct mmc_command *cmd = host->cmd;
  299. struct dma_async_tx_descriptor *desc;
  300. u32 ctrl0, cmd0, cmd1;
  301. ctrl0 = BM_SSP_CTRL0_ENABLE | BM_SSP_CTRL0_IGNORE_CRC;
  302. cmd0 = BF_SSP(cmd->opcode, CMD0_CMD) | BM_SSP_CMD0_APPEND_8CYC;
  303. cmd1 = cmd->arg;
  304. if (host->sdio_irq_en) {
  305. ctrl0 |= BM_SSP_CTRL0_SDIO_IRQ_CHECK;
  306. cmd0 |= BM_SSP_CMD0_CONT_CLKING_EN | BM_SSP_CMD0_SLOW_CLKING_EN;
  307. }
  308. host->ssp_pio_words[0] = ctrl0;
  309. host->ssp_pio_words[1] = cmd0;
  310. host->ssp_pio_words[2] = cmd1;
  311. host->dma_dir = DMA_NONE;
  312. host->slave_dirn = DMA_TRANS_NONE;
  313. desc = mxs_mmc_prep_dma(host, DMA_CTRL_ACK);
  314. if (!desc)
  315. goto out;
  316. dmaengine_submit(desc);
  317. dma_async_issue_pending(host->dmach);
  318. return;
  319. out:
  320. dev_warn(mmc_dev(host->mmc),
  321. "%s: failed to prep dma\n", __func__);
  322. }
  323. static void mxs_mmc_ac(struct mxs_mmc_host *host)
  324. {
  325. struct mmc_command *cmd = host->cmd;
  326. struct dma_async_tx_descriptor *desc;
  327. u32 ignore_crc, get_resp, long_resp;
  328. u32 ctrl0, cmd0, cmd1;
  329. ignore_crc = (mmc_resp_type(cmd) & MMC_RSP_CRC) ?
  330. 0 : BM_SSP_CTRL0_IGNORE_CRC;
  331. get_resp = (mmc_resp_type(cmd) & MMC_RSP_PRESENT) ?
  332. BM_SSP_CTRL0_GET_RESP : 0;
  333. long_resp = (mmc_resp_type(cmd) & MMC_RSP_136) ?
  334. BM_SSP_CTRL0_LONG_RESP : 0;
  335. ctrl0 = BM_SSP_CTRL0_ENABLE | ignore_crc | get_resp | long_resp;
  336. cmd0 = BF_SSP(cmd->opcode, CMD0_CMD);
  337. cmd1 = cmd->arg;
  338. if (host->sdio_irq_en) {
  339. ctrl0 |= BM_SSP_CTRL0_SDIO_IRQ_CHECK;
  340. cmd0 |= BM_SSP_CMD0_CONT_CLKING_EN | BM_SSP_CMD0_SLOW_CLKING_EN;
  341. }
  342. host->ssp_pio_words[0] = ctrl0;
  343. host->ssp_pio_words[1] = cmd0;
  344. host->ssp_pio_words[2] = cmd1;
  345. host->dma_dir = DMA_NONE;
  346. host->slave_dirn = DMA_TRANS_NONE;
  347. desc = mxs_mmc_prep_dma(host, DMA_CTRL_ACK);
  348. if (!desc)
  349. goto out;
  350. dmaengine_submit(desc);
  351. dma_async_issue_pending(host->dmach);
  352. return;
  353. out:
  354. dev_warn(mmc_dev(host->mmc),
  355. "%s: failed to prep dma\n", __func__);
  356. }
  357. static unsigned short mxs_ns_to_ssp_ticks(unsigned clock_rate, unsigned ns)
  358. {
  359. const unsigned int ssp_timeout_mul = 4096;
  360. /*
  361. * Calculate ticks in ms since ns are large numbers
  362. * and might overflow
  363. */
  364. const unsigned int clock_per_ms = clock_rate / 1000;
  365. const unsigned int ms = ns / 1000;
  366. const unsigned int ticks = ms * clock_per_ms;
  367. const unsigned int ssp_ticks = ticks / ssp_timeout_mul;
  368. WARN_ON(ssp_ticks == 0);
  369. return ssp_ticks;
  370. }
  371. static void mxs_mmc_adtc(struct mxs_mmc_host *host)
  372. {
  373. struct mmc_command *cmd = host->cmd;
  374. struct mmc_data *data = cmd->data;
  375. struct dma_async_tx_descriptor *desc;
  376. struct scatterlist *sgl = data->sg, *sg;
  377. unsigned int sg_len = data->sg_len;
  378. int i;
  379. unsigned short dma_data_dir, timeout;
  380. enum dma_transfer_direction slave_dirn;
  381. unsigned int data_size = 0, log2_blksz;
  382. unsigned int blocks = data->blocks;
  383. u32 ignore_crc, get_resp, long_resp, read;
  384. u32 ctrl0, cmd0, cmd1, val;
  385. ignore_crc = (mmc_resp_type(cmd) & MMC_RSP_CRC) ?
  386. 0 : BM_SSP_CTRL0_IGNORE_CRC;
  387. get_resp = (mmc_resp_type(cmd) & MMC_RSP_PRESENT) ?
  388. BM_SSP_CTRL0_GET_RESP : 0;
  389. long_resp = (mmc_resp_type(cmd) & MMC_RSP_136) ?
  390. BM_SSP_CTRL0_LONG_RESP : 0;
  391. if (data->flags & MMC_DATA_WRITE) {
  392. dma_data_dir = DMA_TO_DEVICE;
  393. slave_dirn = DMA_MEM_TO_DEV;
  394. read = 0;
  395. } else {
  396. dma_data_dir = DMA_FROM_DEVICE;
  397. slave_dirn = DMA_DEV_TO_MEM;
  398. read = BM_SSP_CTRL0_READ;
  399. }
  400. ctrl0 = BF_SSP(host->bus_width, CTRL0_BUS_WIDTH) |
  401. ignore_crc | get_resp | long_resp |
  402. BM_SSP_CTRL0_DATA_XFER | read |
  403. BM_SSP_CTRL0_WAIT_FOR_IRQ |
  404. BM_SSP_CTRL0_ENABLE;
  405. cmd0 = BF_SSP(cmd->opcode, CMD0_CMD);
  406. /* get logarithm to base 2 of block size for setting register */
  407. log2_blksz = ilog2(data->blksz);
  408. /*
  409. * take special care of the case that data size from data->sg
  410. * is not equal to blocks x blksz
  411. */
  412. for_each_sg(sgl, sg, sg_len, i)
  413. data_size += sg->length;
  414. if (data_size != data->blocks * data->blksz)
  415. blocks = 1;
  416. /* xfer count, block size and count need to be set differently */
  417. if (ssp_is_old()) {
  418. ctrl0 |= BF_SSP(data_size, CTRL0_XFER_COUNT);
  419. cmd0 |= BF_SSP(log2_blksz, CMD0_BLOCK_SIZE) |
  420. BF_SSP(blocks - 1, CMD0_BLOCK_COUNT);
  421. } else {
  422. writel(data_size, host->base + HW_SSP_XFER_SIZE);
  423. writel(BF_SSP(log2_blksz, BLOCK_SIZE_BLOCK_SIZE) |
  424. BF_SSP(blocks - 1, BLOCK_SIZE_BLOCK_COUNT),
  425. host->base + HW_SSP_BLOCK_SIZE);
  426. }
  427. if ((cmd->opcode == MMC_STOP_TRANSMISSION) ||
  428. (cmd->opcode == SD_IO_RW_EXTENDED))
  429. cmd0 |= BM_SSP_CMD0_APPEND_8CYC;
  430. cmd1 = cmd->arg;
  431. if (host->sdio_irq_en) {
  432. ctrl0 |= BM_SSP_CTRL0_SDIO_IRQ_CHECK;
  433. cmd0 |= BM_SSP_CMD0_CONT_CLKING_EN | BM_SSP_CMD0_SLOW_CLKING_EN;
  434. }
  435. /* set the timeout count */
  436. timeout = mxs_ns_to_ssp_ticks(host->clk_rate, data->timeout_ns);
  437. val = readl(host->base + HW_SSP_TIMING);
  438. val &= ~(BM_SSP_TIMING_TIMEOUT);
  439. val |= BF_SSP(timeout, TIMING_TIMEOUT);
  440. writel(val, host->base + HW_SSP_TIMING);
  441. /* pio */
  442. host->ssp_pio_words[0] = ctrl0;
  443. host->ssp_pio_words[1] = cmd0;
  444. host->ssp_pio_words[2] = cmd1;
  445. host->dma_dir = DMA_NONE;
  446. host->slave_dirn = DMA_TRANS_NONE;
  447. desc = mxs_mmc_prep_dma(host, 0);
  448. if (!desc)
  449. goto out;
  450. /* append data sg */
  451. WARN_ON(host->data != NULL);
  452. host->data = data;
  453. host->dma_dir = dma_data_dir;
  454. host->slave_dirn = slave_dirn;
  455. desc = mxs_mmc_prep_dma(host, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  456. if (!desc)
  457. goto out;
  458. dmaengine_submit(desc);
  459. dma_async_issue_pending(host->dmach);
  460. return;
  461. out:
  462. dev_warn(mmc_dev(host->mmc),
  463. "%s: failed to prep dma\n", __func__);
  464. }
  465. static void mxs_mmc_start_cmd(struct mxs_mmc_host *host,
  466. struct mmc_command *cmd)
  467. {
  468. host->cmd = cmd;
  469. switch (mmc_cmd_type(cmd)) {
  470. case MMC_CMD_BC:
  471. mxs_mmc_bc(host);
  472. break;
  473. case MMC_CMD_BCR:
  474. mxs_mmc_ac(host);
  475. break;
  476. case MMC_CMD_AC:
  477. mxs_mmc_ac(host);
  478. break;
  479. case MMC_CMD_ADTC:
  480. mxs_mmc_adtc(host);
  481. break;
  482. default:
  483. dev_warn(mmc_dev(host->mmc),
  484. "%s: unknown MMC command\n", __func__);
  485. break;
  486. }
  487. }
  488. static void mxs_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  489. {
  490. struct mxs_mmc_host *host = mmc_priv(mmc);
  491. WARN_ON(host->mrq != NULL);
  492. host->mrq = mrq;
  493. mxs_mmc_start_cmd(host, mrq->cmd);
  494. }
  495. static void mxs_mmc_set_clk_rate(struct mxs_mmc_host *host, unsigned int rate)
  496. {
  497. unsigned int ssp_clk, ssp_sck;
  498. u32 clock_divide, clock_rate;
  499. u32 val;
  500. ssp_clk = clk_get_rate(host->clk);
  501. for (clock_divide = 2; clock_divide <= 254; clock_divide += 2) {
  502. clock_rate = DIV_ROUND_UP(ssp_clk, rate * clock_divide);
  503. clock_rate = (clock_rate > 0) ? clock_rate - 1 : 0;
  504. if (clock_rate <= 255)
  505. break;
  506. }
  507. if (clock_divide > 254) {
  508. dev_err(mmc_dev(host->mmc),
  509. "%s: cannot set clock to %d\n", __func__, rate);
  510. return;
  511. }
  512. ssp_sck = ssp_clk / clock_divide / (1 + clock_rate);
  513. val = readl(host->base + HW_SSP_TIMING);
  514. val &= ~(BM_SSP_TIMING_CLOCK_DIVIDE | BM_SSP_TIMING_CLOCK_RATE);
  515. val |= BF_SSP(clock_divide, TIMING_CLOCK_DIVIDE);
  516. val |= BF_SSP(clock_rate, TIMING_CLOCK_RATE);
  517. writel(val, host->base + HW_SSP_TIMING);
  518. host->clk_rate = ssp_sck;
  519. dev_dbg(mmc_dev(host->mmc),
  520. "%s: clock_divide %d, clock_rate %d, ssp_clk %d, rate_actual %d, rate_requested %d\n",
  521. __func__, clock_divide, clock_rate, ssp_clk, ssp_sck, rate);
  522. }
  523. static void mxs_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  524. {
  525. struct mxs_mmc_host *host = mmc_priv(mmc);
  526. if (ios->bus_width == MMC_BUS_WIDTH_8)
  527. host->bus_width = 2;
  528. else if (ios->bus_width == MMC_BUS_WIDTH_4)
  529. host->bus_width = 1;
  530. else
  531. host->bus_width = 0;
  532. if (ios->clock)
  533. mxs_mmc_set_clk_rate(host, ios->clock);
  534. }
  535. static void mxs_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
  536. {
  537. struct mxs_mmc_host *host = mmc_priv(mmc);
  538. unsigned long flags;
  539. spin_lock_irqsave(&host->lock, flags);
  540. host->sdio_irq_en = enable;
  541. if (enable) {
  542. writel(BM_SSP_CTRL0_SDIO_IRQ_CHECK,
  543. host->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
  544. writel(BM_SSP_CTRL1_SDIO_IRQ_EN,
  545. host->base + HW_SSP_CTRL1 + STMP_OFFSET_REG_SET);
  546. if (readl(host->base + HW_SSP_STATUS) & BM_SSP_STATUS_SDIO_IRQ)
  547. mmc_signal_sdio_irq(host->mmc);
  548. } else {
  549. writel(BM_SSP_CTRL0_SDIO_IRQ_CHECK,
  550. host->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR);
  551. writel(BM_SSP_CTRL1_SDIO_IRQ_EN,
  552. host->base + HW_SSP_CTRL1 + STMP_OFFSET_REG_CLR);
  553. }
  554. spin_unlock_irqrestore(&host->lock, flags);
  555. }
  556. static const struct mmc_host_ops mxs_mmc_ops = {
  557. .request = mxs_mmc_request,
  558. .get_ro = mxs_mmc_get_ro,
  559. .get_cd = mxs_mmc_get_cd,
  560. .set_ios = mxs_mmc_set_ios,
  561. .enable_sdio_irq = mxs_mmc_enable_sdio_irq,
  562. };
  563. static bool mxs_mmc_dma_filter(struct dma_chan *chan, void *param)
  564. {
  565. struct mxs_mmc_host *host = param;
  566. if (!mxs_dma_is_apbh(chan))
  567. return false;
  568. if (chan->chan_id != host->dma_res->start)
  569. return false;
  570. chan->private = &host->dma_data;
  571. return true;
  572. }
  573. static int mxs_mmc_probe(struct platform_device *pdev)
  574. {
  575. struct mxs_mmc_host *host;
  576. struct mmc_host *mmc;
  577. struct resource *iores, *dmares, *r;
  578. struct mxs_mmc_platform_data *pdata;
  579. struct pinctrl *pinctrl;
  580. int ret = 0, irq_err, irq_dma;
  581. dma_cap_mask_t mask;
  582. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  583. dmares = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  584. irq_err = platform_get_irq(pdev, 0);
  585. irq_dma = platform_get_irq(pdev, 1);
  586. if (!iores || !dmares || irq_err < 0 || irq_dma < 0)
  587. return -EINVAL;
  588. r = request_mem_region(iores->start, resource_size(iores), pdev->name);
  589. if (!r)
  590. return -EBUSY;
  591. mmc = mmc_alloc_host(sizeof(struct mxs_mmc_host), &pdev->dev);
  592. if (!mmc) {
  593. ret = -ENOMEM;
  594. goto out_release_mem;
  595. }
  596. host = mmc_priv(mmc);
  597. host->base = ioremap(r->start, resource_size(r));
  598. if (!host->base) {
  599. ret = -ENOMEM;
  600. goto out_mmc_free;
  601. }
  602. /* only major verion does matter */
  603. host->version = readl(host->base + HW_SSP_VERSION) >>
  604. BP_SSP_VERSION_MAJOR;
  605. host->mmc = mmc;
  606. host->res = r;
  607. host->dma_res = dmares;
  608. host->irq = irq_err;
  609. host->sdio_irq_en = 0;
  610. pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
  611. if (IS_ERR(pinctrl)) {
  612. ret = PTR_ERR(pinctrl);
  613. goto out_iounmap;
  614. }
  615. host->clk = clk_get(&pdev->dev, NULL);
  616. if (IS_ERR(host->clk)) {
  617. ret = PTR_ERR(host->clk);
  618. goto out_iounmap;
  619. }
  620. clk_prepare_enable(host->clk);
  621. mxs_mmc_reset(host);
  622. dma_cap_zero(mask);
  623. dma_cap_set(DMA_SLAVE, mask);
  624. host->dma_data.chan_irq = irq_dma;
  625. host->dmach = dma_request_channel(mask, mxs_mmc_dma_filter, host);
  626. if (!host->dmach) {
  627. dev_err(mmc_dev(host->mmc),
  628. "%s: failed to request dma\n", __func__);
  629. goto out_clk_put;
  630. }
  631. /* set mmc core parameters */
  632. mmc->ops = &mxs_mmc_ops;
  633. mmc->caps = MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED |
  634. MMC_CAP_SDIO_IRQ | MMC_CAP_NEEDS_POLL;
  635. pdata = mmc_dev(host->mmc)->platform_data;
  636. if (pdata) {
  637. if (pdata->flags & SLOTF_8_BIT_CAPABLE)
  638. mmc->caps |= MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA;
  639. if (pdata->flags & SLOTF_4_BIT_CAPABLE)
  640. mmc->caps |= MMC_CAP_4_BIT_DATA;
  641. }
  642. mmc->f_min = 400000;
  643. mmc->f_max = 288000000;
  644. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  645. mmc->max_segs = 52;
  646. mmc->max_blk_size = 1 << 0xf;
  647. mmc->max_blk_count = (ssp_is_old()) ? 0xff : 0xffffff;
  648. mmc->max_req_size = (ssp_is_old()) ? 0xffff : 0xffffffff;
  649. mmc->max_seg_size = dma_get_max_seg_size(host->dmach->device->dev);
  650. platform_set_drvdata(pdev, mmc);
  651. ret = request_irq(host->irq, mxs_mmc_irq_handler, 0, DRIVER_NAME, host);
  652. if (ret)
  653. goto out_free_dma;
  654. spin_lock_init(&host->lock);
  655. ret = mmc_add_host(mmc);
  656. if (ret)
  657. goto out_free_irq;
  658. dev_info(mmc_dev(host->mmc), "initialized\n");
  659. return 0;
  660. out_free_irq:
  661. free_irq(host->irq, host);
  662. out_free_dma:
  663. if (host->dmach)
  664. dma_release_channel(host->dmach);
  665. out_clk_put:
  666. clk_disable_unprepare(host->clk);
  667. clk_put(host->clk);
  668. out_iounmap:
  669. iounmap(host->base);
  670. out_mmc_free:
  671. mmc_free_host(mmc);
  672. out_release_mem:
  673. release_mem_region(iores->start, resource_size(iores));
  674. return ret;
  675. }
  676. static int mxs_mmc_remove(struct platform_device *pdev)
  677. {
  678. struct mmc_host *mmc = platform_get_drvdata(pdev);
  679. struct mxs_mmc_host *host = mmc_priv(mmc);
  680. struct resource *res = host->res;
  681. mmc_remove_host(mmc);
  682. free_irq(host->irq, host);
  683. platform_set_drvdata(pdev, NULL);
  684. if (host->dmach)
  685. dma_release_channel(host->dmach);
  686. clk_disable_unprepare(host->clk);
  687. clk_put(host->clk);
  688. iounmap(host->base);
  689. mmc_free_host(mmc);
  690. release_mem_region(res->start, resource_size(res));
  691. return 0;
  692. }
  693. #ifdef CONFIG_PM
  694. static int mxs_mmc_suspend(struct device *dev)
  695. {
  696. struct mmc_host *mmc = dev_get_drvdata(dev);
  697. struct mxs_mmc_host *host = mmc_priv(mmc);
  698. int ret = 0;
  699. ret = mmc_suspend_host(mmc);
  700. clk_disable_unprepare(host->clk);
  701. return ret;
  702. }
  703. static int mxs_mmc_resume(struct device *dev)
  704. {
  705. struct mmc_host *mmc = dev_get_drvdata(dev);
  706. struct mxs_mmc_host *host = mmc_priv(mmc);
  707. int ret = 0;
  708. clk_prepare_enable(host->clk);
  709. ret = mmc_resume_host(mmc);
  710. return ret;
  711. }
  712. static const struct dev_pm_ops mxs_mmc_pm_ops = {
  713. .suspend = mxs_mmc_suspend,
  714. .resume = mxs_mmc_resume,
  715. };
  716. #endif
  717. static struct platform_driver mxs_mmc_driver = {
  718. .probe = mxs_mmc_probe,
  719. .remove = mxs_mmc_remove,
  720. .driver = {
  721. .name = DRIVER_NAME,
  722. .owner = THIS_MODULE,
  723. #ifdef CONFIG_PM
  724. .pm = &mxs_mmc_pm_ops,
  725. #endif
  726. },
  727. };
  728. module_platform_driver(mxs_mmc_driver);
  729. MODULE_DESCRIPTION("FREESCALE MXS MMC peripheral");
  730. MODULE_AUTHOR("Freescale Semiconductor");
  731. MODULE_LICENSE("GPL");