8250_pci.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * $Id: 8250_pci.c,v 1.28 2002/11/02 11:14:18 rmk Exp $
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/pci.h>
  19. #include <linux/sched.h>
  20. #include <linux/string.h>
  21. #include <linux/kernel.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/tty.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/8250_pci.h>
  27. #include <linux/bitops.h>
  28. #include <asm/byteorder.h>
  29. #include <asm/io.h>
  30. #include "8250.h"
  31. #undef SERIAL_DEBUG_PCI
  32. /*
  33. * Definitions for PCI support.
  34. */
  35. #define FL_BASE_MASK 0x0007
  36. #define FL_BASE0 0x0000
  37. #define FL_BASE1 0x0001
  38. #define FL_BASE2 0x0002
  39. #define FL_BASE3 0x0003
  40. #define FL_BASE4 0x0004
  41. #define FL_GET_BASE(x) (x & FL_BASE_MASK)
  42. /* Use successive BARs (PCI base address registers),
  43. else use offset into some specified BAR */
  44. #define FL_BASE_BARS 0x0008
  45. /* do not assign an irq */
  46. #define FL_NOIRQ 0x0080
  47. /* Use the Base address register size to cap number of ports */
  48. #define FL_REGION_SZ_CAP 0x0100
  49. struct pciserial_board {
  50. unsigned int flags;
  51. unsigned int num_ports;
  52. unsigned int base_baud;
  53. unsigned int uart_offset;
  54. unsigned int reg_shift;
  55. unsigned int first_offset;
  56. };
  57. struct serial_private;
  58. /*
  59. * init function returns:
  60. * > 0 - number of ports
  61. * = 0 - use board->num_ports
  62. * < 0 - error
  63. */
  64. struct pci_serial_quirk {
  65. u32 vendor;
  66. u32 device;
  67. u32 subvendor;
  68. u32 subdevice;
  69. int (*init)(struct pci_dev *dev);
  70. int (*setup)(struct serial_private *, struct pciserial_board *,
  71. struct uart_port *port, int idx);
  72. void (*exit)(struct pci_dev *dev);
  73. };
  74. #define PCI_NUM_BAR_RESOURCES 6
  75. struct serial_private {
  76. struct pci_dev *dev;
  77. unsigned int nr;
  78. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  79. struct pci_serial_quirk *quirk;
  80. int line[0];
  81. };
  82. static void moan_device(const char *str, struct pci_dev *dev)
  83. {
  84. printk(KERN_WARNING "%s: %s\n"
  85. KERN_WARNING "Please send the output of lspci -vv, this\n"
  86. KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  87. KERN_WARNING "manufacturer and name of serial board or\n"
  88. KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
  89. pci_name(dev), str, dev->vendor, dev->device,
  90. dev->subsystem_vendor, dev->subsystem_device);
  91. }
  92. static int
  93. setup_port(struct serial_private *priv, struct uart_port *port,
  94. int bar, int offset, int regshift)
  95. {
  96. struct pci_dev *dev = priv->dev;
  97. unsigned long base, len;
  98. if (bar >= PCI_NUM_BAR_RESOURCES)
  99. return -EINVAL;
  100. base = pci_resource_start(dev, bar);
  101. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  102. len = pci_resource_len(dev, bar);
  103. if (!priv->remapped_bar[bar])
  104. priv->remapped_bar[bar] = ioremap(base, len);
  105. if (!priv->remapped_bar[bar])
  106. return -ENOMEM;
  107. port->iotype = UPIO_MEM;
  108. port->iobase = 0;
  109. port->mapbase = base + offset;
  110. port->membase = priv->remapped_bar[bar] + offset;
  111. port->regshift = regshift;
  112. } else {
  113. port->iotype = UPIO_PORT;
  114. port->iobase = base + offset;
  115. port->mapbase = 0;
  116. port->membase = NULL;
  117. port->regshift = 0;
  118. }
  119. return 0;
  120. }
  121. /*
  122. * AFAVLAB uses a different mixture of BARs and offsets
  123. * Not that ugly ;) -- HW
  124. */
  125. static int
  126. afavlab_setup(struct serial_private *priv, struct pciserial_board *board,
  127. struct uart_port *port, int idx)
  128. {
  129. unsigned int bar, offset = board->first_offset;
  130. bar = FL_GET_BASE(board->flags);
  131. if (idx < 4)
  132. bar += idx;
  133. else {
  134. bar = 4;
  135. offset += (idx - 4) * board->uart_offset;
  136. }
  137. return setup_port(priv, port, bar, offset, board->reg_shift);
  138. }
  139. /*
  140. * HP's Remote Management Console. The Diva chip came in several
  141. * different versions. N-class, L2000 and A500 have two Diva chips, each
  142. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  143. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  144. * one Diva chip, but it has been expanded to 5 UARTs.
  145. */
  146. static int __devinit pci_hp_diva_init(struct pci_dev *dev)
  147. {
  148. int rc = 0;
  149. switch (dev->subsystem_device) {
  150. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  151. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  152. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  153. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  154. rc = 3;
  155. break;
  156. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  157. rc = 2;
  158. break;
  159. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  160. rc = 4;
  161. break;
  162. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  163. rc = 1;
  164. break;
  165. }
  166. return rc;
  167. }
  168. /*
  169. * HP's Diva chip puts the 4th/5th serial port further out, and
  170. * some serial ports are supposed to be hidden on certain models.
  171. */
  172. static int
  173. pci_hp_diva_setup(struct serial_private *priv, struct pciserial_board *board,
  174. struct uart_port *port, int idx)
  175. {
  176. unsigned int offset = board->first_offset;
  177. unsigned int bar = FL_GET_BASE(board->flags);
  178. switch (priv->dev->subsystem_device) {
  179. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  180. if (idx == 3)
  181. idx++;
  182. break;
  183. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  184. if (idx > 0)
  185. idx++;
  186. if (idx > 2)
  187. idx++;
  188. break;
  189. }
  190. if (idx > 2)
  191. offset = 0x18;
  192. offset += idx * board->uart_offset;
  193. return setup_port(priv, port, bar, offset, board->reg_shift);
  194. }
  195. /*
  196. * Added for EKF Intel i960 serial boards
  197. */
  198. static int __devinit pci_inteli960ni_init(struct pci_dev *dev)
  199. {
  200. unsigned long oldval;
  201. if (!(dev->subsystem_device & 0x1000))
  202. return -ENODEV;
  203. /* is firmware started? */
  204. pci_read_config_dword(dev, 0x44, (void*) &oldval);
  205. if (oldval == 0x00001000L) { /* RESET value */
  206. printk(KERN_DEBUG "Local i960 firmware missing");
  207. return -ENODEV;
  208. }
  209. return 0;
  210. }
  211. /*
  212. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  213. * that the card interrupt be explicitly enabled or disabled. This
  214. * seems to be mainly needed on card using the PLX which also use I/O
  215. * mapped memory.
  216. */
  217. static int __devinit pci_plx9050_init(struct pci_dev *dev)
  218. {
  219. u8 irq_config;
  220. void __iomem *p;
  221. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  222. moan_device("no memory in bar 0", dev);
  223. return 0;
  224. }
  225. irq_config = 0x41;
  226. if (dev->vendor == PCI_VENDOR_ID_PANACOM)
  227. irq_config = 0x43;
  228. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  229. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS)) {
  230. /*
  231. * As the megawolf cards have the int pins active
  232. * high, and have 2 UART chips, both ints must be
  233. * enabled on the 9050. Also, the UARTS are set in
  234. * 16450 mode by default, so we have to enable the
  235. * 16C950 'enhanced' mode so that we can use the
  236. * deep FIFOs
  237. */
  238. irq_config = 0x5b;
  239. }
  240. /*
  241. * enable/disable interrupts
  242. */
  243. p = ioremap(pci_resource_start(dev, 0), 0x80);
  244. if (p == NULL)
  245. return -ENOMEM;
  246. writel(irq_config, p + 0x4c);
  247. /*
  248. * Read the register back to ensure that it took effect.
  249. */
  250. readl(p + 0x4c);
  251. iounmap(p);
  252. return 0;
  253. }
  254. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  255. {
  256. u8 __iomem *p;
  257. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  258. return;
  259. /*
  260. * disable interrupts
  261. */
  262. p = ioremap(pci_resource_start(dev, 0), 0x80);
  263. if (p != NULL) {
  264. writel(0, p + 0x4c);
  265. /*
  266. * Read the register back to ensure that it took effect.
  267. */
  268. readl(p + 0x4c);
  269. iounmap(p);
  270. }
  271. }
  272. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  273. static int
  274. sbs_setup(struct serial_private *priv, struct pciserial_board *board,
  275. struct uart_port *port, int idx)
  276. {
  277. unsigned int bar, offset = board->first_offset;
  278. bar = 0;
  279. if (idx < 4) {
  280. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  281. offset += idx * board->uart_offset;
  282. } else if (idx < 8) {
  283. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  284. offset += idx * board->uart_offset + 0xC00;
  285. } else /* we have only 8 ports on PMC-OCTALPRO */
  286. return 1;
  287. return setup_port(priv, port, bar, offset, board->reg_shift);
  288. }
  289. /*
  290. * This does initialization for PMC OCTALPRO cards:
  291. * maps the device memory, resets the UARTs (needed, bc
  292. * if the module is removed and inserted again, the card
  293. * is in the sleep mode) and enables global interrupt.
  294. */
  295. /* global control register offset for SBS PMC-OctalPro */
  296. #define OCT_REG_CR_OFF 0x500
  297. static int __devinit sbs_init(struct pci_dev *dev)
  298. {
  299. u8 __iomem *p;
  300. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  301. if (p == NULL)
  302. return -ENOMEM;
  303. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  304. writeb(0x10,p + OCT_REG_CR_OFF);
  305. udelay(50);
  306. writeb(0x0,p + OCT_REG_CR_OFF);
  307. /* Set bit-2 (INTENABLE) of Control Register */
  308. writeb(0x4, p + OCT_REG_CR_OFF);
  309. iounmap(p);
  310. return 0;
  311. }
  312. /*
  313. * Disables the global interrupt of PMC-OctalPro
  314. */
  315. static void __devexit sbs_exit(struct pci_dev *dev)
  316. {
  317. u8 __iomem *p;
  318. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  319. if (p != NULL) {
  320. writeb(0, p + OCT_REG_CR_OFF);
  321. }
  322. iounmap(p);
  323. }
  324. /*
  325. * SIIG serial cards have an PCI interface chip which also controls
  326. * the UART clocking frequency. Each UART can be clocked independently
  327. * (except cards equiped with 4 UARTs) and initial clocking settings
  328. * are stored in the EEPROM chip. It can cause problems because this
  329. * version of serial driver doesn't support differently clocked UART's
  330. * on single PCI card. To prevent this, initialization functions set
  331. * high frequency clocking for all UART's on given card. It is safe (I
  332. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  333. * with other OSes (like M$ DOS).
  334. *
  335. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  336. *
  337. * There is two family of SIIG serial cards with different PCI
  338. * interface chip and different configuration methods:
  339. * - 10x cards have control registers in IO and/or memory space;
  340. * - 20x cards have control registers in standard PCI configuration space.
  341. *
  342. * Note: all 10x cards have PCI device ids 0x10..
  343. * all 20x cards have PCI device ids 0x20..
  344. *
  345. * There are also Quartet Serial cards which use Oxford Semiconductor
  346. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  347. *
  348. * Note: some SIIG cards are probed by the parport_serial object.
  349. */
  350. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  351. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  352. static int pci_siig10x_init(struct pci_dev *dev)
  353. {
  354. u16 data;
  355. void __iomem *p;
  356. switch (dev->device & 0xfff8) {
  357. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  358. data = 0xffdf;
  359. break;
  360. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  361. data = 0xf7ff;
  362. break;
  363. default: /* 1S1P, 4S */
  364. data = 0xfffb;
  365. break;
  366. }
  367. p = ioremap(pci_resource_start(dev, 0), 0x80);
  368. if (p == NULL)
  369. return -ENOMEM;
  370. writew(readw(p + 0x28) & data, p + 0x28);
  371. readw(p + 0x28);
  372. iounmap(p);
  373. return 0;
  374. }
  375. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  376. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  377. static int pci_siig20x_init(struct pci_dev *dev)
  378. {
  379. u8 data;
  380. /* Change clock frequency for the first UART. */
  381. pci_read_config_byte(dev, 0x6f, &data);
  382. pci_write_config_byte(dev, 0x6f, data & 0xef);
  383. /* If this card has 2 UART, we have to do the same with second UART. */
  384. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  385. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  386. pci_read_config_byte(dev, 0x73, &data);
  387. pci_write_config_byte(dev, 0x73, data & 0xef);
  388. }
  389. return 0;
  390. }
  391. static int pci_siig_init(struct pci_dev *dev)
  392. {
  393. unsigned int type = dev->device & 0xff00;
  394. if (type == 0x1000)
  395. return pci_siig10x_init(dev);
  396. else if (type == 0x2000)
  397. return pci_siig20x_init(dev);
  398. moan_device("Unknown SIIG card", dev);
  399. return -ENODEV;
  400. }
  401. int pci_siig10x_fn(struct pci_dev *dev, int enable)
  402. {
  403. int ret = 0;
  404. if (enable)
  405. ret = pci_siig10x_init(dev);
  406. return ret;
  407. }
  408. int pci_siig20x_fn(struct pci_dev *dev, int enable)
  409. {
  410. int ret = 0;
  411. if (enable)
  412. ret = pci_siig20x_init(dev);
  413. return ret;
  414. }
  415. EXPORT_SYMBOL(pci_siig10x_fn);
  416. EXPORT_SYMBOL(pci_siig20x_fn);
  417. /*
  418. * Timedia has an explosion of boards, and to avoid the PCI table from
  419. * growing *huge*, we use this function to collapse some 70 entries
  420. * in the PCI table into one, for sanity's and compactness's sake.
  421. */
  422. static unsigned short timedia_single_port[] = {
  423. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  424. };
  425. static unsigned short timedia_dual_port[] = {
  426. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  427. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  428. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  429. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  430. 0xD079, 0
  431. };
  432. static unsigned short timedia_quad_port[] = {
  433. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  434. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  435. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  436. 0xB157, 0
  437. };
  438. static unsigned short timedia_eight_port[] = {
  439. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  440. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  441. };
  442. static struct timedia_struct {
  443. int num;
  444. unsigned short *ids;
  445. } timedia_data[] = {
  446. { 1, timedia_single_port },
  447. { 2, timedia_dual_port },
  448. { 4, timedia_quad_port },
  449. { 8, timedia_eight_port },
  450. { 0, NULL }
  451. };
  452. static int __devinit pci_timedia_init(struct pci_dev *dev)
  453. {
  454. unsigned short *ids;
  455. int i, j;
  456. for (i = 0; timedia_data[i].num; i++) {
  457. ids = timedia_data[i].ids;
  458. for (j = 0; ids[j]; j++)
  459. if (dev->subsystem_device == ids[j])
  460. return timedia_data[i].num;
  461. }
  462. return 0;
  463. }
  464. /*
  465. * Timedia/SUNIX uses a mixture of BARs and offsets
  466. * Ugh, this is ugly as all hell --- TYT
  467. */
  468. static int
  469. pci_timedia_setup(struct serial_private *priv, struct pciserial_board *board,
  470. struct uart_port *port, int idx)
  471. {
  472. unsigned int bar = 0, offset = board->first_offset;
  473. switch (idx) {
  474. case 0:
  475. bar = 0;
  476. break;
  477. case 1:
  478. offset = board->uart_offset;
  479. bar = 0;
  480. break;
  481. case 2:
  482. bar = 1;
  483. break;
  484. case 3:
  485. offset = board->uart_offset;
  486. bar = 1;
  487. case 4: /* BAR 2 */
  488. case 5: /* BAR 3 */
  489. case 6: /* BAR 4 */
  490. case 7: /* BAR 5 */
  491. bar = idx - 2;
  492. }
  493. return setup_port(priv, port, bar, offset, board->reg_shift);
  494. }
  495. /*
  496. * Some Titan cards are also a little weird
  497. */
  498. static int
  499. titan_400l_800l_setup(struct serial_private *priv,
  500. struct pciserial_board *board,
  501. struct uart_port *port, int idx)
  502. {
  503. unsigned int bar, offset = board->first_offset;
  504. switch (idx) {
  505. case 0:
  506. bar = 1;
  507. break;
  508. case 1:
  509. bar = 2;
  510. break;
  511. default:
  512. bar = 4;
  513. offset = (idx - 2) * board->uart_offset;
  514. }
  515. return setup_port(priv, port, bar, offset, board->reg_shift);
  516. }
  517. static int __devinit pci_xircom_init(struct pci_dev *dev)
  518. {
  519. msleep(100);
  520. return 0;
  521. }
  522. static int __devinit pci_netmos_init(struct pci_dev *dev)
  523. {
  524. /* subdevice 0x00PS means <P> parallel, <S> serial */
  525. unsigned int num_serial = dev->subsystem_device & 0xf;
  526. if (num_serial == 0)
  527. return -ENODEV;
  528. return num_serial;
  529. }
  530. static int
  531. pci_default_setup(struct serial_private *priv, struct pciserial_board *board,
  532. struct uart_port *port, int idx)
  533. {
  534. unsigned int bar, offset = board->first_offset, maxnr;
  535. bar = FL_GET_BASE(board->flags);
  536. if (board->flags & FL_BASE_BARS)
  537. bar += idx;
  538. else
  539. offset += idx * board->uart_offset;
  540. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) /
  541. (8 << board->reg_shift);
  542. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  543. return 1;
  544. return setup_port(priv, port, bar, offset, board->reg_shift);
  545. }
  546. /* This should be in linux/pci_ids.h */
  547. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  548. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  549. #define PCI_DEVICE_ID_OCTPRO 0x0001
  550. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  551. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  552. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  553. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  554. /*
  555. * Master list of serial port init/setup/exit quirks.
  556. * This does not describe the general nature of the port.
  557. * (ie, baud base, number and location of ports, etc)
  558. *
  559. * This list is ordered alphabetically by vendor then device.
  560. * Specific entries must come before more generic entries.
  561. */
  562. static struct pci_serial_quirk pci_serial_quirks[] = {
  563. /*
  564. * AFAVLAB cards.
  565. * It is not clear whether this applies to all products.
  566. */
  567. {
  568. .vendor = PCI_VENDOR_ID_AFAVLAB,
  569. .device = PCI_ANY_ID,
  570. .subvendor = PCI_ANY_ID,
  571. .subdevice = PCI_ANY_ID,
  572. .setup = afavlab_setup,
  573. },
  574. /*
  575. * HP Diva
  576. */
  577. {
  578. .vendor = PCI_VENDOR_ID_HP,
  579. .device = PCI_DEVICE_ID_HP_DIVA,
  580. .subvendor = PCI_ANY_ID,
  581. .subdevice = PCI_ANY_ID,
  582. .init = pci_hp_diva_init,
  583. .setup = pci_hp_diva_setup,
  584. },
  585. /*
  586. * Intel
  587. */
  588. {
  589. .vendor = PCI_VENDOR_ID_INTEL,
  590. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  591. .subvendor = 0xe4bf,
  592. .subdevice = PCI_ANY_ID,
  593. .init = pci_inteli960ni_init,
  594. .setup = pci_default_setup,
  595. },
  596. /*
  597. * Panacom
  598. */
  599. {
  600. .vendor = PCI_VENDOR_ID_PANACOM,
  601. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  602. .subvendor = PCI_ANY_ID,
  603. .subdevice = PCI_ANY_ID,
  604. .init = pci_plx9050_init,
  605. .setup = pci_default_setup,
  606. .exit = __devexit_p(pci_plx9050_exit),
  607. },
  608. {
  609. .vendor = PCI_VENDOR_ID_PANACOM,
  610. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  611. .subvendor = PCI_ANY_ID,
  612. .subdevice = PCI_ANY_ID,
  613. .init = pci_plx9050_init,
  614. .setup = pci_default_setup,
  615. .exit = __devexit_p(pci_plx9050_exit),
  616. },
  617. /*
  618. * PLX
  619. */
  620. {
  621. .vendor = PCI_VENDOR_ID_PLX,
  622. .device = PCI_DEVICE_ID_PLX_9050,
  623. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  624. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  625. .init = pci_plx9050_init,
  626. .setup = pci_default_setup,
  627. .exit = __devexit_p(pci_plx9050_exit),
  628. },
  629. {
  630. .vendor = PCI_VENDOR_ID_PLX,
  631. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  632. .subvendor = PCI_VENDOR_ID_PLX,
  633. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  634. .init = pci_plx9050_init,
  635. .setup = pci_default_setup,
  636. .exit = __devexit_p(pci_plx9050_exit),
  637. },
  638. /*
  639. * SBS Technologies, Inc., PMC-OCTALPRO 232
  640. */
  641. {
  642. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  643. .device = PCI_DEVICE_ID_OCTPRO,
  644. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  645. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  646. .init = sbs_init,
  647. .setup = sbs_setup,
  648. .exit = __devexit_p(sbs_exit),
  649. },
  650. /*
  651. * SBS Technologies, Inc., PMC-OCTALPRO 422
  652. */
  653. {
  654. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  655. .device = PCI_DEVICE_ID_OCTPRO,
  656. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  657. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  658. .init = sbs_init,
  659. .setup = sbs_setup,
  660. .exit = __devexit_p(sbs_exit),
  661. },
  662. /*
  663. * SBS Technologies, Inc., P-Octal 232
  664. */
  665. {
  666. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  667. .device = PCI_DEVICE_ID_OCTPRO,
  668. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  669. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  670. .init = sbs_init,
  671. .setup = sbs_setup,
  672. .exit = __devexit_p(sbs_exit),
  673. },
  674. /*
  675. * SBS Technologies, Inc., P-Octal 422
  676. */
  677. {
  678. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  679. .device = PCI_DEVICE_ID_OCTPRO,
  680. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  681. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  682. .init = sbs_init,
  683. .setup = sbs_setup,
  684. .exit = __devexit_p(sbs_exit),
  685. },
  686. /*
  687. * SIIG cards.
  688. */
  689. {
  690. .vendor = PCI_VENDOR_ID_SIIG,
  691. .device = PCI_ANY_ID,
  692. .subvendor = PCI_ANY_ID,
  693. .subdevice = PCI_ANY_ID,
  694. .init = pci_siig_init,
  695. .setup = pci_default_setup,
  696. },
  697. /*
  698. * Titan cards
  699. */
  700. {
  701. .vendor = PCI_VENDOR_ID_TITAN,
  702. .device = PCI_DEVICE_ID_TITAN_400L,
  703. .subvendor = PCI_ANY_ID,
  704. .subdevice = PCI_ANY_ID,
  705. .setup = titan_400l_800l_setup,
  706. },
  707. {
  708. .vendor = PCI_VENDOR_ID_TITAN,
  709. .device = PCI_DEVICE_ID_TITAN_800L,
  710. .subvendor = PCI_ANY_ID,
  711. .subdevice = PCI_ANY_ID,
  712. .setup = titan_400l_800l_setup,
  713. },
  714. /*
  715. * Timedia cards
  716. */
  717. {
  718. .vendor = PCI_VENDOR_ID_TIMEDIA,
  719. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  720. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  721. .subdevice = PCI_ANY_ID,
  722. .init = pci_timedia_init,
  723. .setup = pci_timedia_setup,
  724. },
  725. {
  726. .vendor = PCI_VENDOR_ID_TIMEDIA,
  727. .device = PCI_ANY_ID,
  728. .subvendor = PCI_ANY_ID,
  729. .subdevice = PCI_ANY_ID,
  730. .setup = pci_timedia_setup,
  731. },
  732. /*
  733. * Xircom cards
  734. */
  735. {
  736. .vendor = PCI_VENDOR_ID_XIRCOM,
  737. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  738. .subvendor = PCI_ANY_ID,
  739. .subdevice = PCI_ANY_ID,
  740. .init = pci_xircom_init,
  741. .setup = pci_default_setup,
  742. },
  743. /*
  744. * Netmos cards
  745. */
  746. {
  747. .vendor = PCI_VENDOR_ID_NETMOS,
  748. .device = PCI_ANY_ID,
  749. .subvendor = PCI_ANY_ID,
  750. .subdevice = PCI_ANY_ID,
  751. .init = pci_netmos_init,
  752. .setup = pci_default_setup,
  753. },
  754. /*
  755. * Default "match everything" terminator entry
  756. */
  757. {
  758. .vendor = PCI_ANY_ID,
  759. .device = PCI_ANY_ID,
  760. .subvendor = PCI_ANY_ID,
  761. .subdevice = PCI_ANY_ID,
  762. .setup = pci_default_setup,
  763. }
  764. };
  765. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  766. {
  767. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  768. }
  769. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  770. {
  771. struct pci_serial_quirk *quirk;
  772. for (quirk = pci_serial_quirks; ; quirk++)
  773. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  774. quirk_id_matches(quirk->device, dev->device) &&
  775. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  776. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  777. break;
  778. return quirk;
  779. }
  780. static _INLINE_ int
  781. get_pci_irq(struct pci_dev *dev, struct pciserial_board *board)
  782. {
  783. if (board->flags & FL_NOIRQ)
  784. return 0;
  785. else
  786. return dev->irq;
  787. }
  788. /*
  789. * This is the configuration table for all of the PCI serial boards
  790. * which we support. It is directly indexed by the pci_board_num_t enum
  791. * value, which is encoded in the pci_device_id PCI probe table's
  792. * driver_data member.
  793. *
  794. * The makeup of these names are:
  795. * pbn_bn{_bt}_n_baud
  796. *
  797. * bn = PCI BAR number
  798. * bt = Index using PCI BARs
  799. * n = number of serial ports
  800. * baud = baud rate
  801. *
  802. * This table is sorted by (in order): baud, bt, bn, n.
  803. *
  804. * Please note: in theory if n = 1, _bt infix should make no difference.
  805. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  806. */
  807. enum pci_board_num_t {
  808. pbn_default = 0,
  809. pbn_b0_1_115200,
  810. pbn_b0_2_115200,
  811. pbn_b0_4_115200,
  812. pbn_b0_5_115200,
  813. pbn_b0_1_921600,
  814. pbn_b0_2_921600,
  815. pbn_b0_4_921600,
  816. pbn_b0_4_1152000,
  817. pbn_b0_bt_1_115200,
  818. pbn_b0_bt_2_115200,
  819. pbn_b0_bt_8_115200,
  820. pbn_b0_bt_1_460800,
  821. pbn_b0_bt_2_460800,
  822. pbn_b0_bt_4_460800,
  823. pbn_b0_bt_1_921600,
  824. pbn_b0_bt_2_921600,
  825. pbn_b0_bt_4_921600,
  826. pbn_b0_bt_8_921600,
  827. pbn_b1_1_115200,
  828. pbn_b1_2_115200,
  829. pbn_b1_4_115200,
  830. pbn_b1_8_115200,
  831. pbn_b1_1_921600,
  832. pbn_b1_2_921600,
  833. pbn_b1_4_921600,
  834. pbn_b1_8_921600,
  835. pbn_b1_bt_2_921600,
  836. pbn_b1_1_1382400,
  837. pbn_b1_2_1382400,
  838. pbn_b1_4_1382400,
  839. pbn_b1_8_1382400,
  840. pbn_b2_1_115200,
  841. pbn_b2_8_115200,
  842. pbn_b2_1_460800,
  843. pbn_b2_4_460800,
  844. pbn_b2_8_460800,
  845. pbn_b2_16_460800,
  846. pbn_b2_1_921600,
  847. pbn_b2_4_921600,
  848. pbn_b2_8_921600,
  849. pbn_b2_bt_1_115200,
  850. pbn_b2_bt_2_115200,
  851. pbn_b2_bt_4_115200,
  852. pbn_b2_bt_2_921600,
  853. pbn_b2_bt_4_921600,
  854. pbn_b3_4_115200,
  855. pbn_b3_8_115200,
  856. /*
  857. * Board-specific versions.
  858. */
  859. pbn_panacom,
  860. pbn_panacom2,
  861. pbn_panacom4,
  862. pbn_plx_romulus,
  863. pbn_oxsemi,
  864. pbn_intel_i960,
  865. pbn_sgi_ioc3,
  866. pbn_nec_nile4,
  867. pbn_computone_4,
  868. pbn_computone_6,
  869. pbn_computone_8,
  870. pbn_sbsxrsio,
  871. pbn_exar_XR17C152,
  872. pbn_exar_XR17C154,
  873. pbn_exar_XR17C158,
  874. };
  875. /*
  876. * uart_offset - the space between channels
  877. * reg_shift - describes how the UART registers are mapped
  878. * to PCI memory by the card.
  879. * For example IER register on SBS, Inc. PMC-OctPro is located at
  880. * offset 0x10 from the UART base, while UART_IER is defined as 1
  881. * in include/linux/serial_reg.h,
  882. * see first lines of serial_in() and serial_out() in 8250.c
  883. */
  884. static struct pciserial_board pci_boards[] __devinitdata = {
  885. [pbn_default] = {
  886. .flags = FL_BASE0,
  887. .num_ports = 1,
  888. .base_baud = 115200,
  889. .uart_offset = 8,
  890. },
  891. [pbn_b0_1_115200] = {
  892. .flags = FL_BASE0,
  893. .num_ports = 1,
  894. .base_baud = 115200,
  895. .uart_offset = 8,
  896. },
  897. [pbn_b0_2_115200] = {
  898. .flags = FL_BASE0,
  899. .num_ports = 2,
  900. .base_baud = 115200,
  901. .uart_offset = 8,
  902. },
  903. [pbn_b0_4_115200] = {
  904. .flags = FL_BASE0,
  905. .num_ports = 4,
  906. .base_baud = 115200,
  907. .uart_offset = 8,
  908. },
  909. [pbn_b0_5_115200] = {
  910. .flags = FL_BASE0,
  911. .num_ports = 5,
  912. .base_baud = 115200,
  913. .uart_offset = 8,
  914. },
  915. [pbn_b0_1_921600] = {
  916. .flags = FL_BASE0,
  917. .num_ports = 1,
  918. .base_baud = 921600,
  919. .uart_offset = 8,
  920. },
  921. [pbn_b0_2_921600] = {
  922. .flags = FL_BASE0,
  923. .num_ports = 2,
  924. .base_baud = 921600,
  925. .uart_offset = 8,
  926. },
  927. [pbn_b0_4_921600] = {
  928. .flags = FL_BASE0,
  929. .num_ports = 4,
  930. .base_baud = 921600,
  931. .uart_offset = 8,
  932. },
  933. [pbn_b0_4_1152000] = {
  934. .flags = FL_BASE0,
  935. .num_ports = 4,
  936. .base_baud = 1152000,
  937. .uart_offset = 8,
  938. },
  939. [pbn_b0_bt_1_115200] = {
  940. .flags = FL_BASE0|FL_BASE_BARS,
  941. .num_ports = 1,
  942. .base_baud = 115200,
  943. .uart_offset = 8,
  944. },
  945. [pbn_b0_bt_2_115200] = {
  946. .flags = FL_BASE0|FL_BASE_BARS,
  947. .num_ports = 2,
  948. .base_baud = 115200,
  949. .uart_offset = 8,
  950. },
  951. [pbn_b0_bt_8_115200] = {
  952. .flags = FL_BASE0|FL_BASE_BARS,
  953. .num_ports = 8,
  954. .base_baud = 115200,
  955. .uart_offset = 8,
  956. },
  957. [pbn_b0_bt_1_460800] = {
  958. .flags = FL_BASE0|FL_BASE_BARS,
  959. .num_ports = 1,
  960. .base_baud = 460800,
  961. .uart_offset = 8,
  962. },
  963. [pbn_b0_bt_2_460800] = {
  964. .flags = FL_BASE0|FL_BASE_BARS,
  965. .num_ports = 2,
  966. .base_baud = 460800,
  967. .uart_offset = 8,
  968. },
  969. [pbn_b0_bt_4_460800] = {
  970. .flags = FL_BASE0|FL_BASE_BARS,
  971. .num_ports = 4,
  972. .base_baud = 460800,
  973. .uart_offset = 8,
  974. },
  975. [pbn_b0_bt_1_921600] = {
  976. .flags = FL_BASE0|FL_BASE_BARS,
  977. .num_ports = 1,
  978. .base_baud = 921600,
  979. .uart_offset = 8,
  980. },
  981. [pbn_b0_bt_2_921600] = {
  982. .flags = FL_BASE0|FL_BASE_BARS,
  983. .num_ports = 2,
  984. .base_baud = 921600,
  985. .uart_offset = 8,
  986. },
  987. [pbn_b0_bt_4_921600] = {
  988. .flags = FL_BASE0|FL_BASE_BARS,
  989. .num_ports = 4,
  990. .base_baud = 921600,
  991. .uart_offset = 8,
  992. },
  993. [pbn_b0_bt_8_921600] = {
  994. .flags = FL_BASE0|FL_BASE_BARS,
  995. .num_ports = 8,
  996. .base_baud = 921600,
  997. .uart_offset = 8,
  998. },
  999. [pbn_b1_1_115200] = {
  1000. .flags = FL_BASE1,
  1001. .num_ports = 1,
  1002. .base_baud = 115200,
  1003. .uart_offset = 8,
  1004. },
  1005. [pbn_b1_2_115200] = {
  1006. .flags = FL_BASE1,
  1007. .num_ports = 2,
  1008. .base_baud = 115200,
  1009. .uart_offset = 8,
  1010. },
  1011. [pbn_b1_4_115200] = {
  1012. .flags = FL_BASE1,
  1013. .num_ports = 4,
  1014. .base_baud = 115200,
  1015. .uart_offset = 8,
  1016. },
  1017. [pbn_b1_8_115200] = {
  1018. .flags = FL_BASE1,
  1019. .num_ports = 8,
  1020. .base_baud = 115200,
  1021. .uart_offset = 8,
  1022. },
  1023. [pbn_b1_1_921600] = {
  1024. .flags = FL_BASE1,
  1025. .num_ports = 1,
  1026. .base_baud = 921600,
  1027. .uart_offset = 8,
  1028. },
  1029. [pbn_b1_2_921600] = {
  1030. .flags = FL_BASE1,
  1031. .num_ports = 2,
  1032. .base_baud = 921600,
  1033. .uart_offset = 8,
  1034. },
  1035. [pbn_b1_4_921600] = {
  1036. .flags = FL_BASE1,
  1037. .num_ports = 4,
  1038. .base_baud = 921600,
  1039. .uart_offset = 8,
  1040. },
  1041. [pbn_b1_8_921600] = {
  1042. .flags = FL_BASE1,
  1043. .num_ports = 8,
  1044. .base_baud = 921600,
  1045. .uart_offset = 8,
  1046. },
  1047. [pbn_b1_bt_2_921600] = {
  1048. .flags = FL_BASE1|FL_BASE_BARS,
  1049. .num_ports = 2,
  1050. .base_baud = 921600,
  1051. .uart_offset = 8,
  1052. },
  1053. [pbn_b1_1_1382400] = {
  1054. .flags = FL_BASE1,
  1055. .num_ports = 1,
  1056. .base_baud = 1382400,
  1057. .uart_offset = 8,
  1058. },
  1059. [pbn_b1_2_1382400] = {
  1060. .flags = FL_BASE1,
  1061. .num_ports = 2,
  1062. .base_baud = 1382400,
  1063. .uart_offset = 8,
  1064. },
  1065. [pbn_b1_4_1382400] = {
  1066. .flags = FL_BASE1,
  1067. .num_ports = 4,
  1068. .base_baud = 1382400,
  1069. .uart_offset = 8,
  1070. },
  1071. [pbn_b1_8_1382400] = {
  1072. .flags = FL_BASE1,
  1073. .num_ports = 8,
  1074. .base_baud = 1382400,
  1075. .uart_offset = 8,
  1076. },
  1077. [pbn_b2_1_115200] = {
  1078. .flags = FL_BASE2,
  1079. .num_ports = 1,
  1080. .base_baud = 115200,
  1081. .uart_offset = 8,
  1082. },
  1083. [pbn_b2_8_115200] = {
  1084. .flags = FL_BASE2,
  1085. .num_ports = 8,
  1086. .base_baud = 115200,
  1087. .uart_offset = 8,
  1088. },
  1089. [pbn_b2_1_460800] = {
  1090. .flags = FL_BASE2,
  1091. .num_ports = 1,
  1092. .base_baud = 460800,
  1093. .uart_offset = 8,
  1094. },
  1095. [pbn_b2_4_460800] = {
  1096. .flags = FL_BASE2,
  1097. .num_ports = 4,
  1098. .base_baud = 460800,
  1099. .uart_offset = 8,
  1100. },
  1101. [pbn_b2_8_460800] = {
  1102. .flags = FL_BASE2,
  1103. .num_ports = 8,
  1104. .base_baud = 460800,
  1105. .uart_offset = 8,
  1106. },
  1107. [pbn_b2_16_460800] = {
  1108. .flags = FL_BASE2,
  1109. .num_ports = 16,
  1110. .base_baud = 460800,
  1111. .uart_offset = 8,
  1112. },
  1113. [pbn_b2_1_921600] = {
  1114. .flags = FL_BASE2,
  1115. .num_ports = 1,
  1116. .base_baud = 921600,
  1117. .uart_offset = 8,
  1118. },
  1119. [pbn_b2_4_921600] = {
  1120. .flags = FL_BASE2,
  1121. .num_ports = 4,
  1122. .base_baud = 921600,
  1123. .uart_offset = 8,
  1124. },
  1125. [pbn_b2_8_921600] = {
  1126. .flags = FL_BASE2,
  1127. .num_ports = 8,
  1128. .base_baud = 921600,
  1129. .uart_offset = 8,
  1130. },
  1131. [pbn_b2_bt_1_115200] = {
  1132. .flags = FL_BASE2|FL_BASE_BARS,
  1133. .num_ports = 1,
  1134. .base_baud = 115200,
  1135. .uart_offset = 8,
  1136. },
  1137. [pbn_b2_bt_2_115200] = {
  1138. .flags = FL_BASE2|FL_BASE_BARS,
  1139. .num_ports = 2,
  1140. .base_baud = 115200,
  1141. .uart_offset = 8,
  1142. },
  1143. [pbn_b2_bt_4_115200] = {
  1144. .flags = FL_BASE2|FL_BASE_BARS,
  1145. .num_ports = 4,
  1146. .base_baud = 115200,
  1147. .uart_offset = 8,
  1148. },
  1149. [pbn_b2_bt_2_921600] = {
  1150. .flags = FL_BASE2|FL_BASE_BARS,
  1151. .num_ports = 2,
  1152. .base_baud = 921600,
  1153. .uart_offset = 8,
  1154. },
  1155. [pbn_b2_bt_4_921600] = {
  1156. .flags = FL_BASE2|FL_BASE_BARS,
  1157. .num_ports = 4,
  1158. .base_baud = 921600,
  1159. .uart_offset = 8,
  1160. },
  1161. [pbn_b3_4_115200] = {
  1162. .flags = FL_BASE3,
  1163. .num_ports = 4,
  1164. .base_baud = 115200,
  1165. .uart_offset = 8,
  1166. },
  1167. [pbn_b3_8_115200] = {
  1168. .flags = FL_BASE3,
  1169. .num_ports = 8,
  1170. .base_baud = 115200,
  1171. .uart_offset = 8,
  1172. },
  1173. /*
  1174. * Entries following this are board-specific.
  1175. */
  1176. /*
  1177. * Panacom - IOMEM
  1178. */
  1179. [pbn_panacom] = {
  1180. .flags = FL_BASE2,
  1181. .num_ports = 2,
  1182. .base_baud = 921600,
  1183. .uart_offset = 0x400,
  1184. .reg_shift = 7,
  1185. },
  1186. [pbn_panacom2] = {
  1187. .flags = FL_BASE2|FL_BASE_BARS,
  1188. .num_ports = 2,
  1189. .base_baud = 921600,
  1190. .uart_offset = 0x400,
  1191. .reg_shift = 7,
  1192. },
  1193. [pbn_panacom4] = {
  1194. .flags = FL_BASE2|FL_BASE_BARS,
  1195. .num_ports = 4,
  1196. .base_baud = 921600,
  1197. .uart_offset = 0x400,
  1198. .reg_shift = 7,
  1199. },
  1200. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1201. [pbn_plx_romulus] = {
  1202. .flags = FL_BASE2,
  1203. .num_ports = 4,
  1204. .base_baud = 921600,
  1205. .uart_offset = 8 << 2,
  1206. .reg_shift = 2,
  1207. .first_offset = 0x03,
  1208. },
  1209. /*
  1210. * This board uses the size of PCI Base region 0 to
  1211. * signal now many ports are available
  1212. */
  1213. [pbn_oxsemi] = {
  1214. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1215. .num_ports = 32,
  1216. .base_baud = 115200,
  1217. .uart_offset = 8,
  1218. },
  1219. /*
  1220. * EKF addition for i960 Boards form EKF with serial port.
  1221. * Max 256 ports.
  1222. */
  1223. [pbn_intel_i960] = {
  1224. .flags = FL_BASE0,
  1225. .num_ports = 32,
  1226. .base_baud = 921600,
  1227. .uart_offset = 8 << 2,
  1228. .reg_shift = 2,
  1229. .first_offset = 0x10000,
  1230. },
  1231. [pbn_sgi_ioc3] = {
  1232. .flags = FL_BASE0|FL_NOIRQ,
  1233. .num_ports = 1,
  1234. .base_baud = 458333,
  1235. .uart_offset = 8,
  1236. .reg_shift = 0,
  1237. .first_offset = 0x20178,
  1238. },
  1239. /*
  1240. * NEC Vrc-5074 (Nile 4) builtin UART.
  1241. */
  1242. [pbn_nec_nile4] = {
  1243. .flags = FL_BASE0,
  1244. .num_ports = 1,
  1245. .base_baud = 520833,
  1246. .uart_offset = 8 << 3,
  1247. .reg_shift = 3,
  1248. .first_offset = 0x300,
  1249. },
  1250. /*
  1251. * Computone - uses IOMEM.
  1252. */
  1253. [pbn_computone_4] = {
  1254. .flags = FL_BASE0,
  1255. .num_ports = 4,
  1256. .base_baud = 921600,
  1257. .uart_offset = 0x40,
  1258. .reg_shift = 2,
  1259. .first_offset = 0x200,
  1260. },
  1261. [pbn_computone_6] = {
  1262. .flags = FL_BASE0,
  1263. .num_ports = 6,
  1264. .base_baud = 921600,
  1265. .uart_offset = 0x40,
  1266. .reg_shift = 2,
  1267. .first_offset = 0x200,
  1268. },
  1269. [pbn_computone_8] = {
  1270. .flags = FL_BASE0,
  1271. .num_ports = 8,
  1272. .base_baud = 921600,
  1273. .uart_offset = 0x40,
  1274. .reg_shift = 2,
  1275. .first_offset = 0x200,
  1276. },
  1277. [pbn_sbsxrsio] = {
  1278. .flags = FL_BASE0,
  1279. .num_ports = 8,
  1280. .base_baud = 460800,
  1281. .uart_offset = 256,
  1282. .reg_shift = 4,
  1283. },
  1284. /*
  1285. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1286. * Only basic 16550A support.
  1287. * XR17C15[24] are not tested, but they should work.
  1288. */
  1289. [pbn_exar_XR17C152] = {
  1290. .flags = FL_BASE0,
  1291. .num_ports = 2,
  1292. .base_baud = 921600,
  1293. .uart_offset = 0x200,
  1294. },
  1295. [pbn_exar_XR17C154] = {
  1296. .flags = FL_BASE0,
  1297. .num_ports = 4,
  1298. .base_baud = 921600,
  1299. .uart_offset = 0x200,
  1300. },
  1301. [pbn_exar_XR17C158] = {
  1302. .flags = FL_BASE0,
  1303. .num_ports = 8,
  1304. .base_baud = 921600,
  1305. .uart_offset = 0x200,
  1306. },
  1307. };
  1308. /*
  1309. * Given a complete unknown PCI device, try to use some heuristics to
  1310. * guess what the configuration might be, based on the pitiful PCI
  1311. * serial specs. Returns 0 on success, 1 on failure.
  1312. */
  1313. static int __devinit
  1314. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  1315. {
  1316. int num_iomem, num_port, first_port = -1, i;
  1317. /*
  1318. * If it is not a communications device or the programming
  1319. * interface is greater than 6, give up.
  1320. *
  1321. * (Should we try to make guesses for multiport serial devices
  1322. * later?)
  1323. */
  1324. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  1325. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  1326. (dev->class & 0xff) > 6)
  1327. return -ENODEV;
  1328. num_iomem = num_port = 0;
  1329. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1330. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  1331. num_port++;
  1332. if (first_port == -1)
  1333. first_port = i;
  1334. }
  1335. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  1336. num_iomem++;
  1337. }
  1338. /*
  1339. * If there is 1 or 0 iomem regions, and exactly one port,
  1340. * use it. We guess the number of ports based on the IO
  1341. * region size.
  1342. */
  1343. if (num_iomem <= 1 && num_port == 1) {
  1344. board->flags = first_port;
  1345. board->num_ports = pci_resource_len(dev, first_port) / 8;
  1346. return 0;
  1347. }
  1348. /*
  1349. * Now guess if we've got a board which indexes by BARs.
  1350. * Each IO BAR should be 8 bytes, and they should follow
  1351. * consecutively.
  1352. */
  1353. first_port = -1;
  1354. num_port = 0;
  1355. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1356. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  1357. pci_resource_len(dev, i) == 8 &&
  1358. (first_port == -1 || (first_port + num_port) == i)) {
  1359. num_port++;
  1360. if (first_port == -1)
  1361. first_port = i;
  1362. }
  1363. }
  1364. if (num_port > 1) {
  1365. board->flags = first_port | FL_BASE_BARS;
  1366. board->num_ports = num_port;
  1367. return 0;
  1368. }
  1369. return -ENODEV;
  1370. }
  1371. static inline int
  1372. serial_pci_matches(struct pciserial_board *board,
  1373. struct pciserial_board *guessed)
  1374. {
  1375. return
  1376. board->num_ports == guessed->num_ports &&
  1377. board->base_baud == guessed->base_baud &&
  1378. board->uart_offset == guessed->uart_offset &&
  1379. board->reg_shift == guessed->reg_shift &&
  1380. board->first_offset == guessed->first_offset;
  1381. }
  1382. /*
  1383. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  1384. * to the arrangement of serial ports on a PCI card.
  1385. */
  1386. static int __devinit
  1387. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  1388. {
  1389. struct uart_port serial_port;
  1390. struct serial_private *priv;
  1391. struct pciserial_board *board, tmp;
  1392. struct pci_serial_quirk *quirk;
  1393. int rc, nr_ports, i;
  1394. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  1395. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  1396. ent->driver_data);
  1397. return -EINVAL;
  1398. }
  1399. board = &pci_boards[ent->driver_data];
  1400. rc = pci_enable_device(dev);
  1401. if (rc)
  1402. return rc;
  1403. if (ent->driver_data == pbn_default) {
  1404. /*
  1405. * Use a copy of the pci_board entry for this;
  1406. * avoid changing entries in the table.
  1407. */
  1408. memcpy(&tmp, board, sizeof(struct pciserial_board));
  1409. board = &tmp;
  1410. /*
  1411. * We matched one of our class entries. Try to
  1412. * determine the parameters of this board.
  1413. */
  1414. rc = serial_pci_guess_board(dev, board);
  1415. if (rc)
  1416. goto disable;
  1417. } else {
  1418. /*
  1419. * We matched an explicit entry. If we are able to
  1420. * detect this boards settings with our heuristic,
  1421. * then we no longer need this entry.
  1422. */
  1423. memcpy(&tmp, &pci_boards[pbn_default],
  1424. sizeof(struct pciserial_board));
  1425. rc = serial_pci_guess_board(dev, &tmp);
  1426. if (rc == 0 && serial_pci_matches(board, &tmp))
  1427. moan_device("Redundant entry in serial pci_table.",
  1428. dev);
  1429. }
  1430. nr_ports = board->num_ports;
  1431. /*
  1432. * Find an init and setup quirks.
  1433. */
  1434. quirk = find_quirk(dev);
  1435. /*
  1436. * Run the new-style initialization function.
  1437. * The initialization function returns:
  1438. * <0 - error
  1439. * 0 - use board->num_ports
  1440. * >0 - number of ports
  1441. */
  1442. if (quirk->init) {
  1443. rc = quirk->init(dev);
  1444. if (rc < 0)
  1445. goto disable;
  1446. if (rc)
  1447. nr_ports = rc;
  1448. }
  1449. priv = kmalloc(sizeof(struct serial_private) +
  1450. sizeof(unsigned int) * nr_ports,
  1451. GFP_KERNEL);
  1452. if (!priv) {
  1453. rc = -ENOMEM;
  1454. goto deinit;
  1455. }
  1456. memset(priv, 0, sizeof(struct serial_private) +
  1457. sizeof(unsigned int) * nr_ports);
  1458. priv->dev = dev;
  1459. priv->quirk = quirk;
  1460. pci_set_drvdata(dev, priv);
  1461. memset(&serial_port, 0, sizeof(struct uart_port));
  1462. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  1463. serial_port.uartclk = board->base_baud * 16;
  1464. serial_port.irq = get_pci_irq(dev, board);
  1465. serial_port.dev = &dev->dev;
  1466. for (i = 0; i < nr_ports; i++) {
  1467. if (quirk->setup(priv, board, &serial_port, i))
  1468. break;
  1469. #ifdef SERIAL_DEBUG_PCI
  1470. printk("Setup PCI port: port %x, irq %d, type %d\n",
  1471. serial_port.iobase, serial_port.irq, serial_port.iotype);
  1472. #endif
  1473. priv->line[i] = serial8250_register_port(&serial_port);
  1474. if (priv->line[i] < 0) {
  1475. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  1476. break;
  1477. }
  1478. }
  1479. priv->nr = i;
  1480. return 0;
  1481. deinit:
  1482. if (quirk->exit)
  1483. quirk->exit(dev);
  1484. disable:
  1485. pci_disable_device(dev);
  1486. return rc;
  1487. }
  1488. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  1489. {
  1490. struct serial_private *priv = pci_get_drvdata(dev);
  1491. struct pci_serial_quirk *quirk;
  1492. int i;
  1493. pci_set_drvdata(dev, NULL);
  1494. for (i = 0; i < priv->nr; i++)
  1495. serial8250_unregister_port(priv->line[i]);
  1496. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1497. if (priv->remapped_bar[i])
  1498. iounmap(priv->remapped_bar[i]);
  1499. priv->remapped_bar[i] = NULL;
  1500. }
  1501. /*
  1502. * Find the exit quirks.
  1503. */
  1504. quirk = find_quirk(dev);
  1505. if (quirk->exit)
  1506. quirk->exit(dev);
  1507. pci_disable_device(dev);
  1508. kfree(priv);
  1509. }
  1510. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  1511. {
  1512. struct serial_private *priv = pci_get_drvdata(dev);
  1513. if (priv) {
  1514. int i;
  1515. for (i = 0; i < priv->nr; i++)
  1516. serial8250_suspend_port(priv->line[i]);
  1517. }
  1518. pci_save_state(dev);
  1519. pci_set_power_state(dev, pci_choose_state(dev, state));
  1520. return 0;
  1521. }
  1522. static int pciserial_resume_one(struct pci_dev *dev)
  1523. {
  1524. struct serial_private *priv = pci_get_drvdata(dev);
  1525. pci_set_power_state(dev, PCI_D0);
  1526. pci_restore_state(dev);
  1527. if (priv) {
  1528. int i;
  1529. /*
  1530. * The device may have been disabled. Re-enable it.
  1531. */
  1532. pci_enable_device(dev);
  1533. /*
  1534. * Ensure that the board is correctly configured.
  1535. */
  1536. if (priv->quirk->init)
  1537. priv->quirk->init(dev);
  1538. for (i = 0; i < priv->nr; i++)
  1539. serial8250_resume_port(priv->line[i]);
  1540. }
  1541. return 0;
  1542. }
  1543. static struct pci_device_id serial_pci_tbl[] = {
  1544. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1545. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1546. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1547. pbn_b1_8_1382400 },
  1548. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1549. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1550. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1551. pbn_b1_4_1382400 },
  1552. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1553. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1554. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1555. pbn_b1_2_1382400 },
  1556. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1557. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1558. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1559. pbn_b1_8_1382400 },
  1560. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1561. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1562. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1563. pbn_b1_4_1382400 },
  1564. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1565. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1566. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1567. pbn_b1_2_1382400 },
  1568. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1569. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1570. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  1571. pbn_b1_8_921600 },
  1572. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1573. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1574. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  1575. pbn_b1_8_921600 },
  1576. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1577. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1578. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  1579. pbn_b1_4_921600 },
  1580. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1581. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1582. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  1583. pbn_b1_4_921600 },
  1584. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1585. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1586. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  1587. pbn_b1_2_921600 },
  1588. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1589. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1590. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  1591. pbn_b1_8_921600 },
  1592. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1593. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1594. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  1595. pbn_b1_8_921600 },
  1596. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1597. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1598. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  1599. pbn_b1_4_921600 },
  1600. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  1601. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1602. pbn_b2_bt_1_115200 },
  1603. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  1604. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1605. pbn_b2_bt_2_115200 },
  1606. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  1607. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1608. pbn_b2_bt_4_115200 },
  1609. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  1610. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1611. pbn_b2_bt_2_115200 },
  1612. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  1613. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1614. pbn_b2_bt_4_115200 },
  1615. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  1616. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1617. pbn_b2_8_115200 },
  1618. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  1619. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1620. pbn_b2_8_115200 },
  1621. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  1622. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1623. pbn_b2_bt_2_115200 },
  1624. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  1625. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1626. pbn_b2_bt_2_921600 },
  1627. /*
  1628. * VScom SPCOM800, from sl@s.pl
  1629. */
  1630. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  1631. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1632. pbn_b2_8_921600 },
  1633. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  1634. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1635. pbn_b2_4_921600 },
  1636. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1637. PCI_SUBVENDOR_ID_KEYSPAN,
  1638. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  1639. pbn_panacom },
  1640. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1641. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1642. pbn_panacom4 },
  1643. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1644. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1645. pbn_panacom2 },
  1646. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1647. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1648. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  1649. pbn_b2_4_460800 },
  1650. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1651. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1652. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  1653. pbn_b2_8_460800 },
  1654. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1655. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1656. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  1657. pbn_b2_16_460800 },
  1658. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1659. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1660. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  1661. pbn_b2_16_460800 },
  1662. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1663. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1664. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  1665. pbn_b2_4_460800 },
  1666. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1667. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1668. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  1669. pbn_b2_8_460800 },
  1670. /*
  1671. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  1672. * (Exoray@isys.ca)
  1673. */
  1674. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  1675. 0x10b5, 0x106a, 0, 0,
  1676. pbn_plx_romulus },
  1677. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  1678. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1679. pbn_b1_4_115200 },
  1680. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  1681. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1682. pbn_b1_2_115200 },
  1683. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  1684. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1685. pbn_b1_8_115200 },
  1686. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  1687. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1688. pbn_b1_8_115200 },
  1689. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1690. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4, 0, 0,
  1691. pbn_b0_4_921600 },
  1692. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1693. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL, 0, 0,
  1694. pbn_b0_4_1152000 },
  1695. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1696. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1697. pbn_b0_4_115200 },
  1698. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  1699. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1700. pbn_b0_bt_2_921600 },
  1701. /*
  1702. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  1703. * from skokodyn@yahoo.com
  1704. */
  1705. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1706. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  1707. pbn_sbsxrsio },
  1708. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1709. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  1710. pbn_sbsxrsio },
  1711. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1712. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  1713. pbn_sbsxrsio },
  1714. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1715. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  1716. pbn_sbsxrsio },
  1717. /*
  1718. * Digitan DS560-558, from jimd@esoft.com
  1719. */
  1720. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  1721. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1722. pbn_b1_1_115200 },
  1723. /*
  1724. * Titan Electronic cards
  1725. * The 400L and 800L have a custom setup quirk.
  1726. */
  1727. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  1728. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1729. pbn_b0_1_921600 },
  1730. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  1731. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1732. pbn_b0_2_921600 },
  1733. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  1734. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1735. pbn_b0_4_921600 },
  1736. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  1737. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1738. pbn_b0_4_921600 },
  1739. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  1740. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1741. pbn_b1_1_921600 },
  1742. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  1743. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1744. pbn_b1_bt_2_921600 },
  1745. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  1746. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1747. pbn_b0_bt_4_921600 },
  1748. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  1749. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1750. pbn_b0_bt_8_921600 },
  1751. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  1752. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1753. pbn_b2_1_460800 },
  1754. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  1755. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1756. pbn_b2_1_460800 },
  1757. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  1758. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1759. pbn_b2_1_460800 },
  1760. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  1761. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1762. pbn_b2_bt_2_921600 },
  1763. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  1764. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1765. pbn_b2_bt_2_921600 },
  1766. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  1767. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1768. pbn_b2_bt_2_921600 },
  1769. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  1770. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1771. pbn_b2_bt_4_921600 },
  1772. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  1773. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1774. pbn_b2_bt_4_921600 },
  1775. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  1776. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1777. pbn_b2_bt_4_921600 },
  1778. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  1779. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1780. pbn_b0_1_921600 },
  1781. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  1782. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1783. pbn_b0_1_921600 },
  1784. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  1785. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1786. pbn_b0_1_921600 },
  1787. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  1788. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1789. pbn_b0_bt_2_921600 },
  1790. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  1791. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1792. pbn_b0_bt_2_921600 },
  1793. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  1794. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1795. pbn_b0_bt_2_921600 },
  1796. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  1797. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1798. pbn_b0_bt_4_921600 },
  1799. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  1800. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1801. pbn_b0_bt_4_921600 },
  1802. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  1803. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1804. pbn_b0_bt_4_921600 },
  1805. /*
  1806. * Computone devices submitted by Doug McNash dmcnash@computone.com
  1807. */
  1808. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1809. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  1810. 0, 0, pbn_computone_4 },
  1811. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1812. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  1813. 0, 0, pbn_computone_8 },
  1814. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1815. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  1816. 0, 0, pbn_computone_6 },
  1817. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  1818. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1819. pbn_oxsemi },
  1820. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  1821. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  1822. pbn_b0_bt_1_921600 },
  1823. /*
  1824. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  1825. */
  1826. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  1827. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1828. pbn_b0_bt_8_115200 },
  1829. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  1830. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1831. pbn_b0_bt_8_115200 },
  1832. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  1833. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1834. pbn_b0_bt_2_115200 },
  1835. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  1836. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1837. pbn_b0_bt_2_115200 },
  1838. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  1839. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1840. pbn_b0_bt_2_115200 },
  1841. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  1842. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1843. pbn_b0_bt_4_460800 },
  1844. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  1845. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1846. pbn_b0_bt_4_460800 },
  1847. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  1848. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1849. pbn_b0_bt_2_460800 },
  1850. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  1851. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1852. pbn_b0_bt_2_460800 },
  1853. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  1854. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1855. pbn_b0_bt_2_460800 },
  1856. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  1857. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1858. pbn_b0_bt_1_115200 },
  1859. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  1860. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1861. pbn_b0_bt_1_460800 },
  1862. /*
  1863. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  1864. */
  1865. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  1866. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1867. pbn_b1_1_1382400 },
  1868. /*
  1869. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  1870. */
  1871. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  1872. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1873. pbn_b1_1_1382400 },
  1874. /*
  1875. * RAStel 2 port modem, gerg@moreton.com.au
  1876. */
  1877. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  1878. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1879. pbn_b2_bt_2_115200 },
  1880. /*
  1881. * EKF addition for i960 Boards form EKF with serial port
  1882. */
  1883. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  1884. 0xE4BF, PCI_ANY_ID, 0, 0,
  1885. pbn_intel_i960 },
  1886. /*
  1887. * Xircom Cardbus/Ethernet combos
  1888. */
  1889. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1890. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1891. pbn_b0_1_115200 },
  1892. /*
  1893. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  1894. */
  1895. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  1896. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1897. pbn_b0_1_115200 },
  1898. /*
  1899. * Untested PCI modems, sent in from various folks...
  1900. */
  1901. /*
  1902. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  1903. */
  1904. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  1905. 0x1048, 0x1500, 0, 0,
  1906. pbn_b1_1_115200 },
  1907. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  1908. 0xFF00, 0, 0, 0,
  1909. pbn_sgi_ioc3 },
  1910. /*
  1911. * HP Diva card
  1912. */
  1913. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  1914. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  1915. pbn_b1_1_115200 },
  1916. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  1917. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1918. pbn_b0_5_115200 },
  1919. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  1920. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1921. pbn_b2_1_115200 },
  1922. /*
  1923. * NEC Vrc-5074 (Nile 4) builtin UART.
  1924. */
  1925. { PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_NILE4,
  1926. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1927. pbn_nec_nile4 },
  1928. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  1929. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1930. pbn_b3_4_115200 },
  1931. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  1932. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1933. pbn_b3_8_115200 },
  1934. /*
  1935. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1936. */
  1937. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1938. PCI_ANY_ID, PCI_ANY_ID,
  1939. 0,
  1940. 0, pbn_exar_XR17C152 },
  1941. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1942. PCI_ANY_ID, PCI_ANY_ID,
  1943. 0,
  1944. 0, pbn_exar_XR17C154 },
  1945. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1946. PCI_ANY_ID, PCI_ANY_ID,
  1947. 0,
  1948. 0, pbn_exar_XR17C158 },
  1949. /*
  1950. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  1951. */
  1952. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  1953. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1954. pbn_b0_1_115200 },
  1955. /*
  1956. * These entries match devices with class COMMUNICATION_SERIAL,
  1957. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  1958. */
  1959. { PCI_ANY_ID, PCI_ANY_ID,
  1960. PCI_ANY_ID, PCI_ANY_ID,
  1961. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  1962. 0xffff00, pbn_default },
  1963. { PCI_ANY_ID, PCI_ANY_ID,
  1964. PCI_ANY_ID, PCI_ANY_ID,
  1965. PCI_CLASS_COMMUNICATION_MODEM << 8,
  1966. 0xffff00, pbn_default },
  1967. { PCI_ANY_ID, PCI_ANY_ID,
  1968. PCI_ANY_ID, PCI_ANY_ID,
  1969. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  1970. 0xffff00, pbn_default },
  1971. { 0, }
  1972. };
  1973. static struct pci_driver serial_pci_driver = {
  1974. .name = "serial",
  1975. .probe = pciserial_init_one,
  1976. .remove = __devexit_p(pciserial_remove_one),
  1977. .suspend = pciserial_suspend_one,
  1978. .resume = pciserial_resume_one,
  1979. .id_table = serial_pci_tbl,
  1980. };
  1981. static int __init serial8250_pci_init(void)
  1982. {
  1983. return pci_register_driver(&serial_pci_driver);
  1984. }
  1985. static void __exit serial8250_pci_exit(void)
  1986. {
  1987. pci_unregister_driver(&serial_pci_driver);
  1988. }
  1989. module_init(serial8250_pci_init);
  1990. module_exit(serial8250_pci_exit);
  1991. MODULE_LICENSE("GPL");
  1992. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  1993. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);